Linux Audio

Check our new training course

Loading...
v5.4
   1// SPDX-License-Identifier: GPL-2.0
   2/* sunzilog.c: Zilog serial driver for Sparc systems.
   3 *
   4 * Driver for Zilog serial chips found on Sun workstations and
   5 * servers.  This driver could actually be made more generic.
   6 *
   7 * This is based on the old drivers/sbus/char/zs.c code.  A lot
   8 * of code has been simply moved over directly from there but
   9 * much has been rewritten.  Credits therefore go out to Eddie
  10 * C. Dost, Pete Zaitcev, Ted Ts'o and Alex Buell for their
  11 * work there.
  12 *
  13 * Copyright (C) 2002, 2006, 2007 David S. Miller (davem@davemloft.net)
  14 */
  15
  16#include <linux/module.h>
  17#include <linux/kernel.h>
  18#include <linux/errno.h>
  19#include <linux/delay.h>
  20#include <linux/tty.h>
  21#include <linux/tty_flip.h>
  22#include <linux/major.h>
  23#include <linux/string.h>
  24#include <linux/ptrace.h>
  25#include <linux/ioport.h>
  26#include <linux/slab.h>
  27#include <linux/circ_buf.h>
  28#include <linux/serial.h>
  29#include <linux/sysrq.h>
  30#include <linux/console.h>
  31#include <linux/spinlock.h>
  32#ifdef CONFIG_SERIO
  33#include <linux/serio.h>
  34#endif
  35#include <linux/init.h>
  36#include <linux/of_device.h>
 
  37
  38#include <asm/io.h>
  39#include <asm/irq.h>
  40#include <asm/prom.h>
  41#include <asm/setup.h>
  42
  43#if defined(CONFIG_SERIAL_SUNZILOG_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  44#define SUPPORT_SYSRQ
  45#endif
  46
  47#include <linux/serial_core.h>
  48#include <linux/sunserialcore.h>
  49
  50#include "sunzilog.h"
  51
  52/* On 32-bit sparcs we need to delay after register accesses
  53 * to accommodate sun4 systems, but we do not need to flush writes.
  54 * On 64-bit sparc we only need to flush single writes to ensure
  55 * completion.
  56 */
  57#ifndef CONFIG_SPARC64
  58#define ZSDELAY()		udelay(5)
  59#define ZSDELAY_LONG()		udelay(20)
  60#define ZS_WSYNC(channel)	do { } while (0)
  61#else
  62#define ZSDELAY()
  63#define ZSDELAY_LONG()
  64#define ZS_WSYNC(__channel) \
  65	readb(&((__channel)->control))
  66#endif
  67
  68#define ZS_CLOCK		4915200 /* Zilog input clock rate. */
  69#define ZS_CLOCK_DIVISOR	16      /* Divisor this driver uses. */
  70
  71/*
  72 * We wrap our port structure around the generic uart_port.
  73 */
  74struct uart_sunzilog_port {
  75	struct uart_port		port;
  76
  77	/* IRQ servicing chain.  */
  78	struct uart_sunzilog_port	*next;
  79
  80	/* Current values of Zilog write registers.  */
  81	unsigned char			curregs[NUM_ZSREGS];
  82
  83	unsigned int			flags;
  84#define SUNZILOG_FLAG_CONS_KEYB		0x00000001
  85#define SUNZILOG_FLAG_CONS_MOUSE	0x00000002
  86#define SUNZILOG_FLAG_IS_CONS		0x00000004
  87#define SUNZILOG_FLAG_IS_KGDB		0x00000008
  88#define SUNZILOG_FLAG_MODEM_STATUS	0x00000010
  89#define SUNZILOG_FLAG_IS_CHANNEL_A	0x00000020
  90#define SUNZILOG_FLAG_REGS_HELD		0x00000040
  91#define SUNZILOG_FLAG_TX_STOPPED	0x00000080
  92#define SUNZILOG_FLAG_TX_ACTIVE		0x00000100
  93#define SUNZILOG_FLAG_ESCC		0x00000200
  94#define SUNZILOG_FLAG_ISR_HANDLER	0x00000400
  95
  96	unsigned int cflag;
  97
  98	unsigned char			parity_mask;
  99	unsigned char			prev_status;
 100
 101#ifdef CONFIG_SERIO
 102	struct serio			serio;
 103	int				serio_open;
 104#endif
 105};
 106
 107static void sunzilog_putchar(struct uart_port *port, int ch);
 108
 109#define ZILOG_CHANNEL_FROM_PORT(PORT)	((struct zilog_channel __iomem *)((PORT)->membase))
 110#define UART_ZILOG(PORT)		((struct uart_sunzilog_port *)(PORT))
 111
 112#define ZS_IS_KEYB(UP)	((UP)->flags & SUNZILOG_FLAG_CONS_KEYB)
 113#define ZS_IS_MOUSE(UP)	((UP)->flags & SUNZILOG_FLAG_CONS_MOUSE)
 114#define ZS_IS_CONS(UP)	((UP)->flags & SUNZILOG_FLAG_IS_CONS)
 115#define ZS_IS_KGDB(UP)	((UP)->flags & SUNZILOG_FLAG_IS_KGDB)
 116#define ZS_WANTS_MODEM_STATUS(UP)	((UP)->flags & SUNZILOG_FLAG_MODEM_STATUS)
 117#define ZS_IS_CHANNEL_A(UP)	((UP)->flags & SUNZILOG_FLAG_IS_CHANNEL_A)
 118#define ZS_REGS_HELD(UP)	((UP)->flags & SUNZILOG_FLAG_REGS_HELD)
 119#define ZS_TX_STOPPED(UP)	((UP)->flags & SUNZILOG_FLAG_TX_STOPPED)
 120#define ZS_TX_ACTIVE(UP)	((UP)->flags & SUNZILOG_FLAG_TX_ACTIVE)
 121
 122/* Reading and writing Zilog8530 registers.  The delays are to make this
 123 * driver work on the Sun4 which needs a settling delay after each chip
 124 * register access, other machines handle this in hardware via auxiliary
 125 * flip-flops which implement the settle time we do in software.
 126 *
 127 * The port lock must be held and local IRQs must be disabled
 128 * when {read,write}_zsreg is invoked.
 129 */
 130static unsigned char read_zsreg(struct zilog_channel __iomem *channel,
 131				unsigned char reg)
 132{
 133	unsigned char retval;
 134
 135	writeb(reg, &channel->control);
 136	ZSDELAY();
 137	retval = readb(&channel->control);
 138	ZSDELAY();
 139
 140	return retval;
 141}
 142
 143static void write_zsreg(struct zilog_channel __iomem *channel,
 144			unsigned char reg, unsigned char value)
 145{
 146	writeb(reg, &channel->control);
 147	ZSDELAY();
 148	writeb(value, &channel->control);
 149	ZSDELAY();
 150}
 151
 152static void sunzilog_clear_fifo(struct zilog_channel __iomem *channel)
 153{
 154	int i;
 155
 156	for (i = 0; i < 32; i++) {
 157		unsigned char regval;
 158
 159		regval = readb(&channel->control);
 160		ZSDELAY();
 161		if (regval & Rx_CH_AV)
 162			break;
 163
 164		regval = read_zsreg(channel, R1);
 165		readb(&channel->data);
 166		ZSDELAY();
 167
 168		if (regval & (PAR_ERR | Rx_OVR | CRC_ERR)) {
 169			writeb(ERR_RES, &channel->control);
 170			ZSDELAY();
 171			ZS_WSYNC(channel);
 172		}
 173	}
 174}
 175
 176/* This function must only be called when the TX is not busy.  The UART
 177 * port lock must be held and local interrupts disabled.
 178 */
 179static int __load_zsregs(struct zilog_channel __iomem *channel, unsigned char *regs)
 180{
 181	int i;
 182	int escc;
 183	unsigned char r15;
 184
 185	/* Let pending transmits finish.  */
 186	for (i = 0; i < 1000; i++) {
 187		unsigned char stat = read_zsreg(channel, R1);
 188		if (stat & ALL_SNT)
 189			break;
 190		udelay(100);
 191	}
 192
 193	writeb(ERR_RES, &channel->control);
 194	ZSDELAY();
 195	ZS_WSYNC(channel);
 196
 197	sunzilog_clear_fifo(channel);
 198
 199	/* Disable all interrupts.  */
 200	write_zsreg(channel, R1,
 201		    regs[R1] & ~(RxINT_MASK | TxINT_ENAB | EXT_INT_ENAB));
 202
 203	/* Set parity, sync config, stop bits, and clock divisor.  */
 204	write_zsreg(channel, R4, regs[R4]);
 205
 206	/* Set misc. TX/RX control bits.  */
 207	write_zsreg(channel, R10, regs[R10]);
 208
 209	/* Set TX/RX controls sans the enable bits.  */
 210	write_zsreg(channel, R3, regs[R3] & ~RxENAB);
 211	write_zsreg(channel, R5, regs[R5] & ~TxENAB);
 212
 213	/* Synchronous mode config.  */
 214	write_zsreg(channel, R6, regs[R6]);
 215	write_zsreg(channel, R7, regs[R7]);
 216
 217	/* Don't mess with the interrupt vector (R2, unused by us) and
 218	 * master interrupt control (R9).  We make sure this is setup
 219	 * properly at probe time then never touch it again.
 220	 */
 221
 222	/* Disable baud generator.  */
 223	write_zsreg(channel, R14, regs[R14] & ~BRENAB);
 224
 225	/* Clock mode control.  */
 226	write_zsreg(channel, R11, regs[R11]);
 227
 228	/* Lower and upper byte of baud rate generator divisor.  */
 229	write_zsreg(channel, R12, regs[R12]);
 230	write_zsreg(channel, R13, regs[R13]);
 231	
 232	/* Now rewrite R14, with BRENAB (if set).  */
 233	write_zsreg(channel, R14, regs[R14]);
 234
 235	/* External status interrupt control.  */
 236	write_zsreg(channel, R15, (regs[R15] | WR7pEN) & ~FIFOEN);
 237
 238	/* ESCC Extension Register */
 239	r15 = read_zsreg(channel, R15);
 240	if (r15 & 0x01)	{
 241		write_zsreg(channel, R7,  regs[R7p]);
 242
 243		/* External status interrupt and FIFO control.  */
 244		write_zsreg(channel, R15, regs[R15] & ~WR7pEN);
 245		escc = 1;
 246	} else {
 247		 /* Clear FIFO bit case it is an issue */
 248		regs[R15] &= ~FIFOEN;
 249		escc = 0;
 250	}
 251
 252	/* Reset external status interrupts.  */
 253	write_zsreg(channel, R0, RES_EXT_INT); /* First Latch  */
 254	write_zsreg(channel, R0, RES_EXT_INT); /* Second Latch */
 255
 256	/* Rewrite R3/R5, this time without enables masked.  */
 257	write_zsreg(channel, R3, regs[R3]);
 258	write_zsreg(channel, R5, regs[R5]);
 259
 260	/* Rewrite R1, this time without IRQ enabled masked.  */
 261	write_zsreg(channel, R1, regs[R1]);
 262
 263	return escc;
 264}
 265
 266/* Reprogram the Zilog channel HW registers with the copies found in the
 267 * software state struct.  If the transmitter is busy, we defer this update
 268 * until the next TX complete interrupt.  Else, we do it right now.
 269 *
 270 * The UART port lock must be held and local interrupts disabled.
 271 */
 272static void sunzilog_maybe_update_regs(struct uart_sunzilog_port *up,
 273				       struct zilog_channel __iomem *channel)
 274{
 275	if (!ZS_REGS_HELD(up)) {
 276		if (ZS_TX_ACTIVE(up)) {
 277			up->flags |= SUNZILOG_FLAG_REGS_HELD;
 278		} else {
 279			__load_zsregs(channel, up->curregs);
 280		}
 281	}
 282}
 283
 284static void sunzilog_change_mouse_baud(struct uart_sunzilog_port *up)
 285{
 286	unsigned int cur_cflag = up->cflag;
 287	int brg, new_baud;
 288
 289	up->cflag &= ~CBAUD;
 290	up->cflag |= suncore_mouse_baud_cflag_next(cur_cflag, &new_baud);
 291
 292	brg = BPS_TO_BRG(new_baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
 293	up->curregs[R12] = (brg & 0xff);
 294	up->curregs[R13] = (brg >> 8) & 0xff;
 295	sunzilog_maybe_update_regs(up, ZILOG_CHANNEL_FROM_PORT(&up->port));
 296}
 297
 298static void sunzilog_kbdms_receive_chars(struct uart_sunzilog_port *up,
 299					 unsigned char ch, int is_break)
 300{
 301	if (ZS_IS_KEYB(up)) {
 302		/* Stop-A is handled by drivers/char/keyboard.c now. */
 303#ifdef CONFIG_SERIO
 304		if (up->serio_open)
 305			serio_interrupt(&up->serio, ch, 0);
 306#endif
 307	} else if (ZS_IS_MOUSE(up)) {
 308		int ret = suncore_mouse_baud_detection(ch, is_break);
 309
 310		switch (ret) {
 311		case 2:
 312			sunzilog_change_mouse_baud(up);
 313			/* fallthru */
 314		case 1:
 315			break;
 316
 317		case 0:
 318#ifdef CONFIG_SERIO
 319			if (up->serio_open)
 320				serio_interrupt(&up->serio, ch, 0);
 321#endif
 322			break;
 323		}
 324	}
 325}
 326
 327static struct tty_port *
 328sunzilog_receive_chars(struct uart_sunzilog_port *up,
 329		       struct zilog_channel __iomem *channel)
 330{
 331	struct tty_port *port = NULL;
 332	unsigned char ch, r1, flag;
 333
 334	if (up->port.state != NULL)		/* Unopened serial console */
 335		port = &up->port.state->port;
 336
 337	for (;;) {
 338
 339		r1 = read_zsreg(channel, R1);
 340		if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR)) {
 341			writeb(ERR_RES, &channel->control);
 342			ZSDELAY();
 343			ZS_WSYNC(channel);
 344		}
 345
 346		ch = readb(&channel->control);
 347		ZSDELAY();
 348
 349		/* This funny hack depends upon BRK_ABRT not interfering
 350		 * with the other bits we care about in R1.
 351		 */
 352		if (ch & BRK_ABRT)
 353			r1 |= BRK_ABRT;
 354
 355		if (!(ch & Rx_CH_AV))
 356			break;
 357
 358		ch = readb(&channel->data);
 359		ZSDELAY();
 360
 361		ch &= up->parity_mask;
 362
 363		if (unlikely(ZS_IS_KEYB(up)) || unlikely(ZS_IS_MOUSE(up))) {
 364			sunzilog_kbdms_receive_chars(up, ch, 0);
 365			continue;
 366		}
 367
 368		/* A real serial line, record the character and status.  */
 369		flag = TTY_NORMAL;
 370		up->port.icount.rx++;
 371		if (r1 & (BRK_ABRT | PAR_ERR | Rx_OVR | CRC_ERR)) {
 372			if (r1 & BRK_ABRT) {
 373				r1 &= ~(PAR_ERR | CRC_ERR);
 374				up->port.icount.brk++;
 375				if (uart_handle_break(&up->port))
 376					continue;
 377			}
 378			else if (r1 & PAR_ERR)
 379				up->port.icount.parity++;
 380			else if (r1 & CRC_ERR)
 381				up->port.icount.frame++;
 382			if (r1 & Rx_OVR)
 383				up->port.icount.overrun++;
 384			r1 &= up->port.read_status_mask;
 385			if (r1 & BRK_ABRT)
 386				flag = TTY_BREAK;
 387			else if (r1 & PAR_ERR)
 388				flag = TTY_PARITY;
 389			else if (r1 & CRC_ERR)
 390				flag = TTY_FRAME;
 391		}
 392		if (uart_handle_sysrq_char(&up->port, ch) || !port)
 393			continue;
 394
 395		if (up->port.ignore_status_mask == 0xff ||
 396		    (r1 & up->port.ignore_status_mask) == 0) {
 397		    	tty_insert_flip_char(port, ch, flag);
 398		}
 399		if (r1 & Rx_OVR)
 400			tty_insert_flip_char(port, 0, TTY_OVERRUN);
 401	}
 402
 403	return port;
 404}
 405
 406static void sunzilog_status_handle(struct uart_sunzilog_port *up,
 407				   struct zilog_channel __iomem *channel)
 408{
 409	unsigned char status;
 410
 411	status = readb(&channel->control);
 412	ZSDELAY();
 413
 414	writeb(RES_EXT_INT, &channel->control);
 415	ZSDELAY();
 416	ZS_WSYNC(channel);
 417
 418	if (status & BRK_ABRT) {
 419		if (ZS_IS_MOUSE(up))
 420			sunzilog_kbdms_receive_chars(up, 0, 1);
 421		if (ZS_IS_CONS(up)) {
 422			/* Wait for BREAK to deassert to avoid potentially
 423			 * confusing the PROM.
 424			 */
 425			while (1) {
 426				status = readb(&channel->control);
 427				ZSDELAY();
 428				if (!(status & BRK_ABRT))
 429					break;
 430			}
 431			sun_do_break();
 432			return;
 433		}
 434	}
 435
 436	if (ZS_WANTS_MODEM_STATUS(up)) {
 437		if (status & SYNC)
 438			up->port.icount.dsr++;
 439
 440		/* The Zilog just gives us an interrupt when DCD/CTS/etc. change.
 441		 * But it does not tell us which bit has changed, we have to keep
 442		 * track of this ourselves.
 443		 */
 444		if ((status ^ up->prev_status) ^ DCD)
 445			uart_handle_dcd_change(&up->port,
 446					       (status & DCD));
 447		if ((status ^ up->prev_status) ^ CTS)
 448			uart_handle_cts_change(&up->port,
 449					       (status & CTS));
 450
 451		wake_up_interruptible(&up->port.state->port.delta_msr_wait);
 452	}
 453
 454	up->prev_status = status;
 455}
 456
 457static void sunzilog_transmit_chars(struct uart_sunzilog_port *up,
 458				    struct zilog_channel __iomem *channel)
 459{
 460	struct circ_buf *xmit;
 
 461
 462	if (ZS_IS_CONS(up)) {
 463		unsigned char status = readb(&channel->control);
 464		ZSDELAY();
 465
 466		/* TX still busy?  Just wait for the next TX done interrupt.
 467		 *
 468		 * It can occur because of how we do serial console writes.  It would
 469		 * be nice to transmit console writes just like we normally would for
 470		 * a TTY line. (ie. buffered and TX interrupt driven).  That is not
 471		 * easy because console writes cannot sleep.  One solution might be
 472		 * to poll on enough port->xmit space becoming free.  -DaveM
 473		 */
 474		if (!(status & Tx_BUF_EMP))
 475			return;
 476	}
 477
 478	up->flags &= ~SUNZILOG_FLAG_TX_ACTIVE;
 479
 480	if (ZS_REGS_HELD(up)) {
 481		__load_zsregs(channel, up->curregs);
 482		up->flags &= ~SUNZILOG_FLAG_REGS_HELD;
 483	}
 484
 485	if (ZS_TX_STOPPED(up)) {
 486		up->flags &= ~SUNZILOG_FLAG_TX_STOPPED;
 487		goto ack_tx_int;
 488	}
 489
 490	if (up->port.x_char) {
 491		up->flags |= SUNZILOG_FLAG_TX_ACTIVE;
 492		writeb(up->port.x_char, &channel->data);
 493		ZSDELAY();
 494		ZS_WSYNC(channel);
 495
 496		up->port.icount.tx++;
 497		up->port.x_char = 0;
 498		return;
 499	}
 500
 501	if (up->port.state == NULL)
 502		goto ack_tx_int;
 503	xmit = &up->port.state->xmit;
 504	if (uart_circ_empty(xmit))
 505		goto ack_tx_int;
 506
 507	if (uart_tx_stopped(&up->port))
 508		goto ack_tx_int;
 509
 
 
 
 510	up->flags |= SUNZILOG_FLAG_TX_ACTIVE;
 511	writeb(xmit->buf[xmit->tail], &channel->data);
 512	ZSDELAY();
 513	ZS_WSYNC(channel);
 514
 515	xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
 516	up->port.icount.tx++;
 517
 518	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
 519		uart_write_wakeup(&up->port);
 520
 521	return;
 522
 523ack_tx_int:
 524	writeb(RES_Tx_P, &channel->control);
 525	ZSDELAY();
 526	ZS_WSYNC(channel);
 527}
 528
 529static irqreturn_t sunzilog_interrupt(int irq, void *dev_id)
 530{
 531	struct uart_sunzilog_port *up = dev_id;
 532
 533	while (up) {
 534		struct zilog_channel __iomem *channel
 535			= ZILOG_CHANNEL_FROM_PORT(&up->port);
 536		struct tty_port *port;
 537		unsigned char r3;
 538
 539		spin_lock(&up->port.lock);
 540		r3 = read_zsreg(channel, R3);
 541
 542		/* Channel A */
 543		port = NULL;
 544		if (r3 & (CHAEXT | CHATxIP | CHARxIP)) {
 545			writeb(RES_H_IUS, &channel->control);
 546			ZSDELAY();
 547			ZS_WSYNC(channel);
 548
 549			if (r3 & CHARxIP)
 550				port = sunzilog_receive_chars(up, channel);
 551			if (r3 & CHAEXT)
 552				sunzilog_status_handle(up, channel);
 553			if (r3 & CHATxIP)
 554				sunzilog_transmit_chars(up, channel);
 555		}
 556		spin_unlock(&up->port.lock);
 557
 558		if (port)
 559			tty_flip_buffer_push(port);
 560
 561		/* Channel B */
 562		up = up->next;
 563		channel = ZILOG_CHANNEL_FROM_PORT(&up->port);
 564
 565		spin_lock(&up->port.lock);
 566		port = NULL;
 567		if (r3 & (CHBEXT | CHBTxIP | CHBRxIP)) {
 568			writeb(RES_H_IUS, &channel->control);
 569			ZSDELAY();
 570			ZS_WSYNC(channel);
 571
 572			if (r3 & CHBRxIP)
 573				port = sunzilog_receive_chars(up, channel);
 574			if (r3 & CHBEXT)
 575				sunzilog_status_handle(up, channel);
 576			if (r3 & CHBTxIP)
 577				sunzilog_transmit_chars(up, channel);
 578		}
 579		spin_unlock(&up->port.lock);
 580
 581		if (port)
 582			tty_flip_buffer_push(port);
 583
 584		up = up->next;
 585	}
 586
 587	return IRQ_HANDLED;
 588}
 589
 590/* A convenient way to quickly get R0 status.  The caller must _not_ hold the
 591 * port lock, it is acquired here.
 592 */
 593static __inline__ unsigned char sunzilog_read_channel_status(struct uart_port *port)
 594{
 595	struct zilog_channel __iomem *channel;
 596	unsigned char status;
 597
 598	channel = ZILOG_CHANNEL_FROM_PORT(port);
 599	status = readb(&channel->control);
 600	ZSDELAY();
 601
 602	return status;
 603}
 604
 605/* The port lock is not held.  */
 606static unsigned int sunzilog_tx_empty(struct uart_port *port)
 607{
 608	unsigned long flags;
 609	unsigned char status;
 610	unsigned int ret;
 611
 612	spin_lock_irqsave(&port->lock, flags);
 613
 614	status = sunzilog_read_channel_status(port);
 615
 616	spin_unlock_irqrestore(&port->lock, flags);
 617
 618	if (status & Tx_BUF_EMP)
 619		ret = TIOCSER_TEMT;
 620	else
 621		ret = 0;
 622
 623	return ret;
 624}
 625
 626/* The port lock is held and interrupts are disabled.  */
 627static unsigned int sunzilog_get_mctrl(struct uart_port *port)
 628{
 629	unsigned char status;
 630	unsigned int ret;
 631
 632	status = sunzilog_read_channel_status(port);
 633
 634	ret = 0;
 635	if (status & DCD)
 636		ret |= TIOCM_CAR;
 637	if (status & SYNC)
 638		ret |= TIOCM_DSR;
 639	if (status & CTS)
 640		ret |= TIOCM_CTS;
 641
 642	return ret;
 643}
 644
 645/* The port lock is held and interrupts are disabled.  */
 646static void sunzilog_set_mctrl(struct uart_port *port, unsigned int mctrl)
 647{
 648	struct uart_sunzilog_port *up =
 649		container_of(port, struct uart_sunzilog_port, port);
 650	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
 651	unsigned char set_bits, clear_bits;
 652
 653	set_bits = clear_bits = 0;
 654
 655	if (mctrl & TIOCM_RTS)
 656		set_bits |= RTS;
 657	else
 658		clear_bits |= RTS;
 659	if (mctrl & TIOCM_DTR)
 660		set_bits |= DTR;
 661	else
 662		clear_bits |= DTR;
 663
 664	/* NOTE: Not subject to 'transmitter active' rule.  */ 
 665	up->curregs[R5] |= set_bits;
 666	up->curregs[R5] &= ~clear_bits;
 667	write_zsreg(channel, R5, up->curregs[R5]);
 668}
 669
 670/* The port lock is held and interrupts are disabled.  */
 671static void sunzilog_stop_tx(struct uart_port *port)
 672{
 673	struct uart_sunzilog_port *up =
 674		container_of(port, struct uart_sunzilog_port, port);
 675
 676	up->flags |= SUNZILOG_FLAG_TX_STOPPED;
 677}
 678
 679/* The port lock is held and interrupts are disabled.  */
 680static void sunzilog_start_tx(struct uart_port *port)
 681{
 682	struct uart_sunzilog_port *up =
 683		container_of(port, struct uart_sunzilog_port, port);
 684	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
 685	unsigned char status;
 686
 687	up->flags |= SUNZILOG_FLAG_TX_ACTIVE;
 688	up->flags &= ~SUNZILOG_FLAG_TX_STOPPED;
 689
 690	status = readb(&channel->control);
 691	ZSDELAY();
 692
 693	/* TX busy?  Just wait for the TX done interrupt.  */
 694	if (!(status & Tx_BUF_EMP))
 695		return;
 696
 697	/* Send the first character to jump-start the TX done
 698	 * IRQ sending engine.
 699	 */
 700	if (port->x_char) {
 701		writeb(port->x_char, &channel->data);
 702		ZSDELAY();
 703		ZS_WSYNC(channel);
 704
 705		port->icount.tx++;
 706		port->x_char = 0;
 707	} else {
 708		struct circ_buf *xmit = &port->state->xmit;
 
 709
 710		if (uart_circ_empty(xmit))
 711			return;
 712		writeb(xmit->buf[xmit->tail], &channel->data);
 713		ZSDELAY();
 714		ZS_WSYNC(channel);
 715
 716		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
 717		port->icount.tx++;
 718
 719		if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
 720			uart_write_wakeup(&up->port);
 721	}
 722}
 723
 724/* The port lock is held.  */
 725static void sunzilog_stop_rx(struct uart_port *port)
 726{
 727	struct uart_sunzilog_port *up = UART_ZILOG(port);
 728	struct zilog_channel __iomem *channel;
 729
 730	if (ZS_IS_CONS(up))
 731		return;
 732
 733	channel = ZILOG_CHANNEL_FROM_PORT(port);
 734
 735	/* Disable all RX interrupts.  */
 736	up->curregs[R1] &= ~RxINT_MASK;
 737	sunzilog_maybe_update_regs(up, channel);
 738}
 739
 740/* The port lock is held.  */
 741static void sunzilog_enable_ms(struct uart_port *port)
 742{
 743	struct uart_sunzilog_port *up =
 744		container_of(port, struct uart_sunzilog_port, port);
 745	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
 746	unsigned char new_reg;
 747
 748	new_reg = up->curregs[R15] | (DCDIE | SYNCIE | CTSIE);
 749	if (new_reg != up->curregs[R15]) {
 750		up->curregs[R15] = new_reg;
 751
 752		/* NOTE: Not subject to 'transmitter active' rule.  */ 
 753		write_zsreg(channel, R15, up->curregs[R15] & ~WR7pEN);
 754	}
 755}
 756
 757/* The port lock is not held.  */
 758static void sunzilog_break_ctl(struct uart_port *port, int break_state)
 759{
 760	struct uart_sunzilog_port *up =
 761		container_of(port, struct uart_sunzilog_port, port);
 762	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
 763	unsigned char set_bits, clear_bits, new_reg;
 764	unsigned long flags;
 765
 766	set_bits = clear_bits = 0;
 767
 768	if (break_state)
 769		set_bits |= SND_BRK;
 770	else
 771		clear_bits |= SND_BRK;
 772
 773	spin_lock_irqsave(&port->lock, flags);
 774
 775	new_reg = (up->curregs[R5] | set_bits) & ~clear_bits;
 776	if (new_reg != up->curregs[R5]) {
 777		up->curregs[R5] = new_reg;
 778
 779		/* NOTE: Not subject to 'transmitter active' rule.  */ 
 780		write_zsreg(channel, R5, up->curregs[R5]);
 781	}
 782
 783	spin_unlock_irqrestore(&port->lock, flags);
 784}
 785
 786static void __sunzilog_startup(struct uart_sunzilog_port *up)
 787{
 788	struct zilog_channel __iomem *channel;
 789
 790	channel = ZILOG_CHANNEL_FROM_PORT(&up->port);
 791	up->prev_status = readb(&channel->control);
 792
 793	/* Enable receiver and transmitter.  */
 794	up->curregs[R3] |= RxENAB;
 795	up->curregs[R5] |= TxENAB;
 796
 797	up->curregs[R1] |= EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB;
 798	sunzilog_maybe_update_regs(up, channel);
 799}
 800
 801static int sunzilog_startup(struct uart_port *port)
 802{
 803	struct uart_sunzilog_port *up = UART_ZILOG(port);
 804	unsigned long flags;
 805
 806	if (ZS_IS_CONS(up))
 807		return 0;
 808
 809	spin_lock_irqsave(&port->lock, flags);
 810	__sunzilog_startup(up);
 811	spin_unlock_irqrestore(&port->lock, flags);
 812	return 0;
 813}
 814
 815/*
 816 * The test for ZS_IS_CONS is explained by the following e-mail:
 817 *****
 818 * From: Russell King <rmk@arm.linux.org.uk>
 819 * Date: Sun, 8 Dec 2002 10:18:38 +0000
 820 *
 821 * On Sun, Dec 08, 2002 at 02:43:36AM -0500, Pete Zaitcev wrote:
 822 * > I boot my 2.5 boxes using "console=ttyS0,9600" argument,
 823 * > and I noticed that something is not right with reference
 824 * > counting in this case. It seems that when the console
 825 * > is open by kernel initially, this is not accounted
 826 * > as an open, and uart_startup is not called.
 827 *
 828 * That is correct.  We are unable to call uart_startup when the serial
 829 * console is initialised because it may need to allocate memory (as
 830 * request_irq does) and the memory allocators may not have been
 831 * initialised.
 832 *
 833 * 1. initialise the port into a state where it can send characters in the
 834 *    console write method.
 835 *
 836 * 2. don't do the actual hardware shutdown in your shutdown() method (but
 837 *    do the normal software shutdown - ie, free irqs etc)
 838 *****
 839 */
 840static void sunzilog_shutdown(struct uart_port *port)
 841{
 842	struct uart_sunzilog_port *up = UART_ZILOG(port);
 843	struct zilog_channel __iomem *channel;
 844	unsigned long flags;
 845
 846	if (ZS_IS_CONS(up))
 847		return;
 848
 849	spin_lock_irqsave(&port->lock, flags);
 850
 851	channel = ZILOG_CHANNEL_FROM_PORT(port);
 852
 853	/* Disable receiver and transmitter.  */
 854	up->curregs[R3] &= ~RxENAB;
 855	up->curregs[R5] &= ~TxENAB;
 856
 857	/* Disable all interrupts and BRK assertion.  */
 858	up->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
 859	up->curregs[R5] &= ~SND_BRK;
 860	sunzilog_maybe_update_regs(up, channel);
 861
 862	spin_unlock_irqrestore(&port->lock, flags);
 863}
 864
 865/* Shared by TTY driver and serial console setup.  The port lock is held
 866 * and local interrupts are disabled.
 867 */
 868static void
 869sunzilog_convert_to_zs(struct uart_sunzilog_port *up, unsigned int cflag,
 870		       unsigned int iflag, int brg)
 871{
 872
 873	up->curregs[R10] = NRZ;
 874	up->curregs[R11] = TCBR | RCBR;
 875
 876	/* Program BAUD and clock source. */
 877	up->curregs[R4] &= ~XCLK_MASK;
 878	up->curregs[R4] |= X16CLK;
 879	up->curregs[R12] = brg & 0xff;
 880	up->curregs[R13] = (brg >> 8) & 0xff;
 881	up->curregs[R14] = BRSRC | BRENAB;
 882
 883	/* Character size, stop bits, and parity. */
 884	up->curregs[R3] &= ~RxN_MASK;
 885	up->curregs[R5] &= ~TxN_MASK;
 886	switch (cflag & CSIZE) {
 887	case CS5:
 888		up->curregs[R3] |= Rx5;
 889		up->curregs[R5] |= Tx5;
 890		up->parity_mask = 0x1f;
 891		break;
 892	case CS6:
 893		up->curregs[R3] |= Rx6;
 894		up->curregs[R5] |= Tx6;
 895		up->parity_mask = 0x3f;
 896		break;
 897	case CS7:
 898		up->curregs[R3] |= Rx7;
 899		up->curregs[R5] |= Tx7;
 900		up->parity_mask = 0x7f;
 901		break;
 902	case CS8:
 903	default:
 904		up->curregs[R3] |= Rx8;
 905		up->curregs[R5] |= Tx8;
 906		up->parity_mask = 0xff;
 907		break;
 908	}
 909	up->curregs[R4] &= ~0x0c;
 910	if (cflag & CSTOPB)
 911		up->curregs[R4] |= SB2;
 912	else
 913		up->curregs[R4] |= SB1;
 914	if (cflag & PARENB)
 915		up->curregs[R4] |= PAR_ENAB;
 916	else
 917		up->curregs[R4] &= ~PAR_ENAB;
 918	if (!(cflag & PARODD))
 919		up->curregs[R4] |= PAR_EVEN;
 920	else
 921		up->curregs[R4] &= ~PAR_EVEN;
 922
 923	up->port.read_status_mask = Rx_OVR;
 924	if (iflag & INPCK)
 925		up->port.read_status_mask |= CRC_ERR | PAR_ERR;
 926	if (iflag & (IGNBRK | BRKINT | PARMRK))
 927		up->port.read_status_mask |= BRK_ABRT;
 928
 929	up->port.ignore_status_mask = 0;
 930	if (iflag & IGNPAR)
 931		up->port.ignore_status_mask |= CRC_ERR | PAR_ERR;
 932	if (iflag & IGNBRK) {
 933		up->port.ignore_status_mask |= BRK_ABRT;
 934		if (iflag & IGNPAR)
 935			up->port.ignore_status_mask |= Rx_OVR;
 936	}
 937
 938	if ((cflag & CREAD) == 0)
 939		up->port.ignore_status_mask = 0xff;
 940}
 941
 942/* The port lock is not held.  */
 943static void
 944sunzilog_set_termios(struct uart_port *port, struct ktermios *termios,
 945		     struct ktermios *old)
 946{
 947	struct uart_sunzilog_port *up =
 948		container_of(port, struct uart_sunzilog_port, port);
 949	unsigned long flags;
 950	int baud, brg;
 951
 952	baud = uart_get_baud_rate(port, termios, old, 1200, 76800);
 953
 954	spin_lock_irqsave(&up->port.lock, flags);
 955
 956	brg = BPS_TO_BRG(baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
 957
 958	sunzilog_convert_to_zs(up, termios->c_cflag, termios->c_iflag, brg);
 959
 960	if (UART_ENABLE_MS(&up->port, termios->c_cflag))
 961		up->flags |= SUNZILOG_FLAG_MODEM_STATUS;
 962	else
 963		up->flags &= ~SUNZILOG_FLAG_MODEM_STATUS;
 964
 965	up->cflag = termios->c_cflag;
 966
 967	sunzilog_maybe_update_regs(up, ZILOG_CHANNEL_FROM_PORT(port));
 968
 969	uart_update_timeout(port, termios->c_cflag, baud);
 970
 971	spin_unlock_irqrestore(&up->port.lock, flags);
 972}
 973
 974static const char *sunzilog_type(struct uart_port *port)
 975{
 976	struct uart_sunzilog_port *up = UART_ZILOG(port);
 977
 978	return (up->flags & SUNZILOG_FLAG_ESCC) ? "zs (ESCC)" : "zs";
 979}
 980
 981/* We do not request/release mappings of the registers here, this
 982 * happens at early serial probe time.
 983 */
 984static void sunzilog_release_port(struct uart_port *port)
 985{
 986}
 987
 988static int sunzilog_request_port(struct uart_port *port)
 989{
 990	return 0;
 991}
 992
 993/* These do not need to do anything interesting either.  */
 994static void sunzilog_config_port(struct uart_port *port, int flags)
 995{
 996}
 997
 998/* We do not support letting the user mess with the divisor, IRQ, etc. */
 999static int sunzilog_verify_port(struct uart_port *port, struct serial_struct *ser)
1000{
1001	return -EINVAL;
1002}
1003
1004#ifdef CONFIG_CONSOLE_POLL
1005static int sunzilog_get_poll_char(struct uart_port *port)
1006{
1007	unsigned char ch, r1;
1008	struct uart_sunzilog_port *up =
1009		container_of(port, struct uart_sunzilog_port, port);
1010	struct zilog_channel __iomem *channel
1011		= ZILOG_CHANNEL_FROM_PORT(&up->port);
1012
1013
1014	r1 = read_zsreg(channel, R1);
1015	if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR)) {
1016		writeb(ERR_RES, &channel->control);
1017		ZSDELAY();
1018		ZS_WSYNC(channel);
1019	}
1020
1021	ch = readb(&channel->control);
1022	ZSDELAY();
1023
1024	/* This funny hack depends upon BRK_ABRT not interfering
1025	 * with the other bits we care about in R1.
1026	 */
1027	if (ch & BRK_ABRT)
1028		r1 |= BRK_ABRT;
1029
1030	if (!(ch & Rx_CH_AV))
1031		return NO_POLL_CHAR;
1032
1033	ch = readb(&channel->data);
1034	ZSDELAY();
1035
1036	ch &= up->parity_mask;
1037	return ch;
1038}
1039
1040static void sunzilog_put_poll_char(struct uart_port *port,
1041			unsigned char ch)
1042{
1043	struct uart_sunzilog_port *up =
1044		container_of(port, struct uart_sunzilog_port, port);
1045
1046	sunzilog_putchar(&up->port, ch);
1047}
1048#endif /* CONFIG_CONSOLE_POLL */
1049
1050static const struct uart_ops sunzilog_pops = {
1051	.tx_empty	=	sunzilog_tx_empty,
1052	.set_mctrl	=	sunzilog_set_mctrl,
1053	.get_mctrl	=	sunzilog_get_mctrl,
1054	.stop_tx	=	sunzilog_stop_tx,
1055	.start_tx	=	sunzilog_start_tx,
1056	.stop_rx	=	sunzilog_stop_rx,
1057	.enable_ms	=	sunzilog_enable_ms,
1058	.break_ctl	=	sunzilog_break_ctl,
1059	.startup	=	sunzilog_startup,
1060	.shutdown	=	sunzilog_shutdown,
1061	.set_termios	=	sunzilog_set_termios,
1062	.type		=	sunzilog_type,
1063	.release_port	=	sunzilog_release_port,
1064	.request_port	=	sunzilog_request_port,
1065	.config_port	=	sunzilog_config_port,
1066	.verify_port	=	sunzilog_verify_port,
1067#ifdef CONFIG_CONSOLE_POLL
1068	.poll_get_char	=	sunzilog_get_poll_char,
1069	.poll_put_char	=	sunzilog_put_poll_char,
1070#endif
1071};
1072
1073static int uart_chip_count;
1074static struct uart_sunzilog_port *sunzilog_port_table;
1075static struct zilog_layout __iomem **sunzilog_chip_regs;
1076
1077static struct uart_sunzilog_port *sunzilog_irq_chain;
1078
1079static struct uart_driver sunzilog_reg = {
1080	.owner		=	THIS_MODULE,
1081	.driver_name	=	"sunzilog",
1082	.dev_name	=	"ttyS",
1083	.major		=	TTY_MAJOR,
1084};
1085
1086static int __init sunzilog_alloc_tables(int num_sunzilog)
1087{
1088	struct uart_sunzilog_port *up;
1089	unsigned long size;
1090	int num_channels = num_sunzilog * 2;
1091	int i;
1092
1093	size = num_channels * sizeof(struct uart_sunzilog_port);
1094	sunzilog_port_table = kzalloc(size, GFP_KERNEL);
1095	if (!sunzilog_port_table)
1096		return -ENOMEM;
1097
1098	for (i = 0; i < num_channels; i++) {
1099		up = &sunzilog_port_table[i];
1100
1101		spin_lock_init(&up->port.lock);
1102
1103		if (i == 0)
1104			sunzilog_irq_chain = up;
1105
1106		if (i < num_channels - 1)
1107			up->next = up + 1;
1108		else
1109			up->next = NULL;
1110	}
1111
1112	size = num_sunzilog * sizeof(struct zilog_layout __iomem *);
1113	sunzilog_chip_regs = kzalloc(size, GFP_KERNEL);
1114	if (!sunzilog_chip_regs) {
1115		kfree(sunzilog_port_table);
1116		sunzilog_irq_chain = NULL;
1117		return -ENOMEM;
1118	}
1119
1120	return 0;
1121}
1122
1123static void sunzilog_free_tables(void)
1124{
1125	kfree(sunzilog_port_table);
1126	sunzilog_irq_chain = NULL;
1127	kfree(sunzilog_chip_regs);
1128}
1129
1130#define ZS_PUT_CHAR_MAX_DELAY	2000	/* 10 ms */
1131
1132static void sunzilog_putchar(struct uart_port *port, int ch)
1133{
1134	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
1135	int loops = ZS_PUT_CHAR_MAX_DELAY;
1136
1137	/* This is a timed polling loop so do not switch the explicit
1138	 * udelay with ZSDELAY as that is a NOP on some platforms.  -DaveM
1139	 */
1140	do {
1141		unsigned char val = readb(&channel->control);
1142		if (val & Tx_BUF_EMP) {
1143			ZSDELAY();
1144			break;
1145		}
1146		udelay(5);
1147	} while (--loops);
1148
1149	writeb(ch, &channel->data);
1150	ZSDELAY();
1151	ZS_WSYNC(channel);
1152}
1153
1154#ifdef CONFIG_SERIO
1155
1156static DEFINE_SPINLOCK(sunzilog_serio_lock);
1157
1158static int sunzilog_serio_write(struct serio *serio, unsigned char ch)
1159{
1160	struct uart_sunzilog_port *up = serio->port_data;
1161	unsigned long flags;
1162
1163	spin_lock_irqsave(&sunzilog_serio_lock, flags);
1164
1165	sunzilog_putchar(&up->port, ch);
1166
1167	spin_unlock_irqrestore(&sunzilog_serio_lock, flags);
1168
1169	return 0;
1170}
1171
1172static int sunzilog_serio_open(struct serio *serio)
1173{
1174	struct uart_sunzilog_port *up = serio->port_data;
1175	unsigned long flags;
1176	int ret;
1177
1178	spin_lock_irqsave(&sunzilog_serio_lock, flags);
1179	if (!up->serio_open) {
1180		up->serio_open = 1;
1181		ret = 0;
1182	} else
1183		ret = -EBUSY;
1184	spin_unlock_irqrestore(&sunzilog_serio_lock, flags);
1185
1186	return ret;
1187}
1188
1189static void sunzilog_serio_close(struct serio *serio)
1190{
1191	struct uart_sunzilog_port *up = serio->port_data;
1192	unsigned long flags;
1193
1194	spin_lock_irqsave(&sunzilog_serio_lock, flags);
1195	up->serio_open = 0;
1196	spin_unlock_irqrestore(&sunzilog_serio_lock, flags);
1197}
1198
1199#endif /* CONFIG_SERIO */
1200
1201#ifdef CONFIG_SERIAL_SUNZILOG_CONSOLE
1202static void
1203sunzilog_console_write(struct console *con, const char *s, unsigned int count)
1204{
1205	struct uart_sunzilog_port *up = &sunzilog_port_table[con->index];
1206	unsigned long flags;
1207	int locked = 1;
1208
1209	if (up->port.sysrq || oops_in_progress)
1210		locked = spin_trylock_irqsave(&up->port.lock, flags);
1211	else
1212		spin_lock_irqsave(&up->port.lock, flags);
1213
1214	uart_console_write(&up->port, s, count, sunzilog_putchar);
1215	udelay(2);
1216
1217	if (locked)
1218		spin_unlock_irqrestore(&up->port.lock, flags);
1219}
1220
1221static int __init sunzilog_console_setup(struct console *con, char *options)
1222{
1223	struct uart_sunzilog_port *up = &sunzilog_port_table[con->index];
1224	unsigned long flags;
1225	int baud, brg;
1226
1227	if (up->port.type != PORT_SUNZILOG)
1228		return -1;
1229
1230	printk(KERN_INFO "Console: ttyS%d (SunZilog zs%d)\n",
1231	       (sunzilog_reg.minor - 64) + con->index, con->index);
1232
1233	/* Get firmware console settings.  */
1234	sunserial_console_termios(con, up->port.dev->of_node);
1235
1236	/* Firmware console speed is limited to 150-->38400 baud so
1237	 * this hackish cflag thing is OK.
1238	 */
1239	switch (con->cflag & CBAUD) {
1240	case B150: baud = 150; break;
1241	case B300: baud = 300; break;
1242	case B600: baud = 600; break;
1243	case B1200: baud = 1200; break;
1244	case B2400: baud = 2400; break;
1245	case B4800: baud = 4800; break;
1246	default: case B9600: baud = 9600; break;
1247	case B19200: baud = 19200; break;
1248	case B38400: baud = 38400; break;
1249	}
1250
1251	brg = BPS_TO_BRG(baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
1252
1253	spin_lock_irqsave(&up->port.lock, flags);
1254
1255	up->curregs[R15] |= BRKIE;
1256	sunzilog_convert_to_zs(up, con->cflag, 0, brg);
1257
1258	sunzilog_set_mctrl(&up->port, TIOCM_DTR | TIOCM_RTS);
1259	__sunzilog_startup(up);
1260
1261	spin_unlock_irqrestore(&up->port.lock, flags);
1262
1263	return 0;
1264}
1265
1266static struct console sunzilog_console_ops = {
1267	.name	=	"ttyS",
1268	.write	=	sunzilog_console_write,
1269	.device	=	uart_console_device,
1270	.setup	=	sunzilog_console_setup,
1271	.flags	=	CON_PRINTBUFFER,
1272	.index	=	-1,
1273	.data   =	&sunzilog_reg,
1274};
1275
1276static inline struct console *SUNZILOG_CONSOLE(void)
1277{
1278	return &sunzilog_console_ops;
1279}
1280
1281#else
1282#define SUNZILOG_CONSOLE()	(NULL)
1283#endif
1284
1285static void sunzilog_init_kbdms(struct uart_sunzilog_port *up)
1286{
1287	int baud, brg;
1288
1289	if (up->flags & SUNZILOG_FLAG_CONS_KEYB) {
1290		up->cflag = B1200 | CS8 | CLOCAL | CREAD;
1291		baud = 1200;
1292	} else {
1293		up->cflag = B4800 | CS8 | CLOCAL | CREAD;
1294		baud = 4800;
1295	}
1296
1297	up->curregs[R15] |= BRKIE;
1298	brg = BPS_TO_BRG(baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
1299	sunzilog_convert_to_zs(up, up->cflag, 0, brg);
1300	sunzilog_set_mctrl(&up->port, TIOCM_DTR | TIOCM_RTS);
1301	__sunzilog_startup(up);
1302}
1303
1304#ifdef CONFIG_SERIO
1305static void sunzilog_register_serio(struct uart_sunzilog_port *up)
1306{
1307	struct serio *serio = &up->serio;
1308
1309	serio->port_data = up;
1310
1311	serio->id.type = SERIO_RS232;
1312	if (up->flags & SUNZILOG_FLAG_CONS_KEYB) {
1313		serio->id.proto = SERIO_SUNKBD;
1314		strlcpy(serio->name, "zskbd", sizeof(serio->name));
1315	} else {
1316		serio->id.proto = SERIO_SUN;
1317		serio->id.extra = 1;
1318		strlcpy(serio->name, "zsms", sizeof(serio->name));
1319	}
1320	strlcpy(serio->phys,
1321		((up->flags & SUNZILOG_FLAG_CONS_KEYB) ?
1322		 "zs/serio0" : "zs/serio1"),
1323		sizeof(serio->phys));
1324
1325	serio->write = sunzilog_serio_write;
1326	serio->open = sunzilog_serio_open;
1327	serio->close = sunzilog_serio_close;
1328	serio->dev.parent = up->port.dev;
1329
1330	serio_register_port(serio);
1331}
1332#endif
1333
1334static void sunzilog_init_hw(struct uart_sunzilog_port *up)
1335{
1336	struct zilog_channel __iomem *channel;
1337	unsigned long flags;
1338	int baud, brg;
1339
1340	channel = ZILOG_CHANNEL_FROM_PORT(&up->port);
1341
1342	spin_lock_irqsave(&up->port.lock, flags);
1343	if (ZS_IS_CHANNEL_A(up)) {
1344		write_zsreg(channel, R9, FHWRES);
1345		ZSDELAY_LONG();
1346		(void) read_zsreg(channel, R0);
1347	}
1348
1349	if (up->flags & (SUNZILOG_FLAG_CONS_KEYB |
1350			 SUNZILOG_FLAG_CONS_MOUSE)) {
1351		up->curregs[R1] = EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB;
1352		up->curregs[R4] = PAR_EVEN | X16CLK | SB1;
1353		up->curregs[R3] = RxENAB | Rx8;
1354		up->curregs[R5] = TxENAB | Tx8;
1355		up->curregs[R6] = 0x00; /* SDLC Address */
1356		up->curregs[R7] = 0x7E; /* SDLC Flag    */
1357		up->curregs[R9] = NV;
1358		up->curregs[R7p] = 0x00;
1359		sunzilog_init_kbdms(up);
1360		/* Only enable interrupts if an ISR handler available */
1361		if (up->flags & SUNZILOG_FLAG_ISR_HANDLER)
1362			up->curregs[R9] |= MIE;
1363		write_zsreg(channel, R9, up->curregs[R9]);
1364	} else {
1365		/* Normal serial TTY. */
1366		up->parity_mask = 0xff;
1367		up->curregs[R1] = EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB;
1368		up->curregs[R4] = PAR_EVEN | X16CLK | SB1;
1369		up->curregs[R3] = RxENAB | Rx8;
1370		up->curregs[R5] = TxENAB | Tx8;
1371		up->curregs[R6] = 0x00; /* SDLC Address */
1372		up->curregs[R7] = 0x7E; /* SDLC Flag    */
1373		up->curregs[R9] = NV;
1374		up->curregs[R10] = NRZ;
1375		up->curregs[R11] = TCBR | RCBR;
1376		baud = 9600;
1377		brg = BPS_TO_BRG(baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
1378		up->curregs[R12] = (brg & 0xff);
1379		up->curregs[R13] = (brg >> 8) & 0xff;
1380		up->curregs[R14] = BRSRC | BRENAB;
1381		up->curregs[R15] = FIFOEN; /* Use FIFO if on ESCC */
1382		up->curregs[R7p] = TxFIFO_LVL | RxFIFO_LVL;
1383		if (__load_zsregs(channel, up->curregs)) {
1384			up->flags |= SUNZILOG_FLAG_ESCC;
1385		}
1386		/* Only enable interrupts if an ISR handler available */
1387		if (up->flags & SUNZILOG_FLAG_ISR_HANDLER)
1388			up->curregs[R9] |= MIE;
1389		write_zsreg(channel, R9, up->curregs[R9]);
1390	}
1391
1392	spin_unlock_irqrestore(&up->port.lock, flags);
1393
1394#ifdef CONFIG_SERIO
1395	if (up->flags & (SUNZILOG_FLAG_CONS_KEYB |
1396			 SUNZILOG_FLAG_CONS_MOUSE))
1397		sunzilog_register_serio(up);
1398#endif
1399}
1400
1401static int zilog_irq;
1402
1403static int zs_probe(struct platform_device *op)
1404{
1405	static int kbm_inst, uart_inst;
1406	int inst;
1407	struct uart_sunzilog_port *up;
1408	struct zilog_layout __iomem *rp;
1409	int keyboard_mouse = 0;
1410	int err;
1411
1412	if (of_find_property(op->dev.of_node, "keyboard", NULL))
1413		keyboard_mouse = 1;
1414
1415	/* uarts must come before keyboards/mice */
1416	if (keyboard_mouse)
1417		inst = uart_chip_count + kbm_inst;
1418	else
1419		inst = uart_inst;
1420
1421	sunzilog_chip_regs[inst] = of_ioremap(&op->resource[0], 0,
1422					      sizeof(struct zilog_layout),
1423					      "zs");
1424	if (!sunzilog_chip_regs[inst])
1425		return -ENOMEM;
1426
1427	rp = sunzilog_chip_regs[inst];
1428
1429	if (!zilog_irq)
1430		zilog_irq = op->archdata.irqs[0];
1431
1432	up = &sunzilog_port_table[inst * 2];
1433
1434	/* Channel A */
1435	up[0].port.mapbase = op->resource[0].start + 0x00;
1436	up[0].port.membase = (void __iomem *) &rp->channelA;
1437	up[0].port.iotype = UPIO_MEM;
1438	up[0].port.irq = op->archdata.irqs[0];
1439	up[0].port.uartclk = ZS_CLOCK;
1440	up[0].port.fifosize = 1;
1441	up[0].port.ops = &sunzilog_pops;
1442	up[0].port.type = PORT_SUNZILOG;
1443	up[0].port.flags = 0;
1444	up[0].port.line = (inst * 2) + 0;
1445	up[0].port.dev = &op->dev;
1446	up[0].flags |= SUNZILOG_FLAG_IS_CHANNEL_A;
 
1447	if (keyboard_mouse)
1448		up[0].flags |= SUNZILOG_FLAG_CONS_KEYB;
1449	sunzilog_init_hw(&up[0]);
1450
1451	/* Channel B */
1452	up[1].port.mapbase = op->resource[0].start + 0x04;
1453	up[1].port.membase = (void __iomem *) &rp->channelB;
1454	up[1].port.iotype = UPIO_MEM;
1455	up[1].port.irq = op->archdata.irqs[0];
1456	up[1].port.uartclk = ZS_CLOCK;
1457	up[1].port.fifosize = 1;
1458	up[1].port.ops = &sunzilog_pops;
1459	up[1].port.type = PORT_SUNZILOG;
1460	up[1].port.flags = 0;
1461	up[1].port.line = (inst * 2) + 1;
1462	up[1].port.dev = &op->dev;
1463	up[1].flags |= 0;
 
1464	if (keyboard_mouse)
1465		up[1].flags |= SUNZILOG_FLAG_CONS_MOUSE;
1466	sunzilog_init_hw(&up[1]);
1467
1468	if (!keyboard_mouse) {
1469		if (sunserial_console_match(SUNZILOG_CONSOLE(), op->dev.of_node,
1470					    &sunzilog_reg, up[0].port.line,
1471					    false))
1472			up->flags |= SUNZILOG_FLAG_IS_CONS;
1473		err = uart_add_one_port(&sunzilog_reg, &up[0].port);
1474		if (err) {
1475			of_iounmap(&op->resource[0],
1476				   rp, sizeof(struct zilog_layout));
1477			return err;
1478		}
1479		if (sunserial_console_match(SUNZILOG_CONSOLE(), op->dev.of_node,
1480					    &sunzilog_reg, up[1].port.line,
1481					    false))
1482			up->flags |= SUNZILOG_FLAG_IS_CONS;
1483		err = uart_add_one_port(&sunzilog_reg, &up[1].port);
1484		if (err) {
1485			uart_remove_one_port(&sunzilog_reg, &up[0].port);
1486			of_iounmap(&op->resource[0],
1487				   rp, sizeof(struct zilog_layout));
1488			return err;
1489		}
1490		uart_inst++;
1491	} else {
1492		printk(KERN_INFO "%s: Keyboard at MMIO 0x%llx (irq = %d) "
1493		       "is a %s\n",
1494		       dev_name(&op->dev),
1495		       (unsigned long long) up[0].port.mapbase,
1496		       op->archdata.irqs[0], sunzilog_type(&up[0].port));
1497		printk(KERN_INFO "%s: Mouse at MMIO 0x%llx (irq = %d) "
1498		       "is a %s\n",
1499		       dev_name(&op->dev),
1500		       (unsigned long long) up[1].port.mapbase,
1501		       op->archdata.irqs[0], sunzilog_type(&up[1].port));
1502		kbm_inst++;
1503	}
1504
1505	platform_set_drvdata(op, &up[0]);
1506
1507	return 0;
1508}
1509
1510static void zs_remove_one(struct uart_sunzilog_port *up)
1511{
1512	if (ZS_IS_KEYB(up) || ZS_IS_MOUSE(up)) {
1513#ifdef CONFIG_SERIO
1514		serio_unregister_port(&up->serio);
1515#endif
1516	} else
1517		uart_remove_one_port(&sunzilog_reg, &up->port);
1518}
1519
1520static int zs_remove(struct platform_device *op)
1521{
1522	struct uart_sunzilog_port *up = platform_get_drvdata(op);
1523	struct zilog_layout __iomem *regs;
1524
1525	zs_remove_one(&up[0]);
1526	zs_remove_one(&up[1]);
1527
1528	regs = sunzilog_chip_regs[up[0].port.line / 2];
1529	of_iounmap(&op->resource[0], regs, sizeof(struct zilog_layout));
1530
1531	return 0;
1532}
1533
1534static const struct of_device_id zs_match[] = {
1535	{
1536		.name = "zs",
1537	},
1538	{},
1539};
1540MODULE_DEVICE_TABLE(of, zs_match);
1541
1542static struct platform_driver zs_driver = {
1543	.driver = {
1544		.name = "zs",
1545		.of_match_table = zs_match,
1546	},
1547	.probe		= zs_probe,
1548	.remove		= zs_remove,
1549};
1550
1551static int __init sunzilog_init(void)
1552{
1553	struct device_node *dp;
1554	int err;
1555	int num_keybms = 0;
1556	int num_sunzilog = 0;
1557
1558	for_each_node_by_name(dp, "zs") {
1559		num_sunzilog++;
1560		if (of_find_property(dp, "keyboard", NULL))
1561			num_keybms++;
1562	}
1563
1564	if (num_sunzilog) {
1565		err = sunzilog_alloc_tables(num_sunzilog);
1566		if (err)
1567			goto out;
1568
1569		uart_chip_count = num_sunzilog - num_keybms;
1570
1571		err = sunserial_register_minors(&sunzilog_reg,
1572						uart_chip_count * 2);
1573		if (err)
1574			goto out_free_tables;
1575	}
1576
1577	err = platform_driver_register(&zs_driver);
1578	if (err)
1579		goto out_unregister_uart;
1580
1581	if (zilog_irq) {
1582		struct uart_sunzilog_port *up = sunzilog_irq_chain;
1583		err = request_irq(zilog_irq, sunzilog_interrupt, IRQF_SHARED,
1584				  "zs", sunzilog_irq_chain);
1585		if (err)
1586			goto out_unregister_driver;
1587
1588		/* Enable Interrupts */
1589		while (up) {
1590			struct zilog_channel __iomem *channel;
1591
1592			/* printk (KERN_INFO "Enable IRQ for ZILOG Hardware %p\n", up); */
1593			channel          = ZILOG_CHANNEL_FROM_PORT(&up->port);
1594			up->flags       |= SUNZILOG_FLAG_ISR_HANDLER;
1595			up->curregs[R9] |= MIE;
1596			write_zsreg(channel, R9, up->curregs[R9]);
1597			up = up->next;
1598		}
1599	}
1600
1601out:
1602	return err;
1603
1604out_unregister_driver:
1605	platform_driver_unregister(&zs_driver);
1606
1607out_unregister_uart:
1608	if (num_sunzilog) {
1609		sunserial_unregister_minors(&sunzilog_reg, num_sunzilog);
1610		sunzilog_reg.cons = NULL;
1611	}
1612
1613out_free_tables:
1614	sunzilog_free_tables();
1615	goto out;
1616}
1617
1618static void __exit sunzilog_exit(void)
1619{
1620	platform_driver_unregister(&zs_driver);
1621
1622	if (zilog_irq) {
1623		struct uart_sunzilog_port *up = sunzilog_irq_chain;
1624
1625		/* Disable Interrupts */
1626		while (up) {
1627			struct zilog_channel __iomem *channel;
1628
1629			/* printk (KERN_INFO "Disable IRQ for ZILOG Hardware %p\n", up); */
1630			channel          = ZILOG_CHANNEL_FROM_PORT(&up->port);
1631			up->flags       &= ~SUNZILOG_FLAG_ISR_HANDLER;
1632			up->curregs[R9] &= ~MIE;
1633			write_zsreg(channel, R9, up->curregs[R9]);
1634			up = up->next;
1635		}
1636
1637		free_irq(zilog_irq, sunzilog_irq_chain);
1638		zilog_irq = 0;
1639	}
1640
1641	if (sunzilog_reg.nr) {
1642		sunserial_unregister_minors(&sunzilog_reg, sunzilog_reg.nr);
1643		sunzilog_free_tables();
1644	}
1645}
1646
1647module_init(sunzilog_init);
1648module_exit(sunzilog_exit);
1649
1650MODULE_AUTHOR("David S. Miller");
1651MODULE_DESCRIPTION("Sun Zilog serial port driver");
1652MODULE_VERSION("2.0");
1653MODULE_LICENSE("GPL");
v6.13.7
   1// SPDX-License-Identifier: GPL-2.0
   2/* sunzilog.c: Zilog serial driver for Sparc systems.
   3 *
   4 * Driver for Zilog serial chips found on Sun workstations and
   5 * servers.  This driver could actually be made more generic.
   6 *
   7 * This is based on the old drivers/sbus/char/zs.c code.  A lot
   8 * of code has been simply moved over directly from there but
   9 * much has been rewritten.  Credits therefore go out to Eddie
  10 * C. Dost, Pete Zaitcev, Ted Ts'o and Alex Buell for their
  11 * work there.
  12 *
  13 * Copyright (C) 2002, 2006, 2007 David S. Miller (davem@davemloft.net)
  14 */
  15
  16#include <linux/module.h>
  17#include <linux/kernel.h>
  18#include <linux/errno.h>
  19#include <linux/delay.h>
  20#include <linux/tty.h>
  21#include <linux/tty_flip.h>
  22#include <linux/major.h>
  23#include <linux/string.h>
  24#include <linux/ptrace.h>
  25#include <linux/ioport.h>
  26#include <linux/slab.h>
  27#include <linux/circ_buf.h>
  28#include <linux/serial.h>
  29#include <linux/sysrq.h>
  30#include <linux/console.h>
  31#include <linux/spinlock.h>
  32#ifdef CONFIG_SERIO
  33#include <linux/serio.h>
  34#endif
  35#include <linux/init.h>
  36#include <linux/of.h>
  37#include <linux/platform_device.h>
  38
  39#include <linux/io.h>
  40#include <asm/irq.h>
 
  41#include <asm/setup.h>
  42
 
 
 
 
  43#include <linux/serial_core.h>
  44#include <linux/sunserialcore.h>
  45
  46#include "sunzilog.h"
  47
  48/* On 32-bit sparcs we need to delay after register accesses
  49 * to accommodate sun4 systems, but we do not need to flush writes.
  50 * On 64-bit sparc we only need to flush single writes to ensure
  51 * completion.
  52 */
  53#ifndef CONFIG_SPARC64
  54#define ZSDELAY()		udelay(5)
  55#define ZSDELAY_LONG()		udelay(20)
  56#define ZS_WSYNC(channel)	do { } while (0)
  57#else
  58#define ZSDELAY()
  59#define ZSDELAY_LONG()
  60#define ZS_WSYNC(__channel) \
  61	readb(&((__channel)->control))
  62#endif
  63
  64#define ZS_CLOCK		4915200 /* Zilog input clock rate. */
  65#define ZS_CLOCK_DIVISOR	16      /* Divisor this driver uses. */
  66
  67/*
  68 * We wrap our port structure around the generic uart_port.
  69 */
  70struct uart_sunzilog_port {
  71	struct uart_port		port;
  72
  73	/* IRQ servicing chain.  */
  74	struct uart_sunzilog_port	*next;
  75
  76	/* Current values of Zilog write registers.  */
  77	unsigned char			curregs[NUM_ZSREGS];
  78
  79	unsigned int			flags;
  80#define SUNZILOG_FLAG_CONS_KEYB		0x00000001
  81#define SUNZILOG_FLAG_CONS_MOUSE	0x00000002
  82#define SUNZILOG_FLAG_IS_CONS		0x00000004
  83#define SUNZILOG_FLAG_IS_KGDB		0x00000008
  84#define SUNZILOG_FLAG_MODEM_STATUS	0x00000010
  85#define SUNZILOG_FLAG_IS_CHANNEL_A	0x00000020
  86#define SUNZILOG_FLAG_REGS_HELD		0x00000040
  87#define SUNZILOG_FLAG_TX_STOPPED	0x00000080
  88#define SUNZILOG_FLAG_TX_ACTIVE		0x00000100
  89#define SUNZILOG_FLAG_ESCC		0x00000200
  90#define SUNZILOG_FLAG_ISR_HANDLER	0x00000400
  91
  92	unsigned int cflag;
  93
  94	unsigned char			parity_mask;
  95	unsigned char			prev_status;
  96
  97#ifdef CONFIG_SERIO
  98	struct serio			serio;
  99	int				serio_open;
 100#endif
 101};
 102
 103static void sunzilog_putchar(struct uart_port *port, unsigned char ch);
 104
 105#define ZILOG_CHANNEL_FROM_PORT(PORT)	((struct zilog_channel __iomem *)((PORT)->membase))
 106#define UART_ZILOG(PORT)		((struct uart_sunzilog_port *)(PORT))
 107
 108#define ZS_IS_KEYB(UP)	((UP)->flags & SUNZILOG_FLAG_CONS_KEYB)
 109#define ZS_IS_MOUSE(UP)	((UP)->flags & SUNZILOG_FLAG_CONS_MOUSE)
 110#define ZS_IS_CONS(UP)	((UP)->flags & SUNZILOG_FLAG_IS_CONS)
 111#define ZS_IS_KGDB(UP)	((UP)->flags & SUNZILOG_FLAG_IS_KGDB)
 112#define ZS_WANTS_MODEM_STATUS(UP)	((UP)->flags & SUNZILOG_FLAG_MODEM_STATUS)
 113#define ZS_IS_CHANNEL_A(UP)	((UP)->flags & SUNZILOG_FLAG_IS_CHANNEL_A)
 114#define ZS_REGS_HELD(UP)	((UP)->flags & SUNZILOG_FLAG_REGS_HELD)
 115#define ZS_TX_STOPPED(UP)	((UP)->flags & SUNZILOG_FLAG_TX_STOPPED)
 116#define ZS_TX_ACTIVE(UP)	((UP)->flags & SUNZILOG_FLAG_TX_ACTIVE)
 117
 118/* Reading and writing Zilog8530 registers.  The delays are to make this
 119 * driver work on the Sun4 which needs a settling delay after each chip
 120 * register access, other machines handle this in hardware via auxiliary
 121 * flip-flops which implement the settle time we do in software.
 122 *
 123 * The port lock must be held and local IRQs must be disabled
 124 * when {read,write}_zsreg is invoked.
 125 */
 126static unsigned char read_zsreg(struct zilog_channel __iomem *channel,
 127				unsigned char reg)
 128{
 129	unsigned char retval;
 130
 131	writeb(reg, &channel->control);
 132	ZSDELAY();
 133	retval = readb(&channel->control);
 134	ZSDELAY();
 135
 136	return retval;
 137}
 138
 139static void write_zsreg(struct zilog_channel __iomem *channel,
 140			unsigned char reg, unsigned char value)
 141{
 142	writeb(reg, &channel->control);
 143	ZSDELAY();
 144	writeb(value, &channel->control);
 145	ZSDELAY();
 146}
 147
 148static void sunzilog_clear_fifo(struct zilog_channel __iomem *channel)
 149{
 150	int i;
 151
 152	for (i = 0; i < 32; i++) {
 153		unsigned char regval;
 154
 155		regval = readb(&channel->control);
 156		ZSDELAY();
 157		if (regval & Rx_CH_AV)
 158			break;
 159
 160		regval = read_zsreg(channel, R1);
 161		readb(&channel->data);
 162		ZSDELAY();
 163
 164		if (regval & (PAR_ERR | Rx_OVR | CRC_ERR)) {
 165			writeb(ERR_RES, &channel->control);
 166			ZSDELAY();
 167			ZS_WSYNC(channel);
 168		}
 169	}
 170}
 171
 172/* This function must only be called when the TX is not busy.  The UART
 173 * port lock must be held and local interrupts disabled.
 174 */
 175static int __load_zsregs(struct zilog_channel __iomem *channel, unsigned char *regs)
 176{
 177	int i;
 178	int escc;
 179	unsigned char r15;
 180
 181	/* Let pending transmits finish.  */
 182	for (i = 0; i < 1000; i++) {
 183		unsigned char stat = read_zsreg(channel, R1);
 184		if (stat & ALL_SNT)
 185			break;
 186		udelay(100);
 187	}
 188
 189	writeb(ERR_RES, &channel->control);
 190	ZSDELAY();
 191	ZS_WSYNC(channel);
 192
 193	sunzilog_clear_fifo(channel);
 194
 195	/* Disable all interrupts.  */
 196	write_zsreg(channel, R1,
 197		    regs[R1] & ~(RxINT_MASK | TxINT_ENAB | EXT_INT_ENAB));
 198
 199	/* Set parity, sync config, stop bits, and clock divisor.  */
 200	write_zsreg(channel, R4, regs[R4]);
 201
 202	/* Set misc. TX/RX control bits.  */
 203	write_zsreg(channel, R10, regs[R10]);
 204
 205	/* Set TX/RX controls sans the enable bits.  */
 206	write_zsreg(channel, R3, regs[R3] & ~RxENAB);
 207	write_zsreg(channel, R5, regs[R5] & ~TxENAB);
 208
 209	/* Synchronous mode config.  */
 210	write_zsreg(channel, R6, regs[R6]);
 211	write_zsreg(channel, R7, regs[R7]);
 212
 213	/* Don't mess with the interrupt vector (R2, unused by us) and
 214	 * master interrupt control (R9).  We make sure this is setup
 215	 * properly at probe time then never touch it again.
 216	 */
 217
 218	/* Disable baud generator.  */
 219	write_zsreg(channel, R14, regs[R14] & ~BRENAB);
 220
 221	/* Clock mode control.  */
 222	write_zsreg(channel, R11, regs[R11]);
 223
 224	/* Lower and upper byte of baud rate generator divisor.  */
 225	write_zsreg(channel, R12, regs[R12]);
 226	write_zsreg(channel, R13, regs[R13]);
 227	
 228	/* Now rewrite R14, with BRENAB (if set).  */
 229	write_zsreg(channel, R14, regs[R14]);
 230
 231	/* External status interrupt control.  */
 232	write_zsreg(channel, R15, (regs[R15] | WR7pEN) & ~FIFOEN);
 233
 234	/* ESCC Extension Register */
 235	r15 = read_zsreg(channel, R15);
 236	if (r15 & 0x01)	{
 237		write_zsreg(channel, R7,  regs[R7p]);
 238
 239		/* External status interrupt and FIFO control.  */
 240		write_zsreg(channel, R15, regs[R15] & ~WR7pEN);
 241		escc = 1;
 242	} else {
 243		 /* Clear FIFO bit case it is an issue */
 244		regs[R15] &= ~FIFOEN;
 245		escc = 0;
 246	}
 247
 248	/* Reset external status interrupts.  */
 249	write_zsreg(channel, R0, RES_EXT_INT); /* First Latch  */
 250	write_zsreg(channel, R0, RES_EXT_INT); /* Second Latch */
 251
 252	/* Rewrite R3/R5, this time without enables masked.  */
 253	write_zsreg(channel, R3, regs[R3]);
 254	write_zsreg(channel, R5, regs[R5]);
 255
 256	/* Rewrite R1, this time without IRQ enabled masked.  */
 257	write_zsreg(channel, R1, regs[R1]);
 258
 259	return escc;
 260}
 261
 262/* Reprogram the Zilog channel HW registers with the copies found in the
 263 * software state struct.  If the transmitter is busy, we defer this update
 264 * until the next TX complete interrupt.  Else, we do it right now.
 265 *
 266 * The UART port lock must be held and local interrupts disabled.
 267 */
 268static void sunzilog_maybe_update_regs(struct uart_sunzilog_port *up,
 269				       struct zilog_channel __iomem *channel)
 270{
 271	if (!ZS_REGS_HELD(up)) {
 272		if (ZS_TX_ACTIVE(up)) {
 273			up->flags |= SUNZILOG_FLAG_REGS_HELD;
 274		} else {
 275			__load_zsregs(channel, up->curregs);
 276		}
 277	}
 278}
 279
 280static void sunzilog_change_mouse_baud(struct uart_sunzilog_port *up)
 281{
 282	unsigned int cur_cflag = up->cflag;
 283	int brg, new_baud;
 284
 285	up->cflag &= ~CBAUD;
 286	up->cflag |= suncore_mouse_baud_cflag_next(cur_cflag, &new_baud);
 287
 288	brg = BPS_TO_BRG(new_baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
 289	up->curregs[R12] = (brg & 0xff);
 290	up->curregs[R13] = (brg >> 8) & 0xff;
 291	sunzilog_maybe_update_regs(up, ZILOG_CHANNEL_FROM_PORT(&up->port));
 292}
 293
 294static void sunzilog_kbdms_receive_chars(struct uart_sunzilog_port *up,
 295					 unsigned char ch, int is_break)
 296{
 297	if (ZS_IS_KEYB(up)) {
 298		/* Stop-A is handled by drivers/char/keyboard.c now. */
 299#ifdef CONFIG_SERIO
 300		if (up->serio_open)
 301			serio_interrupt(&up->serio, ch, 0);
 302#endif
 303	} else if (ZS_IS_MOUSE(up)) {
 304		int ret = suncore_mouse_baud_detection(ch, is_break);
 305
 306		switch (ret) {
 307		case 2:
 308			sunzilog_change_mouse_baud(up);
 309			fallthrough;
 310		case 1:
 311			break;
 312
 313		case 0:
 314#ifdef CONFIG_SERIO
 315			if (up->serio_open)
 316				serio_interrupt(&up->serio, ch, 0);
 317#endif
 318			break;
 319		}
 320	}
 321}
 322
 323static struct tty_port *
 324sunzilog_receive_chars(struct uart_sunzilog_port *up,
 325		       struct zilog_channel __iomem *channel)
 326{
 327	struct tty_port *port = NULL;
 328	unsigned char ch, r1, flag;
 329
 330	if (up->port.state != NULL)		/* Unopened serial console */
 331		port = &up->port.state->port;
 332
 333	for (;;) {
 334
 335		r1 = read_zsreg(channel, R1);
 336		if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR)) {
 337			writeb(ERR_RES, &channel->control);
 338			ZSDELAY();
 339			ZS_WSYNC(channel);
 340		}
 341
 342		ch = readb(&channel->control);
 343		ZSDELAY();
 344
 345		/* This funny hack depends upon BRK_ABRT not interfering
 346		 * with the other bits we care about in R1.
 347		 */
 348		if (ch & BRK_ABRT)
 349			r1 |= BRK_ABRT;
 350
 351		if (!(ch & Rx_CH_AV))
 352			break;
 353
 354		ch = readb(&channel->data);
 355		ZSDELAY();
 356
 357		ch &= up->parity_mask;
 358
 359		if (unlikely(ZS_IS_KEYB(up)) || unlikely(ZS_IS_MOUSE(up))) {
 360			sunzilog_kbdms_receive_chars(up, ch, 0);
 361			continue;
 362		}
 363
 364		/* A real serial line, record the character and status.  */
 365		flag = TTY_NORMAL;
 366		up->port.icount.rx++;
 367		if (r1 & (BRK_ABRT | PAR_ERR | Rx_OVR | CRC_ERR)) {
 368			if (r1 & BRK_ABRT) {
 369				r1 &= ~(PAR_ERR | CRC_ERR);
 370				up->port.icount.brk++;
 371				if (uart_handle_break(&up->port))
 372					continue;
 373			}
 374			else if (r1 & PAR_ERR)
 375				up->port.icount.parity++;
 376			else if (r1 & CRC_ERR)
 377				up->port.icount.frame++;
 378			if (r1 & Rx_OVR)
 379				up->port.icount.overrun++;
 380			r1 &= up->port.read_status_mask;
 381			if (r1 & BRK_ABRT)
 382				flag = TTY_BREAK;
 383			else if (r1 & PAR_ERR)
 384				flag = TTY_PARITY;
 385			else if (r1 & CRC_ERR)
 386				flag = TTY_FRAME;
 387		}
 388		if (uart_handle_sysrq_char(&up->port, ch) || !port)
 389			continue;
 390
 391		if (up->port.ignore_status_mask == 0xff ||
 392		    (r1 & up->port.ignore_status_mask) == 0) {
 393		    	tty_insert_flip_char(port, ch, flag);
 394		}
 395		if (r1 & Rx_OVR)
 396			tty_insert_flip_char(port, 0, TTY_OVERRUN);
 397	}
 398
 399	return port;
 400}
 401
 402static void sunzilog_status_handle(struct uart_sunzilog_port *up,
 403				   struct zilog_channel __iomem *channel)
 404{
 405	unsigned char status;
 406
 407	status = readb(&channel->control);
 408	ZSDELAY();
 409
 410	writeb(RES_EXT_INT, &channel->control);
 411	ZSDELAY();
 412	ZS_WSYNC(channel);
 413
 414	if (status & BRK_ABRT) {
 415		if (ZS_IS_MOUSE(up))
 416			sunzilog_kbdms_receive_chars(up, 0, 1);
 417		if (ZS_IS_CONS(up)) {
 418			/* Wait for BREAK to deassert to avoid potentially
 419			 * confusing the PROM.
 420			 */
 421			while (1) {
 422				status = readb(&channel->control);
 423				ZSDELAY();
 424				if (!(status & BRK_ABRT))
 425					break;
 426			}
 427			sun_do_break();
 428			return;
 429		}
 430	}
 431
 432	if (ZS_WANTS_MODEM_STATUS(up)) {
 433		if (status & SYNC)
 434			up->port.icount.dsr++;
 435
 436		/* The Zilog just gives us an interrupt when DCD/CTS/etc. change.
 437		 * But it does not tell us which bit has changed, we have to keep
 438		 * track of this ourselves.
 439		 */
 440		if ((status ^ up->prev_status) ^ DCD)
 441			uart_handle_dcd_change(&up->port,
 442					       (status & DCD));
 443		if ((status ^ up->prev_status) ^ CTS)
 444			uart_handle_cts_change(&up->port,
 445					       (status & CTS));
 446
 447		wake_up_interruptible(&up->port.state->port.delta_msr_wait);
 448	}
 449
 450	up->prev_status = status;
 451}
 452
 453static void sunzilog_transmit_chars(struct uart_sunzilog_port *up,
 454				    struct zilog_channel __iomem *channel)
 455{
 456	struct tty_port *tport;
 457	unsigned char ch;
 458
 459	if (ZS_IS_CONS(up)) {
 460		unsigned char status = readb(&channel->control);
 461		ZSDELAY();
 462
 463		/* TX still busy?  Just wait for the next TX done interrupt.
 464		 *
 465		 * It can occur because of how we do serial console writes.  It would
 466		 * be nice to transmit console writes just like we normally would for
 467		 * a TTY line. (ie. buffered and TX interrupt driven).  That is not
 468		 * easy because console writes cannot sleep.  One solution might be
 469		 * to poll on enough port->xmit space becoming free.  -DaveM
 470		 */
 471		if (!(status & Tx_BUF_EMP))
 472			return;
 473	}
 474
 475	up->flags &= ~SUNZILOG_FLAG_TX_ACTIVE;
 476
 477	if (ZS_REGS_HELD(up)) {
 478		__load_zsregs(channel, up->curregs);
 479		up->flags &= ~SUNZILOG_FLAG_REGS_HELD;
 480	}
 481
 482	if (ZS_TX_STOPPED(up)) {
 483		up->flags &= ~SUNZILOG_FLAG_TX_STOPPED;
 484		goto ack_tx_int;
 485	}
 486
 487	if (up->port.x_char) {
 488		up->flags |= SUNZILOG_FLAG_TX_ACTIVE;
 489		writeb(up->port.x_char, &channel->data);
 490		ZSDELAY();
 491		ZS_WSYNC(channel);
 492
 493		up->port.icount.tx++;
 494		up->port.x_char = 0;
 495		return;
 496	}
 497
 498	if (up->port.state == NULL)
 499		goto ack_tx_int;
 500	tport = &up->port.state->port;
 
 
 501
 502	if (uart_tx_stopped(&up->port))
 503		goto ack_tx_int;
 504
 505	if (!uart_fifo_get(&up->port, &ch))
 506		goto ack_tx_int;
 507
 508	up->flags |= SUNZILOG_FLAG_TX_ACTIVE;
 509	writeb(ch, &channel->data);
 510	ZSDELAY();
 511	ZS_WSYNC(channel);
 512
 513	if (kfifo_len(&tport->xmit_fifo) < WAKEUP_CHARS)
 
 
 
 514		uart_write_wakeup(&up->port);
 515
 516	return;
 517
 518ack_tx_int:
 519	writeb(RES_Tx_P, &channel->control);
 520	ZSDELAY();
 521	ZS_WSYNC(channel);
 522}
 523
 524static irqreturn_t sunzilog_interrupt(int irq, void *dev_id)
 525{
 526	struct uart_sunzilog_port *up = dev_id;
 527
 528	while (up) {
 529		struct zilog_channel __iomem *channel
 530			= ZILOG_CHANNEL_FROM_PORT(&up->port);
 531		struct tty_port *port;
 532		unsigned char r3;
 533
 534		uart_port_lock(&up->port);
 535		r3 = read_zsreg(channel, R3);
 536
 537		/* Channel A */
 538		port = NULL;
 539		if (r3 & (CHAEXT | CHATxIP | CHARxIP)) {
 540			writeb(RES_H_IUS, &channel->control);
 541			ZSDELAY();
 542			ZS_WSYNC(channel);
 543
 544			if (r3 & CHARxIP)
 545				port = sunzilog_receive_chars(up, channel);
 546			if (r3 & CHAEXT)
 547				sunzilog_status_handle(up, channel);
 548			if (r3 & CHATxIP)
 549				sunzilog_transmit_chars(up, channel);
 550		}
 551		uart_port_unlock(&up->port);
 552
 553		if (port)
 554			tty_flip_buffer_push(port);
 555
 556		/* Channel B */
 557		up = up->next;
 558		channel = ZILOG_CHANNEL_FROM_PORT(&up->port);
 559
 560		uart_port_lock(&up->port);
 561		port = NULL;
 562		if (r3 & (CHBEXT | CHBTxIP | CHBRxIP)) {
 563			writeb(RES_H_IUS, &channel->control);
 564			ZSDELAY();
 565			ZS_WSYNC(channel);
 566
 567			if (r3 & CHBRxIP)
 568				port = sunzilog_receive_chars(up, channel);
 569			if (r3 & CHBEXT)
 570				sunzilog_status_handle(up, channel);
 571			if (r3 & CHBTxIP)
 572				sunzilog_transmit_chars(up, channel);
 573		}
 574		uart_port_unlock(&up->port);
 575
 576		if (port)
 577			tty_flip_buffer_push(port);
 578
 579		up = up->next;
 580	}
 581
 582	return IRQ_HANDLED;
 583}
 584
 585/* A convenient way to quickly get R0 status.  The caller must _not_ hold the
 586 * port lock, it is acquired here.
 587 */
 588static __inline__ unsigned char sunzilog_read_channel_status(struct uart_port *port)
 589{
 590	struct zilog_channel __iomem *channel;
 591	unsigned char status;
 592
 593	channel = ZILOG_CHANNEL_FROM_PORT(port);
 594	status = readb(&channel->control);
 595	ZSDELAY();
 596
 597	return status;
 598}
 599
 600/* The port lock is not held.  */
 601static unsigned int sunzilog_tx_empty(struct uart_port *port)
 602{
 603	unsigned long flags;
 604	unsigned char status;
 605	unsigned int ret;
 606
 607	uart_port_lock_irqsave(port, &flags);
 608
 609	status = sunzilog_read_channel_status(port);
 610
 611	uart_port_unlock_irqrestore(port, flags);
 612
 613	if (status & Tx_BUF_EMP)
 614		ret = TIOCSER_TEMT;
 615	else
 616		ret = 0;
 617
 618	return ret;
 619}
 620
 621/* The port lock is held and interrupts are disabled.  */
 622static unsigned int sunzilog_get_mctrl(struct uart_port *port)
 623{
 624	unsigned char status;
 625	unsigned int ret;
 626
 627	status = sunzilog_read_channel_status(port);
 628
 629	ret = 0;
 630	if (status & DCD)
 631		ret |= TIOCM_CAR;
 632	if (status & SYNC)
 633		ret |= TIOCM_DSR;
 634	if (status & CTS)
 635		ret |= TIOCM_CTS;
 636
 637	return ret;
 638}
 639
 640/* The port lock is held and interrupts are disabled.  */
 641static void sunzilog_set_mctrl(struct uart_port *port, unsigned int mctrl)
 642{
 643	struct uart_sunzilog_port *up =
 644		container_of(port, struct uart_sunzilog_port, port);
 645	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
 646	unsigned char set_bits, clear_bits;
 647
 648	set_bits = clear_bits = 0;
 649
 650	if (mctrl & TIOCM_RTS)
 651		set_bits |= RTS;
 652	else
 653		clear_bits |= RTS;
 654	if (mctrl & TIOCM_DTR)
 655		set_bits |= DTR;
 656	else
 657		clear_bits |= DTR;
 658
 659	/* NOTE: Not subject to 'transmitter active' rule.  */ 
 660	up->curregs[R5] |= set_bits;
 661	up->curregs[R5] &= ~clear_bits;
 662	write_zsreg(channel, R5, up->curregs[R5]);
 663}
 664
 665/* The port lock is held and interrupts are disabled.  */
 666static void sunzilog_stop_tx(struct uart_port *port)
 667{
 668	struct uart_sunzilog_port *up =
 669		container_of(port, struct uart_sunzilog_port, port);
 670
 671	up->flags |= SUNZILOG_FLAG_TX_STOPPED;
 672}
 673
 674/* The port lock is held and interrupts are disabled.  */
 675static void sunzilog_start_tx(struct uart_port *port)
 676{
 677	struct uart_sunzilog_port *up =
 678		container_of(port, struct uart_sunzilog_port, port);
 679	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
 680	unsigned char status;
 681
 682	up->flags |= SUNZILOG_FLAG_TX_ACTIVE;
 683	up->flags &= ~SUNZILOG_FLAG_TX_STOPPED;
 684
 685	status = readb(&channel->control);
 686	ZSDELAY();
 687
 688	/* TX busy?  Just wait for the TX done interrupt.  */
 689	if (!(status & Tx_BUF_EMP))
 690		return;
 691
 692	/* Send the first character to jump-start the TX done
 693	 * IRQ sending engine.
 694	 */
 695	if (port->x_char) {
 696		writeb(port->x_char, &channel->data);
 697		ZSDELAY();
 698		ZS_WSYNC(channel);
 699
 700		port->icount.tx++;
 701		port->x_char = 0;
 702	} else {
 703		struct tty_port *tport = &port->state->port;
 704		unsigned char ch;
 705
 706		if (!uart_fifo_get(&up->port, &ch))
 707			return;
 708		writeb(ch, &channel->data);
 709		ZSDELAY();
 710		ZS_WSYNC(channel);
 711
 712		if (kfifo_len(&tport->xmit_fifo) < WAKEUP_CHARS)
 
 
 
 713			uart_write_wakeup(&up->port);
 714	}
 715}
 716
 717/* The port lock is held.  */
 718static void sunzilog_stop_rx(struct uart_port *port)
 719{
 720	struct uart_sunzilog_port *up = UART_ZILOG(port);
 721	struct zilog_channel __iomem *channel;
 722
 723	if (ZS_IS_CONS(up))
 724		return;
 725
 726	channel = ZILOG_CHANNEL_FROM_PORT(port);
 727
 728	/* Disable all RX interrupts.  */
 729	up->curregs[R1] &= ~RxINT_MASK;
 730	sunzilog_maybe_update_regs(up, channel);
 731}
 732
 733/* The port lock is held.  */
 734static void sunzilog_enable_ms(struct uart_port *port)
 735{
 736	struct uart_sunzilog_port *up =
 737		container_of(port, struct uart_sunzilog_port, port);
 738	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
 739	unsigned char new_reg;
 740
 741	new_reg = up->curregs[R15] | (DCDIE | SYNCIE | CTSIE);
 742	if (new_reg != up->curregs[R15]) {
 743		up->curregs[R15] = new_reg;
 744
 745		/* NOTE: Not subject to 'transmitter active' rule.  */ 
 746		write_zsreg(channel, R15, up->curregs[R15] & ~WR7pEN);
 747	}
 748}
 749
 750/* The port lock is not held.  */
 751static void sunzilog_break_ctl(struct uart_port *port, int break_state)
 752{
 753	struct uart_sunzilog_port *up =
 754		container_of(port, struct uart_sunzilog_port, port);
 755	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
 756	unsigned char set_bits, clear_bits, new_reg;
 757	unsigned long flags;
 758
 759	set_bits = clear_bits = 0;
 760
 761	if (break_state)
 762		set_bits |= SND_BRK;
 763	else
 764		clear_bits |= SND_BRK;
 765
 766	uart_port_lock_irqsave(port, &flags);
 767
 768	new_reg = (up->curregs[R5] | set_bits) & ~clear_bits;
 769	if (new_reg != up->curregs[R5]) {
 770		up->curregs[R5] = new_reg;
 771
 772		/* NOTE: Not subject to 'transmitter active' rule.  */ 
 773		write_zsreg(channel, R5, up->curregs[R5]);
 774	}
 775
 776	uart_port_unlock_irqrestore(port, flags);
 777}
 778
 779static void __sunzilog_startup(struct uart_sunzilog_port *up)
 780{
 781	struct zilog_channel __iomem *channel;
 782
 783	channel = ZILOG_CHANNEL_FROM_PORT(&up->port);
 784	up->prev_status = readb(&channel->control);
 785
 786	/* Enable receiver and transmitter.  */
 787	up->curregs[R3] |= RxENAB;
 788	up->curregs[R5] |= TxENAB;
 789
 790	up->curregs[R1] |= EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB;
 791	sunzilog_maybe_update_regs(up, channel);
 792}
 793
 794static int sunzilog_startup(struct uart_port *port)
 795{
 796	struct uart_sunzilog_port *up = UART_ZILOG(port);
 797	unsigned long flags;
 798
 799	if (ZS_IS_CONS(up))
 800		return 0;
 801
 802	uart_port_lock_irqsave(port, &flags);
 803	__sunzilog_startup(up);
 804	uart_port_unlock_irqrestore(port, flags);
 805	return 0;
 806}
 807
 808/*
 809 * The test for ZS_IS_CONS is explained by the following e-mail:
 810 *****
 811 * From: Russell King <rmk@arm.linux.org.uk>
 812 * Date: Sun, 8 Dec 2002 10:18:38 +0000
 813 *
 814 * On Sun, Dec 08, 2002 at 02:43:36AM -0500, Pete Zaitcev wrote:
 815 * > I boot my 2.5 boxes using "console=ttyS0,9600" argument,
 816 * > and I noticed that something is not right with reference
 817 * > counting in this case. It seems that when the console
 818 * > is open by kernel initially, this is not accounted
 819 * > as an open, and uart_startup is not called.
 820 *
 821 * That is correct.  We are unable to call uart_startup when the serial
 822 * console is initialised because it may need to allocate memory (as
 823 * request_irq does) and the memory allocators may not have been
 824 * initialised.
 825 *
 826 * 1. initialise the port into a state where it can send characters in the
 827 *    console write method.
 828 *
 829 * 2. don't do the actual hardware shutdown in your shutdown() method (but
 830 *    do the normal software shutdown - ie, free irqs etc)
 831 *****
 832 */
 833static void sunzilog_shutdown(struct uart_port *port)
 834{
 835	struct uart_sunzilog_port *up = UART_ZILOG(port);
 836	struct zilog_channel __iomem *channel;
 837	unsigned long flags;
 838
 839	if (ZS_IS_CONS(up))
 840		return;
 841
 842	uart_port_lock_irqsave(port, &flags);
 843
 844	channel = ZILOG_CHANNEL_FROM_PORT(port);
 845
 846	/* Disable receiver and transmitter.  */
 847	up->curregs[R3] &= ~RxENAB;
 848	up->curregs[R5] &= ~TxENAB;
 849
 850	/* Disable all interrupts and BRK assertion.  */
 851	up->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
 852	up->curregs[R5] &= ~SND_BRK;
 853	sunzilog_maybe_update_regs(up, channel);
 854
 855	uart_port_unlock_irqrestore(port, flags);
 856}
 857
 858/* Shared by TTY driver and serial console setup.  The port lock is held
 859 * and local interrupts are disabled.
 860 */
 861static void
 862sunzilog_convert_to_zs(struct uart_sunzilog_port *up, unsigned int cflag,
 863		       unsigned int iflag, int brg)
 864{
 865
 866	up->curregs[R10] = NRZ;
 867	up->curregs[R11] = TCBR | RCBR;
 868
 869	/* Program BAUD and clock source. */
 870	up->curregs[R4] &= ~XCLK_MASK;
 871	up->curregs[R4] |= X16CLK;
 872	up->curregs[R12] = brg & 0xff;
 873	up->curregs[R13] = (brg >> 8) & 0xff;
 874	up->curregs[R14] = BRSRC | BRENAB;
 875
 876	/* Character size, stop bits, and parity. */
 877	up->curregs[R3] &= ~RxN_MASK;
 878	up->curregs[R5] &= ~TxN_MASK;
 879	switch (cflag & CSIZE) {
 880	case CS5:
 881		up->curregs[R3] |= Rx5;
 882		up->curregs[R5] |= Tx5;
 883		up->parity_mask = 0x1f;
 884		break;
 885	case CS6:
 886		up->curregs[R3] |= Rx6;
 887		up->curregs[R5] |= Tx6;
 888		up->parity_mask = 0x3f;
 889		break;
 890	case CS7:
 891		up->curregs[R3] |= Rx7;
 892		up->curregs[R5] |= Tx7;
 893		up->parity_mask = 0x7f;
 894		break;
 895	case CS8:
 896	default:
 897		up->curregs[R3] |= Rx8;
 898		up->curregs[R5] |= Tx8;
 899		up->parity_mask = 0xff;
 900		break;
 901	}
 902	up->curregs[R4] &= ~0x0c;
 903	if (cflag & CSTOPB)
 904		up->curregs[R4] |= SB2;
 905	else
 906		up->curregs[R4] |= SB1;
 907	if (cflag & PARENB)
 908		up->curregs[R4] |= PAR_ENAB;
 909	else
 910		up->curregs[R4] &= ~PAR_ENAB;
 911	if (!(cflag & PARODD))
 912		up->curregs[R4] |= PAR_EVEN;
 913	else
 914		up->curregs[R4] &= ~PAR_EVEN;
 915
 916	up->port.read_status_mask = Rx_OVR;
 917	if (iflag & INPCK)
 918		up->port.read_status_mask |= CRC_ERR | PAR_ERR;
 919	if (iflag & (IGNBRK | BRKINT | PARMRK))
 920		up->port.read_status_mask |= BRK_ABRT;
 921
 922	up->port.ignore_status_mask = 0;
 923	if (iflag & IGNPAR)
 924		up->port.ignore_status_mask |= CRC_ERR | PAR_ERR;
 925	if (iflag & IGNBRK) {
 926		up->port.ignore_status_mask |= BRK_ABRT;
 927		if (iflag & IGNPAR)
 928			up->port.ignore_status_mask |= Rx_OVR;
 929	}
 930
 931	if ((cflag & CREAD) == 0)
 932		up->port.ignore_status_mask = 0xff;
 933}
 934
 935/* The port lock is not held.  */
 936static void
 937sunzilog_set_termios(struct uart_port *port, struct ktermios *termios,
 938		     const struct ktermios *old)
 939{
 940	struct uart_sunzilog_port *up =
 941		container_of(port, struct uart_sunzilog_port, port);
 942	unsigned long flags;
 943	int baud, brg;
 944
 945	baud = uart_get_baud_rate(port, termios, old, 1200, 76800);
 946
 947	uart_port_lock_irqsave(&up->port, &flags);
 948
 949	brg = BPS_TO_BRG(baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
 950
 951	sunzilog_convert_to_zs(up, termios->c_cflag, termios->c_iflag, brg);
 952
 953	if (UART_ENABLE_MS(&up->port, termios->c_cflag))
 954		up->flags |= SUNZILOG_FLAG_MODEM_STATUS;
 955	else
 956		up->flags &= ~SUNZILOG_FLAG_MODEM_STATUS;
 957
 958	up->cflag = termios->c_cflag;
 959
 960	sunzilog_maybe_update_regs(up, ZILOG_CHANNEL_FROM_PORT(port));
 961
 962	uart_update_timeout(port, termios->c_cflag, baud);
 963
 964	uart_port_unlock_irqrestore(&up->port, flags);
 965}
 966
 967static const char *sunzilog_type(struct uart_port *port)
 968{
 969	struct uart_sunzilog_port *up = UART_ZILOG(port);
 970
 971	return (up->flags & SUNZILOG_FLAG_ESCC) ? "zs (ESCC)" : "zs";
 972}
 973
 974/* We do not request/release mappings of the registers here, this
 975 * happens at early serial probe time.
 976 */
 977static void sunzilog_release_port(struct uart_port *port)
 978{
 979}
 980
 981static int sunzilog_request_port(struct uart_port *port)
 982{
 983	return 0;
 984}
 985
 986/* These do not need to do anything interesting either.  */
 987static void sunzilog_config_port(struct uart_port *port, int flags)
 988{
 989}
 990
 991/* We do not support letting the user mess with the divisor, IRQ, etc. */
 992static int sunzilog_verify_port(struct uart_port *port, struct serial_struct *ser)
 993{
 994	return -EINVAL;
 995}
 996
 997#ifdef CONFIG_CONSOLE_POLL
 998static int sunzilog_get_poll_char(struct uart_port *port)
 999{
1000	unsigned char ch, r1;
1001	struct uart_sunzilog_port *up =
1002		container_of(port, struct uart_sunzilog_port, port);
1003	struct zilog_channel __iomem *channel
1004		= ZILOG_CHANNEL_FROM_PORT(&up->port);
1005
1006
1007	r1 = read_zsreg(channel, R1);
1008	if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR)) {
1009		writeb(ERR_RES, &channel->control);
1010		ZSDELAY();
1011		ZS_WSYNC(channel);
1012	}
1013
1014	ch = readb(&channel->control);
1015	ZSDELAY();
1016
1017	/* This funny hack depends upon BRK_ABRT not interfering
1018	 * with the other bits we care about in R1.
1019	 */
1020	if (ch & BRK_ABRT)
1021		r1 |= BRK_ABRT;
1022
1023	if (!(ch & Rx_CH_AV))
1024		return NO_POLL_CHAR;
1025
1026	ch = readb(&channel->data);
1027	ZSDELAY();
1028
1029	ch &= up->parity_mask;
1030	return ch;
1031}
1032
1033static void sunzilog_put_poll_char(struct uart_port *port,
1034			unsigned char ch)
1035{
1036	struct uart_sunzilog_port *up =
1037		container_of(port, struct uart_sunzilog_port, port);
1038
1039	sunzilog_putchar(&up->port, ch);
1040}
1041#endif /* CONFIG_CONSOLE_POLL */
1042
1043static const struct uart_ops sunzilog_pops = {
1044	.tx_empty	=	sunzilog_tx_empty,
1045	.set_mctrl	=	sunzilog_set_mctrl,
1046	.get_mctrl	=	sunzilog_get_mctrl,
1047	.stop_tx	=	sunzilog_stop_tx,
1048	.start_tx	=	sunzilog_start_tx,
1049	.stop_rx	=	sunzilog_stop_rx,
1050	.enable_ms	=	sunzilog_enable_ms,
1051	.break_ctl	=	sunzilog_break_ctl,
1052	.startup	=	sunzilog_startup,
1053	.shutdown	=	sunzilog_shutdown,
1054	.set_termios	=	sunzilog_set_termios,
1055	.type		=	sunzilog_type,
1056	.release_port	=	sunzilog_release_port,
1057	.request_port	=	sunzilog_request_port,
1058	.config_port	=	sunzilog_config_port,
1059	.verify_port	=	sunzilog_verify_port,
1060#ifdef CONFIG_CONSOLE_POLL
1061	.poll_get_char	=	sunzilog_get_poll_char,
1062	.poll_put_char	=	sunzilog_put_poll_char,
1063#endif
1064};
1065
1066static int uart_chip_count;
1067static struct uart_sunzilog_port *sunzilog_port_table;
1068static struct zilog_layout __iomem **sunzilog_chip_regs;
1069
1070static struct uart_sunzilog_port *sunzilog_irq_chain;
1071
1072static struct uart_driver sunzilog_reg = {
1073	.owner		=	THIS_MODULE,
1074	.driver_name	=	"sunzilog",
1075	.dev_name	=	"ttyS",
1076	.major		=	TTY_MAJOR,
1077};
1078
1079static int __init sunzilog_alloc_tables(int num_sunzilog)
1080{
1081	struct uart_sunzilog_port *up;
1082	unsigned long size;
1083	int num_channels = num_sunzilog * 2;
1084	int i;
1085
1086	size = num_channels * sizeof(struct uart_sunzilog_port);
1087	sunzilog_port_table = kzalloc(size, GFP_KERNEL);
1088	if (!sunzilog_port_table)
1089		return -ENOMEM;
1090
1091	for (i = 0; i < num_channels; i++) {
1092		up = &sunzilog_port_table[i];
1093
1094		spin_lock_init(&up->port.lock);
1095
1096		if (i == 0)
1097			sunzilog_irq_chain = up;
1098
1099		if (i < num_channels - 1)
1100			up->next = up + 1;
1101		else
1102			up->next = NULL;
1103	}
1104
1105	size = num_sunzilog * sizeof(struct zilog_layout __iomem *);
1106	sunzilog_chip_regs = kzalloc(size, GFP_KERNEL);
1107	if (!sunzilog_chip_regs) {
1108		kfree(sunzilog_port_table);
1109		sunzilog_irq_chain = NULL;
1110		return -ENOMEM;
1111	}
1112
1113	return 0;
1114}
1115
1116static void sunzilog_free_tables(void)
1117{
1118	kfree(sunzilog_port_table);
1119	sunzilog_irq_chain = NULL;
1120	kfree(sunzilog_chip_regs);
1121}
1122
1123#define ZS_PUT_CHAR_MAX_DELAY	2000	/* 10 ms */
1124
1125static void __maybe_unused sunzilog_putchar(struct uart_port *port, unsigned char ch)
1126{
1127	struct zilog_channel __iomem *channel = ZILOG_CHANNEL_FROM_PORT(port);
1128	int loops = ZS_PUT_CHAR_MAX_DELAY;
1129
1130	/* This is a timed polling loop so do not switch the explicit
1131	 * udelay with ZSDELAY as that is a NOP on some platforms.  -DaveM
1132	 */
1133	do {
1134		unsigned char val = readb(&channel->control);
1135		if (val & Tx_BUF_EMP) {
1136			ZSDELAY();
1137			break;
1138		}
1139		udelay(5);
1140	} while (--loops);
1141
1142	writeb(ch, &channel->data);
1143	ZSDELAY();
1144	ZS_WSYNC(channel);
1145}
1146
1147#ifdef CONFIG_SERIO
1148
1149static DEFINE_SPINLOCK(sunzilog_serio_lock);
1150
1151static int sunzilog_serio_write(struct serio *serio, unsigned char ch)
1152{
1153	struct uart_sunzilog_port *up = serio->port_data;
1154	unsigned long flags;
1155
1156	spin_lock_irqsave(&sunzilog_serio_lock, flags);
1157
1158	sunzilog_putchar(&up->port, ch);
1159
1160	spin_unlock_irqrestore(&sunzilog_serio_lock, flags);
1161
1162	return 0;
1163}
1164
1165static int sunzilog_serio_open(struct serio *serio)
1166{
1167	struct uart_sunzilog_port *up = serio->port_data;
1168	unsigned long flags;
1169	int ret;
1170
1171	spin_lock_irqsave(&sunzilog_serio_lock, flags);
1172	if (!up->serio_open) {
1173		up->serio_open = 1;
1174		ret = 0;
1175	} else
1176		ret = -EBUSY;
1177	spin_unlock_irqrestore(&sunzilog_serio_lock, flags);
1178
1179	return ret;
1180}
1181
1182static void sunzilog_serio_close(struct serio *serio)
1183{
1184	struct uart_sunzilog_port *up = serio->port_data;
1185	unsigned long flags;
1186
1187	spin_lock_irqsave(&sunzilog_serio_lock, flags);
1188	up->serio_open = 0;
1189	spin_unlock_irqrestore(&sunzilog_serio_lock, flags);
1190}
1191
1192#endif /* CONFIG_SERIO */
1193
1194#ifdef CONFIG_SERIAL_SUNZILOG_CONSOLE
1195static void
1196sunzilog_console_write(struct console *con, const char *s, unsigned int count)
1197{
1198	struct uart_sunzilog_port *up = &sunzilog_port_table[con->index];
1199	unsigned long flags;
1200	int locked = 1;
1201
1202	if (up->port.sysrq || oops_in_progress)
1203		locked = uart_port_trylock_irqsave(&up->port, &flags);
1204	else
1205		uart_port_lock_irqsave(&up->port, &flags);
1206
1207	uart_console_write(&up->port, s, count, sunzilog_putchar);
1208	udelay(2);
1209
1210	if (locked)
1211		uart_port_unlock_irqrestore(&up->port, flags);
1212}
1213
1214static int __init sunzilog_console_setup(struct console *con, char *options)
1215{
1216	struct uart_sunzilog_port *up = &sunzilog_port_table[con->index];
1217	unsigned long flags;
1218	int baud, brg;
1219
1220	if (up->port.type != PORT_SUNZILOG)
1221		return -EINVAL;
1222
1223	printk(KERN_INFO "Console: ttyS%d (SunZilog zs%d)\n",
1224	       (sunzilog_reg.minor - 64) + con->index, con->index);
1225
1226	/* Get firmware console settings.  */
1227	sunserial_console_termios(con, up->port.dev->of_node);
1228
1229	/* Firmware console speed is limited to 150-->38400 baud so
1230	 * this hackish cflag thing is OK.
1231	 */
1232	switch (con->cflag & CBAUD) {
1233	case B150: baud = 150; break;
1234	case B300: baud = 300; break;
1235	case B600: baud = 600; break;
1236	case B1200: baud = 1200; break;
1237	case B2400: baud = 2400; break;
1238	case B4800: baud = 4800; break;
1239	default: case B9600: baud = 9600; break;
1240	case B19200: baud = 19200; break;
1241	case B38400: baud = 38400; break;
1242	}
1243
1244	brg = BPS_TO_BRG(baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
1245
1246	uart_port_lock_irqsave(&up->port, &flags);
1247
1248	up->curregs[R15] |= BRKIE;
1249	sunzilog_convert_to_zs(up, con->cflag, 0, brg);
1250
1251	sunzilog_set_mctrl(&up->port, TIOCM_DTR | TIOCM_RTS);
1252	__sunzilog_startup(up);
1253
1254	uart_port_unlock_irqrestore(&up->port, flags);
1255
1256	return 0;
1257}
1258
1259static struct console sunzilog_console_ops = {
1260	.name	=	"ttyS",
1261	.write	=	sunzilog_console_write,
1262	.device	=	uart_console_device,
1263	.setup	=	sunzilog_console_setup,
1264	.flags	=	CON_PRINTBUFFER,
1265	.index	=	-1,
1266	.data   =	&sunzilog_reg,
1267};
1268
1269static inline struct console *SUNZILOG_CONSOLE(void)
1270{
1271	return &sunzilog_console_ops;
1272}
1273
1274#else
1275#define SUNZILOG_CONSOLE()	(NULL)
1276#endif
1277
1278static void sunzilog_init_kbdms(struct uart_sunzilog_port *up)
1279{
1280	int baud, brg;
1281
1282	if (up->flags & SUNZILOG_FLAG_CONS_KEYB) {
1283		up->cflag = B1200 | CS8 | CLOCAL | CREAD;
1284		baud = 1200;
1285	} else {
1286		up->cflag = B4800 | CS8 | CLOCAL | CREAD;
1287		baud = 4800;
1288	}
1289
1290	up->curregs[R15] |= BRKIE;
1291	brg = BPS_TO_BRG(baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
1292	sunzilog_convert_to_zs(up, up->cflag, 0, brg);
1293	sunzilog_set_mctrl(&up->port, TIOCM_DTR | TIOCM_RTS);
1294	__sunzilog_startup(up);
1295}
1296
1297#ifdef CONFIG_SERIO
1298static void sunzilog_register_serio(struct uart_sunzilog_port *up)
1299{
1300	struct serio *serio = &up->serio;
1301
1302	serio->port_data = up;
1303
1304	serio->id.type = SERIO_RS232;
1305	if (up->flags & SUNZILOG_FLAG_CONS_KEYB) {
1306		serio->id.proto = SERIO_SUNKBD;
1307		strscpy(serio->name, "zskbd", sizeof(serio->name));
1308	} else {
1309		serio->id.proto = SERIO_SUN;
1310		serio->id.extra = 1;
1311		strscpy(serio->name, "zsms", sizeof(serio->name));
1312	}
1313	strscpy(serio->phys,
1314		((up->flags & SUNZILOG_FLAG_CONS_KEYB) ?
1315		 "zs/serio0" : "zs/serio1"),
1316		sizeof(serio->phys));
1317
1318	serio->write = sunzilog_serio_write;
1319	serio->open = sunzilog_serio_open;
1320	serio->close = sunzilog_serio_close;
1321	serio->dev.parent = up->port.dev;
1322
1323	serio_register_port(serio);
1324}
1325#endif
1326
1327static void sunzilog_init_hw(struct uart_sunzilog_port *up)
1328{
1329	struct zilog_channel __iomem *channel;
1330	unsigned long flags;
1331	int baud, brg;
1332
1333	channel = ZILOG_CHANNEL_FROM_PORT(&up->port);
1334
1335	uart_port_lock_irqsave(&up->port, &flags);
1336	if (ZS_IS_CHANNEL_A(up)) {
1337		write_zsreg(channel, R9, FHWRES);
1338		ZSDELAY_LONG();
1339		(void) read_zsreg(channel, R0);
1340	}
1341
1342	if (up->flags & (SUNZILOG_FLAG_CONS_KEYB |
1343			 SUNZILOG_FLAG_CONS_MOUSE)) {
1344		up->curregs[R1] = EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB;
1345		up->curregs[R4] = PAR_EVEN | X16CLK | SB1;
1346		up->curregs[R3] = RxENAB | Rx8;
1347		up->curregs[R5] = TxENAB | Tx8;
1348		up->curregs[R6] = 0x00; /* SDLC Address */
1349		up->curregs[R7] = 0x7E; /* SDLC Flag    */
1350		up->curregs[R9] = NV;
1351		up->curregs[R7p] = 0x00;
1352		sunzilog_init_kbdms(up);
1353		/* Only enable interrupts if an ISR handler available */
1354		if (up->flags & SUNZILOG_FLAG_ISR_HANDLER)
1355			up->curregs[R9] |= MIE;
1356		write_zsreg(channel, R9, up->curregs[R9]);
1357	} else {
1358		/* Normal serial TTY. */
1359		up->parity_mask = 0xff;
1360		up->curregs[R1] = EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB;
1361		up->curregs[R4] = PAR_EVEN | X16CLK | SB1;
1362		up->curregs[R3] = RxENAB | Rx8;
1363		up->curregs[R5] = TxENAB | Tx8;
1364		up->curregs[R6] = 0x00; /* SDLC Address */
1365		up->curregs[R7] = 0x7E; /* SDLC Flag    */
1366		up->curregs[R9] = NV;
1367		up->curregs[R10] = NRZ;
1368		up->curregs[R11] = TCBR | RCBR;
1369		baud = 9600;
1370		brg = BPS_TO_BRG(baud, ZS_CLOCK / ZS_CLOCK_DIVISOR);
1371		up->curregs[R12] = (brg & 0xff);
1372		up->curregs[R13] = (brg >> 8) & 0xff;
1373		up->curregs[R14] = BRSRC | BRENAB;
1374		up->curregs[R15] = FIFOEN; /* Use FIFO if on ESCC */
1375		up->curregs[R7p] = TxFIFO_LVL | RxFIFO_LVL;
1376		if (__load_zsregs(channel, up->curregs)) {
1377			up->flags |= SUNZILOG_FLAG_ESCC;
1378		}
1379		/* Only enable interrupts if an ISR handler available */
1380		if (up->flags & SUNZILOG_FLAG_ISR_HANDLER)
1381			up->curregs[R9] |= MIE;
1382		write_zsreg(channel, R9, up->curregs[R9]);
1383	}
1384
1385	uart_port_unlock_irqrestore(&up->port, flags);
1386
1387#ifdef CONFIG_SERIO
1388	if (up->flags & (SUNZILOG_FLAG_CONS_KEYB |
1389			 SUNZILOG_FLAG_CONS_MOUSE))
1390		sunzilog_register_serio(up);
1391#endif
1392}
1393
1394static int zilog_irq;
1395
1396static int zs_probe(struct platform_device *op)
1397{
1398	static int kbm_inst, uart_inst;
1399	int inst;
1400	struct uart_sunzilog_port *up;
1401	struct zilog_layout __iomem *rp;
1402	int keyboard_mouse = 0;
1403	int err;
1404
1405	if (of_property_present(op->dev.of_node, "keyboard"))
1406		keyboard_mouse = 1;
1407
1408	/* uarts must come before keyboards/mice */
1409	if (keyboard_mouse)
1410		inst = uart_chip_count + kbm_inst;
1411	else
1412		inst = uart_inst;
1413
1414	sunzilog_chip_regs[inst] = of_ioremap(&op->resource[0], 0,
1415					      sizeof(struct zilog_layout),
1416					      "zs");
1417	if (!sunzilog_chip_regs[inst])
1418		return -ENOMEM;
1419
1420	rp = sunzilog_chip_regs[inst];
1421
1422	if (!zilog_irq)
1423		zilog_irq = op->archdata.irqs[0];
1424
1425	up = &sunzilog_port_table[inst * 2];
1426
1427	/* Channel A */
1428	up[0].port.mapbase = op->resource[0].start + 0x00;
1429	up[0].port.membase = (void __iomem *) &rp->channelA;
1430	up[0].port.iotype = UPIO_MEM;
1431	up[0].port.irq = op->archdata.irqs[0];
1432	up[0].port.uartclk = ZS_CLOCK;
1433	up[0].port.fifosize = 1;
1434	up[0].port.ops = &sunzilog_pops;
1435	up[0].port.type = PORT_SUNZILOG;
1436	up[0].port.flags = 0;
1437	up[0].port.line = (inst * 2) + 0;
1438	up[0].port.dev = &op->dev;
1439	up[0].flags |= SUNZILOG_FLAG_IS_CHANNEL_A;
1440	up[0].port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_SUNZILOG_CONSOLE);
1441	if (keyboard_mouse)
1442		up[0].flags |= SUNZILOG_FLAG_CONS_KEYB;
1443	sunzilog_init_hw(&up[0]);
1444
1445	/* Channel B */
1446	up[1].port.mapbase = op->resource[0].start + 0x04;
1447	up[1].port.membase = (void __iomem *) &rp->channelB;
1448	up[1].port.iotype = UPIO_MEM;
1449	up[1].port.irq = op->archdata.irqs[0];
1450	up[1].port.uartclk = ZS_CLOCK;
1451	up[1].port.fifosize = 1;
1452	up[1].port.ops = &sunzilog_pops;
1453	up[1].port.type = PORT_SUNZILOG;
1454	up[1].port.flags = 0;
1455	up[1].port.line = (inst * 2) + 1;
1456	up[1].port.dev = &op->dev;
1457	up[1].flags |= 0;
1458	up[1].port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_SUNZILOG_CONSOLE);
1459	if (keyboard_mouse)
1460		up[1].flags |= SUNZILOG_FLAG_CONS_MOUSE;
1461	sunzilog_init_hw(&up[1]);
1462
1463	if (!keyboard_mouse) {
1464		if (sunserial_console_match(SUNZILOG_CONSOLE(), op->dev.of_node,
1465					    &sunzilog_reg, up[0].port.line,
1466					    false))
1467			up->flags |= SUNZILOG_FLAG_IS_CONS;
1468		err = uart_add_one_port(&sunzilog_reg, &up[0].port);
1469		if (err) {
1470			of_iounmap(&op->resource[0],
1471				   rp, sizeof(struct zilog_layout));
1472			return err;
1473		}
1474		if (sunserial_console_match(SUNZILOG_CONSOLE(), op->dev.of_node,
1475					    &sunzilog_reg, up[1].port.line,
1476					    false))
1477			up->flags |= SUNZILOG_FLAG_IS_CONS;
1478		err = uart_add_one_port(&sunzilog_reg, &up[1].port);
1479		if (err) {
1480			uart_remove_one_port(&sunzilog_reg, &up[0].port);
1481			of_iounmap(&op->resource[0],
1482				   rp, sizeof(struct zilog_layout));
1483			return err;
1484		}
1485		uart_inst++;
1486	} else {
1487		printk(KERN_INFO "%s: Keyboard at MMIO 0x%llx (irq = %d) "
1488		       "is a %s\n",
1489		       dev_name(&op->dev),
1490		       (unsigned long long) up[0].port.mapbase,
1491		       op->archdata.irqs[0], sunzilog_type(&up[0].port));
1492		printk(KERN_INFO "%s: Mouse at MMIO 0x%llx (irq = %d) "
1493		       "is a %s\n",
1494		       dev_name(&op->dev),
1495		       (unsigned long long) up[1].port.mapbase,
1496		       op->archdata.irqs[0], sunzilog_type(&up[1].port));
1497		kbm_inst++;
1498	}
1499
1500	platform_set_drvdata(op, &up[0]);
1501
1502	return 0;
1503}
1504
1505static void zs_remove_one(struct uart_sunzilog_port *up)
1506{
1507	if (ZS_IS_KEYB(up) || ZS_IS_MOUSE(up)) {
1508#ifdef CONFIG_SERIO
1509		serio_unregister_port(&up->serio);
1510#endif
1511	} else
1512		uart_remove_one_port(&sunzilog_reg, &up->port);
1513}
1514
1515static void zs_remove(struct platform_device *op)
1516{
1517	struct uart_sunzilog_port *up = platform_get_drvdata(op);
1518	struct zilog_layout __iomem *regs;
1519
1520	zs_remove_one(&up[0]);
1521	zs_remove_one(&up[1]);
1522
1523	regs = sunzilog_chip_regs[up[0].port.line / 2];
1524	of_iounmap(&op->resource[0], regs, sizeof(struct zilog_layout));
 
 
1525}
1526
1527static const struct of_device_id zs_match[] = {
1528	{
1529		.name = "zs",
1530	},
1531	{},
1532};
1533MODULE_DEVICE_TABLE(of, zs_match);
1534
1535static struct platform_driver zs_driver = {
1536	.driver = {
1537		.name = "zs",
1538		.of_match_table = zs_match,
1539	},
1540	.probe		= zs_probe,
1541	.remove		= zs_remove,
1542};
1543
1544static int __init sunzilog_init(void)
1545{
1546	struct device_node *dp;
1547	int err;
1548	int num_keybms = 0;
1549	int num_sunzilog = 0;
1550
1551	for_each_node_by_name(dp, "zs") {
1552		num_sunzilog++;
1553		if (of_property_present(dp, "keyboard"))
1554			num_keybms++;
1555	}
1556
1557	if (num_sunzilog) {
1558		err = sunzilog_alloc_tables(num_sunzilog);
1559		if (err)
1560			goto out;
1561
1562		uart_chip_count = num_sunzilog - num_keybms;
1563
1564		err = sunserial_register_minors(&sunzilog_reg,
1565						uart_chip_count * 2);
1566		if (err)
1567			goto out_free_tables;
1568	}
1569
1570	err = platform_driver_register(&zs_driver);
1571	if (err)
1572		goto out_unregister_uart;
1573
1574	if (zilog_irq) {
1575		struct uart_sunzilog_port *up = sunzilog_irq_chain;
1576		err = request_irq(zilog_irq, sunzilog_interrupt, IRQF_SHARED,
1577				  "zs", sunzilog_irq_chain);
1578		if (err)
1579			goto out_unregister_driver;
1580
1581		/* Enable Interrupts */
1582		while (up) {
1583			struct zilog_channel __iomem *channel;
1584
1585			/* printk (KERN_INFO "Enable IRQ for ZILOG Hardware %p\n", up); */
1586			channel          = ZILOG_CHANNEL_FROM_PORT(&up->port);
1587			up->flags       |= SUNZILOG_FLAG_ISR_HANDLER;
1588			up->curregs[R9] |= MIE;
1589			write_zsreg(channel, R9, up->curregs[R9]);
1590			up = up->next;
1591		}
1592	}
1593
1594out:
1595	return err;
1596
1597out_unregister_driver:
1598	platform_driver_unregister(&zs_driver);
1599
1600out_unregister_uart:
1601	if (num_sunzilog) {
1602		sunserial_unregister_minors(&sunzilog_reg, num_sunzilog);
1603		sunzilog_reg.cons = NULL;
1604	}
1605
1606out_free_tables:
1607	sunzilog_free_tables();
1608	goto out;
1609}
1610
1611static void __exit sunzilog_exit(void)
1612{
1613	platform_driver_unregister(&zs_driver);
1614
1615	if (zilog_irq) {
1616		struct uart_sunzilog_port *up = sunzilog_irq_chain;
1617
1618		/* Disable Interrupts */
1619		while (up) {
1620			struct zilog_channel __iomem *channel;
1621
1622			/* printk (KERN_INFO "Disable IRQ for ZILOG Hardware %p\n", up); */
1623			channel          = ZILOG_CHANNEL_FROM_PORT(&up->port);
1624			up->flags       &= ~SUNZILOG_FLAG_ISR_HANDLER;
1625			up->curregs[R9] &= ~MIE;
1626			write_zsreg(channel, R9, up->curregs[R9]);
1627			up = up->next;
1628		}
1629
1630		free_irq(zilog_irq, sunzilog_irq_chain);
1631		zilog_irq = 0;
1632	}
1633
1634	if (sunzilog_reg.nr) {
1635		sunserial_unregister_minors(&sunzilog_reg, sunzilog_reg.nr);
1636		sunzilog_free_tables();
1637	}
1638}
1639
1640module_init(sunzilog_init);
1641module_exit(sunzilog_exit);
1642
1643MODULE_AUTHOR("David S. Miller");
1644MODULE_DESCRIPTION("Sun Zilog serial port driver");
1645MODULE_VERSION("2.0");
1646MODULE_LICENSE("GPL");