Linux Audio

Check our new training course

Loading...
v5.4
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 
 
 
 
  4 */
  5/dts-v1/;
  6
  7#include "am33xx.dtsi"
  8#include <dt-bindings/interrupt-controller/irq.h>
  9
 10/ {
 11	model = "TI AM335x EVM";
 12	compatible = "ti,am335x-evm", "ti,am33xx";
 13
 14	cpus {
 15		cpu@0 {
 16			cpu0-supply = <&vdd1_reg>;
 17		};
 18	};
 19
 20	memory@80000000 {
 21		device_type = "memory";
 22		reg = <0x80000000 0x10000000>; /* 256 MB */
 23	};
 24
 25	chosen {
 26		stdout-path = &uart0;
 27	};
 28
 29	vbat: fixedregulator0 {
 30		compatible = "regulator-fixed";
 31		regulator-name = "vbat";
 32		regulator-min-microvolt = <5000000>;
 33		regulator-max-microvolt = <5000000>;
 34		regulator-boot-on;
 35	};
 36
 37	lis3_reg: fixedregulator1 {
 38		compatible = "regulator-fixed";
 39		regulator-name = "lis3_reg";
 40		regulator-boot-on;
 41	};
 42
 43	wlan_en_reg: fixedregulator2 {
 44		compatible = "regulator-fixed";
 45		regulator-name = "wlan-en-regulator";
 46		regulator-min-microvolt = <1800000>;
 47		regulator-max-microvolt = <1800000>;
 48
 49		/* WLAN_EN GPIO for this board - Bank1, pin16 */
 50		gpio = <&gpio1 16 0>;
 51
 52		/* WLAN card specific delay */
 53		startup-delay-us = <70000>;
 54		enable-active-high;
 55	};
 56
 57	/* TPS79501 */
 58	v1_8d_reg: fixedregulator-v1_8d {
 59		compatible = "regulator-fixed";
 60		regulator-name = "v1_8d";
 61		vin-supply = <&vbat>;
 62		regulator-min-microvolt = <1800000>;
 63		regulator-max-microvolt = <1800000>;
 64	};
 65
 66	/* TPS79501 */
 67	v3_3d_reg: fixedregulator-v3_3d {
 68		compatible = "regulator-fixed";
 69		regulator-name = "v3_3d";
 70		vin-supply = <&vbat>;
 71		regulator-min-microvolt = <3300000>;
 72		regulator-max-microvolt = <3300000>;
 73	};
 74
 75	matrix_keypad: matrix_keypad0 {
 76		compatible = "gpio-matrix-keypad";
 77		debounce-delay-ms = <5>;
 78		col-scan-delay-us = <2>;
 79
 80		row-gpios = <&gpio1 25 GPIO_ACTIVE_HIGH		/* Bank1, pin25 */
 81			     &gpio1 26 GPIO_ACTIVE_HIGH		/* Bank1, pin26 */
 82			     &gpio1 27 GPIO_ACTIVE_HIGH>;	/* Bank1, pin27 */
 83
 84		col-gpios = <&gpio1 21 GPIO_ACTIVE_HIGH		/* Bank1, pin21 */
 85			     &gpio1 22 GPIO_ACTIVE_HIGH>;	/* Bank1, pin22 */
 86
 87		linux,keymap = <0x0000008b	/* MENU */
 88				0x0100009e	/* BACK */
 89				0x02000069	/* LEFT */
 90				0x0001006a	/* RIGHT */
 91				0x0101001c	/* ENTER */
 92				0x0201006c>;	/* DOWN */
 93	};
 94
 95	gpio_keys: volume_keys0 {
 96		compatible = "gpio-keys";
 97		#address-cells = <1>;
 98		#size-cells = <0>;
 99		autorepeat;
100
101		switch9 {
102			label = "volume-up";
103			linux,code = <115>;
104			gpios = <&gpio0 2 GPIO_ACTIVE_LOW>;
105			wakeup-source;
106		};
107
108		switch10 {
109			label = "volume-down";
110			linux,code = <114>;
111			gpios = <&gpio0 3 GPIO_ACTIVE_LOW>;
112			wakeup-source;
113		};
114	};
115
116	backlight {
117		compatible = "pwm-backlight";
118		pwms = <&ecap0 0 50000 0>;
119		brightness-levels = <0 51 53 56 62 75 101 152 255>;
120		default-brightness-level = <8>;
121	};
122
123	panel {
124		compatible = "ti,tilcdc,panel";
125		status = "okay";
126		pinctrl-names = "default";
127		pinctrl-0 = <&lcd_pins_s0>;
128		panel-info {
129			ac-bias           = <255>;
130			ac-bias-intrpt    = <0>;
131			dma-burst-sz      = <16>;
132			bpp               = <32>;
133			fdd               = <0x80>;
134			sync-edge         = <0>;
135			sync-ctrl         = <1>;
136			raster-order      = <0>;
137			fifo-th           = <0>;
138		};
139
140		display-timings {
141			800x480p62 {
142				clock-frequency = <30000000>;
143				hactive = <800>;
144				vactive = <480>;
145				hfront-porch = <39>;
146				hback-porch = <39>;
147				hsync-len = <47>;
148				vback-porch = <29>;
149				vfront-porch = <13>;
150				vsync-len = <2>;
151				hsync-active = <1>;
152				vsync-active = <1>;
153			};
154		};
155	};
156
157	sound {
158		compatible = "simple-audio-card";
159		simple-audio-card,name = "AM335x-EVM";
160		simple-audio-card,widgets =
161			"Headphone", "Headphone Jack",
162			"Line", "Line In";
163		simple-audio-card,routing =
164			"Headphone Jack",	"HPLOUT",
165			"Headphone Jack",	"HPROUT",
166			"LINE1L",		"Line In",
167			"LINE1R",		"Line In";
168		simple-audio-card,format = "dsp_b";
169		simple-audio-card,bitclock-master = <&sound_master>;
170		simple-audio-card,frame-master = <&sound_master>;
171		simple-audio-card,bitclock-inversion;
172
173		simple-audio-card,cpu {
174			sound-dai = <&mcasp1>;
175		};
176
177		sound_master: simple-audio-card,codec {
178			sound-dai = <&tlv320aic3106>;
179			system-clock-frequency = <12000000>;
180		};
181	};
182};
183
184&am33xx_pinmux {
185	pinctrl-names = "default";
186	pinctrl-0 = <&matrix_keypad_s0 &volume_keys_s0 &clkout2_pin>;
187
188	matrix_keypad_s0: matrix_keypad_s0 {
189		pinctrl-single,pins = <
190			AM33XX_PADCONF(AM335X_PIN_GPMC_A5, PIN_OUTPUT_PULLDOWN, MUX_MODE7)	/* gpmc_a5.gpio1_21 */
191			AM33XX_PADCONF(AM335X_PIN_GPMC_A6, PIN_OUTPUT_PULLDOWN, MUX_MODE7)	/* gpmc_a6.gpio1_22 */
192			AM33XX_PADCONF(AM335X_PIN_GPMC_A9, PIN_INPUT_PULLDOWN, MUX_MODE7)	/* gpmc_a9.gpio1_25 */
193			AM33XX_PADCONF(AM335X_PIN_GPMC_A10, PIN_INPUT_PULLDOWN, MUX_MODE7)	/* gpmc_a10.gpio1_26 */
194			AM33XX_PADCONF(AM335X_PIN_GPMC_A11, PIN_INPUT_PULLDOWN, MUX_MODE7)	/* gpmc_a11.gpio1_27 */
195		>;
196	};
197
198	volume_keys_s0: volume_keys_s0 {
199		pinctrl-single,pins = <
200			AM33XX_PADCONF(AM335X_PIN_SPI0_SCLK, PIN_INPUT_PULLDOWN, MUX_MODE7)	/* spi0_sclk.gpio0_2 */
201			AM33XX_PADCONF(AM335X_PIN_SPI0_D0, PIN_INPUT_PULLDOWN, MUX_MODE7)	/* spi0_d0.gpio0_3 */
202		>;
203	};
204
205	i2c0_pins: pinmux_i2c0_pins {
206		pinctrl-single,pins = <
207			AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT_PULLUP, MUX_MODE0)	/* i2c0_sda.i2c0_sda */
208			AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT_PULLUP, MUX_MODE0)	/* i2c0_scl.i2c0_scl */
209		>;
210	};
211
212	i2c1_pins: pinmux_i2c1_pins {
213		pinctrl-single,pins = <
214			AM33XX_PADCONF(AM335X_PIN_SPI0_D1, PIN_INPUT_PULLUP, MUX_MODE2)	/* spi0_d1.i2c1_sda */
215			AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_INPUT_PULLUP, MUX_MODE2)	/* spi0_cs0.i2c1_scl */
216		>;
217	};
218
219	uart0_pins: pinmux_uart0_pins {
220		pinctrl-single,pins = <
221			AM33XX_PADCONF(AM335X_PIN_UART0_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
222			AM33XX_PADCONF(AM335X_PIN_UART0_TXD, PIN_OUTPUT_PULLDOWN, MUX_MODE0)
223		>;
224	};
225
226	uart1_pins: pinmux_uart1_pins {
227		pinctrl-single,pins = <
228			AM33XX_PADCONF(AM335X_PIN_UART1_CTSN, PIN_INPUT, MUX_MODE0)
229			AM33XX_PADCONF(AM335X_PIN_UART1_RTSN, PIN_OUTPUT_PULLDOWN, MUX_MODE0)
230			AM33XX_PADCONF(AM335X_PIN_UART1_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
231			AM33XX_PADCONF(AM335X_PIN_UART1_TXD, PIN_OUTPUT_PULLDOWN, MUX_MODE0)
232		>;
233	};
234
235	clkout2_pin: pinmux_clkout2_pin {
236		pinctrl-single,pins = <
237			AM33XX_PADCONF(AM335X_PIN_XDMA_EVENT_INTR1, PIN_OUTPUT_PULLDOWN, MUX_MODE3)	/* xdma_event_intr1.clkout2 */
238		>;
239	};
240
241	nandflash_pins_s0: nandflash_pins_s0 {
242		pinctrl-single,pins = <
243			AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE0)
244			AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE0)
245			AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE0)
246			AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE0)
247			AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE0)
248			AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE0)
249			AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE0)
250			AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE0)
251			AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0)
252			AM33XX_PADCONF(AM335X_PIN_GPMC_WPN, PIN_INPUT_PULLUP, MUX_MODE7)	/* gpmc_wpn.gpio0_30 */
253			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT, MUX_MODE0)
254			AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT, MUX_MODE0)
255			AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT, MUX_MODE0)
256			AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT, MUX_MODE0)
257			AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT, MUX_MODE0)
258		>;
259	};
260
261	ecap0_pins: backlight_pins {
262		pinctrl-single,pins = <
263			AM33XX_PADCONF(AM335X_PIN_ECAP0_IN_PWM0_OUT, 0x0, MUX_MODE0)
264		>;
265	};
266
267	cpsw_default: cpsw_default {
268		pinctrl-single,pins = <
269			/* Slave 1 */
270			AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_OUTPUT_PULLDOWN, MUX_MODE2)	/* mii1_txen.rgmii1_tctl */
271			AM33XX_PADCONF(AM335X_PIN_MII1_RX_DV, PIN_INPUT_PULLDOWN, MUX_MODE2)	/* mii1_rxdv.rgmii1_rctl */
272			AM33XX_PADCONF(AM335X_PIN_MII1_TXD3, PIN_OUTPUT_PULLDOWN, MUX_MODE2)	/* mii1_txd3.rgmii1_td3 */
273			AM33XX_PADCONF(AM335X_PIN_MII1_TXD2, PIN_OUTPUT_PULLDOWN, MUX_MODE2)	/* mii1_txd2.rgmii1_td2 */
274			AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_OUTPUT_PULLDOWN, MUX_MODE2)	/* mii1_txd1.rgmii1_td1 */
275			AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_OUTPUT_PULLDOWN, MUX_MODE2)	/* mii1_txd0.rgmii1_td0 */
276			AM33XX_PADCONF(AM335X_PIN_MII1_TX_CLK, PIN_OUTPUT_PULLDOWN, MUX_MODE2)	/* mii1_txclk.rgmii1_tclk */
277			AM33XX_PADCONF(AM335X_PIN_MII1_RX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE2)	/* mii1_rxclk.rgmii1_rclk */
278			AM33XX_PADCONF(AM335X_PIN_MII1_RXD3, PIN_INPUT_PULLDOWN, MUX_MODE2)	/* mii1_rxd3.rgmii1_rd3 */
279			AM33XX_PADCONF(AM335X_PIN_MII1_RXD2, PIN_INPUT_PULLDOWN, MUX_MODE2)	/* mii1_rxd2.rgmii1_rd2 */
280			AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE2)	/* mii1_rxd1.rgmii1_rd1 */
281			AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE2)	/* mii1_rxd0.rgmii1_rd0 */
282		>;
283	};
284
285	cpsw_sleep: cpsw_sleep {
286		pinctrl-single,pins = <
287			/* Slave 1 reset value */
288			AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_INPUT_PULLDOWN, MUX_MODE7)
289			AM33XX_PADCONF(AM335X_PIN_MII1_RX_DV, PIN_INPUT_PULLDOWN, MUX_MODE7)
290			AM33XX_PADCONF(AM335X_PIN_MII1_TXD3, PIN_INPUT_PULLDOWN, MUX_MODE7)
291			AM33XX_PADCONF(AM335X_PIN_MII1_TXD2, PIN_INPUT_PULLDOWN, MUX_MODE7)
292			AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_INPUT_PULLDOWN, MUX_MODE7)
293			AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_INPUT_PULLDOWN, MUX_MODE7)
294			AM33XX_PADCONF(AM335X_PIN_MII1_TX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7)
295			AM33XX_PADCONF(AM335X_PIN_MII1_RX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7)
296			AM33XX_PADCONF(AM335X_PIN_MII1_RXD3, PIN_INPUT_PULLDOWN, MUX_MODE7)
297			AM33XX_PADCONF(AM335X_PIN_MII1_RXD2, PIN_INPUT_PULLDOWN, MUX_MODE7)
298			AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE7)
299			AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE7)
300		>;
301	};
302
303	davinci_mdio_default: davinci_mdio_default {
304		pinctrl-single,pins = <
305			/* MDIO */
306			AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLUP | SLEWCTRL_FAST, MUX_MODE0)
307			AM33XX_PADCONF(AM335X_PIN_MDC, PIN_OUTPUT_PULLUP, MUX_MODE0)
308		>;
309	};
310
311	davinci_mdio_sleep: davinci_mdio_sleep {
312		pinctrl-single,pins = <
313			/* MDIO reset value */
314			AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLDOWN, MUX_MODE7)
315			AM33XX_PADCONF(AM335X_PIN_MDC, PIN_INPUT_PULLDOWN, MUX_MODE7)
316		>;
317	};
318
319	mmc1_pins: pinmux_mmc1_pins {
320		pinctrl-single,pins = <
321			AM33XX_PADCONF(AM335X_PIN_SPI0_CS1, PIN_INPUT, MUX_MODE7)		/* spi0_cs1.gpio0_6 */
322			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT0, PIN_INPUT_PULLUP, MUX_MODE0)
323			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT1, PIN_INPUT_PULLUP, MUX_MODE0)
324			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT2, PIN_INPUT_PULLUP, MUX_MODE0)
325			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT3, PIN_INPUT_PULLUP, MUX_MODE0)
326			AM33XX_PADCONF(AM335X_PIN_MMC0_CMD, PIN_INPUT_PULLUP, MUX_MODE0)
327			AM33XX_PADCONF(AM335X_PIN_MMC0_CLK, PIN_INPUT_PULLUP, MUX_MODE0)
328			AM33XX_PADCONF(AM335X_PIN_MCASP0_ACLKR, PIN_INPUT, MUX_MODE4)		/* mcasp0_aclkr.mmc0_sdwp */
329		>;
330	};
331
332	mmc3_pins: pinmux_mmc3_pins {
333		pinctrl-single,pins = <
334			AM33XX_PADCONF(AM335X_PIN_GPMC_A1, PIN_INPUT_PULLUP, MUX_MODE3)	/* gpmc_a1.mmc2_dat0, INPUT_PULLUP | MODE3 */
335			AM33XX_PADCONF(AM335X_PIN_GPMC_A2, PIN_INPUT_PULLUP, MUX_MODE3)	/* gpmc_a2.mmc2_dat1, INPUT_PULLUP | MODE3 */
336			AM33XX_PADCONF(AM335X_PIN_GPMC_A3, PIN_INPUT_PULLUP, MUX_MODE3)	/* gpmc_a3.mmc2_dat2, INPUT_PULLUP | MODE3 */
337			AM33XX_PADCONF(AM335X_PIN_GPMC_BEN1, PIN_INPUT_PULLUP, MUX_MODE3)	/* gpmc_ben1.mmc2_dat3, INPUT_PULLUP | MODE3 */
338			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN3, PIN_INPUT_PULLUP, MUX_MODE3)	/* gpmc_csn3.mmc2_cmd, INPUT_PULLUP | MODE3 */
339			AM33XX_PADCONF(AM335X_PIN_GPMC_CLK, PIN_INPUT_PULLUP, MUX_MODE3)	/* gpmc_clk.mmc2_clk, INPUT_PULLUP | MODE3 */
340		>;
341	};
342
343	wlan_pins: pinmux_wlan_pins {
344		pinctrl-single,pins = <
345			AM33XX_PADCONF(AM335X_PIN_GPMC_A0, PIN_OUTPUT_PULLDOWN, MUX_MODE7)	/* gpmc_a0.gpio1_16 */
346			AM33XX_PADCONF(AM335X_PIN_MCASP0_AHCLKR, PIN_INPUT, MUX_MODE7)		/* mcasp0_ahclkr.gpio3_17 */
347			AM33XX_PADCONF(AM335X_PIN_MCASP0_AHCLKX, PIN_OUTPUT_PULLDOWN, MUX_MODE7)	/* mcasp0_ahclkx.gpio3_21 */
348		>;
349	};
350
351	lcd_pins_s0: lcd_pins_s0 {
352		pinctrl-single,pins = <
353			AM33XX_PADCONF(AM335X_PIN_GPMC_AD8, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad8.lcd_data23 */
354			AM33XX_PADCONF(AM335X_PIN_GPMC_AD9, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad9.lcd_data22 */
355			AM33XX_PADCONF(AM335X_PIN_GPMC_AD10, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad10.lcd_data21 */
356			AM33XX_PADCONF(AM335X_PIN_GPMC_AD11, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad11.lcd_data20 */
357			AM33XX_PADCONF(AM335X_PIN_GPMC_AD12, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad12.lcd_data19 */
358			AM33XX_PADCONF(AM335X_PIN_GPMC_AD13, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad13.lcd_data18 */
359			AM33XX_PADCONF(AM335X_PIN_GPMC_AD14, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad14.lcd_data17 */
360			AM33XX_PADCONF(AM335X_PIN_GPMC_AD15, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad15.lcd_data16 */
361			AM33XX_PADCONF(AM335X_PIN_LCD_DATA0, PIN_OUTPUT, MUX_MODE0)
362			AM33XX_PADCONF(AM335X_PIN_LCD_DATA1, PIN_OUTPUT, MUX_MODE0)
363			AM33XX_PADCONF(AM335X_PIN_LCD_DATA2, PIN_OUTPUT, MUX_MODE0)
364			AM33XX_PADCONF(AM335X_PIN_LCD_DATA3, PIN_OUTPUT, MUX_MODE0)
365			AM33XX_PADCONF(AM335X_PIN_LCD_DATA4, PIN_OUTPUT, MUX_MODE0)
366			AM33XX_PADCONF(AM335X_PIN_LCD_DATA5, PIN_OUTPUT, MUX_MODE0)
367			AM33XX_PADCONF(AM335X_PIN_LCD_DATA6, PIN_OUTPUT, MUX_MODE0)
368			AM33XX_PADCONF(AM335X_PIN_LCD_DATA7, PIN_OUTPUT, MUX_MODE0)
369			AM33XX_PADCONF(AM335X_PIN_LCD_DATA8, PIN_OUTPUT, MUX_MODE0)
370			AM33XX_PADCONF(AM335X_PIN_LCD_DATA9, PIN_OUTPUT, MUX_MODE0)
371			AM33XX_PADCONF(AM335X_PIN_LCD_DATA10, PIN_OUTPUT, MUX_MODE0)
372			AM33XX_PADCONF(AM335X_PIN_LCD_DATA11, PIN_OUTPUT, MUX_MODE0)
373			AM33XX_PADCONF(AM335X_PIN_LCD_DATA12, PIN_OUTPUT, MUX_MODE0)
374			AM33XX_PADCONF(AM335X_PIN_LCD_DATA13, PIN_OUTPUT, MUX_MODE0)
375			AM33XX_PADCONF(AM335X_PIN_LCD_DATA14, PIN_OUTPUT, MUX_MODE0)
376			AM33XX_PADCONF(AM335X_PIN_LCD_DATA15, PIN_OUTPUT, MUX_MODE0)
377			AM33XX_PADCONF(AM335X_PIN_LCD_VSYNC, PIN_OUTPUT, MUX_MODE0)
378			AM33XX_PADCONF(AM335X_PIN_LCD_HSYNC, PIN_OUTPUT, MUX_MODE0)
379			AM33XX_PADCONF(AM335X_PIN_LCD_PCLK, PIN_OUTPUT, MUX_MODE0)
380			AM33XX_PADCONF(AM335X_PIN_LCD_AC_BIAS_EN, PIN_OUTPUT, MUX_MODE0)
381		>;
382	};
383
384	mcasp1_pins: mcasp1_pins {
385		pinctrl-single,pins = <
386			AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT_PULLDOWN, MUX_MODE4) /* mii1_crs.mcasp1_aclkx */
387			AM33XX_PADCONF(AM335X_PIN_MII1_RX_ER, PIN_INPUT_PULLDOWN, MUX_MODE4) /* mii1_rxerr.mcasp1_fsx */
388			AM33XX_PADCONF(AM335X_PIN_MII1_COL, PIN_OUTPUT_PULLDOWN, MUX_MODE4) /* mii1_col.mcasp1_axr2 */
389			AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLDOWN, MUX_MODE4) /* rmii1_ref_clk.mcasp1_axr3 */
390		>;
391	};
392
393	mcasp1_pins_sleep: mcasp1_pins_sleep {
394		pinctrl-single,pins = <
395			AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT_PULLDOWN, MUX_MODE7)
396			AM33XX_PADCONF(AM335X_PIN_MII1_RX_ER, PIN_INPUT_PULLDOWN, MUX_MODE7)
397			AM33XX_PADCONF(AM335X_PIN_MII1_COL, PIN_INPUT_PULLDOWN, MUX_MODE7)
398			AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7)
399		>;
400	};
401
402	dcan1_pins_default: dcan1_pins_default {
403		pinctrl-single,pins = <
404			AM33XX_PADCONF(AM335X_PIN_UART0_CTSN, PIN_OUTPUT, MUX_MODE2) /* uart0_ctsn.d_can1_tx */
405			AM33XX_PADCONF(AM335X_PIN_UART0_RTSN, PIN_INPUT_PULLDOWN, MUX_MODE2) /* uart0_rtsn.d_can1_rx */
406		>;
407	};
408};
409
410&uart0 {
411	pinctrl-names = "default";
412	pinctrl-0 = <&uart0_pins>;
413
414	status = "okay";
415};
416
417&uart1 {
418	pinctrl-names = "default";
419	pinctrl-0 = <&uart1_pins>;
420
421	status = "okay";
422};
423
424&i2c0 {
425	pinctrl-names = "default";
426	pinctrl-0 = <&i2c0_pins>;
427
428	status = "okay";
429	clock-frequency = <400000>;
430
431	tps: tps@2d {
432		reg = <0x2d>;
433	};
434};
435
436&usb {
437	status = "okay";
438};
439
440&usb_ctrl_mod {
441	status = "okay";
442};
443
444&usb0_phy {
445	status = "okay";
446};
447
448&usb1_phy {
449	status = "okay";
450};
451
452&usb0 {
453	status = "okay";
454};
455
456&usb1 {
457	status = "okay";
458	dr_mode = "host";
459};
460
461&cppi41dma  {
462	status = "okay";
463};
464
465&i2c1 {
466	pinctrl-names = "default";
467	pinctrl-0 = <&i2c1_pins>;
468
469	status = "okay";
470	clock-frequency = <100000>;
471
472	lis331dlh: lis331dlh@18 {
473		compatible = "st,lis331dlh", "st,lis3lv02d";
474		reg = <0x18>;
475		Vdd-supply = <&lis3_reg>;
476		Vdd_IO-supply = <&lis3_reg>;
477
478		st,click-single-x;
479		st,click-single-y;
480		st,click-single-z;
481		st,click-thresh-x = <10>;
482		st,click-thresh-y = <10>;
483		st,click-thresh-z = <10>;
484		st,irq1-click;
485		st,irq2-click;
486		st,wakeup-x-lo;
487		st,wakeup-x-hi;
488		st,wakeup-y-lo;
489		st,wakeup-y-hi;
490		st,wakeup-z-lo;
491		st,wakeup-z-hi;
492		st,min-limit-x = <120>;
493		st,min-limit-y = <120>;
494		st,min-limit-z = <140>;
495		st,max-limit-x = <550>;
496		st,max-limit-y = <550>;
497		st,max-limit-z = <750>;
498	};
499
500	tsl2550: tsl2550@39 {
501		compatible = "taos,tsl2550";
502		reg = <0x39>;
503	};
504
505	tmp275: tmp275@48 {
506		compatible = "ti,tmp275";
507		reg = <0x48>;
508	};
509
510	tlv320aic3106: tlv320aic3106@1b {
511		#sound-dai-cells = <0>;
512		compatible = "ti,tlv320aic3106";
513		reg = <0x1b>;
514		status = "okay";
515
516		/* Regulators */
517		AVDD-supply = <&v3_3d_reg>;
518		IOVDD-supply = <&v3_3d_reg>;
519		DRVDD-supply = <&v3_3d_reg>;
520		DVDD-supply = <&v1_8d_reg>;
521	};
522};
523
524&lcdc {
525	status = "okay";
526
527	blue-and-red-wiring = "crossed";
528};
529
530&elm {
531	status = "okay";
532};
533
534&epwmss0 {
535	status = "okay";
536
537	ecap0: ecap@100 {
538		status = "okay";
539		pinctrl-names = "default";
540		pinctrl-0 = <&ecap0_pins>;
541	};
542};
543
544&gpmc {
545	status = "okay";
546	pinctrl-names = "default";
547	pinctrl-0 = <&nandflash_pins_s0>;
548	ranges = <0 0 0x08000000 0x1000000>;	/* CS0: 16MB for NAND */
549	nand@0,0 {
550		compatible = "ti,omap2-nand";
551		reg = <0 0 4>; /* CS0, offset 0, IO size 4 */
552		interrupt-parent = <&gpmc>;
553		interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
554			     <1 IRQ_TYPE_NONE>;	/* termcount */
555		rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 */
556		ti,nand-xfer-type = "prefetch-dma";
557		ti,nand-ecc-opt = "bch8";
558		ti,elm-id = <&elm>;
559		nand-bus-width = <8>;
560		gpmc,device-width = <1>;
561		gpmc,sync-clk-ps = <0>;
562		gpmc,cs-on-ns = <0>;
563		gpmc,cs-rd-off-ns = <44>;
564		gpmc,cs-wr-off-ns = <44>;
565		gpmc,adv-on-ns = <6>;
566		gpmc,adv-rd-off-ns = <34>;
567		gpmc,adv-wr-off-ns = <44>;
568		gpmc,we-on-ns = <0>;
569		gpmc,we-off-ns = <40>;
570		gpmc,oe-on-ns = <0>;
571		gpmc,oe-off-ns = <54>;
572		gpmc,access-ns = <64>;
573		gpmc,rd-cycle-ns = <82>;
574		gpmc,wr-cycle-ns = <82>;
575		gpmc,bus-turnaround-ns = <0>;
576		gpmc,cycle2cycle-delay-ns = <0>;
577		gpmc,clk-activation-ns = <0>;
578		gpmc,wr-access-ns = <40>;
579		gpmc,wr-data-mux-bus-ns = <0>;
580		/* MTD partition table */
581		/* All SPL-* partitions are sized to minimal length
582		 * which can be independently programmable. For
583		 * NAND flash this is equal to size of erase-block */
584		#address-cells = <1>;
585		#size-cells = <1>;
586		partition@0 {
587			label = "NAND.SPL";
588			reg = <0x00000000 0x000020000>;
589		};
590		partition@1 {
591			label = "NAND.SPL.backup1";
592			reg = <0x00020000 0x00020000>;
593		};
594		partition@2 {
595			label = "NAND.SPL.backup2";
596			reg = <0x00040000 0x00020000>;
597		};
598		partition@3 {
599			label = "NAND.SPL.backup3";
600			reg = <0x00060000 0x00020000>;
601		};
602		partition@4 {
603			label = "NAND.u-boot-spl-os";
604			reg = <0x00080000 0x00040000>;
605		};
606		partition@5 {
607			label = "NAND.u-boot";
608			reg = <0x000C0000 0x00100000>;
609		};
610		partition@6 {
611			label = "NAND.u-boot-env";
612			reg = <0x001C0000 0x00020000>;
613		};
614		partition@7 {
615			label = "NAND.u-boot-env.backup1";
616			reg = <0x001E0000 0x00020000>;
617		};
618		partition@8 {
619			label = "NAND.kernel";
620			reg = <0x00200000 0x00800000>;
621		};
622		partition@9 {
623			label = "NAND.file-system";
624			reg = <0x00A00000 0x0F600000>;
625		};
626	};
627};
628
629#include "tps65910.dtsi"
630
631&mcasp1 {
632	#sound-dai-cells = <0>;
633	pinctrl-names = "default", "sleep";
634	pinctrl-0 = <&mcasp1_pins>;
635	pinctrl-1 = <&mcasp1_pins_sleep>;
636
637	status = "okay";
638
639	op-mode = <0>;          /* MCASP_IIS_MODE */
640	tdm-slots = <2>;
641	/* 4 serializers */
642	serial-dir = <  /* 0: INACTIVE, 1: TX, 2: RX */
643		0 0 1 2
644	>;
645	tx-num-evt = <32>;
646	rx-num-evt = <32>;
647};
648
649&tps {
650	vcc1-supply = <&vbat>;
651	vcc2-supply = <&vbat>;
652	vcc3-supply = <&vbat>;
653	vcc4-supply = <&vbat>;
654	vcc5-supply = <&vbat>;
655	vcc6-supply = <&vbat>;
656	vcc7-supply = <&vbat>;
657	vccio-supply = <&vbat>;
658
659	regulators {
660		vrtc_reg: regulator@0 {
661			regulator-always-on;
662		};
663
664		vio_reg: regulator@1 {
665			regulator-always-on;
666		};
667
668		vdd1_reg: regulator@2 {
669			/* VDD_MPU voltage limits 0.95V - 1.26V with +/-4% tolerance */
670			regulator-name = "vdd_mpu";
671			regulator-min-microvolt = <912500>;
672			regulator-max-microvolt = <1351500>;
673			regulator-boot-on;
674			regulator-always-on;
675		};
676
677		vdd2_reg: regulator@3 {
678			/* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */
679			regulator-name = "vdd_core";
680			regulator-min-microvolt = <912500>;
681			regulator-max-microvolt = <1150000>;
682			regulator-boot-on;
683			regulator-always-on;
684		};
685
686		vdd3_reg: regulator@4 {
687			regulator-always-on;
688		};
689
690		vdig1_reg: regulator@5 {
691			regulator-always-on;
692		};
693
694		vdig2_reg: regulator@6 {
695			regulator-always-on;
696		};
697
698		vpll_reg: regulator@7 {
699			regulator-always-on;
700		};
701
702		vdac_reg: regulator@8 {
703			regulator-always-on;
704		};
705
706		vaux1_reg: regulator@9 {
707			regulator-always-on;
708		};
709
710		vaux2_reg: regulator@10 {
711			regulator-always-on;
712		};
713
714		vaux33_reg: regulator@11 {
715			regulator-always-on;
716		};
717
718		vmmc_reg: regulator@12 {
719			regulator-min-microvolt = <1800000>;
720			regulator-max-microvolt = <3300000>;
721			regulator-always-on;
722		};
723	};
724};
725
726&mac {
727	pinctrl-names = "default", "sleep";
728	pinctrl-0 = <&cpsw_default>;
729	pinctrl-1 = <&cpsw_sleep>;
730	status = "okay";
731	slaves = <1>;
732};
733
734&davinci_mdio {
735	pinctrl-names = "default", "sleep";
736	pinctrl-0 = <&davinci_mdio_default>;
737	pinctrl-1 = <&davinci_mdio_sleep>;
738	status = "okay";
739
740	ethphy0: ethernet-phy@0 {
741		reg = <0>;
742	};
743};
744
745&cpsw_emac0 {
746	phy-handle = <&ethphy0>;
747	phy-mode = "rgmii-id";
 
 
 
 
 
748};
749
750&tscadc {
751	status = "okay";
752	tsc {
753		ti,wires = <4>;
754		ti,x-plate-resistance = <200>;
755		ti,coordinate-readouts = <5>;
756		ti,wire-config = <0x00 0x11 0x22 0x33>;
757		ti,charge-delay = <0x400>;
758	};
759
760	adc {
761		ti,adc-channels = <4 5 6 7>;
762	};
763};
764
765&mmc1 {
766	status = "okay";
767	vmmc-supply = <&vmmc_reg>;
768	bus-width = <4>;
769	pinctrl-names = "default";
770	pinctrl-0 = <&mmc1_pins>;
771	cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>;
772};
773
774&mmc3 {
775	/* these are on the crossbar and are outlined in the
776	   xbar-event-map element */
777	dmas = <&edma_xbar 12 0 1
778		&edma_xbar 13 0 2>;
779	dma-names = "tx", "rx";
780	status = "okay";
781	vmmc-supply = <&wlan_en_reg>;
782	bus-width = <4>;
783	pinctrl-names = "default";
784	pinctrl-0 = <&mmc3_pins &wlan_pins>;
785	ti,non-removable;
786	ti,needs-special-hs-handling;
787	cap-power-off-card;
788	keep-power-in-suspend;
789
790	#address-cells = <1>;
791	#size-cells = <0>;
792	wlcore: wlcore@0 {
793		compatible = "ti,wl1835";
794		reg = <2>;
795		interrupt-parent = <&gpio3>;
796		interrupts = <17 IRQ_TYPE_EDGE_RISING>;
797	};
798};
799
800&sham {
801	status = "okay";
802};
803
804&aes {
805	status = "okay";
806};
807
808&dcan1 {
809	status = "disabled";	/* Enable only if Profile 1 is selected */
810	pinctrl-names = "default";
811	pinctrl-0 = <&dcan1_pins_default>;
812};
813
814&rtc {
815	clocks = <&clk_32768_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
816	clock-names = "ext-clk", "int-clk";
817};
v4.17
 
  1/*
  2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
  3 *
  4 * This program is free software; you can redistribute it and/or modify
  5 * it under the terms of the GNU General Public License version 2 as
  6 * published by the Free Software Foundation.
  7 */
  8/dts-v1/;
  9
 10#include "am33xx.dtsi"
 11#include <dt-bindings/interrupt-controller/irq.h>
 12
 13/ {
 14	model = "TI AM335x EVM";
 15	compatible = "ti,am335x-evm", "ti,am33xx";
 16
 17	cpus {
 18		cpu@0 {
 19			cpu0-supply = <&vdd1_reg>;
 20		};
 21	};
 22
 23	memory@80000000 {
 24		device_type = "memory";
 25		reg = <0x80000000 0x10000000>; /* 256 MB */
 26	};
 27
 28	chosen {
 29		stdout-path = &uart0;
 30	};
 31
 32	vbat: fixedregulator0 {
 33		compatible = "regulator-fixed";
 34		regulator-name = "vbat";
 35		regulator-min-microvolt = <5000000>;
 36		regulator-max-microvolt = <5000000>;
 37		regulator-boot-on;
 38	};
 39
 40	lis3_reg: fixedregulator1 {
 41		compatible = "regulator-fixed";
 42		regulator-name = "lis3_reg";
 43		regulator-boot-on;
 44	};
 45
 46	wlan_en_reg: fixedregulator2 {
 47		compatible = "regulator-fixed";
 48		regulator-name = "wlan-en-regulator";
 49		regulator-min-microvolt = <1800000>;
 50		regulator-max-microvolt = <1800000>;
 51
 52		/* WLAN_EN GPIO for this board - Bank1, pin16 */
 53		gpio = <&gpio1 16 0>;
 54
 55		/* WLAN card specific delay */
 56		startup-delay-us = <70000>;
 57		enable-active-high;
 58	};
 59
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 60	matrix_keypad: matrix_keypad0 {
 61		compatible = "gpio-matrix-keypad";
 62		debounce-delay-ms = <5>;
 63		col-scan-delay-us = <2>;
 64
 65		row-gpios = <&gpio1 25 GPIO_ACTIVE_HIGH		/* Bank1, pin25 */
 66			     &gpio1 26 GPIO_ACTIVE_HIGH		/* Bank1, pin26 */
 67			     &gpio1 27 GPIO_ACTIVE_HIGH>;	/* Bank1, pin27 */
 68
 69		col-gpios = <&gpio1 21 GPIO_ACTIVE_HIGH		/* Bank1, pin21 */
 70			     &gpio1 22 GPIO_ACTIVE_HIGH>;	/* Bank1, pin22 */
 71
 72		linux,keymap = <0x0000008b	/* MENU */
 73				0x0100009e	/* BACK */
 74				0x02000069	/* LEFT */
 75				0x0001006a	/* RIGHT */
 76				0x0101001c	/* ENTER */
 77				0x0201006c>;	/* DOWN */
 78	};
 79
 80	gpio_keys: volume_keys0 {
 81		compatible = "gpio-keys";
 82		#address-cells = <1>;
 83		#size-cells = <0>;
 84		autorepeat;
 85
 86		switch9 {
 87			label = "volume-up";
 88			linux,code = <115>;
 89			gpios = <&gpio0 2 GPIO_ACTIVE_LOW>;
 90			wakeup-source;
 91		};
 92
 93		switch10 {
 94			label = "volume-down";
 95			linux,code = <114>;
 96			gpios = <&gpio0 3 GPIO_ACTIVE_LOW>;
 97			wakeup-source;
 98		};
 99	};
100
101	backlight {
102		compatible = "pwm-backlight";
103		pwms = <&ecap0 0 50000 0>;
104		brightness-levels = <0 51 53 56 62 75 101 152 255>;
105		default-brightness-level = <8>;
106	};
107
108	panel {
109		compatible = "ti,tilcdc,panel";
110		status = "okay";
111		pinctrl-names = "default";
112		pinctrl-0 = <&lcd_pins_s0>;
113		panel-info {
114			ac-bias           = <255>;
115			ac-bias-intrpt    = <0>;
116			dma-burst-sz      = <16>;
117			bpp               = <32>;
118			fdd               = <0x80>;
119			sync-edge         = <0>;
120			sync-ctrl         = <1>;
121			raster-order      = <0>;
122			fifo-th           = <0>;
123		};
124
125		display-timings {
126			800x480p62 {
127				clock-frequency = <30000000>;
128				hactive = <800>;
129				vactive = <480>;
130				hfront-porch = <39>;
131				hback-porch = <39>;
132				hsync-len = <47>;
133				vback-porch = <29>;
134				vfront-porch = <13>;
135				vsync-len = <2>;
136				hsync-active = <1>;
137				vsync-active = <1>;
138			};
139		};
140	};
141
142	sound {
143		compatible = "simple-audio-card";
144		simple-audio-card,name = "AM335x-EVM";
145		simple-audio-card,widgets =
146			"Headphone", "Headphone Jack",
147			"Line", "Line In";
148		simple-audio-card,routing =
149			"Headphone Jack",	"HPLOUT",
150			"Headphone Jack",	"HPROUT",
151			"LINE1L",		"Line In",
152			"LINE1R",		"Line In";
153		simple-audio-card,format = "dsp_b";
154		simple-audio-card,bitclock-master = <&sound_master>;
155		simple-audio-card,frame-master = <&sound_master>;
156		simple-audio-card,bitclock-inversion;
157
158		simple-audio-card,cpu {
159			sound-dai = <&mcasp1>;
160		};
161
162		sound_master: simple-audio-card,codec {
163			sound-dai = <&tlv320aic3106>;
164			system-clock-frequency = <12000000>;
165		};
166	};
167};
168
169&am33xx_pinmux {
170	pinctrl-names = "default";
171	pinctrl-0 = <&matrix_keypad_s0 &volume_keys_s0 &clkout2_pin>;
172
173	matrix_keypad_s0: matrix_keypad_s0 {
174		pinctrl-single,pins = <
175			AM33XX_IOPAD(0x854, PIN_OUTPUT_PULLDOWN | MUX_MODE7)	/* gpmc_a5.gpio1_21 */
176			AM33XX_IOPAD(0x858, PIN_OUTPUT_PULLDOWN | MUX_MODE7)	/* gpmc_a6.gpio1_22 */
177			AM33XX_IOPAD(0x864, PIN_INPUT_PULLDOWN | MUX_MODE7)	/* gpmc_a9.gpio1_25 */
178			AM33XX_IOPAD(0x868, PIN_INPUT_PULLDOWN | MUX_MODE7)	/* gpmc_a10.gpio1_26 */
179			AM33XX_IOPAD(0x86c, PIN_INPUT_PULLDOWN | MUX_MODE7)	/* gpmc_a11.gpio1_27 */
180		>;
181	};
182
183	volume_keys_s0: volume_keys_s0 {
184		pinctrl-single,pins = <
185			AM33XX_IOPAD(0x950, PIN_INPUT_PULLDOWN | MUX_MODE7)	/* spi0_sclk.gpio0_2 */
186			AM33XX_IOPAD(0x954, PIN_INPUT_PULLDOWN | MUX_MODE7)	/* spi0_d0.gpio0_3 */
187		>;
188	};
189
190	i2c0_pins: pinmux_i2c0_pins {
191		pinctrl-single,pins = <
192			AM33XX_IOPAD(0x988, PIN_INPUT_PULLUP | MUX_MODE0)	/* i2c0_sda.i2c0_sda */
193			AM33XX_IOPAD(0x98c, PIN_INPUT_PULLUP | MUX_MODE0)	/* i2c0_scl.i2c0_scl */
194		>;
195	};
196
197	i2c1_pins: pinmux_i2c1_pins {
198		pinctrl-single,pins = <
199			AM33XX_IOPAD(0x958, PIN_INPUT_PULLUP | MUX_MODE2)	/* spi0_d1.i2c1_sda */
200			AM33XX_IOPAD(0x95c, PIN_INPUT_PULLUP | MUX_MODE2)	/* spi0_cs0.i2c1_scl */
201		>;
202	};
203
204	uart0_pins: pinmux_uart0_pins {
205		pinctrl-single,pins = <
206			AM33XX_IOPAD(0x970, PIN_INPUT_PULLUP | MUX_MODE0)	/* uart0_rxd.uart0_rxd */
207			AM33XX_IOPAD(0x974, PIN_OUTPUT_PULLDOWN | MUX_MODE0)	/* uart0_txd.uart0_txd */
208		>;
209	};
210
211	uart1_pins: pinmux_uart1_pins {
212		pinctrl-single,pins = <
213			AM33XX_IOPAD(0x978, PIN_INPUT | MUX_MODE0)		/* uart1_ctsn.uart1_ctsn */
214			AM33XX_IOPAD(0x97C, PIN_OUTPUT_PULLDOWN | MUX_MODE0)	/* uart1_rtsn.uart1_rtsn */
215			AM33XX_IOPAD(0x980, PIN_INPUT_PULLUP | MUX_MODE0)	/* uart1_rxd.uart1_rxd */
216			AM33XX_IOPAD(0x984, PIN_OUTPUT_PULLDOWN | MUX_MODE0)	/* uart1_txd.uart1_txd */
217		>;
218	};
219
220	clkout2_pin: pinmux_clkout2_pin {
221		pinctrl-single,pins = <
222			AM33XX_IOPAD(0x9b4, PIN_OUTPUT_PULLDOWN | MUX_MODE3)	/* xdma_event_intr1.clkout2 */
223		>;
224	};
225
226	nandflash_pins_s0: nandflash_pins_s0 {
227		pinctrl-single,pins = <
228			AM33XX_IOPAD(0x800, PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad0.gpmc_ad0 */
229			AM33XX_IOPAD(0x804, PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad1.gpmc_ad1 */
230			AM33XX_IOPAD(0x808, PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad2.gpmc_ad2 */
231			AM33XX_IOPAD(0x80c, PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad3.gpmc_ad3 */
232			AM33XX_IOPAD(0x810, PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad4.gpmc_ad4 */
233			AM33XX_IOPAD(0x814, PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad5.gpmc_ad5 */
234			AM33XX_IOPAD(0x818, PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad6.gpmc_ad6 */
235			AM33XX_IOPAD(0x81c, PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad7.gpmc_ad7 */
236			AM33XX_IOPAD(0x870, PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_wait0.gpmc_wait0 */
237			AM33XX_IOPAD(0x874, PIN_INPUT_PULLUP | MUX_MODE7)	/* gpmc_wpn.gpio0_30 */
238			AM33XX_IOPAD(0x87c, PIN_OUTPUT | MUX_MODE0)		/* gpmc_csn0.gpmc_csn0  */
239			AM33XX_IOPAD(0x890, PIN_OUTPUT | MUX_MODE0)		/* gpmc_advn_ale.gpmc_advn_ale */
240			AM33XX_IOPAD(0x894, PIN_OUTPUT | MUX_MODE0)		/* gpmc_oen_ren.gpmc_oen_ren */
241			AM33XX_IOPAD(0x898, PIN_OUTPUT | MUX_MODE0)		/* gpmc_wen.gpmc_wen */
242			AM33XX_IOPAD(0x89c, PIN_OUTPUT | MUX_MODE0)		/* gpmc_be0n_cle.gpmc_be0n_cle */
243		>;
244	};
245
246	ecap0_pins: backlight_pins {
247		pinctrl-single,pins = <
248			AM33XX_IOPAD(0x964, MUX_MODE0)	/* eCAP0_in_PWM0_out.eCAP0_in_PWM0_out */
249		>;
250	};
251
252	cpsw_default: cpsw_default {
253		pinctrl-single,pins = <
254			/* Slave 1 */
255			AM33XX_IOPAD(0x914, PIN_OUTPUT_PULLDOWN | MUX_MODE2)	/* mii1_txen.rgmii1_tctl */
256			AM33XX_IOPAD(0x918, PIN_INPUT_PULLDOWN | MUX_MODE2)	/* mii1_rxdv.rgmii1_rctl */
257			AM33XX_IOPAD(0x91c, PIN_OUTPUT_PULLDOWN | MUX_MODE2)	/* mii1_txd3.rgmii1_td3 */
258			AM33XX_IOPAD(0x920, PIN_OUTPUT_PULLDOWN | MUX_MODE2)	/* mii1_txd2.rgmii1_td2 */
259			AM33XX_IOPAD(0x924, PIN_OUTPUT_PULLDOWN | MUX_MODE2)	/* mii1_txd1.rgmii1_td1 */
260			AM33XX_IOPAD(0x928, PIN_OUTPUT_PULLDOWN | MUX_MODE2)	/* mii1_txd0.rgmii1_td0 */
261			AM33XX_IOPAD(0x92c, PIN_OUTPUT_PULLDOWN | MUX_MODE2)	/* mii1_txclk.rgmii1_tclk */
262			AM33XX_IOPAD(0x930, PIN_INPUT_PULLDOWN | MUX_MODE2)	/* mii1_rxclk.rgmii1_rclk */
263			AM33XX_IOPAD(0x934, PIN_INPUT_PULLDOWN | MUX_MODE2)	/* mii1_rxd3.rgmii1_rd3 */
264			AM33XX_IOPAD(0x938, PIN_INPUT_PULLDOWN | MUX_MODE2)	/* mii1_rxd2.rgmii1_rd2 */
265			AM33XX_IOPAD(0x93c, PIN_INPUT_PULLDOWN | MUX_MODE2)	/* mii1_rxd1.rgmii1_rd1 */
266			AM33XX_IOPAD(0x940, PIN_INPUT_PULLDOWN | MUX_MODE2)	/* mii1_rxd0.rgmii1_rd0 */
267		>;
268	};
269
270	cpsw_sleep: cpsw_sleep {
271		pinctrl-single,pins = <
272			/* Slave 1 reset value */
273			AM33XX_IOPAD(0x914, PIN_INPUT_PULLDOWN | MUX_MODE7)
274			AM33XX_IOPAD(0x918, PIN_INPUT_PULLDOWN | MUX_MODE7)
275			AM33XX_IOPAD(0x91c, PIN_INPUT_PULLDOWN | MUX_MODE7)
276			AM33XX_IOPAD(0x920, PIN_INPUT_PULLDOWN | MUX_MODE7)
277			AM33XX_IOPAD(0x924, PIN_INPUT_PULLDOWN | MUX_MODE7)
278			AM33XX_IOPAD(0x928, PIN_INPUT_PULLDOWN | MUX_MODE7)
279			AM33XX_IOPAD(0x92c, PIN_INPUT_PULLDOWN | MUX_MODE7)
280			AM33XX_IOPAD(0x930, PIN_INPUT_PULLDOWN | MUX_MODE7)
281			AM33XX_IOPAD(0x934, PIN_INPUT_PULLDOWN | MUX_MODE7)
282			AM33XX_IOPAD(0x938, PIN_INPUT_PULLDOWN | MUX_MODE7)
283			AM33XX_IOPAD(0x93c, PIN_INPUT_PULLDOWN | MUX_MODE7)
284			AM33XX_IOPAD(0x940, PIN_INPUT_PULLDOWN | MUX_MODE7)
285		>;
286	};
287
288	davinci_mdio_default: davinci_mdio_default {
289		pinctrl-single,pins = <
290			/* MDIO */
291			AM33XX_IOPAD(0x948, PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0)	/* mdio_data.mdio_data */
292			AM33XX_IOPAD(0x94c, PIN_OUTPUT_PULLUP | MUX_MODE0)			/* mdio_clk.mdio_clk */
293		>;
294	};
295
296	davinci_mdio_sleep: davinci_mdio_sleep {
297		pinctrl-single,pins = <
298			/* MDIO reset value */
299			AM33XX_IOPAD(0x948, PIN_INPUT_PULLDOWN | MUX_MODE7)
300			AM33XX_IOPAD(0x94c, PIN_INPUT_PULLDOWN | MUX_MODE7)
301		>;
302	};
303
304	mmc1_pins: pinmux_mmc1_pins {
305		pinctrl-single,pins = <
306			AM33XX_IOPAD(0x960, PIN_INPUT | MUX_MODE7) /* spi0_cs1.gpio0_6 */
 
 
 
 
 
 
 
307		>;
308	};
309
310	mmc3_pins: pinmux_mmc3_pins {
311		pinctrl-single,pins = <
312			AM33XX_IOPAD(0x844, PIN_INPUT_PULLUP | MUX_MODE3)	/* gpmc_a1.mmc2_dat0, INPUT_PULLUP | MODE3 */
313			AM33XX_IOPAD(0x848, PIN_INPUT_PULLUP | MUX_MODE3)	/* gpmc_a2.mmc2_dat1, INPUT_PULLUP | MODE3 */
314			AM33XX_IOPAD(0x84c, PIN_INPUT_PULLUP | MUX_MODE3)	/* gpmc_a3.mmc2_dat2, INPUT_PULLUP | MODE3 */
315			AM33XX_IOPAD(0x878, PIN_INPUT_PULLUP | MUX_MODE3)	/* gpmc_ben1.mmc2_dat3, INPUT_PULLUP | MODE3 */
316			AM33XX_IOPAD(0x888, PIN_INPUT_PULLUP | MUX_MODE3)	/* gpmc_csn3.mmc2_cmd, INPUT_PULLUP | MODE3 */
317			AM33XX_IOPAD(0x88c, PIN_INPUT_PULLUP | MUX_MODE3)	/* gpmc_clk.mmc2_clk, INPUT_PULLUP | MODE3 */
318		>;
319	};
320
321	wlan_pins: pinmux_wlan_pins {
322		pinctrl-single,pins = <
323			AM33XX_IOPAD(0x840, PIN_OUTPUT_PULLDOWN | MUX_MODE7)	/* gpmc_a0.gpio1_16 */
324			AM33XX_IOPAD(0x99c, PIN_INPUT | MUX_MODE7)		/* mcasp0_ahclkr.gpio3_17 */
325			AM33XX_IOPAD(0x9ac, PIN_OUTPUT_PULLDOWN | MUX_MODE7)	/* mcasp0_ahclkx.gpio3_21 */
326		>;
327	};
328
329	lcd_pins_s0: lcd_pins_s0 {
330		pinctrl-single,pins = <
331			AM33XX_IOPAD(0x820, PIN_OUTPUT | MUX_MODE1)		/* gpmc_ad8.lcd_data23 */
332			AM33XX_IOPAD(0x824, PIN_OUTPUT | MUX_MODE1)		/* gpmc_ad9.lcd_data22 */
333			AM33XX_IOPAD(0x828, PIN_OUTPUT | MUX_MODE1)		/* gpmc_ad10.lcd_data21 */
334			AM33XX_IOPAD(0x82c, PIN_OUTPUT | MUX_MODE1)		/* gpmc_ad11.lcd_data20 */
335			AM33XX_IOPAD(0x830, PIN_OUTPUT | MUX_MODE1)		/* gpmc_ad12.lcd_data19 */
336			AM33XX_IOPAD(0x834, PIN_OUTPUT | MUX_MODE1)		/* gpmc_ad13.lcd_data18 */
337			AM33XX_IOPAD(0x838, PIN_OUTPUT | MUX_MODE1)		/* gpmc_ad14.lcd_data17 */
338			AM33XX_IOPAD(0x83c, PIN_OUTPUT | MUX_MODE1)		/* gpmc_ad15.lcd_data16 */
339			AM33XX_IOPAD(0x8a0, PIN_OUTPUT | MUX_MODE0)		/* lcd_data0.lcd_data0 */
340			AM33XX_IOPAD(0x8a4, PIN_OUTPUT | MUX_MODE0)		/* lcd_data1.lcd_data1 */
341			AM33XX_IOPAD(0x8a8, PIN_OUTPUT | MUX_MODE0)		/* lcd_data2.lcd_data2 */
342			AM33XX_IOPAD(0x8ac, PIN_OUTPUT | MUX_MODE0)		/* lcd_data3.lcd_data3 */
343			AM33XX_IOPAD(0x8b0, PIN_OUTPUT | MUX_MODE0)		/* lcd_data4.lcd_data4 */
344			AM33XX_IOPAD(0x8b4, PIN_OUTPUT | MUX_MODE0)		/* lcd_data5.lcd_data5 */
345			AM33XX_IOPAD(0x8b8, PIN_OUTPUT | MUX_MODE0)		/* lcd_data6.lcd_data6 */
346			AM33XX_IOPAD(0x8bc, PIN_OUTPUT | MUX_MODE0)		/* lcd_data7.lcd_data7 */
347			AM33XX_IOPAD(0x8c0, PIN_OUTPUT | MUX_MODE0)		/* lcd_data8.lcd_data8 */
348			AM33XX_IOPAD(0x8c4, PIN_OUTPUT | MUX_MODE0)		/* lcd_data9.lcd_data9 */
349			AM33XX_IOPAD(0x8c8, PIN_OUTPUT | MUX_MODE0)		/* lcd_data10.lcd_data10 */
350			AM33XX_IOPAD(0x8cc, PIN_OUTPUT | MUX_MODE0)		/* lcd_data11.lcd_data11 */
351			AM33XX_IOPAD(0x8d0, PIN_OUTPUT | MUX_MODE0)		/* lcd_data12.lcd_data12 */
352			AM33XX_IOPAD(0x8d4, PIN_OUTPUT | MUX_MODE0)		/* lcd_data13.lcd_data13 */
353			AM33XX_IOPAD(0x8d8, PIN_OUTPUT | MUX_MODE0)		/* lcd_data14.lcd_data14 */
354			AM33XX_IOPAD(0x8dc, PIN_OUTPUT | MUX_MODE0)		/* lcd_data15.lcd_data15 */
355			AM33XX_IOPAD(0x8e0, PIN_OUTPUT | MUX_MODE0)		/* lcd_vsync.lcd_vsync */
356			AM33XX_IOPAD(0x8e4, PIN_OUTPUT | MUX_MODE0)		/* lcd_hsync.lcd_hsync */
357			AM33XX_IOPAD(0x8e8, PIN_OUTPUT | MUX_MODE0)		/* lcd_pclk.lcd_pclk */
358			AM33XX_IOPAD(0x8ec, PIN_OUTPUT | MUX_MODE0)		/* lcd_ac_bias_en.lcd_ac_bias_en */
359		>;
360	};
361
362	mcasp1_pins: mcasp1_pins {
363		pinctrl-single,pins = <
364			AM33XX_IOPAD(0x90c, PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_crs.mcasp1_aclkx */
365			AM33XX_IOPAD(0x910, PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_rxerr.mcasp1_fsx */
366			AM33XX_IOPAD(0x908, PIN_OUTPUT_PULLDOWN | MUX_MODE4) /* mii1_col.mcasp1_axr2 */
367			AM33XX_IOPAD(0x944, PIN_INPUT_PULLDOWN | MUX_MODE4) /* rmii1_ref_clk.mcasp1_axr3 */
368		>;
369	};
370
371	mcasp1_pins_sleep: mcasp1_pins_sleep {
372		pinctrl-single,pins = <
373			AM33XX_IOPAD(0x90c, PIN_INPUT_PULLDOWN | MUX_MODE7)
374			AM33XX_IOPAD(0x910, PIN_INPUT_PULLDOWN | MUX_MODE7)
375			AM33XX_IOPAD(0x908, PIN_INPUT_PULLDOWN | MUX_MODE7)
376			AM33XX_IOPAD(0x944, PIN_INPUT_PULLDOWN | MUX_MODE7)
377		>;
378	};
379
380	dcan1_pins_default: dcan1_pins_default {
381		pinctrl-single,pins = <
382			AM33XX_IOPAD(0x968, PIN_OUTPUT | MUX_MODE2) /* uart0_ctsn.d_can1_tx */
383			AM33XX_IOPAD(0x96c, PIN_INPUT_PULLDOWN | MUX_MODE2) /* uart0_rtsn.d_can1_rx */
384		>;
385	};
386};
387
388&uart0 {
389	pinctrl-names = "default";
390	pinctrl-0 = <&uart0_pins>;
391
392	status = "okay";
393};
394
395&uart1 {
396	pinctrl-names = "default";
397	pinctrl-0 = <&uart1_pins>;
398
399	status = "okay";
400};
401
402&i2c0 {
403	pinctrl-names = "default";
404	pinctrl-0 = <&i2c0_pins>;
405
406	status = "okay";
407	clock-frequency = <400000>;
408
409	tps: tps@2d {
410		reg = <0x2d>;
411	};
412};
413
414&usb {
415	status = "okay";
416};
417
418&usb_ctrl_mod {
419	status = "okay";
420};
421
422&usb0_phy {
423	status = "okay";
424};
425
426&usb1_phy {
427	status = "okay";
428};
429
430&usb0 {
431	status = "okay";
432};
433
434&usb1 {
435	status = "okay";
436	dr_mode = "host";
437};
438
439&cppi41dma  {
440	status = "okay";
441};
442
443&i2c1 {
444	pinctrl-names = "default";
445	pinctrl-0 = <&i2c1_pins>;
446
447	status = "okay";
448	clock-frequency = <100000>;
449
450	lis331dlh: lis331dlh@18 {
451		compatible = "st,lis331dlh", "st,lis3lv02d";
452		reg = <0x18>;
453		Vdd-supply = <&lis3_reg>;
454		Vdd_IO-supply = <&lis3_reg>;
455
456		st,click-single-x;
457		st,click-single-y;
458		st,click-single-z;
459		st,click-thresh-x = <10>;
460		st,click-thresh-y = <10>;
461		st,click-thresh-z = <10>;
462		st,irq1-click;
463		st,irq2-click;
464		st,wakeup-x-lo;
465		st,wakeup-x-hi;
466		st,wakeup-y-lo;
467		st,wakeup-y-hi;
468		st,wakeup-z-lo;
469		st,wakeup-z-hi;
470		st,min-limit-x = <120>;
471		st,min-limit-y = <120>;
472		st,min-limit-z = <140>;
473		st,max-limit-x = <550>;
474		st,max-limit-y = <550>;
475		st,max-limit-z = <750>;
476	};
477
478	tsl2550: tsl2550@39 {
479		compatible = "taos,tsl2550";
480		reg = <0x39>;
481	};
482
483	tmp275: tmp275@48 {
484		compatible = "ti,tmp275";
485		reg = <0x48>;
486	};
487
488	tlv320aic3106: tlv320aic3106@1b {
489		#sound-dai-cells = <0>;
490		compatible = "ti,tlv320aic3106";
491		reg = <0x1b>;
492		status = "okay";
493
494		/* Regulators */
495		AVDD-supply = <&vaux2_reg>;
496		IOVDD-supply = <&vaux2_reg>;
497		DRVDD-supply = <&vaux2_reg>;
498		DVDD-supply = <&vbat>;
499	};
500};
501
502&lcdc {
503	status = "okay";
504
505	blue-and-red-wiring = "crossed";
506};
507
508&elm {
509	status = "okay";
510};
511
512&epwmss0 {
513	status = "okay";
514
515	ecap0: ecap@48300100 {
516		status = "okay";
517		pinctrl-names = "default";
518		pinctrl-0 = <&ecap0_pins>;
519	};
520};
521
522&gpmc {
523	status = "okay";
524	pinctrl-names = "default";
525	pinctrl-0 = <&nandflash_pins_s0>;
526	ranges = <0 0 0x08000000 0x1000000>;	/* CS0: 16MB for NAND */
527	nand@0,0 {
528		compatible = "ti,omap2-nand";
529		reg = <0 0 4>; /* CS0, offset 0, IO size 4 */
530		interrupt-parent = <&gpmc>;
531		interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
532			     <1 IRQ_TYPE_NONE>;	/* termcount */
533		rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 */
534		ti,nand-xfer-type = "prefetch-dma";
535		ti,nand-ecc-opt = "bch8";
536		ti,elm-id = <&elm>;
537		nand-bus-width = <8>;
538		gpmc,device-width = <1>;
539		gpmc,sync-clk-ps = <0>;
540		gpmc,cs-on-ns = <0>;
541		gpmc,cs-rd-off-ns = <44>;
542		gpmc,cs-wr-off-ns = <44>;
543		gpmc,adv-on-ns = <6>;
544		gpmc,adv-rd-off-ns = <34>;
545		gpmc,adv-wr-off-ns = <44>;
546		gpmc,we-on-ns = <0>;
547		gpmc,we-off-ns = <40>;
548		gpmc,oe-on-ns = <0>;
549		gpmc,oe-off-ns = <54>;
550		gpmc,access-ns = <64>;
551		gpmc,rd-cycle-ns = <82>;
552		gpmc,wr-cycle-ns = <82>;
553		gpmc,bus-turnaround-ns = <0>;
554		gpmc,cycle2cycle-delay-ns = <0>;
555		gpmc,clk-activation-ns = <0>;
556		gpmc,wr-access-ns = <40>;
557		gpmc,wr-data-mux-bus-ns = <0>;
558		/* MTD partition table */
559		/* All SPL-* partitions are sized to minimal length
560		 * which can be independently programmable. For
561		 * NAND flash this is equal to size of erase-block */
562		#address-cells = <1>;
563		#size-cells = <1>;
564		partition@0 {
565			label = "NAND.SPL";
566			reg = <0x00000000 0x000020000>;
567		};
568		partition@1 {
569			label = "NAND.SPL.backup1";
570			reg = <0x00020000 0x00020000>;
571		};
572		partition@2 {
573			label = "NAND.SPL.backup2";
574			reg = <0x00040000 0x00020000>;
575		};
576		partition@3 {
577			label = "NAND.SPL.backup3";
578			reg = <0x00060000 0x00020000>;
579		};
580		partition@4 {
581			label = "NAND.u-boot-spl-os";
582			reg = <0x00080000 0x00040000>;
583		};
584		partition@5 {
585			label = "NAND.u-boot";
586			reg = <0x000C0000 0x00100000>;
587		};
588		partition@6 {
589			label = "NAND.u-boot-env";
590			reg = <0x001C0000 0x00020000>;
591		};
592		partition@7 {
593			label = "NAND.u-boot-env.backup1";
594			reg = <0x001E0000 0x00020000>;
595		};
596		partition@8 {
597			label = "NAND.kernel";
598			reg = <0x00200000 0x00800000>;
599		};
600		partition@9 {
601			label = "NAND.file-system";
602			reg = <0x00A00000 0x0F600000>;
603		};
604	};
605};
606
607#include "tps65910.dtsi"
608
609&mcasp1 {
610	#sound-dai-cells = <0>;
611	pinctrl-names = "default", "sleep";
612	pinctrl-0 = <&mcasp1_pins>;
613	pinctrl-1 = <&mcasp1_pins_sleep>;
614
615	status = "okay";
616
617	op-mode = <0>;          /* MCASP_IIS_MODE */
618	tdm-slots = <2>;
619	/* 4 serializers */
620	serial-dir = <  /* 0: INACTIVE, 1: TX, 2: RX */
621		0 0 1 2
622	>;
623	tx-num-evt = <32>;
624	rx-num-evt = <32>;
625};
626
627&tps {
628	vcc1-supply = <&vbat>;
629	vcc2-supply = <&vbat>;
630	vcc3-supply = <&vbat>;
631	vcc4-supply = <&vbat>;
632	vcc5-supply = <&vbat>;
633	vcc6-supply = <&vbat>;
634	vcc7-supply = <&vbat>;
635	vccio-supply = <&vbat>;
636
637	regulators {
638		vrtc_reg: regulator@0 {
639			regulator-always-on;
640		};
641
642		vio_reg: regulator@1 {
643			regulator-always-on;
644		};
645
646		vdd1_reg: regulator@2 {
647			/* VDD_MPU voltage limits 0.95V - 1.26V with +/-4% tolerance */
648			regulator-name = "vdd_mpu";
649			regulator-min-microvolt = <912500>;
650			regulator-max-microvolt = <1351500>;
651			regulator-boot-on;
652			regulator-always-on;
653		};
654
655		vdd2_reg: regulator@3 {
656			/* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */
657			regulator-name = "vdd_core";
658			regulator-min-microvolt = <912500>;
659			regulator-max-microvolt = <1150000>;
660			regulator-boot-on;
661			regulator-always-on;
662		};
663
664		vdd3_reg: regulator@4 {
665			regulator-always-on;
666		};
667
668		vdig1_reg: regulator@5 {
669			regulator-always-on;
670		};
671
672		vdig2_reg: regulator@6 {
673			regulator-always-on;
674		};
675
676		vpll_reg: regulator@7 {
677			regulator-always-on;
678		};
679
680		vdac_reg: regulator@8 {
681			regulator-always-on;
682		};
683
684		vaux1_reg: regulator@9 {
685			regulator-always-on;
686		};
687
688		vaux2_reg: regulator@10 {
689			regulator-always-on;
690		};
691
692		vaux33_reg: regulator@11 {
693			regulator-always-on;
694		};
695
696		vmmc_reg: regulator@12 {
697			regulator-min-microvolt = <1800000>;
698			regulator-max-microvolt = <3300000>;
699			regulator-always-on;
700		};
701	};
702};
703
704&mac {
705	pinctrl-names = "default", "sleep";
706	pinctrl-0 = <&cpsw_default>;
707	pinctrl-1 = <&cpsw_sleep>;
708	status = "okay";
 
709};
710
711&davinci_mdio {
712	pinctrl-names = "default", "sleep";
713	pinctrl-0 = <&davinci_mdio_default>;
714	pinctrl-1 = <&davinci_mdio_sleep>;
715	status = "okay";
 
 
 
 
716};
717
718&cpsw_emac0 {
719	phy_id = <&davinci_mdio>, <0>;
720	phy-mode = "rgmii-txid";
721};
722
723&cpsw_emac1 {
724	phy_id = <&davinci_mdio>, <1>;
725	phy-mode = "rgmii-txid";
726};
727
728&tscadc {
729	status = "okay";
730	tsc {
731		ti,wires = <4>;
732		ti,x-plate-resistance = <200>;
733		ti,coordinate-readouts = <5>;
734		ti,wire-config = <0x00 0x11 0x22 0x33>;
735		ti,charge-delay = <0x400>;
736	};
737
738	adc {
739		ti,adc-channels = <4 5 6 7>;
740	};
741};
742
743&mmc1 {
744	status = "okay";
745	vmmc-supply = <&vmmc_reg>;
746	bus-width = <4>;
747	pinctrl-names = "default";
748	pinctrl-0 = <&mmc1_pins>;
749	cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>;
750};
751
752&mmc3 {
753	/* these are on the crossbar and are outlined in the
754	   xbar-event-map element */
755	dmas = <&edma_xbar 12 0 1
756		&edma_xbar 13 0 2>;
757	dma-names = "tx", "rx";
758	status = "okay";
759	vmmc-supply = <&wlan_en_reg>;
760	bus-width = <4>;
761	pinctrl-names = "default";
762	pinctrl-0 = <&mmc3_pins &wlan_pins>;
763	ti,non-removable;
764	ti,needs-special-hs-handling;
765	cap-power-off-card;
766	keep-power-in-suspend;
767
768	#address-cells = <1>;
769	#size-cells = <0>;
770	wlcore: wlcore@0 {
771		compatible = "ti,wl1835";
772		reg = <2>;
773		interrupt-parent = <&gpio3>;
774		interrupts = <17 IRQ_TYPE_LEVEL_HIGH>;
775	};
776};
777
778&sham {
779	status = "okay";
780};
781
782&aes {
783	status = "okay";
784};
785
786&dcan1 {
787	status = "disabled";	/* Enable only if Profile 1 is selected */
788	pinctrl-names = "default";
789	pinctrl-0 = <&dcan1_pins_default>;
790};
791
792&rtc {
793	clocks = <&clk_32768_ck>, <&l4_per_clkctrl AM3_CLKDIV32K_CLKCTRL 0>;
794	clock-names = "ext-clk", "int-clk";
795};