Linux Audio

Check our new training course

Yocto / OpenEmbedded training

Mar 24-27, 2025, special US time zones
Register
Loading...
v5.4
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 
 
 
 
  4 */
  5/dts-v1/;
  6
  7#include "am33xx.dtsi"
  8#include <dt-bindings/interrupt-controller/irq.h>
  9
 10/ {
 11	model = "TI AM335x EVM";
 12	compatible = "ti,am335x-evm", "ti,am33xx";
 13
 14	cpus {
 15		cpu@0 {
 16			cpu0-supply = <&vdd1_reg>;
 17		};
 18	};
 19
 20	memory@80000000 {
 21		device_type = "memory";
 22		reg = <0x80000000 0x10000000>; /* 256 MB */
 23	};
 24
 25	chosen {
 26		stdout-path = &uart0;
 27	};
 28
 29	vbat: fixedregulator0 {
 30		compatible = "regulator-fixed";
 31		regulator-name = "vbat";
 32		regulator-min-microvolt = <5000000>;
 33		regulator-max-microvolt = <5000000>;
 34		regulator-boot-on;
 35	};
 36
 37	lis3_reg: fixedregulator1 {
 38		compatible = "regulator-fixed";
 39		regulator-name = "lis3_reg";
 40		regulator-boot-on;
 41	};
 42
 43	wlan_en_reg: fixedregulator2 {
 44		compatible = "regulator-fixed";
 45		regulator-name = "wlan-en-regulator";
 46		regulator-min-microvolt = <1800000>;
 47		regulator-max-microvolt = <1800000>;
 48
 49		/* WLAN_EN GPIO for this board - Bank1, pin16 */
 50		gpio = <&gpio1 16 0>;
 51
 52		/* WLAN card specific delay */
 53		startup-delay-us = <70000>;
 54		enable-active-high;
 55	};
 56
 57	/* TPS79501 */
 58	v1_8d_reg: fixedregulator-v1_8d {
 59		compatible = "regulator-fixed";
 60		regulator-name = "v1_8d";
 61		vin-supply = <&vbat>;
 62		regulator-min-microvolt = <1800000>;
 63		regulator-max-microvolt = <1800000>;
 64	};
 65
 66	/* TPS79501 */
 67	v3_3d_reg: fixedregulator-v3_3d {
 68		compatible = "regulator-fixed";
 69		regulator-name = "v3_3d";
 70		vin-supply = <&vbat>;
 71		regulator-min-microvolt = <3300000>;
 72		regulator-max-microvolt = <3300000>;
 73	};
 74
 75	matrix_keypad: matrix_keypad0 {
 76		compatible = "gpio-matrix-keypad";
 77		debounce-delay-ms = <5>;
 78		col-scan-delay-us = <2>;
 79
 80		row-gpios = <&gpio1 25 GPIO_ACTIVE_HIGH		/* Bank1, pin25 */
 81			     &gpio1 26 GPIO_ACTIVE_HIGH		/* Bank1, pin26 */
 82			     &gpio1 27 GPIO_ACTIVE_HIGH>;	/* Bank1, pin27 */
 83
 84		col-gpios = <&gpio1 21 GPIO_ACTIVE_HIGH		/* Bank1, pin21 */
 85			     &gpio1 22 GPIO_ACTIVE_HIGH>;	/* Bank1, pin22 */
 86
 87		linux,keymap = <0x0000008b	/* MENU */
 88				0x0100009e	/* BACK */
 89				0x02000069	/* LEFT */
 90				0x0001006a	/* RIGHT */
 91				0x0101001c	/* ENTER */
 92				0x0201006c>;	/* DOWN */
 93	};
 94
 95	gpio_keys: volume_keys0 {
 96		compatible = "gpio-keys";
 97		#address-cells = <1>;
 98		#size-cells = <0>;
 99		autorepeat;
100
101		switch9 {
102			label = "volume-up";
103			linux,code = <115>;
104			gpios = <&gpio0 2 GPIO_ACTIVE_LOW>;
105			wakeup-source;
106		};
107
108		switch10 {
109			label = "volume-down";
110			linux,code = <114>;
111			gpios = <&gpio0 3 GPIO_ACTIVE_LOW>;
112			wakeup-source;
113		};
114	};
115
116	backlight {
117		compatible = "pwm-backlight";
118		pwms = <&ecap0 0 50000 0>;
119		brightness-levels = <0 51 53 56 62 75 101 152 255>;
120		default-brightness-level = <8>;
121	};
122
123	panel {
124		compatible = "ti,tilcdc,panel";
125		status = "okay";
126		pinctrl-names = "default";
127		pinctrl-0 = <&lcd_pins_s0>;
128		panel-info {
129			ac-bias           = <255>;
130			ac-bias-intrpt    = <0>;
131			dma-burst-sz      = <16>;
132			bpp               = <32>;
133			fdd               = <0x80>;
134			sync-edge         = <0>;
135			sync-ctrl         = <1>;
136			raster-order      = <0>;
137			fifo-th           = <0>;
138		};
139
140		display-timings {
141			800x480p62 {
142				clock-frequency = <30000000>;
143				hactive = <800>;
144				vactive = <480>;
145				hfront-porch = <39>;
146				hback-porch = <39>;
147				hsync-len = <47>;
148				vback-porch = <29>;
149				vfront-porch = <13>;
150				vsync-len = <2>;
151				hsync-active = <1>;
152				vsync-active = <1>;
153			};
154		};
155	};
156
157	sound {
158		compatible = "simple-audio-card";
159		simple-audio-card,name = "AM335x-EVM";
160		simple-audio-card,widgets =
161			"Headphone", "Headphone Jack",
162			"Line", "Line In";
163		simple-audio-card,routing =
164			"Headphone Jack",	"HPLOUT",
165			"Headphone Jack",	"HPROUT",
166			"LINE1L",		"Line In",
167			"LINE1R",		"Line In";
168		simple-audio-card,format = "dsp_b";
169		simple-audio-card,bitclock-master = <&sound_master>;
170		simple-audio-card,frame-master = <&sound_master>;
171		simple-audio-card,bitclock-inversion;
172
173		simple-audio-card,cpu {
174			sound-dai = <&mcasp1>;
175		};
176
177		sound_master: simple-audio-card,codec {
178			sound-dai = <&tlv320aic3106>;
179			system-clock-frequency = <12000000>;
180		};
181	};
182};
183
184&am33xx_pinmux {
185	pinctrl-names = "default";
186	pinctrl-0 = <&matrix_keypad_s0 &volume_keys_s0 &clkout2_pin>;
187
188	matrix_keypad_s0: matrix_keypad_s0 {
189		pinctrl-single,pins = <
190			AM33XX_PADCONF(AM335X_PIN_GPMC_A5, PIN_OUTPUT_PULLDOWN, MUX_MODE7)	/* gpmc_a5.gpio1_21 */
191			AM33XX_PADCONF(AM335X_PIN_GPMC_A6, PIN_OUTPUT_PULLDOWN, MUX_MODE7)	/* gpmc_a6.gpio1_22 */
192			AM33XX_PADCONF(AM335X_PIN_GPMC_A9, PIN_INPUT_PULLDOWN, MUX_MODE7)	/* gpmc_a9.gpio1_25 */
193			AM33XX_PADCONF(AM335X_PIN_GPMC_A10, PIN_INPUT_PULLDOWN, MUX_MODE7)	/* gpmc_a10.gpio1_26 */
194			AM33XX_PADCONF(AM335X_PIN_GPMC_A11, PIN_INPUT_PULLDOWN, MUX_MODE7)	/* gpmc_a11.gpio1_27 */
195		>;
196	};
197
198	volume_keys_s0: volume_keys_s0 {
199		pinctrl-single,pins = <
200			AM33XX_PADCONF(AM335X_PIN_SPI0_SCLK, PIN_INPUT_PULLDOWN, MUX_MODE7)	/* spi0_sclk.gpio0_2 */
201			AM33XX_PADCONF(AM335X_PIN_SPI0_D0, PIN_INPUT_PULLDOWN, MUX_MODE7)	/* spi0_d0.gpio0_3 */
202		>;
203	};
204
205	i2c0_pins: pinmux_i2c0_pins {
206		pinctrl-single,pins = <
207			AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT_PULLUP, MUX_MODE0)	/* i2c0_sda.i2c0_sda */
208			AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT_PULLUP, MUX_MODE0)	/* i2c0_scl.i2c0_scl */
209		>;
210	};
211
212	i2c1_pins: pinmux_i2c1_pins {
213		pinctrl-single,pins = <
214			AM33XX_PADCONF(AM335X_PIN_SPI0_D1, PIN_INPUT_PULLUP, MUX_MODE2)	/* spi0_d1.i2c1_sda */
215			AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_INPUT_PULLUP, MUX_MODE2)	/* spi0_cs0.i2c1_scl */
216		>;
217	};
218
219	uart0_pins: pinmux_uart0_pins {
220		pinctrl-single,pins = <
221			AM33XX_PADCONF(AM335X_PIN_UART0_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
222			AM33XX_PADCONF(AM335X_PIN_UART0_TXD, PIN_OUTPUT_PULLDOWN, MUX_MODE0)
223		>;
224	};
225
226	uart1_pins: pinmux_uart1_pins {
227		pinctrl-single,pins = <
228			AM33XX_PADCONF(AM335X_PIN_UART1_CTSN, PIN_INPUT, MUX_MODE0)
229			AM33XX_PADCONF(AM335X_PIN_UART1_RTSN, PIN_OUTPUT_PULLDOWN, MUX_MODE0)
230			AM33XX_PADCONF(AM335X_PIN_UART1_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
231			AM33XX_PADCONF(AM335X_PIN_UART1_TXD, PIN_OUTPUT_PULLDOWN, MUX_MODE0)
232		>;
233	};
234
235	clkout2_pin: pinmux_clkout2_pin {
236		pinctrl-single,pins = <
237			AM33XX_PADCONF(AM335X_PIN_XDMA_EVENT_INTR1, PIN_OUTPUT_PULLDOWN, MUX_MODE3)	/* xdma_event_intr1.clkout2 */
238		>;
239	};
240
241	nandflash_pins_s0: nandflash_pins_s0 {
242		pinctrl-single,pins = <
243			AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE0)
244			AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE0)
245			AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE0)
246			AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE0)
247			AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE0)
248			AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE0)
249			AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE0)
250			AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE0)
251			AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0)
252			AM33XX_PADCONF(AM335X_PIN_GPMC_WPN, PIN_INPUT_PULLUP, MUX_MODE7)	/* gpmc_wpn.gpio0_30 */
253			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT, MUX_MODE0)
254			AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT, MUX_MODE0)
255			AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT, MUX_MODE0)
256			AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT, MUX_MODE0)
257			AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT, MUX_MODE0)
258		>;
259	};
260
261	ecap0_pins: backlight_pins {
262		pinctrl-single,pins = <
263			AM33XX_PADCONF(AM335X_PIN_ECAP0_IN_PWM0_OUT, 0x0, MUX_MODE0)
264		>;
265	};
266
267	cpsw_default: cpsw_default {
268		pinctrl-single,pins = <
269			/* Slave 1 */
270			AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_OUTPUT_PULLDOWN, MUX_MODE2)	/* mii1_txen.rgmii1_tctl */
271			AM33XX_PADCONF(AM335X_PIN_MII1_RX_DV, PIN_INPUT_PULLDOWN, MUX_MODE2)	/* mii1_rxdv.rgmii1_rctl */
272			AM33XX_PADCONF(AM335X_PIN_MII1_TXD3, PIN_OUTPUT_PULLDOWN, MUX_MODE2)	/* mii1_txd3.rgmii1_td3 */
273			AM33XX_PADCONF(AM335X_PIN_MII1_TXD2, PIN_OUTPUT_PULLDOWN, MUX_MODE2)	/* mii1_txd2.rgmii1_td2 */
274			AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_OUTPUT_PULLDOWN, MUX_MODE2)	/* mii1_txd1.rgmii1_td1 */
275			AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_OUTPUT_PULLDOWN, MUX_MODE2)	/* mii1_txd0.rgmii1_td0 */
276			AM33XX_PADCONF(AM335X_PIN_MII1_TX_CLK, PIN_OUTPUT_PULLDOWN, MUX_MODE2)	/* mii1_txclk.rgmii1_tclk */
277			AM33XX_PADCONF(AM335X_PIN_MII1_RX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE2)	/* mii1_rxclk.rgmii1_rclk */
278			AM33XX_PADCONF(AM335X_PIN_MII1_RXD3, PIN_INPUT_PULLDOWN, MUX_MODE2)	/* mii1_rxd3.rgmii1_rd3 */
279			AM33XX_PADCONF(AM335X_PIN_MII1_RXD2, PIN_INPUT_PULLDOWN, MUX_MODE2)	/* mii1_rxd2.rgmii1_rd2 */
280			AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE2)	/* mii1_rxd1.rgmii1_rd1 */
281			AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE2)	/* mii1_rxd0.rgmii1_rd0 */
282		>;
283	};
284
285	cpsw_sleep: cpsw_sleep {
286		pinctrl-single,pins = <
287			/* Slave 1 reset value */
288			AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_INPUT_PULLDOWN, MUX_MODE7)
289			AM33XX_PADCONF(AM335X_PIN_MII1_RX_DV, PIN_INPUT_PULLDOWN, MUX_MODE7)
290			AM33XX_PADCONF(AM335X_PIN_MII1_TXD3, PIN_INPUT_PULLDOWN, MUX_MODE7)
291			AM33XX_PADCONF(AM335X_PIN_MII1_TXD2, PIN_INPUT_PULLDOWN, MUX_MODE7)
292			AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_INPUT_PULLDOWN, MUX_MODE7)
293			AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_INPUT_PULLDOWN, MUX_MODE7)
294			AM33XX_PADCONF(AM335X_PIN_MII1_TX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7)
295			AM33XX_PADCONF(AM335X_PIN_MII1_RX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7)
296			AM33XX_PADCONF(AM335X_PIN_MII1_RXD3, PIN_INPUT_PULLDOWN, MUX_MODE7)
297			AM33XX_PADCONF(AM335X_PIN_MII1_RXD2, PIN_INPUT_PULLDOWN, MUX_MODE7)
298			AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE7)
299			AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE7)
300		>;
301	};
302
303	davinci_mdio_default: davinci_mdio_default {
304		pinctrl-single,pins = <
305			/* MDIO */
306			AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLUP | SLEWCTRL_FAST, MUX_MODE0)
307			AM33XX_PADCONF(AM335X_PIN_MDC, PIN_OUTPUT_PULLUP, MUX_MODE0)
308		>;
309	};
310
311	davinci_mdio_sleep: davinci_mdio_sleep {
312		pinctrl-single,pins = <
313			/* MDIO reset value */
314			AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLDOWN, MUX_MODE7)
315			AM33XX_PADCONF(AM335X_PIN_MDC, PIN_INPUT_PULLDOWN, MUX_MODE7)
316		>;
317	};
318
319	mmc1_pins: pinmux_mmc1_pins {
320		pinctrl-single,pins = <
321			AM33XX_PADCONF(AM335X_PIN_SPI0_CS1, PIN_INPUT, MUX_MODE7)		/* spi0_cs1.gpio0_6 */
322			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT0, PIN_INPUT_PULLUP, MUX_MODE0)
323			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT1, PIN_INPUT_PULLUP, MUX_MODE0)
324			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT2, PIN_INPUT_PULLUP, MUX_MODE0)
325			AM33XX_PADCONF(AM335X_PIN_MMC0_DAT3, PIN_INPUT_PULLUP, MUX_MODE0)
326			AM33XX_PADCONF(AM335X_PIN_MMC0_CMD, PIN_INPUT_PULLUP, MUX_MODE0)
327			AM33XX_PADCONF(AM335X_PIN_MMC0_CLK, PIN_INPUT_PULLUP, MUX_MODE0)
328			AM33XX_PADCONF(AM335X_PIN_MCASP0_ACLKR, PIN_INPUT, MUX_MODE4)		/* mcasp0_aclkr.mmc0_sdwp */
329		>;
330	};
331
332	mmc3_pins: pinmux_mmc3_pins {
333		pinctrl-single,pins = <
334			AM33XX_PADCONF(AM335X_PIN_GPMC_A1, PIN_INPUT_PULLUP, MUX_MODE3)	/* gpmc_a1.mmc2_dat0, INPUT_PULLUP | MODE3 */
335			AM33XX_PADCONF(AM335X_PIN_GPMC_A2, PIN_INPUT_PULLUP, MUX_MODE3)	/* gpmc_a2.mmc2_dat1, INPUT_PULLUP | MODE3 */
336			AM33XX_PADCONF(AM335X_PIN_GPMC_A3, PIN_INPUT_PULLUP, MUX_MODE3)	/* gpmc_a3.mmc2_dat2, INPUT_PULLUP | MODE3 */
337			AM33XX_PADCONF(AM335X_PIN_GPMC_BEN1, PIN_INPUT_PULLUP, MUX_MODE3)	/* gpmc_ben1.mmc2_dat3, INPUT_PULLUP | MODE3 */
338			AM33XX_PADCONF(AM335X_PIN_GPMC_CSN3, PIN_INPUT_PULLUP, MUX_MODE3)	/* gpmc_csn3.mmc2_cmd, INPUT_PULLUP | MODE3 */
339			AM33XX_PADCONF(AM335X_PIN_GPMC_CLK, PIN_INPUT_PULLUP, MUX_MODE3)	/* gpmc_clk.mmc2_clk, INPUT_PULLUP | MODE3 */
340		>;
341	};
342
343	wlan_pins: pinmux_wlan_pins {
344		pinctrl-single,pins = <
345			AM33XX_PADCONF(AM335X_PIN_GPMC_A0, PIN_OUTPUT_PULLDOWN, MUX_MODE7)	/* gpmc_a0.gpio1_16 */
346			AM33XX_PADCONF(AM335X_PIN_MCASP0_AHCLKR, PIN_INPUT, MUX_MODE7)		/* mcasp0_ahclkr.gpio3_17 */
347			AM33XX_PADCONF(AM335X_PIN_MCASP0_AHCLKX, PIN_OUTPUT_PULLDOWN, MUX_MODE7)	/* mcasp0_ahclkx.gpio3_21 */
348		>;
349	};
350
351	lcd_pins_s0: lcd_pins_s0 {
352		pinctrl-single,pins = <
353			AM33XX_PADCONF(AM335X_PIN_GPMC_AD8, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad8.lcd_data23 */
354			AM33XX_PADCONF(AM335X_PIN_GPMC_AD9, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad9.lcd_data22 */
355			AM33XX_PADCONF(AM335X_PIN_GPMC_AD10, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad10.lcd_data21 */
356			AM33XX_PADCONF(AM335X_PIN_GPMC_AD11, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad11.lcd_data20 */
357			AM33XX_PADCONF(AM335X_PIN_GPMC_AD12, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad12.lcd_data19 */
358			AM33XX_PADCONF(AM335X_PIN_GPMC_AD13, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad13.lcd_data18 */
359			AM33XX_PADCONF(AM335X_PIN_GPMC_AD14, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad14.lcd_data17 */
360			AM33XX_PADCONF(AM335X_PIN_GPMC_AD15, PIN_OUTPUT, MUX_MODE1)		/* gpmc_ad15.lcd_data16 */
361			AM33XX_PADCONF(AM335X_PIN_LCD_DATA0, PIN_OUTPUT, MUX_MODE0)
362			AM33XX_PADCONF(AM335X_PIN_LCD_DATA1, PIN_OUTPUT, MUX_MODE0)
363			AM33XX_PADCONF(AM335X_PIN_LCD_DATA2, PIN_OUTPUT, MUX_MODE0)
364			AM33XX_PADCONF(AM335X_PIN_LCD_DATA3, PIN_OUTPUT, MUX_MODE0)
365			AM33XX_PADCONF(AM335X_PIN_LCD_DATA4, PIN_OUTPUT, MUX_MODE0)
366			AM33XX_PADCONF(AM335X_PIN_LCD_DATA5, PIN_OUTPUT, MUX_MODE0)
367			AM33XX_PADCONF(AM335X_PIN_LCD_DATA6, PIN_OUTPUT, MUX_MODE0)
368			AM33XX_PADCONF(AM335X_PIN_LCD_DATA7, PIN_OUTPUT, MUX_MODE0)
369			AM33XX_PADCONF(AM335X_PIN_LCD_DATA8, PIN_OUTPUT, MUX_MODE0)
370			AM33XX_PADCONF(AM335X_PIN_LCD_DATA9, PIN_OUTPUT, MUX_MODE0)
371			AM33XX_PADCONF(AM335X_PIN_LCD_DATA10, PIN_OUTPUT, MUX_MODE0)
372			AM33XX_PADCONF(AM335X_PIN_LCD_DATA11, PIN_OUTPUT, MUX_MODE0)
373			AM33XX_PADCONF(AM335X_PIN_LCD_DATA12, PIN_OUTPUT, MUX_MODE0)
374			AM33XX_PADCONF(AM335X_PIN_LCD_DATA13, PIN_OUTPUT, MUX_MODE0)
375			AM33XX_PADCONF(AM335X_PIN_LCD_DATA14, PIN_OUTPUT, MUX_MODE0)
376			AM33XX_PADCONF(AM335X_PIN_LCD_DATA15, PIN_OUTPUT, MUX_MODE0)
377			AM33XX_PADCONF(AM335X_PIN_LCD_VSYNC, PIN_OUTPUT, MUX_MODE0)
378			AM33XX_PADCONF(AM335X_PIN_LCD_HSYNC, PIN_OUTPUT, MUX_MODE0)
379			AM33XX_PADCONF(AM335X_PIN_LCD_PCLK, PIN_OUTPUT, MUX_MODE0)
380			AM33XX_PADCONF(AM335X_PIN_LCD_AC_BIAS_EN, PIN_OUTPUT, MUX_MODE0)
381		>;
382	};
383
384	mcasp1_pins: mcasp1_pins {
385		pinctrl-single,pins = <
386			AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT_PULLDOWN, MUX_MODE4) /* mii1_crs.mcasp1_aclkx */
387			AM33XX_PADCONF(AM335X_PIN_MII1_RX_ER, PIN_INPUT_PULLDOWN, MUX_MODE4) /* mii1_rxerr.mcasp1_fsx */
388			AM33XX_PADCONF(AM335X_PIN_MII1_COL, PIN_OUTPUT_PULLDOWN, MUX_MODE4) /* mii1_col.mcasp1_axr2 */
389			AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLDOWN, MUX_MODE4) /* rmii1_ref_clk.mcasp1_axr3 */
390		>;
391	};
392
393	mcasp1_pins_sleep: mcasp1_pins_sleep {
394		pinctrl-single,pins = <
395			AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT_PULLDOWN, MUX_MODE7)
396			AM33XX_PADCONF(AM335X_PIN_MII1_RX_ER, PIN_INPUT_PULLDOWN, MUX_MODE7)
397			AM33XX_PADCONF(AM335X_PIN_MII1_COL, PIN_INPUT_PULLDOWN, MUX_MODE7)
398			AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7)
399		>;
400	};
401
402	dcan1_pins_default: dcan1_pins_default {
403		pinctrl-single,pins = <
404			AM33XX_PADCONF(AM335X_PIN_UART0_CTSN, PIN_OUTPUT, MUX_MODE2) /* uart0_ctsn.d_can1_tx */
405			AM33XX_PADCONF(AM335X_PIN_UART0_RTSN, PIN_INPUT_PULLDOWN, MUX_MODE2) /* uart0_rtsn.d_can1_rx */
406		>;
407	};
408};
409
410&uart0 {
411	pinctrl-names = "default";
412	pinctrl-0 = <&uart0_pins>;
413
414	status = "okay";
415};
416
417&uart1 {
418	pinctrl-names = "default";
419	pinctrl-0 = <&uart1_pins>;
420
421	status = "okay";
422};
423
424&i2c0 {
425	pinctrl-names = "default";
426	pinctrl-0 = <&i2c0_pins>;
427
428	status = "okay";
429	clock-frequency = <400000>;
430
431	tps: tps@2d {
432		reg = <0x2d>;
433	};
434};
435
436&usb {
437	status = "okay";
438};
439
440&usb_ctrl_mod {
441	status = "okay";
442};
443
444&usb0_phy {
445	status = "okay";
446};
447
448&usb1_phy {
449	status = "okay";
450};
451
452&usb0 {
453	status = "okay";
454};
455
456&usb1 {
457	status = "okay";
458	dr_mode = "host";
459};
460
461&cppi41dma  {
462	status = "okay";
 
463};
464
465&i2c1 {
466	pinctrl-names = "default";
467	pinctrl-0 = <&i2c1_pins>;
468
469	status = "okay";
470	clock-frequency = <100000>;
471
472	lis331dlh: lis331dlh@18 {
473		compatible = "st,lis331dlh", "st,lis3lv02d";
474		reg = <0x18>;
475		Vdd-supply = <&lis3_reg>;
476		Vdd_IO-supply = <&lis3_reg>;
477
478		st,click-single-x;
479		st,click-single-y;
480		st,click-single-z;
481		st,click-thresh-x = <10>;
482		st,click-thresh-y = <10>;
483		st,click-thresh-z = <10>;
484		st,irq1-click;
485		st,irq2-click;
486		st,wakeup-x-lo;
487		st,wakeup-x-hi;
488		st,wakeup-y-lo;
489		st,wakeup-y-hi;
490		st,wakeup-z-lo;
491		st,wakeup-z-hi;
492		st,min-limit-x = <120>;
493		st,min-limit-y = <120>;
494		st,min-limit-z = <140>;
495		st,max-limit-x = <550>;
496		st,max-limit-y = <550>;
497		st,max-limit-z = <750>;
498	};
499
500	tsl2550: tsl2550@39 {
501		compatible = "taos,tsl2550";
502		reg = <0x39>;
503	};
504
505	tmp275: tmp275@48 {
506		compatible = "ti,tmp275";
507		reg = <0x48>;
508	};
509
510	tlv320aic3106: tlv320aic3106@1b {
511		#sound-dai-cells = <0>;
512		compatible = "ti,tlv320aic3106";
513		reg = <0x1b>;
514		status = "okay";
515
516		/* Regulators */
517		AVDD-supply = <&v3_3d_reg>;
518		IOVDD-supply = <&v3_3d_reg>;
519		DRVDD-supply = <&v3_3d_reg>;
520		DVDD-supply = <&v1_8d_reg>;
521	};
522};
523
524&lcdc {
525	status = "okay";
526
527	blue-and-red-wiring = "crossed";
528};
529
530&elm {
531	status = "okay";
532};
533
534&epwmss0 {
535	status = "okay";
536
537	ecap0: ecap@100 {
538		status = "okay";
539		pinctrl-names = "default";
540		pinctrl-0 = <&ecap0_pins>;
541	};
542};
543
544&gpmc {
545	status = "okay";
546	pinctrl-names = "default";
547	pinctrl-0 = <&nandflash_pins_s0>;
548	ranges = <0 0 0x08000000 0x1000000>;	/* CS0: 16MB for NAND */
549	nand@0,0 {
550		compatible = "ti,omap2-nand";
551		reg = <0 0 4>; /* CS0, offset 0, IO size 4 */
552		interrupt-parent = <&gpmc>;
553		interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
554			     <1 IRQ_TYPE_NONE>;	/* termcount */
555		rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 */
556		ti,nand-xfer-type = "prefetch-dma";
557		ti,nand-ecc-opt = "bch8";
558		ti,elm-id = <&elm>;
559		nand-bus-width = <8>;
560		gpmc,device-width = <1>;
561		gpmc,sync-clk-ps = <0>;
562		gpmc,cs-on-ns = <0>;
563		gpmc,cs-rd-off-ns = <44>;
564		gpmc,cs-wr-off-ns = <44>;
565		gpmc,adv-on-ns = <6>;
566		gpmc,adv-rd-off-ns = <34>;
567		gpmc,adv-wr-off-ns = <44>;
568		gpmc,we-on-ns = <0>;
569		gpmc,we-off-ns = <40>;
570		gpmc,oe-on-ns = <0>;
571		gpmc,oe-off-ns = <54>;
572		gpmc,access-ns = <64>;
573		gpmc,rd-cycle-ns = <82>;
574		gpmc,wr-cycle-ns = <82>;
 
 
575		gpmc,bus-turnaround-ns = <0>;
576		gpmc,cycle2cycle-delay-ns = <0>;
577		gpmc,clk-activation-ns = <0>;
 
578		gpmc,wr-access-ns = <40>;
579		gpmc,wr-data-mux-bus-ns = <0>;
580		/* MTD partition table */
581		/* All SPL-* partitions are sized to minimal length
582		 * which can be independently programmable. For
583		 * NAND flash this is equal to size of erase-block */
584		#address-cells = <1>;
585		#size-cells = <1>;
586		partition@0 {
587			label = "NAND.SPL";
588			reg = <0x00000000 0x000020000>;
589		};
590		partition@1 {
591			label = "NAND.SPL.backup1";
592			reg = <0x00020000 0x00020000>;
593		};
594		partition@2 {
595			label = "NAND.SPL.backup2";
596			reg = <0x00040000 0x00020000>;
597		};
598		partition@3 {
599			label = "NAND.SPL.backup3";
600			reg = <0x00060000 0x00020000>;
601		};
602		partition@4 {
603			label = "NAND.u-boot-spl-os";
604			reg = <0x00080000 0x00040000>;
605		};
606		partition@5 {
607			label = "NAND.u-boot";
608			reg = <0x000C0000 0x00100000>;
609		};
610		partition@6 {
611			label = "NAND.u-boot-env";
612			reg = <0x001C0000 0x00020000>;
613		};
614		partition@7 {
615			label = "NAND.u-boot-env.backup1";
616			reg = <0x001E0000 0x00020000>;
617		};
618		partition@8 {
619			label = "NAND.kernel";
620			reg = <0x00200000 0x00800000>;
621		};
622		partition@9 {
623			label = "NAND.file-system";
624			reg = <0x00A00000 0x0F600000>;
625		};
626	};
627};
628
629#include "tps65910.dtsi"
630
631&mcasp1 {
632	#sound-dai-cells = <0>;
633	pinctrl-names = "default", "sleep";
634	pinctrl-0 = <&mcasp1_pins>;
635	pinctrl-1 = <&mcasp1_pins_sleep>;
636
637	status = "okay";
638
639	op-mode = <0>;          /* MCASP_IIS_MODE */
640	tdm-slots = <2>;
641	/* 4 serializers */
642	serial-dir = <  /* 0: INACTIVE, 1: TX, 2: RX */
643		0 0 1 2
644	>;
645	tx-num-evt = <32>;
646	rx-num-evt = <32>;
647};
648
649&tps {
650	vcc1-supply = <&vbat>;
651	vcc2-supply = <&vbat>;
652	vcc3-supply = <&vbat>;
653	vcc4-supply = <&vbat>;
654	vcc5-supply = <&vbat>;
655	vcc6-supply = <&vbat>;
656	vcc7-supply = <&vbat>;
657	vccio-supply = <&vbat>;
658
659	regulators {
660		vrtc_reg: regulator@0 {
661			regulator-always-on;
662		};
663
664		vio_reg: regulator@1 {
665			regulator-always-on;
666		};
667
668		vdd1_reg: regulator@2 {
669			/* VDD_MPU voltage limits 0.95V - 1.26V with +/-4% tolerance */
670			regulator-name = "vdd_mpu";
671			regulator-min-microvolt = <912500>;
672			regulator-max-microvolt = <1351500>;
673			regulator-boot-on;
674			regulator-always-on;
675		};
676
677		vdd2_reg: regulator@3 {
678			/* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */
679			regulator-name = "vdd_core";
680			regulator-min-microvolt = <912500>;
681			regulator-max-microvolt = <1150000>;
682			regulator-boot-on;
683			regulator-always-on;
684		};
685
686		vdd3_reg: regulator@4 {
687			regulator-always-on;
688		};
689
690		vdig1_reg: regulator@5 {
691			regulator-always-on;
692		};
693
694		vdig2_reg: regulator@6 {
695			regulator-always-on;
696		};
697
698		vpll_reg: regulator@7 {
699			regulator-always-on;
700		};
701
702		vdac_reg: regulator@8 {
703			regulator-always-on;
704		};
705
706		vaux1_reg: regulator@9 {
707			regulator-always-on;
708		};
709
710		vaux2_reg: regulator@10 {
711			regulator-always-on;
712		};
713
714		vaux33_reg: regulator@11 {
715			regulator-always-on;
716		};
717
718		vmmc_reg: regulator@12 {
719			regulator-min-microvolt = <1800000>;
720			regulator-max-microvolt = <3300000>;
721			regulator-always-on;
722		};
723	};
724};
725
726&mac {
727	pinctrl-names = "default", "sleep";
728	pinctrl-0 = <&cpsw_default>;
729	pinctrl-1 = <&cpsw_sleep>;
730	status = "okay";
731	slaves = <1>;
732};
733
734&davinci_mdio {
735	pinctrl-names = "default", "sleep";
736	pinctrl-0 = <&davinci_mdio_default>;
737	pinctrl-1 = <&davinci_mdio_sleep>;
738	status = "okay";
739
740	ethphy0: ethernet-phy@0 {
741		reg = <0>;
742	};
743};
744
745&cpsw_emac0 {
746	phy-handle = <&ethphy0>;
747	phy-mode = "rgmii-id";
 
 
 
 
 
748};
749
750&tscadc {
751	status = "okay";
752	tsc {
753		ti,wires = <4>;
754		ti,x-plate-resistance = <200>;
755		ti,coordinate-readouts = <5>;
756		ti,wire-config = <0x00 0x11 0x22 0x33>;
757		ti,charge-delay = <0x400>;
758	};
759
760	adc {
761		ti,adc-channels = <4 5 6 7>;
762	};
763};
764
765&mmc1 {
766	status = "okay";
767	vmmc-supply = <&vmmc_reg>;
768	bus-width = <4>;
769	pinctrl-names = "default";
770	pinctrl-0 = <&mmc1_pins>;
771	cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>;
772};
773
774&mmc3 {
775	/* these are on the crossbar and are outlined in the
776	   xbar-event-map element */
777	dmas = <&edma_xbar 12 0 1
778		&edma_xbar 13 0 2>;
779	dma-names = "tx", "rx";
780	status = "okay";
781	vmmc-supply = <&wlan_en_reg>;
782	bus-width = <4>;
783	pinctrl-names = "default";
784	pinctrl-0 = <&mmc3_pins &wlan_pins>;
785	ti,non-removable;
786	ti,needs-special-hs-handling;
787	cap-power-off-card;
788	keep-power-in-suspend;
789
790	#address-cells = <1>;
791	#size-cells = <0>;
792	wlcore: wlcore@0 {
793		compatible = "ti,wl1835";
794		reg = <2>;
795		interrupt-parent = <&gpio3>;
796		interrupts = <17 IRQ_TYPE_EDGE_RISING>;
797	};
798};
799
800&sham {
801	status = "okay";
802};
803
804&aes {
805	status = "okay";
806};
807
808&dcan1 {
809	status = "disabled";	/* Enable only if Profile 1 is selected */
810	pinctrl-names = "default";
811	pinctrl-0 = <&dcan1_pins_default>;
812};
813
814&rtc {
815	clocks = <&clk_32768_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
816	clock-names = "ext-clk", "int-clk";
817};
v3.15
 
  1/*
  2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
  3 *
  4 * This program is free software; you can redistribute it and/or modify
  5 * it under the terms of the GNU General Public License version 2 as
  6 * published by the Free Software Foundation.
  7 */
  8/dts-v1/;
  9
 10#include "am33xx.dtsi"
 
 11
 12/ {
 13	model = "TI AM335x EVM";
 14	compatible = "ti,am335x-evm", "ti,am33xx";
 15
 16	cpus {
 17		cpu@0 {
 18			cpu0-supply = <&vdd1_reg>;
 19		};
 20	};
 21
 22	memory {
 23		device_type = "memory";
 24		reg = <0x80000000 0x10000000>; /* 256 MB */
 25	};
 26
 27	vbat: fixedregulator@0 {
 
 
 
 
 28		compatible = "regulator-fixed";
 29		regulator-name = "vbat";
 30		regulator-min-microvolt = <5000000>;
 31		regulator-max-microvolt = <5000000>;
 32		regulator-boot-on;
 33	};
 34
 35	lis3_reg: fixedregulator@1 {
 36		compatible = "regulator-fixed";
 37		regulator-name = "lis3_reg";
 38		regulator-boot-on;
 39	};
 40
 41	matrix_keypad: matrix_keypad@0 {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 42		compatible = "gpio-matrix-keypad";
 43		debounce-delay-ms = <5>;
 44		col-scan-delay-us = <2>;
 45
 46		row-gpios = <&gpio1 25 GPIO_ACTIVE_HIGH		/* Bank1, pin25 */
 47			     &gpio1 26 GPIO_ACTIVE_HIGH		/* Bank1, pin26 */
 48			     &gpio1 27 GPIO_ACTIVE_HIGH>;	/* Bank1, pin27 */
 49
 50		col-gpios = <&gpio1 21 GPIO_ACTIVE_HIGH		/* Bank1, pin21 */
 51			     &gpio1 22 GPIO_ACTIVE_HIGH>;	/* Bank1, pin22 */
 52
 53		linux,keymap = <0x0000008b	/* MENU */
 54				0x0100009e	/* BACK */
 55				0x02000069	/* LEFT */
 56				0x0001006a	/* RIGHT */
 57				0x0101001c	/* ENTER */
 58				0x0201006c>;	/* DOWN */
 59	};
 60
 61	gpio_keys: volume_keys@0 {
 62		compatible = "gpio-keys";
 63		#address-cells = <1>;
 64		#size-cells = <0>;
 65		autorepeat;
 66
 67		switch@9 {
 68			label = "volume-up";
 69			linux,code = <115>;
 70			gpios = <&gpio0 2 GPIO_ACTIVE_LOW>;
 71			gpio-key,wakeup;
 72		};
 73
 74		switch@10 {
 75			label = "volume-down";
 76			linux,code = <114>;
 77			gpios = <&gpio0 3 GPIO_ACTIVE_LOW>;
 78			gpio-key,wakeup;
 79		};
 80	};
 81
 82	backlight {
 83		compatible = "pwm-backlight";
 84		pwms = <&ecap0 0 50000 0>;
 85		brightness-levels = <0 51 53 56 62 75 101 152 255>;
 86		default-brightness-level = <8>;
 87	};
 88
 89	panel {
 90		compatible = "ti,tilcdc,panel";
 91		status = "okay";
 92		pinctrl-names = "default";
 93		pinctrl-0 = <&lcd_pins_s0>;
 94		panel-info {
 95			ac-bias           = <255>;
 96			ac-bias-intrpt    = <0>;
 97			dma-burst-sz      = <16>;
 98			bpp               = <32>;
 99			fdd               = <0x80>;
100			sync-edge         = <0>;
101			sync-ctrl         = <1>;
102			raster-order      = <0>;
103			fifo-th           = <0>;
104		};
105
106		display-timings {
107			800x480p62 {
108				clock-frequency = <30000000>;
109				hactive = <800>;
110				vactive = <480>;
111				hfront-porch = <39>;
112				hback-porch = <39>;
113				hsync-len = <47>;
114				vback-porch = <29>;
115				vfront-porch = <13>;
116				vsync-len = <2>;
117				hsync-active = <1>;
118				vsync-active = <1>;
119			};
120		};
121	};
122
123	sound {
124		compatible = "ti,da830-evm-audio";
125		ti,model = "AM335x-EVM";
126		ti,audio-codec = <&tlv320aic3106>;
127		ti,mcasp-controller = <&mcasp1>;
128		ti,codec-clock-rate = <12000000>;
129		ti,audio-routing =
130			"Headphone Jack",       "HPLOUT",
131			"Headphone Jack",       "HPROUT",
132			"LINE1L",               "Line In",
133			"LINE1R",               "Line In";
 
 
 
 
 
 
 
 
 
 
 
 
 
134	};
135};
136
137&am33xx_pinmux {
138	pinctrl-names = "default";
139	pinctrl-0 = <&matrix_keypad_s0 &volume_keys_s0 &clkout2_pin>;
140
141	matrix_keypad_s0: matrix_keypad_s0 {
142		pinctrl-single,pins = <
143			0x54 (PIN_OUTPUT_PULLDOWN | MUX_MODE7)	/* gpmc_a5.gpio1_21 */
144			0x58 (PIN_OUTPUT_PULLDOWN | MUX_MODE7)	/* gpmc_a6.gpio1_22 */
145			0x64 (PIN_INPUT_PULLDOWN | MUX_MODE7)	/* gpmc_a9.gpio1_25 */
146			0x68 (PIN_INPUT_PULLDOWN | MUX_MODE7)	/* gpmc_a10.gpio1_26 */
147			0x6c (PIN_INPUT_PULLDOWN | MUX_MODE7)	/* gpmc_a11.gpio1_27 */
148		>;
149	};
150
151	volume_keys_s0: volume_keys_s0 {
152		pinctrl-single,pins = <
153			0x150 (PIN_INPUT_PULLDOWN | MUX_MODE7)	/* spi0_sclk.gpio0_2 */
154			0x154 (PIN_INPUT_PULLDOWN | MUX_MODE7)	/* spi0_d0.gpio0_3 */
155		>;
156	};
157
158	i2c0_pins: pinmux_i2c0_pins {
159		pinctrl-single,pins = <
160			0x188 (PIN_INPUT_PULLUP | MUX_MODE0)	/* i2c0_sda.i2c0_sda */
161			0x18c (PIN_INPUT_PULLUP | MUX_MODE0)	/* i2c0_scl.i2c0_scl */
162		>;
163	};
164
165	i2c1_pins: pinmux_i2c1_pins {
166		pinctrl-single,pins = <
167			0x158 (PIN_INPUT_PULLUP | MUX_MODE2)	/* spi0_d1.i2c1_sda */
168			0x15c (PIN_INPUT_PULLUP | MUX_MODE2)	/* spi0_cs0.i2c1_scl */
169		>;
170	};
171
172	uart0_pins: pinmux_uart0_pins {
173		pinctrl-single,pins = <
174			0x170 (PIN_INPUT_PULLUP | MUX_MODE0)	/* uart0_rxd.uart0_rxd */
175			0x174 (PIN_OUTPUT_PULLDOWN | MUX_MODE0)	/* uart0_txd.uart0_txd */
 
 
 
 
 
 
 
 
 
176		>;
177	};
178
179	clkout2_pin: pinmux_clkout2_pin {
180		pinctrl-single,pins = <
181			0x1b4 (PIN_OUTPUT_PULLDOWN | MUX_MODE3)	/* xdma_event_intr1.clkout2 */
182		>;
183	};
184
185	nandflash_pins_s0: nandflash_pins_s0 {
186		pinctrl-single,pins = <
187			0x0 (PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad0.gpmc_ad0 */
188			0x4 (PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad1.gpmc_ad1 */
189			0x8 (PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad2.gpmc_ad2 */
190			0xc (PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad3.gpmc_ad3 */
191			0x10 (PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad4.gpmc_ad4 */
192			0x14 (PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad5.gpmc_ad5 */
193			0x18 (PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad6.gpmc_ad6 */
194			0x1c (PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_ad7.gpmc_ad7 */
195			0x70 (PIN_INPUT_PULLUP | MUX_MODE0)	/* gpmc_wait0.gpmc_wait0 */
196			0x74 (PIN_INPUT_PULLUP | MUX_MODE7)	/* gpmc_wpn.gpio0_30 */
197			0x7c (PIN_OUTPUT | MUX_MODE0)		/* gpmc_csn0.gpmc_csn0  */
198			0x90 (PIN_OUTPUT | MUX_MODE0)		/* gpmc_advn_ale.gpmc_advn_ale */
199			0x94 (PIN_OUTPUT | MUX_MODE0)		/* gpmc_oen_ren.gpmc_oen_ren */
200			0x98 (PIN_OUTPUT | MUX_MODE0)		/* gpmc_wen.gpmc_wen */
201			0x9c (PIN_OUTPUT | MUX_MODE0)		/* gpmc_be0n_cle.gpmc_be0n_cle */
202		>;
203	};
204
205	ecap0_pins: backlight_pins {
206		pinctrl-single,pins = <
207			0x164 0x0	/* eCAP0_in_PWM0_out.eCAP0_in_PWM0_out MODE0 */
208		>;
209	};
210
211	cpsw_default: cpsw_default {
212		pinctrl-single,pins = <
213			/* Slave 1 */
214			0x114 (PIN_OUTPUT_PULLDOWN | MUX_MODE2)	/* mii1_txen.rgmii1_tctl */
215			0x118 (PIN_INPUT_PULLDOWN | MUX_MODE2)	/* mii1_rxdv.rgmii1_rctl */
216			0x11c (PIN_OUTPUT_PULLDOWN | MUX_MODE2)	/* mii1_txd3.rgmii1_td3 */
217			0x120 (PIN_OUTPUT_PULLDOWN | MUX_MODE2)	/* mii1_txd2.rgmii1_td2 */
218			0x124 (PIN_OUTPUT_PULLDOWN | MUX_MODE2)	/* mii1_txd1.rgmii1_td1 */
219			0x128 (PIN_OUTPUT_PULLDOWN | MUX_MODE2)	/* mii1_txd0.rgmii1_td0 */
220			0x12c (PIN_OUTPUT_PULLDOWN | MUX_MODE2)	/* mii1_txclk.rgmii1_tclk */
221			0x130 (PIN_INPUT_PULLDOWN | MUX_MODE2)	/* mii1_rxclk.rgmii1_rclk */
222			0x134 (PIN_INPUT_PULLDOWN | MUX_MODE2)	/* mii1_rxd3.rgmii1_rd3 */
223			0x138 (PIN_INPUT_PULLDOWN | MUX_MODE2)	/* mii1_rxd2.rgmii1_rd2 */
224			0x13c (PIN_INPUT_PULLDOWN | MUX_MODE2)	/* mii1_rxd1.rgmii1_rd1 */
225			0x140 (PIN_INPUT_PULLDOWN | MUX_MODE2)	/* mii1_rxd0.rgmii1_rd0 */
226		>;
227	};
228
229	cpsw_sleep: cpsw_sleep {
230		pinctrl-single,pins = <
231			/* Slave 1 reset value */
232			0x114 (PIN_INPUT_PULLDOWN | MUX_MODE7)
233			0x118 (PIN_INPUT_PULLDOWN | MUX_MODE7)
234			0x11c (PIN_INPUT_PULLDOWN | MUX_MODE7)
235			0x120 (PIN_INPUT_PULLDOWN | MUX_MODE7)
236			0x124 (PIN_INPUT_PULLDOWN | MUX_MODE7)
237			0x128 (PIN_INPUT_PULLDOWN | MUX_MODE7)
238			0x12c (PIN_INPUT_PULLDOWN | MUX_MODE7)
239			0x130 (PIN_INPUT_PULLDOWN | MUX_MODE7)
240			0x134 (PIN_INPUT_PULLDOWN | MUX_MODE7)
241			0x138 (PIN_INPUT_PULLDOWN | MUX_MODE7)
242			0x13c (PIN_INPUT_PULLDOWN | MUX_MODE7)
243			0x140 (PIN_INPUT_PULLDOWN | MUX_MODE7)
244		>;
245	};
246
247	davinci_mdio_default: davinci_mdio_default {
248		pinctrl-single,pins = <
249			/* MDIO */
250			0x148 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0)	/* mdio_data.mdio_data */
251			0x14c (PIN_OUTPUT_PULLUP | MUX_MODE0)			/* mdio_clk.mdio_clk */
252		>;
253	};
254
255	davinci_mdio_sleep: davinci_mdio_sleep {
256		pinctrl-single,pins = <
257			/* MDIO reset value */
258			0x148 (PIN_INPUT_PULLDOWN | MUX_MODE7)
259			0x14c (PIN_INPUT_PULLDOWN | MUX_MODE7)
260		>;
261	};
262
263	mmc1_pins: pinmux_mmc1_pins {
264		pinctrl-single,pins = <
265			0x160 (PIN_INPUT | MUX_MODE7) /* spi0_cs1.gpio0_6 */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
266		>;
267	};
268
269	lcd_pins_s0: lcd_pins_s0 {
270		pinctrl-single,pins = <
271			0x20 0x01	/* gpmc_ad8.lcd_data16, OUTPUT | MODE1 */
272			0x24 0x01	/* gpmc_ad9.lcd_data17, OUTPUT | MODE1 */
273			0x28 0x01	/* gpmc_ad10.lcd_data18, OUTPUT | MODE1 */
274			0x2c 0x01	/* gpmc_ad11.lcd_data19, OUTPUT | MODE1 */
275			0x30 0x01	/* gpmc_ad12.lcd_data20, OUTPUT | MODE1 */
276			0x34 0x01	/* gpmc_ad13.lcd_data21, OUTPUT | MODE1 */
277			0x38 0x01	/* gpmc_ad14.lcd_data22, OUTPUT | MODE1 */
278			0x3c 0x01	/* gpmc_ad15.lcd_data23, OUTPUT | MODE1 */
279			0xa0 0x00	/* lcd_data0.lcd_data0, OUTPUT | MODE0 */
280			0xa4 0x00	/* lcd_data1.lcd_data1, OUTPUT | MODE0 */
281			0xa8 0x00	/* lcd_data2.lcd_data2, OUTPUT | MODE0 */
282			0xac 0x00	/* lcd_data3.lcd_data3, OUTPUT | MODE0 */
283			0xb0 0x00	/* lcd_data4.lcd_data4, OUTPUT | MODE0 */
284			0xb4 0x00	/* lcd_data5.lcd_data5, OUTPUT | MODE0 */
285			0xb8 0x00	/* lcd_data6.lcd_data6, OUTPUT | MODE0 */
286			0xbc 0x00	/* lcd_data7.lcd_data7, OUTPUT | MODE0 */
287			0xc0 0x00	/* lcd_data8.lcd_data8, OUTPUT | MODE0 */
288			0xc4 0x00	/* lcd_data9.lcd_data9, OUTPUT | MODE0 */
289			0xc8 0x00	/* lcd_data10.lcd_data10, OUTPUT | MODE0 */
290			0xcc 0x00	/* lcd_data11.lcd_data11, OUTPUT | MODE0 */
291			0xd0 0x00	/* lcd_data12.lcd_data12, OUTPUT | MODE0 */
292			0xd4 0x00	/* lcd_data13.lcd_data13, OUTPUT | MODE0 */
293			0xd8 0x00	/* lcd_data14.lcd_data14, OUTPUT | MODE0 */
294			0xdc 0x00	/* lcd_data15.lcd_data15, OUTPUT | MODE0 */
295			0xe0 0x00	/* lcd_vsync.lcd_vsync, OUTPUT | MODE0 */
296			0xe4 0x00	/* lcd_hsync.lcd_hsync, OUTPUT | MODE0 */
297			0xe8 0x00	/* lcd_pclk.lcd_pclk, OUTPUT | MODE0 */
298			0xec 0x00	/* lcd_ac_bias_en.lcd_ac_bias_en, OUTPUT | MODE0 */
299		>;
300	};
301
302	am335x_evm_audio_pins: am335x_evm_audio_pins {
303		pinctrl-single,pins = <
304			0x10c (PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_crs.mcasp1_aclkx */
305			0x110 (PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_rxerr.mcasp1_fsx */
306			0x108 (PIN_OUTPUT_PULLDOWN | MUX_MODE4) /* mii1_col.mcasp1_axr2 */
307			0x144 (PIN_INPUT_PULLDOWN | MUX_MODE4) /* rmii1_ref_clk.mcasp1_axr3 */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
308		>;
309	};
310};
311
312&uart0 {
313	pinctrl-names = "default";
314	pinctrl-0 = <&uart0_pins>;
315
316	status = "okay";
317};
318
 
 
 
 
 
 
 
319&i2c0 {
320	pinctrl-names = "default";
321	pinctrl-0 = <&i2c0_pins>;
322
323	status = "okay";
324	clock-frequency = <400000>;
325
326	tps: tps@2d {
327		reg = <0x2d>;
328	};
329};
330
331&usb {
332	status = "okay";
 
333
334	control@44e10620 {
335		status = "okay";
336	};
337
338	usb-phy@47401300 {
339		status = "okay";
340	};
341
342	usb-phy@47401b00 {
343		status = "okay";
344	};
345
346	usb@47401000 {
347		status = "okay";
348	};
349
350	usb@47401800 {
351		status = "okay";
352		dr_mode = "host";
353	};
354
355	dma-controller@47402000  {
356		status = "okay";
357	};
358};
359
360&i2c1 {
361	pinctrl-names = "default";
362	pinctrl-0 = <&i2c1_pins>;
363
364	status = "okay";
365	clock-frequency = <100000>;
366
367	lis331dlh: lis331dlh@18 {
368		compatible = "st,lis331dlh", "st,lis3lv02d";
369		reg = <0x18>;
370		Vdd-supply = <&lis3_reg>;
371		Vdd_IO-supply = <&lis3_reg>;
372
373		st,click-single-x;
374		st,click-single-y;
375		st,click-single-z;
376		st,click-thresh-x = <10>;
377		st,click-thresh-y = <10>;
378		st,click-thresh-z = <10>;
379		st,irq1-click;
380		st,irq2-click;
381		st,wakeup-x-lo;
382		st,wakeup-x-hi;
383		st,wakeup-y-lo;
384		st,wakeup-y-hi;
385		st,wakeup-z-lo;
386		st,wakeup-z-hi;
387		st,min-limit-x = <120>;
388		st,min-limit-y = <120>;
389		st,min-limit-z = <140>;
390		st,max-limit-x = <550>;
391		st,max-limit-y = <550>;
392		st,max-limit-z = <750>;
393	};
394
395	tsl2550: tsl2550@39 {
396		compatible = "taos,tsl2550";
397		reg = <0x39>;
398	};
399
400	tmp275: tmp275@48 {
401		compatible = "ti,tmp275";
402		reg = <0x48>;
403	};
404
405	tlv320aic3106: tlv320aic3106@1b {
 
406		compatible = "ti,tlv320aic3106";
407		reg = <0x1b>;
408		status = "okay";
409
410		/* Regulators */
411		AVDD-supply = <&vaux2_reg>;
412		IOVDD-supply = <&vaux2_reg>;
413		DRVDD-supply = <&vaux2_reg>;
414		DVDD-supply = <&vbat>;
415	};
416};
417
418&lcdc {
419	status = "okay";
 
 
420};
421
422&elm {
423	status = "okay";
424};
425
426&epwmss0 {
427	status = "okay";
428
429	ecap0: ecap@48300100 {
430		status = "okay";
431		pinctrl-names = "default";
432		pinctrl-0 = <&ecap0_pins>;
433	};
434};
435
436&gpmc {
437	status = "okay";
438	pinctrl-names = "default";
439	pinctrl-0 = <&nandflash_pins_s0>;
440	ranges = <0 0 0x08000000 0x10000000>;	/* CS0: NAND */
441	nand@0,0 {
442		reg = <0 0 0>; /* CS0, offset 0 */
 
 
 
 
 
 
443		ti,nand-ecc-opt = "bch8";
444		ti,elm-id = <&elm>;
445		nand-bus-width = <8>;
446		gpmc,device-width = <1>;
447		gpmc,sync-clk-ps = <0>;
448		gpmc,cs-on-ns = <0>;
449		gpmc,cs-rd-off-ns = <44>;
450		gpmc,cs-wr-off-ns = <44>;
451		gpmc,adv-on-ns = <6>;
452		gpmc,adv-rd-off-ns = <34>;
453		gpmc,adv-wr-off-ns = <44>;
454		gpmc,we-on-ns = <0>;
455		gpmc,we-off-ns = <40>;
456		gpmc,oe-on-ns = <0>;
457		gpmc,oe-off-ns = <54>;
458		gpmc,access-ns = <64>;
459		gpmc,rd-cycle-ns = <82>;
460		gpmc,wr-cycle-ns = <82>;
461		gpmc,wait-on-read = "true";
462		gpmc,wait-on-write = "true";
463		gpmc,bus-turnaround-ns = <0>;
464		gpmc,cycle2cycle-delay-ns = <0>;
465		gpmc,clk-activation-ns = <0>;
466		gpmc,wait-monitoring-ns = <0>;
467		gpmc,wr-access-ns = <40>;
468		gpmc,wr-data-mux-bus-ns = <0>;
469		/* MTD partition table */
470		/* All SPL-* partitions are sized to minimal length
471		 * which can be independently programmable. For
472		 * NAND flash this is equal to size of erase-block */
473		#address-cells = <1>;
474		#size-cells = <1>;
475		partition@0 {
476			label = "NAND.SPL";
477			reg = <0x00000000 0x000020000>;
478		};
479		partition@1 {
480			label = "NAND.SPL.backup1";
481			reg = <0x00020000 0x00020000>;
482		};
483		partition@2 {
484			label = "NAND.SPL.backup2";
485			reg = <0x00040000 0x00020000>;
486		};
487		partition@3 {
488			label = "NAND.SPL.backup3";
489			reg = <0x00060000 0x00020000>;
490		};
491		partition@4 {
492			label = "NAND.u-boot-spl";
493			reg = <0x00080000 0x00040000>;
494		};
495		partition@5 {
496			label = "NAND.u-boot";
497			reg = <0x000C0000 0x00100000>;
498		};
499		partition@6 {
500			label = "NAND.u-boot-env";
501			reg = <0x001C0000 0x00020000>;
502		};
503		partition@7 {
504			label = "NAND.u-boot-env.backup1";
505			reg = <0x001E0000 0x00020000>;
506		};
507		partition@8 {
508			label = "NAND.kernel";
509			reg = <0x00200000 0x00800000>;
510		};
511		partition@9 {
512			label = "NAND.file-system";
513			reg = <0x00A00000 0x0F600000>;
514		};
515	};
516};
517
518#include "tps65910.dtsi"
519
520&mcasp1 {
521		pinctrl-names = "default";
522		pinctrl-0 = <&am335x_evm_audio_pins>;
 
 
523
524		status = "okay";
525
526		op-mode = <0>;          /* MCASP_IIS_MODE */
527		tdm-slots = <2>;
528		/* 4 serializers */
529		serial-dir = <  /* 0: INACTIVE, 1: TX, 2: RX */
530			0 0 1 2
531		>;
532		tx-num-evt = <1>;
533		rx-num-evt = <1>;
534};
535
536&tps {
537	vcc1-supply = <&vbat>;
538	vcc2-supply = <&vbat>;
539	vcc3-supply = <&vbat>;
540	vcc4-supply = <&vbat>;
541	vcc5-supply = <&vbat>;
542	vcc6-supply = <&vbat>;
543	vcc7-supply = <&vbat>;
544	vccio-supply = <&vbat>;
545
546	regulators {
547		vrtc_reg: regulator@0 {
548			regulator-always-on;
549		};
550
551		vio_reg: regulator@1 {
552			regulator-always-on;
553		};
554
555		vdd1_reg: regulator@2 {
556			/* VDD_MPU voltage limits 0.95V - 1.26V with +/-4% tolerance */
557			regulator-name = "vdd_mpu";
558			regulator-min-microvolt = <912500>;
559			regulator-max-microvolt = <1312500>;
560			regulator-boot-on;
561			regulator-always-on;
562		};
563
564		vdd2_reg: regulator@3 {
565			/* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */
566			regulator-name = "vdd_core";
567			regulator-min-microvolt = <912500>;
568			regulator-max-microvolt = <1150000>;
569			regulator-boot-on;
570			regulator-always-on;
571		};
572
573		vdd3_reg: regulator@4 {
574			regulator-always-on;
575		};
576
577		vdig1_reg: regulator@5 {
578			regulator-always-on;
579		};
580
581		vdig2_reg: regulator@6 {
582			regulator-always-on;
583		};
584
585		vpll_reg: regulator@7 {
586			regulator-always-on;
587		};
588
589		vdac_reg: regulator@8 {
590			regulator-always-on;
591		};
592
593		vaux1_reg: regulator@9 {
594			regulator-always-on;
595		};
596
597		vaux2_reg: regulator@10 {
598			regulator-always-on;
599		};
600
601		vaux33_reg: regulator@11 {
602			regulator-always-on;
603		};
604
605		vmmc_reg: regulator@12 {
606			regulator-min-microvolt = <1800000>;
607			regulator-max-microvolt = <3300000>;
608			regulator-always-on;
609		};
610	};
611};
612
613&mac {
614	pinctrl-names = "default", "sleep";
615	pinctrl-0 = <&cpsw_default>;
616	pinctrl-1 = <&cpsw_sleep>;
 
 
617};
618
619&davinci_mdio {
620	pinctrl-names = "default", "sleep";
621	pinctrl-0 = <&davinci_mdio_default>;
622	pinctrl-1 = <&davinci_mdio_sleep>;
 
 
 
 
 
623};
624
625&cpsw_emac0 {
626	phy_id = <&davinci_mdio>, <0>;
627	phy-mode = "rgmii-txid";
628};
629
630&cpsw_emac1 {
631	phy_id = <&davinci_mdio>, <1>;
632	phy-mode = "rgmii-txid";
633};
634
635&tscadc {
636	status = "okay";
637	tsc {
638		ti,wires = <4>;
639		ti,x-plate-resistance = <200>;
640		ti,coordinate-readouts = <5>;
641		ti,wire-config = <0x00 0x11 0x22 0x33>;
 
642	};
643
644	adc {
645		ti,adc-channels = <4 5 6 7>;
646	};
647};
648
649&mmc1 {
650	status = "okay";
651	vmmc-supply = <&vmmc_reg>;
652	bus-width = <4>;
653	pinctrl-names = "default";
654	pinctrl-0 = <&mmc1_pins>;
655	cd-gpios = <&gpio0 6 GPIO_ACTIVE_HIGH>;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
656};
657
658&sham {
659	status = "okay";
660};
661
662&aes {
663	status = "okay";
 
 
 
 
 
 
 
 
 
 
 
664};