Linux Audio

Check our new training course

Loading...
v4.6
 
   1/*
   2 * Processor capabilities determination functions.
   3 *
   4 * Copyright (C) xxxx  the Anonymous
   5 * Copyright (C) 1994 - 2006 Ralf Baechle
   6 * Copyright (C) 2003, 2004  Maciej W. Rozycki
   7 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
   8 *
   9 * This program is free software; you can redistribute it and/or
  10 * modify it under the terms of the GNU General Public License
  11 * as published by the Free Software Foundation; either version
  12 * 2 of the License, or (at your option) any later version.
  13 */
  14#include <linux/init.h>
  15#include <linux/kernel.h>
  16#include <linux/ptrace.h>
  17#include <linux/smp.h>
  18#include <linux/stddef.h>
  19#include <linux/export.h>
  20
  21#include <asm/bugs.h>
  22#include <asm/cpu.h>
  23#include <asm/cpu-features.h>
  24#include <asm/cpu-type.h>
  25#include <asm/fpu.h>
  26#include <asm/mipsregs.h>
  27#include <asm/mipsmtregs.h>
  28#include <asm/msa.h>
  29#include <asm/watch.h>
  30#include <asm/elf.h>
  31#include <asm/pgtable-bits.h>
  32#include <asm/spram.h>
  33#include <asm/uaccess.h>
  34
  35/* Hardware capabilities */
  36unsigned int elf_hwcap __read_mostly;
  37
  38/*
  39 * Get the FPU Implementation/Revision.
  40 */
  41static inline unsigned long cpu_get_fpu_id(void)
  42{
  43	unsigned long tmp, fpu_id;
  44
  45	tmp = read_c0_status();
  46	__enable_fpu(FPU_AS_IS);
  47	fpu_id = read_32bit_cp1_register(CP1_REVISION);
  48	write_c0_status(tmp);
  49	return fpu_id;
  50}
  51
  52/*
  53 * Check if the CPU has an external FPU.
  54 */
  55static inline int __cpu_has_fpu(void)
  56{
  57	return (cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE;
  58}
  59
  60static inline unsigned long cpu_get_msa_id(void)
  61{
  62	unsigned long status, msa_id;
  63
  64	status = read_c0_status();
  65	__enable_fpu(FPU_64BIT);
  66	enable_msa();
  67	msa_id = read_msa_ir();
  68	disable_msa();
  69	write_c0_status(status);
  70	return msa_id;
  71}
  72
  73/*
  74 * Determine the FCSR mask for FPU hardware.
  75 */
  76static inline void cpu_set_fpu_fcsr_mask(struct cpuinfo_mips *c)
  77{
  78	unsigned long sr, mask, fcsr, fcsr0, fcsr1;
  79
  80	fcsr = c->fpu_csr31;
  81	mask = FPU_CSR_ALL_X | FPU_CSR_ALL_E | FPU_CSR_ALL_S | FPU_CSR_RM;
  82
  83	sr = read_c0_status();
  84	__enable_fpu(FPU_AS_IS);
  85
  86	fcsr0 = fcsr & mask;
  87	write_32bit_cp1_register(CP1_STATUS, fcsr0);
  88	fcsr0 = read_32bit_cp1_register(CP1_STATUS);
  89
  90	fcsr1 = fcsr | ~mask;
  91	write_32bit_cp1_register(CP1_STATUS, fcsr1);
  92	fcsr1 = read_32bit_cp1_register(CP1_STATUS);
  93
  94	write_32bit_cp1_register(CP1_STATUS, fcsr);
  95
  96	write_c0_status(sr);
  97
  98	c->fpu_msk31 = ~(fcsr0 ^ fcsr1) & ~mask;
  99}
 100
 101/*
 102 * Determine the IEEE 754 NaN encodings and ABS.fmt/NEG.fmt execution modes
 103 * supported by FPU hardware.
 104 */
 105static void cpu_set_fpu_2008(struct cpuinfo_mips *c)
 106{
 107	if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
 108			    MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
 109			    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
 110		unsigned long sr, fir, fcsr, fcsr0, fcsr1;
 111
 112		sr = read_c0_status();
 113		__enable_fpu(FPU_AS_IS);
 114
 115		fir = read_32bit_cp1_register(CP1_REVISION);
 116		if (fir & MIPS_FPIR_HAS2008) {
 117			fcsr = read_32bit_cp1_register(CP1_STATUS);
 118
 119			fcsr0 = fcsr & ~(FPU_CSR_ABS2008 | FPU_CSR_NAN2008);
 120			write_32bit_cp1_register(CP1_STATUS, fcsr0);
 121			fcsr0 = read_32bit_cp1_register(CP1_STATUS);
 122
 123			fcsr1 = fcsr | FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
 124			write_32bit_cp1_register(CP1_STATUS, fcsr1);
 125			fcsr1 = read_32bit_cp1_register(CP1_STATUS);
 126
 127			write_32bit_cp1_register(CP1_STATUS, fcsr);
 128
 129			if (!(fcsr0 & FPU_CSR_NAN2008))
 130				c->options |= MIPS_CPU_NAN_LEGACY;
 131			if (fcsr1 & FPU_CSR_NAN2008)
 132				c->options |= MIPS_CPU_NAN_2008;
 133
 134			if ((fcsr0 ^ fcsr1) & FPU_CSR_ABS2008)
 135				c->fpu_msk31 &= ~FPU_CSR_ABS2008;
 136			else
 137				c->fpu_csr31 |= fcsr & FPU_CSR_ABS2008;
 138
 139			if ((fcsr0 ^ fcsr1) & FPU_CSR_NAN2008)
 140				c->fpu_msk31 &= ~FPU_CSR_NAN2008;
 141			else
 142				c->fpu_csr31 |= fcsr & FPU_CSR_NAN2008;
 143		} else {
 144			c->options |= MIPS_CPU_NAN_LEGACY;
 145		}
 146
 147		write_c0_status(sr);
 148	} else {
 149		c->options |= MIPS_CPU_NAN_LEGACY;
 150	}
 151}
 152
 153/*
 154 * IEEE 754 conformance mode to use.  Affects the NaN encoding and the
 155 * ABS.fmt/NEG.fmt execution mode.
 156 */
 157static enum { STRICT, LEGACY, STD2008, RELAXED } ieee754 = STRICT;
 158
 159/*
 160 * Set the IEEE 754 NaN encodings and the ABS.fmt/NEG.fmt execution modes
 161 * to support by the FPU emulator according to the IEEE 754 conformance
 162 * mode selected.  Note that "relaxed" straps the emulator so that it
 163 * allows 2008-NaN binaries even for legacy processors.
 164 */
 165static void cpu_set_nofpu_2008(struct cpuinfo_mips *c)
 166{
 167	c->options &= ~(MIPS_CPU_NAN_2008 | MIPS_CPU_NAN_LEGACY);
 168	c->fpu_csr31 &= ~(FPU_CSR_ABS2008 | FPU_CSR_NAN2008);
 169	c->fpu_msk31 &= ~(FPU_CSR_ABS2008 | FPU_CSR_NAN2008);
 170
 171	switch (ieee754) {
 172	case STRICT:
 173		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
 174				    MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
 175				    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
 176			c->options |= MIPS_CPU_NAN_2008 | MIPS_CPU_NAN_LEGACY;
 177		} else {
 178			c->options |= MIPS_CPU_NAN_LEGACY;
 179			c->fpu_msk31 |= FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
 180		}
 181		break;
 182	case LEGACY:
 183		c->options |= MIPS_CPU_NAN_LEGACY;
 184		c->fpu_msk31 |= FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
 185		break;
 186	case STD2008:
 187		c->options |= MIPS_CPU_NAN_2008;
 188		c->fpu_csr31 |= FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
 189		c->fpu_msk31 |= FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
 190		break;
 191	case RELAXED:
 192		c->options |= MIPS_CPU_NAN_2008 | MIPS_CPU_NAN_LEGACY;
 193		break;
 194	}
 195}
 196
 197/*
 198 * Override the IEEE 754 NaN encoding and ABS.fmt/NEG.fmt execution mode
 199 * according to the "ieee754=" parameter.
 200 */
 201static void cpu_set_nan_2008(struct cpuinfo_mips *c)
 202{
 203	switch (ieee754) {
 204	case STRICT:
 205		mips_use_nan_legacy = !!cpu_has_nan_legacy;
 206		mips_use_nan_2008 = !!cpu_has_nan_2008;
 207		break;
 208	case LEGACY:
 209		mips_use_nan_legacy = !!cpu_has_nan_legacy;
 210		mips_use_nan_2008 = !cpu_has_nan_legacy;
 211		break;
 212	case STD2008:
 213		mips_use_nan_legacy = !cpu_has_nan_2008;
 214		mips_use_nan_2008 = !!cpu_has_nan_2008;
 215		break;
 216	case RELAXED:
 217		mips_use_nan_legacy = true;
 218		mips_use_nan_2008 = true;
 219		break;
 220	}
 221}
 222
 223/*
 224 * IEEE 754 NaN encoding and ABS.fmt/NEG.fmt execution mode override
 225 * settings:
 226 *
 227 * strict:  accept binaries that request a NaN encoding supported by the FPU
 228 * legacy:  only accept legacy-NaN binaries
 229 * 2008:    only accept 2008-NaN binaries
 230 * relaxed: accept any binaries regardless of whether supported by the FPU
 231 */
 232static int __init ieee754_setup(char *s)
 233{
 234	if (!s)
 235		return -1;
 236	else if (!strcmp(s, "strict"))
 237		ieee754 = STRICT;
 238	else if (!strcmp(s, "legacy"))
 239		ieee754 = LEGACY;
 240	else if (!strcmp(s, "2008"))
 241		ieee754 = STD2008;
 242	else if (!strcmp(s, "relaxed"))
 243		ieee754 = RELAXED;
 244	else
 245		return -1;
 246
 247	if (!(boot_cpu_data.options & MIPS_CPU_FPU))
 248		cpu_set_nofpu_2008(&boot_cpu_data);
 249	cpu_set_nan_2008(&boot_cpu_data);
 250
 251	return 0;
 252}
 253
 254early_param("ieee754", ieee754_setup);
 255
 256/*
 257 * Set the FIR feature flags for the FPU emulator.
 258 */
 259static void cpu_set_nofpu_id(struct cpuinfo_mips *c)
 260{
 261	u32 value;
 262
 263	value = 0;
 264	if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
 265			    MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
 266			    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
 267		value |= MIPS_FPIR_D | MIPS_FPIR_S;
 268	if (c->isa_level & (MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
 269			    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
 270		value |= MIPS_FPIR_F64 | MIPS_FPIR_L | MIPS_FPIR_W;
 271	if (c->options & MIPS_CPU_NAN_2008)
 272		value |= MIPS_FPIR_HAS2008;
 273	c->fpu_id = value;
 274}
 275
 276/* Determined FPU emulator mask to use for the boot CPU with "nofpu".  */
 277static unsigned int mips_nofpu_msk31;
 278
 279/*
 280 * Set options for FPU hardware.
 281 */
 282static void cpu_set_fpu_opts(struct cpuinfo_mips *c)
 283{
 284	c->fpu_id = cpu_get_fpu_id();
 285	mips_nofpu_msk31 = c->fpu_msk31;
 286
 287	if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
 288			    MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
 289			    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
 290		if (c->fpu_id & MIPS_FPIR_3D)
 291			c->ases |= MIPS_ASE_MIPS3D;
 292		if (c->fpu_id & MIPS_FPIR_FREP)
 293			c->options |= MIPS_CPU_FRE;
 294	}
 295
 296	cpu_set_fpu_fcsr_mask(c);
 297	cpu_set_fpu_2008(c);
 298	cpu_set_nan_2008(c);
 299}
 300
 301/*
 302 * Set options for the FPU emulator.
 303 */
 304static void cpu_set_nofpu_opts(struct cpuinfo_mips *c)
 305{
 306	c->options &= ~MIPS_CPU_FPU;
 307	c->fpu_msk31 = mips_nofpu_msk31;
 308
 309	cpu_set_nofpu_2008(c);
 310	cpu_set_nan_2008(c);
 311	cpu_set_nofpu_id(c);
 312}
 313
 314static int mips_fpu_disabled;
 315
 316static int __init fpu_disable(char *s)
 317{
 318	cpu_set_nofpu_opts(&boot_cpu_data);
 319	mips_fpu_disabled = 1;
 320
 321	return 1;
 322}
 323
 324__setup("nofpu", fpu_disable);
 325
 326int mips_dsp_disabled;
 327
 328static int __init dsp_disable(char *s)
 329{
 330	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
 331	mips_dsp_disabled = 1;
 332
 333	return 1;
 334}
 335
 336__setup("nodsp", dsp_disable);
 337
 338static int mips_htw_disabled;
 339
 340static int __init htw_disable(char *s)
 341{
 342	mips_htw_disabled = 1;
 343	cpu_data[0].options &= ~MIPS_CPU_HTW;
 344	write_c0_pwctl(read_c0_pwctl() &
 345		       ~(1 << MIPS_PWCTL_PWEN_SHIFT));
 346
 347	return 1;
 348}
 349
 350__setup("nohtw", htw_disable);
 351
 352static int mips_ftlb_disabled;
 353static int mips_has_ftlb_configured;
 354
 355static int set_ftlb_enable(struct cpuinfo_mips *c, int enable);
 
 
 
 
 
 356
 357static int __init ftlb_disable(char *s)
 358{
 359	unsigned int config4, mmuextdef;
 360
 361	/*
 362	 * If the core hasn't done any FTLB configuration, there is nothing
 363	 * for us to do here.
 364	 */
 365	if (!mips_has_ftlb_configured)
 366		return 1;
 367
 368	/* Disable it in the boot cpu */
 369	if (set_ftlb_enable(&cpu_data[0], 0)) {
 370		pr_warn("Can't turn FTLB off\n");
 371		return 1;
 372	}
 373
 374	back_to_back_c0_hazard();
 375
 376	config4 = read_c0_config4();
 377
 378	/* Check that FTLB has been disabled */
 379	mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
 380	/* MMUSIZEEXT == VTLB ON, FTLB OFF */
 381	if (mmuextdef == MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT) {
 382		/* This should never happen */
 383		pr_warn("FTLB could not be disabled!\n");
 384		return 1;
 385	}
 386
 387	mips_ftlb_disabled = 1;
 388	mips_has_ftlb_configured = 0;
 389
 390	/*
 391	 * noftlb is mainly used for debug purposes so print
 392	 * an informative message instead of using pr_debug()
 393	 */
 394	pr_info("FTLB has been disabled\n");
 395
 396	/*
 397	 * Some of these bits are duplicated in the decode_config4.
 398	 * MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT is the only possible case
 399	 * once FTLB has been disabled so undo what decode_config4 did.
 400	 */
 401	cpu_data[0].tlbsize -= cpu_data[0].tlbsizeftlbways *
 402			       cpu_data[0].tlbsizeftlbsets;
 403	cpu_data[0].tlbsizeftlbsets = 0;
 404	cpu_data[0].tlbsizeftlbways = 0;
 405
 406	return 1;
 407}
 408
 409__setup("noftlb", ftlb_disable);
 410
 
 
 
 
 
 
 
 
 411
 412static inline void check_errata(void)
 413{
 414	struct cpuinfo_mips *c = &current_cpu_data;
 415
 416	switch (current_cpu_type()) {
 417	case CPU_34K:
 418		/*
 419		 * Erratum "RPS May Cause Incorrect Instruction Execution"
 420		 * This code only handles VPE0, any SMP/RTOS code
 421		 * making use of VPE1 will be responsable for that VPE.
 422		 */
 423		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
 424			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
 425		break;
 426	default:
 427		break;
 428	}
 429}
 430
 431void __init check_bugs32(void)
 432{
 433	check_errata();
 434}
 435
 436/*
 437 * Probe whether cpu has config register by trying to play with
 438 * alternate cache bit and see whether it matters.
 439 * It's used by cpu_probe to distinguish between R3000A and R3081.
 440 */
 441static inline int cpu_has_confreg(void)
 442{
 443#ifdef CONFIG_CPU_R3000
 444	extern unsigned long r3k_cache_size(unsigned long);
 445	unsigned long size1, size2;
 446	unsigned long cfg = read_c0_conf();
 447
 448	size1 = r3k_cache_size(ST0_ISC);
 449	write_c0_conf(cfg ^ R30XX_CONF_AC);
 450	size2 = r3k_cache_size(ST0_ISC);
 451	write_c0_conf(cfg);
 452	return size1 != size2;
 453#else
 454	return 0;
 455#endif
 456}
 457
 458static inline void set_elf_platform(int cpu, const char *plat)
 459{
 460	if (cpu == 0)
 461		__elf_platform = plat;
 462}
 463
 
 
 
 
 
 
 
 464static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
 465{
 466#ifdef __NEED_VMBITS_PROBE
 467	write_c0_entryhi(0x3fffffffffffe000ULL);
 468	back_to_back_c0_hazard();
 469	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
 470#endif
 471}
 472
 473static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
 474{
 475	switch (isa) {
 
 
 
 
 476	case MIPS_CPU_ISA_M64R2:
 477		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
 
 
 478	case MIPS_CPU_ISA_M64R1:
 479		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
 
 
 480	case MIPS_CPU_ISA_V:
 481		c->isa_level |= MIPS_CPU_ISA_V;
 
 
 482	case MIPS_CPU_ISA_IV:
 483		c->isa_level |= MIPS_CPU_ISA_IV;
 
 
 484	case MIPS_CPU_ISA_III:
 485		c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
 
 486		break;
 487
 488	/* R6 incompatible with everything else */
 489	case MIPS_CPU_ISA_M64R6:
 490		c->isa_level |= MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6;
 
 
 491	case MIPS_CPU_ISA_M32R6:
 492		c->isa_level |= MIPS_CPU_ISA_M32R6;
 
 493		/* Break here so we don't add incompatible ISAs */
 494		break;
 
 
 
 
 495	case MIPS_CPU_ISA_M32R2:
 496		c->isa_level |= MIPS_CPU_ISA_M32R2;
 
 
 497	case MIPS_CPU_ISA_M32R1:
 498		c->isa_level |= MIPS_CPU_ISA_M32R1;
 
 
 499	case MIPS_CPU_ISA_II:
 500		c->isa_level |= MIPS_CPU_ISA_II;
 
 501		break;
 502	}
 503}
 504
 505static char unknown_isa[] = KERN_ERR \
 506	"Unsupported ISA type, c0.config0: %d.";
 507
 508static unsigned int calculate_ftlb_probability(struct cpuinfo_mips *c)
 509{
 510
 511	unsigned int probability = c->tlbsize / c->tlbsizevtlb;
 512
 513	/*
 514	 * 0 = All TLBWR instructions go to FTLB
 515	 * 1 = 15:1: For every 16 TBLWR instructions, 15 go to the
 516	 * FTLB and 1 goes to the VTLB.
 517	 * 2 = 7:1: As above with 7:1 ratio.
 518	 * 3 = 3:1: As above with 3:1 ratio.
 519	 *
 520	 * Use the linear midpoint as the probability threshold.
 521	 */
 522	if (probability >= 12)
 523		return 1;
 524	else if (probability >= 6)
 525		return 2;
 526	else
 527		/*
 528		 * So FTLB is less than 4 times bigger than VTLB.
 529		 * A 3:1 ratio can still be useful though.
 530		 */
 531		return 3;
 532}
 533
 534static int set_ftlb_enable(struct cpuinfo_mips *c, int enable)
 535{
 536	unsigned int config;
 537
 538	/* It's implementation dependent how the FTLB can be enabled */
 539	switch (c->cputype) {
 540	case CPU_PROAPTIV:
 541	case CPU_P5600:
 
 542		/* proAptiv & related cores use Config6 to enable the FTLB */
 543		config = read_c0_config6();
 544		/* Clear the old probability value */
 545		config &= ~(3 << MIPS_CONF6_FTLBP_SHIFT);
 546		if (enable)
 547			/* Enable FTLB */
 548			write_c0_config6(config |
 549					 (calculate_ftlb_probability(c)
 550					  << MIPS_CONF6_FTLBP_SHIFT)
 551					 | MIPS_CONF6_FTLBEN);
 552		else
 553			/* Disable FTLB */
 554			write_c0_config6(config &  ~MIPS_CONF6_FTLBEN);
 
 
 
 
 
 
 
 
 555		break;
 556	case CPU_I6400:
 557		/* I6400 & related cores use Config7 to configure FTLB */
 558		config = read_c0_config7();
 559		/* Clear the old probability value */
 560		config &= ~(3 << MIPS_CONF7_FTLBP_SHIFT);
 561		write_c0_config7(config | (calculate_ftlb_probability(c)
 562					   << MIPS_CONF7_FTLBP_SHIFT));
 
 
 
 
 
 
 
 
 
 
 
 563		break;
 564	default:
 565		return 1;
 566	}
 567
 568	return 0;
 569}
 570
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 571static inline unsigned int decode_config0(struct cpuinfo_mips *c)
 572{
 573	unsigned int config0;
 574	int isa, mt;
 575
 576	config0 = read_c0_config();
 577
 578	/*
 579	 * Look for Standard TLB or Dual VTLB and FTLB
 580	 */
 581	mt = config0 & MIPS_CONF_MT;
 582	if (mt == MIPS_CONF_MT_TLB)
 583		c->options |= MIPS_CPU_TLB;
 584	else if (mt == MIPS_CONF_MT_FTLB)
 585		c->options |= MIPS_CPU_TLB | MIPS_CPU_FTLB;
 586
 587	isa = (config0 & MIPS_CONF_AT) >> 13;
 588	switch (isa) {
 589	case 0:
 590		switch ((config0 & MIPS_CONF_AR) >> 10) {
 591		case 0:
 592			set_isa(c, MIPS_CPU_ISA_M32R1);
 593			break;
 594		case 1:
 595			set_isa(c, MIPS_CPU_ISA_M32R2);
 596			break;
 597		case 2:
 598			set_isa(c, MIPS_CPU_ISA_M32R6);
 599			break;
 600		default:
 601			goto unknown;
 602		}
 603		break;
 604	case 2:
 605		switch ((config0 & MIPS_CONF_AR) >> 10) {
 606		case 0:
 607			set_isa(c, MIPS_CPU_ISA_M64R1);
 608			break;
 609		case 1:
 610			set_isa(c, MIPS_CPU_ISA_M64R2);
 611			break;
 612		case 2:
 613			set_isa(c, MIPS_CPU_ISA_M64R6);
 614			break;
 615		default:
 616			goto unknown;
 617		}
 618		break;
 619	default:
 620		goto unknown;
 621	}
 622
 623	return config0 & MIPS_CONF_M;
 624
 625unknown:
 626	panic(unknown_isa, config0);
 627}
 628
 629static inline unsigned int decode_config1(struct cpuinfo_mips *c)
 630{
 631	unsigned int config1;
 632
 633	config1 = read_c0_config1();
 634
 635	if (config1 & MIPS_CONF1_MD)
 636		c->ases |= MIPS_ASE_MDMX;
 
 
 637	if (config1 & MIPS_CONF1_WR)
 638		c->options |= MIPS_CPU_WATCH;
 639	if (config1 & MIPS_CONF1_CA)
 640		c->ases |= MIPS_ASE_MIPS16;
 641	if (config1 & MIPS_CONF1_EP)
 642		c->options |= MIPS_CPU_EJTAG;
 643	if (config1 & MIPS_CONF1_FP) {
 644		c->options |= MIPS_CPU_FPU;
 645		c->options |= MIPS_CPU_32FPR;
 646	}
 647	if (cpu_has_tlb) {
 648		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
 649		c->tlbsizevtlb = c->tlbsize;
 650		c->tlbsizeftlbsets = 0;
 651	}
 652
 653	return config1 & MIPS_CONF_M;
 654}
 655
 656static inline unsigned int decode_config2(struct cpuinfo_mips *c)
 657{
 658	unsigned int config2;
 659
 660	config2 = read_c0_config2();
 661
 662	if (config2 & MIPS_CONF2_SL)
 663		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
 664
 665	return config2 & MIPS_CONF_M;
 666}
 667
 668static inline unsigned int decode_config3(struct cpuinfo_mips *c)
 669{
 670	unsigned int config3;
 671
 672	config3 = read_c0_config3();
 673
 674	if (config3 & MIPS_CONF3_SM) {
 675		c->ases |= MIPS_ASE_SMARTMIPS;
 676		c->options |= MIPS_CPU_RIXI;
 677	}
 678	if (config3 & MIPS_CONF3_RXI)
 679		c->options |= MIPS_CPU_RIXI;
 
 
 680	if (config3 & MIPS_CONF3_DSP)
 681		c->ases |= MIPS_ASE_DSP;
 682	if (config3 & MIPS_CONF3_DSP2P)
 683		c->ases |= MIPS_ASE_DSP2P;
 
 
 
 684	if (config3 & MIPS_CONF3_VINT)
 685		c->options |= MIPS_CPU_VINT;
 686	if (config3 & MIPS_CONF3_VEIC)
 687		c->options |= MIPS_CPU_VEIC;
 
 
 688	if (config3 & MIPS_CONF3_MT)
 689		c->ases |= MIPS_ASE_MIPSMT;
 690	if (config3 & MIPS_CONF3_ULRI)
 691		c->options |= MIPS_CPU_ULRI;
 692	if (config3 & MIPS_CONF3_ISA)
 693		c->options |= MIPS_CPU_MICROMIPS;
 694	if (config3 & MIPS_CONF3_VZ)
 695		c->ases |= MIPS_ASE_VZ;
 696	if (config3 & MIPS_CONF3_SC)
 697		c->options |= MIPS_CPU_SEGMENTS;
 
 
 
 
 698	if (config3 & MIPS_CONF3_MSA)
 699		c->ases |= MIPS_ASE_MSA;
 700	if (config3 & MIPS_CONF3_PW) {
 701		c->htw_seq = 0;
 702		c->options |= MIPS_CPU_HTW;
 703	}
 704	if (config3 & MIPS_CONF3_CDMM)
 705		c->options |= MIPS_CPU_CDMM;
 706	if (config3 & MIPS_CONF3_SP)
 707		c->options |= MIPS_CPU_SP;
 708
 709	return config3 & MIPS_CONF_M;
 710}
 711
 712static inline unsigned int decode_config4(struct cpuinfo_mips *c)
 713{
 714	unsigned int config4;
 715	unsigned int newcf4;
 716	unsigned int mmuextdef;
 717	unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
 
 718
 719	config4 = read_c0_config4();
 720
 721	if (cpu_has_tlb) {
 722		if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
 723			c->options |= MIPS_CPU_TLBINV;
 724
 725		/*
 726		 * R6 has dropped the MMUExtDef field from config4.
 727		 * On R6 the fields always describe the FTLB, and only if it is
 728		 * present according to Config.MT.
 729		 */
 730		if (!cpu_has_mips_r6)
 731			mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
 732		else if (cpu_has_ftlb)
 733			mmuextdef = MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT;
 734		else
 735			mmuextdef = 0;
 736
 737		switch (mmuextdef) {
 738		case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
 739			c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
 740			c->tlbsizevtlb = c->tlbsize;
 741			break;
 742		case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
 743			c->tlbsizevtlb +=
 744				((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
 745				  MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
 746			c->tlbsize = c->tlbsizevtlb;
 747			ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
 748			/* fall through */
 749		case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
 750			if (mips_ftlb_disabled)
 751				break;
 752			newcf4 = (config4 & ~ftlb_page) |
 753				(page_size_ftlb(mmuextdef) <<
 754				 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
 755			write_c0_config4(newcf4);
 756			back_to_back_c0_hazard();
 757			config4 = read_c0_config4();
 758			if (config4 != newcf4) {
 759				pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
 760				       PAGE_SIZE, config4);
 761				/* Switch FTLB off */
 762				set_ftlb_enable(c, 0);
 
 763				break;
 764			}
 765			c->tlbsizeftlbsets = 1 <<
 766				((config4 & MIPS_CONF4_FTLBSETS) >>
 767				 MIPS_CONF4_FTLBSETS_SHIFT);
 768			c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
 769					      MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
 770			c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
 771			mips_has_ftlb_configured = 1;
 772			break;
 773		}
 774	}
 775
 776	c->kscratch_mask = (config4 >> 16) & 0xff;
 
 
 
 
 
 
 
 
 
 
 
 
 
 777
 778	return config4 & MIPS_CONF_M;
 779}
 780
 781static inline unsigned int decode_config5(struct cpuinfo_mips *c)
 782{
 783	unsigned int config5;
 
 784
 785	config5 = read_c0_config5();
 786	config5 &= ~(MIPS_CONF5_UFR | MIPS_CONF5_UFE);
 
 
 
 
 
 
 
 
 787	write_c0_config5(config5);
 788
 789	if (config5 & MIPS_CONF5_EVA)
 790		c->options |= MIPS_CPU_EVA;
 791	if (config5 & MIPS_CONF5_MRP)
 792		c->options |= MIPS_CPU_MAAR;
 793	if (config5 & MIPS_CONF5_LLB)
 794		c->options |= MIPS_CPU_RW_LLB;
 795#ifdef CONFIG_XPA
 796	if (config5 & MIPS_CONF5_MVH)
 797		c->options |= MIPS_CPU_XPA;
 798#endif
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 799
 800	return config5 & MIPS_CONF_M;
 801}
 802
 803static void decode_configs(struct cpuinfo_mips *c)
 804{
 805	int ok;
 806
 807	/* MIPS32 or MIPS64 compliant CPU.  */
 808	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
 809		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
 810
 811	c->scache.flags = MIPS_CACHE_NOT_PRESENT;
 812
 813	/* Enable FTLB if present and not disabled */
 814	set_ftlb_enable(c, !mips_ftlb_disabled);
 815
 816	ok = decode_config0(c);			/* Read Config registers.  */
 817	BUG_ON(!ok);				/* Arch spec violation!	 */
 818	if (ok)
 819		ok = decode_config1(c);
 820	if (ok)
 821		ok = decode_config2(c);
 822	if (ok)
 823		ok = decode_config3(c);
 824	if (ok)
 825		ok = decode_config4(c);
 826	if (ok)
 827		ok = decode_config5(c);
 828
 829	mips_probe_watch_registers(c);
 
 
 
 830
 831	if (cpu_has_rixi) {
 832		/* Enable the RIXI exceptions */
 833		set_c0_pagegrain(PG_IEC);
 834		back_to_back_c0_hazard();
 835		/* Verify the IEC bit is set */
 836		if (read_c0_pagegrain() & PG_IEC)
 837			c->options |= MIPS_CPU_RIXIEX;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 838	}
 839
 
 
 
 
 
 840#ifndef CONFIG_MIPS_CPS
 841	if (cpu_has_mips_r2_r6) {
 842		c->core = get_ebase_cpunum();
 
 
 843		if (cpu_has_mipsmt)
 844			c->core >>= fls(core_nvpes()) - 1;
 
 845	}
 846#endif
 847}
 848
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 849#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
 850		| MIPS_CPU_COUNTER)
 851
 852static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
 853{
 854	switch (c->processor_id & PRID_IMP_MASK) {
 855	case PRID_IMP_R2000:
 856		c->cputype = CPU_R2000;
 857		__cpu_name[cpu] = "R2000";
 858		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
 859		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
 860			     MIPS_CPU_NOFPUEX;
 861		if (__cpu_has_fpu())
 862			c->options |= MIPS_CPU_FPU;
 863		c->tlbsize = 64;
 864		break;
 865	case PRID_IMP_R3000:
 866		if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
 867			if (cpu_has_confreg()) {
 868				c->cputype = CPU_R3081E;
 869				__cpu_name[cpu] = "R3081";
 870			} else {
 871				c->cputype = CPU_R3000A;
 872				__cpu_name[cpu] = "R3000A";
 873			}
 874		} else {
 875			c->cputype = CPU_R3000;
 876			__cpu_name[cpu] = "R3000";
 877		}
 878		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
 879		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
 880			     MIPS_CPU_NOFPUEX;
 881		if (__cpu_has_fpu())
 882			c->options |= MIPS_CPU_FPU;
 883		c->tlbsize = 64;
 884		break;
 885	case PRID_IMP_R4000:
 886		if (read_c0_config() & CONF_SC) {
 887			if ((c->processor_id & PRID_REV_MASK) >=
 888			    PRID_REV_R4400) {
 889				c->cputype = CPU_R4400PC;
 890				__cpu_name[cpu] = "R4400PC";
 891			} else {
 892				c->cputype = CPU_R4000PC;
 893				__cpu_name[cpu] = "R4000PC";
 894			}
 895		} else {
 896			int cca = read_c0_config() & CONF_CM_CMASK;
 897			int mc;
 898
 899			/*
 900			 * SC and MC versions can't be reliably told apart,
 901			 * but only the latter support coherent caching
 902			 * modes so assume the firmware has set the KSEG0
 903			 * coherency attribute reasonably (if uncached, we
 904			 * assume SC).
 905			 */
 906			switch (cca) {
 907			case CONF_CM_CACHABLE_CE:
 908			case CONF_CM_CACHABLE_COW:
 909			case CONF_CM_CACHABLE_CUW:
 910				mc = 1;
 911				break;
 912			default:
 913				mc = 0;
 914				break;
 915			}
 916			if ((c->processor_id & PRID_REV_MASK) >=
 917			    PRID_REV_R4400) {
 918				c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
 919				__cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
 920			} else {
 921				c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
 922				__cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
 923			}
 924		}
 925
 926		set_isa(c, MIPS_CPU_ISA_III);
 927		c->fpu_msk31 |= FPU_CSR_CONDX;
 928		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
 929			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
 930			     MIPS_CPU_LLSC;
 931		c->tlbsize = 48;
 932		break;
 933	case PRID_IMP_VR41XX:
 934		set_isa(c, MIPS_CPU_ISA_III);
 935		c->fpu_msk31 |= FPU_CSR_CONDX;
 936		c->options = R4K_OPTS;
 937		c->tlbsize = 32;
 938		switch (c->processor_id & 0xf0) {
 939		case PRID_REV_VR4111:
 940			c->cputype = CPU_VR4111;
 941			__cpu_name[cpu] = "NEC VR4111";
 942			break;
 943		case PRID_REV_VR4121:
 944			c->cputype = CPU_VR4121;
 945			__cpu_name[cpu] = "NEC VR4121";
 946			break;
 947		case PRID_REV_VR4122:
 948			if ((c->processor_id & 0xf) < 0x3) {
 949				c->cputype = CPU_VR4122;
 950				__cpu_name[cpu] = "NEC VR4122";
 951			} else {
 952				c->cputype = CPU_VR4181A;
 953				__cpu_name[cpu] = "NEC VR4181A";
 954			}
 955			break;
 956		case PRID_REV_VR4130:
 957			if ((c->processor_id & 0xf) < 0x4) {
 958				c->cputype = CPU_VR4131;
 959				__cpu_name[cpu] = "NEC VR4131";
 960			} else {
 961				c->cputype = CPU_VR4133;
 962				c->options |= MIPS_CPU_LLSC;
 963				__cpu_name[cpu] = "NEC VR4133";
 964			}
 965			break;
 966		default:
 967			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
 968			c->cputype = CPU_VR41XX;
 969			__cpu_name[cpu] = "NEC Vr41xx";
 970			break;
 971		}
 972		break;
 973	case PRID_IMP_R4300:
 974		c->cputype = CPU_R4300;
 975		__cpu_name[cpu] = "R4300";
 976		set_isa(c, MIPS_CPU_ISA_III);
 977		c->fpu_msk31 |= FPU_CSR_CONDX;
 978		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
 979			     MIPS_CPU_LLSC;
 980		c->tlbsize = 32;
 981		break;
 982	case PRID_IMP_R4600:
 983		c->cputype = CPU_R4600;
 984		__cpu_name[cpu] = "R4600";
 985		set_isa(c, MIPS_CPU_ISA_III);
 986		c->fpu_msk31 |= FPU_CSR_CONDX;
 987		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
 988			     MIPS_CPU_LLSC;
 989		c->tlbsize = 48;
 990		break;
 991	#if 0
 992	case PRID_IMP_R4650:
 993		/*
 994		 * This processor doesn't have an MMU, so it's not
 995		 * "real easy" to run Linux on it. It is left purely
 996		 * for documentation.  Commented out because it shares
 997		 * it's c0_prid id number with the TX3900.
 998		 */
 999		c->cputype = CPU_R4650;
1000		__cpu_name[cpu] = "R4650";
1001		set_isa(c, MIPS_CPU_ISA_III);
1002		c->fpu_msk31 |= FPU_CSR_CONDX;
1003		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
1004		c->tlbsize = 48;
1005		break;
1006	#endif
1007	case PRID_IMP_TX39:
1008		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
1009		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
1010
1011		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
1012			c->cputype = CPU_TX3927;
1013			__cpu_name[cpu] = "TX3927";
1014			c->tlbsize = 64;
1015		} else {
1016			switch (c->processor_id & PRID_REV_MASK) {
1017			case PRID_REV_TX3912:
1018				c->cputype = CPU_TX3912;
1019				__cpu_name[cpu] = "TX3912";
1020				c->tlbsize = 32;
1021				break;
1022			case PRID_REV_TX3922:
1023				c->cputype = CPU_TX3922;
1024				__cpu_name[cpu] = "TX3922";
1025				c->tlbsize = 64;
1026				break;
1027			}
1028		}
1029		break;
1030	case PRID_IMP_R4700:
1031		c->cputype = CPU_R4700;
1032		__cpu_name[cpu] = "R4700";
1033		set_isa(c, MIPS_CPU_ISA_III);
1034		c->fpu_msk31 |= FPU_CSR_CONDX;
1035		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1036			     MIPS_CPU_LLSC;
1037		c->tlbsize = 48;
1038		break;
1039	case PRID_IMP_TX49:
1040		c->cputype = CPU_TX49XX;
1041		__cpu_name[cpu] = "R49XX";
1042		set_isa(c, MIPS_CPU_ISA_III);
1043		c->fpu_msk31 |= FPU_CSR_CONDX;
1044		c->options = R4K_OPTS | MIPS_CPU_LLSC;
1045		if (!(c->processor_id & 0x08))
1046			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
1047		c->tlbsize = 48;
1048		break;
1049	case PRID_IMP_R5000:
1050		c->cputype = CPU_R5000;
1051		__cpu_name[cpu] = "R5000";
1052		set_isa(c, MIPS_CPU_ISA_IV);
1053		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1054			     MIPS_CPU_LLSC;
1055		c->tlbsize = 48;
1056		break;
1057	case PRID_IMP_R5432:
1058		c->cputype = CPU_R5432;
1059		__cpu_name[cpu] = "R5432";
1060		set_isa(c, MIPS_CPU_ISA_IV);
1061		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1062			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
1063		c->tlbsize = 48;
1064		break;
1065	case PRID_IMP_R5500:
1066		c->cputype = CPU_R5500;
1067		__cpu_name[cpu] = "R5500";
1068		set_isa(c, MIPS_CPU_ISA_IV);
1069		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1070			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
1071		c->tlbsize = 48;
1072		break;
1073	case PRID_IMP_NEVADA:
1074		c->cputype = CPU_NEVADA;
1075		__cpu_name[cpu] = "Nevada";
1076		set_isa(c, MIPS_CPU_ISA_IV);
1077		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1078			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
1079		c->tlbsize = 48;
1080		break;
1081	case PRID_IMP_R6000:
1082		c->cputype = CPU_R6000;
1083		__cpu_name[cpu] = "R6000";
1084		set_isa(c, MIPS_CPU_ISA_II);
1085		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
1086		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
1087			     MIPS_CPU_LLSC;
1088		c->tlbsize = 32;
1089		break;
1090	case PRID_IMP_R6000A:
1091		c->cputype = CPU_R6000A;
1092		__cpu_name[cpu] = "R6000A";
1093		set_isa(c, MIPS_CPU_ISA_II);
1094		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
1095		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
1096			     MIPS_CPU_LLSC;
1097		c->tlbsize = 32;
1098		break;
1099	case PRID_IMP_RM7000:
1100		c->cputype = CPU_RM7000;
1101		__cpu_name[cpu] = "RM7000";
1102		set_isa(c, MIPS_CPU_ISA_IV);
1103		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1104			     MIPS_CPU_LLSC;
1105		/*
1106		 * Undocumented RM7000:	 Bit 29 in the info register of
1107		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
1108		 * entries.
1109		 *
1110		 * 29	   1 =>	   64 entry JTLB
1111		 *	   0 =>	   48 entry JTLB
1112		 */
1113		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
1114		break;
1115	case PRID_IMP_R8000:
1116		c->cputype = CPU_R8000;
1117		__cpu_name[cpu] = "RM8000";
1118		set_isa(c, MIPS_CPU_ISA_IV);
1119		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
1120			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
1121			     MIPS_CPU_LLSC;
1122		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
1123		break;
1124	case PRID_IMP_R10000:
1125		c->cputype = CPU_R10000;
1126		__cpu_name[cpu] = "R10000";
1127		set_isa(c, MIPS_CPU_ISA_IV);
1128		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
1129			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
1130			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
1131			     MIPS_CPU_LLSC;
1132		c->tlbsize = 64;
1133		break;
1134	case PRID_IMP_R12000:
1135		c->cputype = CPU_R12000;
1136		__cpu_name[cpu] = "R12000";
1137		set_isa(c, MIPS_CPU_ISA_IV);
1138		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
1139			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
1140			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
1141			     MIPS_CPU_LLSC | MIPS_CPU_BP_GHIST;
1142		c->tlbsize = 64;
 
1143		break;
1144	case PRID_IMP_R14000:
1145		if (((c->processor_id >> 4) & 0x0f) > 2) {
1146			c->cputype = CPU_R16000;
1147			__cpu_name[cpu] = "R16000";
1148		} else {
1149			c->cputype = CPU_R14000;
1150			__cpu_name[cpu] = "R14000";
1151		}
1152		set_isa(c, MIPS_CPU_ISA_IV);
1153		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
1154			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
1155			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
1156			     MIPS_CPU_LLSC | MIPS_CPU_BP_GHIST;
1157		c->tlbsize = 64;
 
1158		break;
1159	case PRID_IMP_LOONGSON_64:  /* Loongson-2/3 */
1160		switch (c->processor_id & PRID_REV_MASK) {
1161		case PRID_REV_LOONGSON2E:
1162			c->cputype = CPU_LOONGSON2;
1163			__cpu_name[cpu] = "ICT Loongson-2";
1164			set_elf_platform(cpu, "loongson2e");
1165			set_isa(c, MIPS_CPU_ISA_III);
1166			c->fpu_msk31 |= FPU_CSR_CONDX;
1167			break;
1168		case PRID_REV_LOONGSON2F:
1169			c->cputype = CPU_LOONGSON2;
1170			__cpu_name[cpu] = "ICT Loongson-2";
1171			set_elf_platform(cpu, "loongson2f");
1172			set_isa(c, MIPS_CPU_ISA_III);
1173			c->fpu_msk31 |= FPU_CSR_CONDX;
1174			break;
1175		case PRID_REV_LOONGSON3A:
1176			c->cputype = CPU_LOONGSON3;
1177			__cpu_name[cpu] = "ICT Loongson-3";
1178			set_elf_platform(cpu, "loongson3a");
1179			set_isa(c, MIPS_CPU_ISA_M64R1);
 
 
1180			break;
1181		case PRID_REV_LOONGSON3B_R1:
1182		case PRID_REV_LOONGSON3B_R2:
1183			c->cputype = CPU_LOONGSON3;
1184			__cpu_name[cpu] = "ICT Loongson-3";
1185			set_elf_platform(cpu, "loongson3b");
1186			set_isa(c, MIPS_CPU_ISA_M64R1);
 
 
1187			break;
1188		}
1189
1190		c->options = R4K_OPTS |
1191			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
1192			     MIPS_CPU_32FPR;
1193		c->tlbsize = 64;
 
1194		c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1195		break;
1196	case PRID_IMP_LOONGSON_32:  /* Loongson-1 */
1197		decode_configs(c);
1198
1199		c->cputype = CPU_LOONGSON1;
1200
1201		switch (c->processor_id & PRID_REV_MASK) {
1202		case PRID_REV_LOONGSON1B:
1203			__cpu_name[cpu] = "Loongson 1B";
1204			break;
1205		}
1206
1207		break;
1208	}
1209}
1210
1211static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
1212{
1213	c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1214	switch (c->processor_id & PRID_IMP_MASK) {
1215	case PRID_IMP_QEMU_GENERIC:
1216		c->writecombine = _CACHE_UNCACHED;
1217		c->cputype = CPU_QEMU_GENERIC;
1218		__cpu_name[cpu] = "MIPS GENERIC QEMU";
1219		break;
1220	case PRID_IMP_4KC:
1221		c->cputype = CPU_4KC;
1222		c->writecombine = _CACHE_UNCACHED;
1223		__cpu_name[cpu] = "MIPS 4Kc";
1224		break;
1225	case PRID_IMP_4KEC:
1226	case PRID_IMP_4KECR2:
1227		c->cputype = CPU_4KEC;
1228		c->writecombine = _CACHE_UNCACHED;
1229		__cpu_name[cpu] = "MIPS 4KEc";
1230		break;
1231	case PRID_IMP_4KSC:
1232	case PRID_IMP_4KSD:
1233		c->cputype = CPU_4KSC;
1234		c->writecombine = _CACHE_UNCACHED;
1235		__cpu_name[cpu] = "MIPS 4KSc";
1236		break;
1237	case PRID_IMP_5KC:
1238		c->cputype = CPU_5KC;
1239		c->writecombine = _CACHE_UNCACHED;
1240		__cpu_name[cpu] = "MIPS 5Kc";
1241		break;
1242	case PRID_IMP_5KE:
1243		c->cputype = CPU_5KE;
1244		c->writecombine = _CACHE_UNCACHED;
1245		__cpu_name[cpu] = "MIPS 5KE";
1246		break;
1247	case PRID_IMP_20KC:
1248		c->cputype = CPU_20KC;
1249		c->writecombine = _CACHE_UNCACHED;
1250		__cpu_name[cpu] = "MIPS 20Kc";
1251		break;
1252	case PRID_IMP_24K:
1253		c->cputype = CPU_24K;
1254		c->writecombine = _CACHE_UNCACHED;
1255		__cpu_name[cpu] = "MIPS 24Kc";
1256		break;
1257	case PRID_IMP_24KE:
1258		c->cputype = CPU_24K;
1259		c->writecombine = _CACHE_UNCACHED;
1260		__cpu_name[cpu] = "MIPS 24KEc";
1261		break;
1262	case PRID_IMP_25KF:
1263		c->cputype = CPU_25KF;
1264		c->writecombine = _CACHE_UNCACHED;
1265		__cpu_name[cpu] = "MIPS 25Kc";
1266		break;
1267	case PRID_IMP_34K:
1268		c->cputype = CPU_34K;
1269		c->writecombine = _CACHE_UNCACHED;
1270		__cpu_name[cpu] = "MIPS 34Kc";
 
1271		break;
1272	case PRID_IMP_74K:
1273		c->cputype = CPU_74K;
1274		c->writecombine = _CACHE_UNCACHED;
1275		__cpu_name[cpu] = "MIPS 74Kc";
1276		break;
1277	case PRID_IMP_M14KC:
1278		c->cputype = CPU_M14KC;
1279		c->writecombine = _CACHE_UNCACHED;
1280		__cpu_name[cpu] = "MIPS M14Kc";
1281		break;
1282	case PRID_IMP_M14KEC:
1283		c->cputype = CPU_M14KEC;
1284		c->writecombine = _CACHE_UNCACHED;
1285		__cpu_name[cpu] = "MIPS M14KEc";
1286		break;
1287	case PRID_IMP_1004K:
1288		c->cputype = CPU_1004K;
1289		c->writecombine = _CACHE_UNCACHED;
1290		__cpu_name[cpu] = "MIPS 1004Kc";
 
1291		break;
1292	case PRID_IMP_1074K:
1293		c->cputype = CPU_1074K;
1294		c->writecombine = _CACHE_UNCACHED;
1295		__cpu_name[cpu] = "MIPS 1074Kc";
1296		break;
1297	case PRID_IMP_INTERAPTIV_UP:
1298		c->cputype = CPU_INTERAPTIV;
1299		__cpu_name[cpu] = "MIPS interAptiv";
 
1300		break;
1301	case PRID_IMP_INTERAPTIV_MP:
1302		c->cputype = CPU_INTERAPTIV;
1303		__cpu_name[cpu] = "MIPS interAptiv (multi)";
 
1304		break;
1305	case PRID_IMP_PROAPTIV_UP:
1306		c->cputype = CPU_PROAPTIV;
1307		__cpu_name[cpu] = "MIPS proAptiv";
1308		break;
1309	case PRID_IMP_PROAPTIV_MP:
1310		c->cputype = CPU_PROAPTIV;
1311		__cpu_name[cpu] = "MIPS proAptiv (multi)";
1312		break;
1313	case PRID_IMP_P5600:
1314		c->cputype = CPU_P5600;
1315		__cpu_name[cpu] = "MIPS P5600";
1316		break;
 
 
 
 
1317	case PRID_IMP_I6400:
1318		c->cputype = CPU_I6400;
1319		__cpu_name[cpu] = "MIPS I6400";
1320		break;
 
 
 
 
1321	case PRID_IMP_M5150:
1322		c->cputype = CPU_M5150;
1323		__cpu_name[cpu] = "MIPS M5150";
1324		break;
 
 
 
 
1325	}
1326
1327	decode_configs(c);
1328
1329	spram_config();
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1330}
1331
1332static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
1333{
1334	decode_configs(c);
1335	switch (c->processor_id & PRID_IMP_MASK) {
1336	case PRID_IMP_AU1_REV1:
1337	case PRID_IMP_AU1_REV2:
1338		c->cputype = CPU_ALCHEMY;
1339		switch ((c->processor_id >> 24) & 0xff) {
1340		case 0:
1341			__cpu_name[cpu] = "Au1000";
1342			break;
1343		case 1:
1344			__cpu_name[cpu] = "Au1500";
1345			break;
1346		case 2:
1347			__cpu_name[cpu] = "Au1100";
1348			break;
1349		case 3:
1350			__cpu_name[cpu] = "Au1550";
1351			break;
1352		case 4:
1353			__cpu_name[cpu] = "Au1200";
1354			if ((c->processor_id & PRID_REV_MASK) == 2)
1355				__cpu_name[cpu] = "Au1250";
1356			break;
1357		case 5:
1358			__cpu_name[cpu] = "Au1210";
1359			break;
1360		default:
1361			__cpu_name[cpu] = "Au1xxx";
1362			break;
1363		}
1364		break;
 
 
 
 
1365	}
1366}
1367
1368static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
1369{
1370	decode_configs(c);
1371
1372	c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1373	switch (c->processor_id & PRID_IMP_MASK) {
1374	case PRID_IMP_SB1:
1375		c->cputype = CPU_SB1;
1376		__cpu_name[cpu] = "SiByte SB1";
1377		/* FPU in pass1 is known to have issues. */
1378		if ((c->processor_id & PRID_REV_MASK) < 0x02)
1379			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
1380		break;
1381	case PRID_IMP_SB1A:
1382		c->cputype = CPU_SB1A;
1383		__cpu_name[cpu] = "SiByte SB1A";
1384		break;
1385	}
1386}
1387
1388static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
1389{
1390	decode_configs(c);
1391	switch (c->processor_id & PRID_IMP_MASK) {
1392	case PRID_IMP_SR71000:
1393		c->cputype = CPU_SR71000;
1394		__cpu_name[cpu] = "Sandcraft SR71000";
1395		c->scache.ways = 8;
1396		c->tlbsize = 64;
1397		break;
1398	}
1399}
1400
1401static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
1402{
1403	decode_configs(c);
1404	switch (c->processor_id & PRID_IMP_MASK) {
1405	case PRID_IMP_PR4450:
1406		c->cputype = CPU_PR4450;
1407		__cpu_name[cpu] = "Philips PR4450";
1408		set_isa(c, MIPS_CPU_ISA_M32R1);
1409		break;
1410	}
1411}
1412
1413static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
1414{
1415	decode_configs(c);
1416	switch (c->processor_id & PRID_IMP_MASK) {
1417	case PRID_IMP_BMIPS32_REV4:
1418	case PRID_IMP_BMIPS32_REV8:
1419		c->cputype = CPU_BMIPS32;
1420		__cpu_name[cpu] = "Broadcom BMIPS32";
1421		set_elf_platform(cpu, "bmips32");
1422		break;
1423	case PRID_IMP_BMIPS3300:
1424	case PRID_IMP_BMIPS3300_ALT:
1425	case PRID_IMP_BMIPS3300_BUG:
1426		c->cputype = CPU_BMIPS3300;
1427		__cpu_name[cpu] = "Broadcom BMIPS3300";
1428		set_elf_platform(cpu, "bmips3300");
 
1429		break;
1430	case PRID_IMP_BMIPS43XX: {
1431		int rev = c->processor_id & PRID_REV_MASK;
1432
1433		if (rev >= PRID_REV_BMIPS4380_LO &&
1434				rev <= PRID_REV_BMIPS4380_HI) {
1435			c->cputype = CPU_BMIPS4380;
1436			__cpu_name[cpu] = "Broadcom BMIPS4380";
1437			set_elf_platform(cpu, "bmips4380");
 
 
1438		} else {
1439			c->cputype = CPU_BMIPS4350;
1440			__cpu_name[cpu] = "Broadcom BMIPS4350";
1441			set_elf_platform(cpu, "bmips4350");
1442		}
1443		break;
1444	}
1445	case PRID_IMP_BMIPS5000:
1446	case PRID_IMP_BMIPS5200:
1447		c->cputype = CPU_BMIPS5000;
1448		__cpu_name[cpu] = "Broadcom BMIPS5000";
 
 
 
1449		set_elf_platform(cpu, "bmips5000");
1450		c->options |= MIPS_CPU_ULRI;
 
1451		break;
1452	}
1453}
1454
1455static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
1456{
1457	decode_configs(c);
 
 
1458	switch (c->processor_id & PRID_IMP_MASK) {
1459	case PRID_IMP_CAVIUM_CN38XX:
1460	case PRID_IMP_CAVIUM_CN31XX:
1461	case PRID_IMP_CAVIUM_CN30XX:
1462		c->cputype = CPU_CAVIUM_OCTEON;
1463		__cpu_name[cpu] = "Cavium Octeon";
1464		goto platform;
1465	case PRID_IMP_CAVIUM_CN58XX:
1466	case PRID_IMP_CAVIUM_CN56XX:
1467	case PRID_IMP_CAVIUM_CN50XX:
1468	case PRID_IMP_CAVIUM_CN52XX:
1469		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
1470		__cpu_name[cpu] = "Cavium Octeon+";
1471platform:
1472		set_elf_platform(cpu, "octeon");
1473		break;
1474	case PRID_IMP_CAVIUM_CN61XX:
1475	case PRID_IMP_CAVIUM_CN63XX:
1476	case PRID_IMP_CAVIUM_CN66XX:
1477	case PRID_IMP_CAVIUM_CN68XX:
1478	case PRID_IMP_CAVIUM_CNF71XX:
1479		c->cputype = CPU_CAVIUM_OCTEON2;
1480		__cpu_name[cpu] = "Cavium Octeon II";
1481		set_elf_platform(cpu, "octeon2");
1482		break;
1483	case PRID_IMP_CAVIUM_CN70XX:
 
 
1484	case PRID_IMP_CAVIUM_CN78XX:
1485		c->cputype = CPU_CAVIUM_OCTEON3;
1486		__cpu_name[cpu] = "Cavium Octeon III";
1487		set_elf_platform(cpu, "octeon3");
1488		break;
1489	default:
1490		printk(KERN_INFO "Unknown Octeon chip!\n");
1491		c->cputype = CPU_UNKNOWN;
1492		break;
1493	}
1494}
1495
1496static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
 
 
 
1497{
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1498	decode_configs(c);
1499	/* JZRISC does not implement the CP0 counter. */
1500	c->options &= ~MIPS_CPU_COUNTER;
1501	BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
1502	switch (c->processor_id & PRID_IMP_MASK) {
1503	case PRID_IMP_JZRISC:
1504		c->cputype = CPU_JZRISC;
1505		c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1506		__cpu_name[cpu] = "Ingenic JZRISC";
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1507		break;
1508	default:
1509		panic("Unknown Ingenic Processor ID!");
1510		break;
1511	}
1512}
 
 
 
1513
1514static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
1515{
1516	decode_configs(c);
1517
1518	if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
1519		c->cputype = CPU_ALCHEMY;
1520		__cpu_name[cpu] = "Au1300";
1521		/* following stuff is not for Alchemy */
1522		return;
1523	}
1524
1525	c->options = (MIPS_CPU_TLB	 |
1526			MIPS_CPU_4KEX	 |
1527			MIPS_CPU_COUNTER |
1528			MIPS_CPU_DIVEC	 |
1529			MIPS_CPU_WATCH	 |
1530			MIPS_CPU_EJTAG	 |
1531			MIPS_CPU_LLSC);
1532
1533	switch (c->processor_id & PRID_IMP_MASK) {
1534	case PRID_IMP_NETLOGIC_XLP2XX:
1535	case PRID_IMP_NETLOGIC_XLP9XX:
1536	case PRID_IMP_NETLOGIC_XLP5XX:
1537		c->cputype = CPU_XLP;
1538		__cpu_name[cpu] = "Broadcom XLPII";
1539		break;
1540
1541	case PRID_IMP_NETLOGIC_XLP8XX:
1542	case PRID_IMP_NETLOGIC_XLP3XX:
1543		c->cputype = CPU_XLP;
1544		__cpu_name[cpu] = "Netlogic XLP";
1545		break;
1546
1547	case PRID_IMP_NETLOGIC_XLR732:
1548	case PRID_IMP_NETLOGIC_XLR716:
1549	case PRID_IMP_NETLOGIC_XLR532:
1550	case PRID_IMP_NETLOGIC_XLR308:
1551	case PRID_IMP_NETLOGIC_XLR532C:
1552	case PRID_IMP_NETLOGIC_XLR516C:
1553	case PRID_IMP_NETLOGIC_XLR508C:
1554	case PRID_IMP_NETLOGIC_XLR308C:
1555		c->cputype = CPU_XLR;
1556		__cpu_name[cpu] = "Netlogic XLR";
1557		break;
1558
1559	case PRID_IMP_NETLOGIC_XLS608:
1560	case PRID_IMP_NETLOGIC_XLS408:
1561	case PRID_IMP_NETLOGIC_XLS404:
1562	case PRID_IMP_NETLOGIC_XLS208:
1563	case PRID_IMP_NETLOGIC_XLS204:
1564	case PRID_IMP_NETLOGIC_XLS108:
1565	case PRID_IMP_NETLOGIC_XLS104:
1566	case PRID_IMP_NETLOGIC_XLS616B:
1567	case PRID_IMP_NETLOGIC_XLS608B:
1568	case PRID_IMP_NETLOGIC_XLS416B:
1569	case PRID_IMP_NETLOGIC_XLS412B:
1570	case PRID_IMP_NETLOGIC_XLS408B:
1571	case PRID_IMP_NETLOGIC_XLS404B:
1572		c->cputype = CPU_XLR;
1573		__cpu_name[cpu] = "Netlogic XLS";
 
 
 
 
 
 
 
 
 
 
 
 
 
1574		break;
1575
1576	default:
1577		pr_info("Unknown Netlogic chip id [%02x]!\n",
1578		       c->processor_id);
1579		c->cputype = CPU_XLR;
1580		break;
1581	}
1582
1583	if (c->cputype == CPU_XLP) {
1584		set_isa(c, MIPS_CPU_ISA_M64R2);
1585		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
1586		/* This will be updated again after all threads are woken up */
1587		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
1588	} else {
1589		set_isa(c, MIPS_CPU_ISA_M64R1);
1590		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1591	}
1592	c->kscratch_mask = 0xf;
1593}
1594
1595#ifdef CONFIG_64BIT
1596/* For use by uaccess.h */
1597u64 __ua_limit;
1598EXPORT_SYMBOL(__ua_limit);
1599#endif
1600
1601const char *__cpu_name[NR_CPUS];
1602const char *__elf_platform;
 
1603
1604void cpu_probe(void)
1605{
1606	struct cpuinfo_mips *c = &current_cpu_data;
1607	unsigned int cpu = smp_processor_id();
1608
 
 
 
 
 
 
1609	c->processor_id = PRID_IMP_UNKNOWN;
1610	c->fpu_id	= FPIR_IMP_NONE;
1611	c->cputype	= CPU_UNKNOWN;
1612	c->writecombine = _CACHE_UNCACHED;
1613
1614	c->fpu_csr31	= FPU_CSR_RN;
1615	c->fpu_msk31	= FPU_CSR_RSVD | FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
1616
1617	c->processor_id = read_c0_prid();
1618	switch (c->processor_id & PRID_COMP_MASK) {
1619	case PRID_COMP_LEGACY:
1620		cpu_probe_legacy(c, cpu);
1621		break;
1622	case PRID_COMP_MIPS:
1623		cpu_probe_mips(c, cpu);
1624		break;
1625	case PRID_COMP_ALCHEMY:
 
1626		cpu_probe_alchemy(c, cpu);
1627		break;
1628	case PRID_COMP_SIBYTE:
1629		cpu_probe_sibyte(c, cpu);
1630		break;
1631	case PRID_COMP_BROADCOM:
1632		cpu_probe_broadcom(c, cpu);
1633		break;
1634	case PRID_COMP_SANDCRAFT:
1635		cpu_probe_sandcraft(c, cpu);
1636		break;
1637	case PRID_COMP_NXP:
1638		cpu_probe_nxp(c, cpu);
1639		break;
1640	case PRID_COMP_CAVIUM:
1641		cpu_probe_cavium(c, cpu);
1642		break;
 
 
 
 
1643	case PRID_COMP_INGENIC_D0:
1644	case PRID_COMP_INGENIC_D1:
1645	case PRID_COMP_INGENIC_E1:
1646		cpu_probe_ingenic(c, cpu);
1647		break;
1648	case PRID_COMP_NETLOGIC:
1649		cpu_probe_netlogic(c, cpu);
1650		break;
1651	}
1652
1653	BUG_ON(!__cpu_name[cpu]);
1654	BUG_ON(c->cputype == CPU_UNKNOWN);
1655
1656	/*
1657	 * Platform code can force the cpu type to optimize code
1658	 * generation. In that case be sure the cpu type is correctly
1659	 * manually setup otherwise it could trigger some nasty bugs.
1660	 */
1661	BUG_ON(current_cpu_type() != c->cputype);
1662
 
 
 
 
 
 
 
 
 
1663	if (mips_fpu_disabled)
1664		c->options &= ~MIPS_CPU_FPU;
1665
1666	if (mips_dsp_disabled)
1667		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1668
1669	if (mips_htw_disabled) {
1670		c->options &= ~MIPS_CPU_HTW;
1671		write_c0_pwctl(read_c0_pwctl() &
1672			       ~(1 << MIPS_PWCTL_PWEN_SHIFT));
1673	}
1674
1675	if (c->options & MIPS_CPU_FPU)
1676		cpu_set_fpu_opts(c);
1677	else
1678		cpu_set_nofpu_opts(c);
1679
1680	if (cpu_has_bp_ghist)
1681		write_c0_r10k_diag(read_c0_r10k_diag() |
1682				   R10K_DIAG_E_GHIST);
1683
1684	if (cpu_has_mips_r2_r6) {
1685		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1686		/* R2 has Performance Counter Interrupt indicator */
1687		c->options |= MIPS_CPU_PCI;
1688	}
1689	else
1690		c->srsets = 1;
1691
1692	if (cpu_has_mips_r6)
1693		elf_hwcap |= HWCAP_MIPS_R6;
1694
1695	if (cpu_has_msa) {
1696		c->msa_id = cpu_get_msa_id();
1697		WARN(c->msa_id & MSA_IR_WRPF,
1698		     "Vector register partitioning unimplemented!");
1699		elf_hwcap |= HWCAP_MIPS_MSA;
1700	}
1701
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1702	cpu_probe_vmbits(c);
1703
 
 
 
 
 
 
 
1704#ifdef CONFIG_64BIT
1705	if (cpu == 0)
1706		__ua_limit = ~((1ull << cpu_vmbits) - 1);
1707#endif
 
 
1708}
1709
1710void cpu_report(void)
1711{
1712	struct cpuinfo_mips *c = &current_cpu_data;
1713
1714	pr_info("CPU%d revision is: %08x (%s)\n",
1715		smp_processor_id(), c->processor_id, cpu_name_string());
1716	if (c->options & MIPS_CPU_FPU)
1717		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
1718	if (cpu_has_msa)
1719		pr_info("MSA revision is: %08x\n", c->msa_id);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1720}
v6.9.4
   1// SPDX-License-Identifier: GPL-2.0-or-later
   2/*
   3 * Processor capabilities determination functions.
   4 *
   5 * Copyright (C) xxxx  the Anonymous
   6 * Copyright (C) 1994 - 2006 Ralf Baechle
   7 * Copyright (C) 2003, 2004  Maciej W. Rozycki
   8 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
 
 
 
 
 
   9 */
  10#include <linux/init.h>
  11#include <linux/kernel.h>
  12#include <linux/ptrace.h>
  13#include <linux/smp.h>
  14#include <linux/stddef.h>
  15#include <linux/export.h>
  16
  17#include <asm/bugs.h>
  18#include <asm/cpu.h>
  19#include <asm/cpu-features.h>
  20#include <asm/cpu-type.h>
  21#include <asm/fpu.h>
  22#include <asm/mipsregs.h>
  23#include <asm/mipsmtregs.h>
  24#include <asm/msa.h>
  25#include <asm/watch.h>
  26#include <asm/elf.h>
  27#include <asm/pgtable-bits.h>
  28#include <asm/spram.h>
  29#include <asm/traps.h>
  30#include <linux/uaccess.h>
 
 
  31
  32#include "fpu-probe.h"
 
 
 
 
 
  33
  34#include <asm/mach-loongson64/cpucfg-emul.h>
 
 
 
 
 
  35
  36/* Hardware capabilities */
  37unsigned int elf_hwcap __read_mostly;
  38EXPORT_SYMBOL_GPL(elf_hwcap);
 
 
 
 
  39
  40static inline unsigned long cpu_get_msa_id(void)
  41{
  42	unsigned long status, msa_id;
  43
  44	status = read_c0_status();
  45	__enable_fpu(FPU_64BIT);
  46	enable_msa();
  47	msa_id = read_msa_ir();
  48	disable_msa();
  49	write_c0_status(status);
  50	return msa_id;
  51}
  52
  53static int mips_dsp_disabled;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  54
  55static int __init dsp_disable(char *s)
  56{
  57	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
  58	mips_dsp_disabled = 1;
  59
  60	return 1;
  61}
  62
  63__setup("nodsp", dsp_disable);
  64
  65static int mips_htw_disabled;
  66
  67static int __init htw_disable(char *s)
  68{
  69	mips_htw_disabled = 1;
  70	cpu_data[0].options &= ~MIPS_CPU_HTW;
  71	write_c0_pwctl(read_c0_pwctl() &
  72		       ~(1 << MIPS_PWCTL_PWEN_SHIFT));
  73
  74	return 1;
  75}
  76
  77__setup("nohtw", htw_disable);
  78
  79static int mips_ftlb_disabled;
  80static int mips_has_ftlb_configured;
  81
  82enum ftlb_flags {
  83	FTLB_EN		= 1 << 0,
  84	FTLB_SET_PROB	= 1 << 1,
  85};
  86
  87static int set_ftlb_enable(struct cpuinfo_mips *c, enum ftlb_flags flags);
  88
  89static int __init ftlb_disable(char *s)
  90{
  91	unsigned int config4, mmuextdef;
  92
  93	/*
  94	 * If the core hasn't done any FTLB configuration, there is nothing
  95	 * for us to do here.
  96	 */
  97	if (!mips_has_ftlb_configured)
  98		return 1;
  99
 100	/* Disable it in the boot cpu */
 101	if (set_ftlb_enable(&cpu_data[0], 0)) {
 102		pr_warn("Can't turn FTLB off\n");
 103		return 1;
 104	}
 105
 
 
 106	config4 = read_c0_config4();
 107
 108	/* Check that FTLB has been disabled */
 109	mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
 110	/* MMUSIZEEXT == VTLB ON, FTLB OFF */
 111	if (mmuextdef == MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT) {
 112		/* This should never happen */
 113		pr_warn("FTLB could not be disabled!\n");
 114		return 1;
 115	}
 116
 117	mips_ftlb_disabled = 1;
 118	mips_has_ftlb_configured = 0;
 119
 120	/*
 121	 * noftlb is mainly used for debug purposes so print
 122	 * an informative message instead of using pr_debug()
 123	 */
 124	pr_info("FTLB has been disabled\n");
 125
 126	/*
 127	 * Some of these bits are duplicated in the decode_config4.
 128	 * MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT is the only possible case
 129	 * once FTLB has been disabled so undo what decode_config4 did.
 130	 */
 131	cpu_data[0].tlbsize -= cpu_data[0].tlbsizeftlbways *
 132			       cpu_data[0].tlbsizeftlbsets;
 133	cpu_data[0].tlbsizeftlbsets = 0;
 134	cpu_data[0].tlbsizeftlbways = 0;
 135
 136	return 1;
 137}
 138
 139__setup("noftlb", ftlb_disable);
 140
 141/*
 142 * Check if the CPU has per tc perf counters
 143 */
 144static inline void cpu_set_mt_per_tc_perf(struct cpuinfo_mips *c)
 145{
 146	if (read_c0_config7() & MTI_CONF7_PTC)
 147		c->options |= MIPS_CPU_MT_PER_TC_PERF_COUNTERS;
 148}
 149
 150static inline void check_errata(void)
 151{
 152	struct cpuinfo_mips *c = &current_cpu_data;
 153
 154	switch (current_cpu_type()) {
 155	case CPU_34K:
 156		/*
 157		 * Erratum "RPS May Cause Incorrect Instruction Execution"
 158		 * This code only handles VPE0, any SMP/RTOS code
 159		 * making use of VPE1 will be responsible for that VPE.
 160		 */
 161		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
 162			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
 163		break;
 164	default:
 165		break;
 166	}
 167}
 168
 169void __init check_bugs32(void)
 170{
 171	check_errata();
 172}
 173
 174/*
 175 * Probe whether cpu has config register by trying to play with
 176 * alternate cache bit and see whether it matters.
 177 * It's used by cpu_probe to distinguish between R3000A and R3081.
 178 */
 179static inline int cpu_has_confreg(void)
 180{
 181#ifdef CONFIG_CPU_R3000
 
 182	unsigned long size1, size2;
 183	unsigned long cfg = read_c0_conf();
 184
 185	size1 = r3k_cache_size(ST0_ISC);
 186	write_c0_conf(cfg ^ R30XX_CONF_AC);
 187	size2 = r3k_cache_size(ST0_ISC);
 188	write_c0_conf(cfg);
 189	return size1 != size2;
 190#else
 191	return 0;
 192#endif
 193}
 194
 195static inline void set_elf_platform(int cpu, const char *plat)
 196{
 197	if (cpu == 0)
 198		__elf_platform = plat;
 199}
 200
 201static inline void set_elf_base_platform(const char *plat)
 202{
 203	if (__elf_base_platform == NULL) {
 204		__elf_base_platform = plat;
 205	}
 206}
 207
 208static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
 209{
 210#ifdef __NEED_VMBITS_PROBE
 211	write_c0_entryhi(0x3fffffffffffe000ULL);
 212	back_to_back_c0_hazard();
 213	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
 214#endif
 215}
 216
 217static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
 218{
 219	switch (isa) {
 220	case MIPS_CPU_ISA_M64R5:
 221		c->isa_level |= MIPS_CPU_ISA_M32R5 | MIPS_CPU_ISA_M64R5;
 222		set_elf_base_platform("mips64r5");
 223		fallthrough;
 224	case MIPS_CPU_ISA_M64R2:
 225		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
 226		set_elf_base_platform("mips64r2");
 227		fallthrough;
 228	case MIPS_CPU_ISA_M64R1:
 229		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
 230		set_elf_base_platform("mips64");
 231		fallthrough;
 232	case MIPS_CPU_ISA_V:
 233		c->isa_level |= MIPS_CPU_ISA_V;
 234		set_elf_base_platform("mips5");
 235		fallthrough;
 236	case MIPS_CPU_ISA_IV:
 237		c->isa_level |= MIPS_CPU_ISA_IV;
 238		set_elf_base_platform("mips4");
 239		fallthrough;
 240	case MIPS_CPU_ISA_III:
 241		c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
 242		set_elf_base_platform("mips3");
 243		break;
 244
 245	/* R6 incompatible with everything else */
 246	case MIPS_CPU_ISA_M64R6:
 247		c->isa_level |= MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6;
 248		set_elf_base_platform("mips64r6");
 249		fallthrough;
 250	case MIPS_CPU_ISA_M32R6:
 251		c->isa_level |= MIPS_CPU_ISA_M32R6;
 252		set_elf_base_platform("mips32r6");
 253		/* Break here so we don't add incompatible ISAs */
 254		break;
 255	case MIPS_CPU_ISA_M32R5:
 256		c->isa_level |= MIPS_CPU_ISA_M32R5;
 257		set_elf_base_platform("mips32r5");
 258		fallthrough;
 259	case MIPS_CPU_ISA_M32R2:
 260		c->isa_level |= MIPS_CPU_ISA_M32R2;
 261		set_elf_base_platform("mips32r2");
 262		fallthrough;
 263	case MIPS_CPU_ISA_M32R1:
 264		c->isa_level |= MIPS_CPU_ISA_M32R1;
 265		set_elf_base_platform("mips32");
 266		fallthrough;
 267	case MIPS_CPU_ISA_II:
 268		c->isa_level |= MIPS_CPU_ISA_II;
 269		set_elf_base_platform("mips2");
 270		break;
 271	}
 272}
 273
 274static char unknown_isa[] = KERN_ERR \
 275	"Unsupported ISA type, c0.config0: %d.";
 276
 277static unsigned int calculate_ftlb_probability(struct cpuinfo_mips *c)
 278{
 279
 280	unsigned int probability = c->tlbsize / c->tlbsizevtlb;
 281
 282	/*
 283	 * 0 = All TLBWR instructions go to FTLB
 284	 * 1 = 15:1: For every 16 TBLWR instructions, 15 go to the
 285	 * FTLB and 1 goes to the VTLB.
 286	 * 2 = 7:1: As above with 7:1 ratio.
 287	 * 3 = 3:1: As above with 3:1 ratio.
 288	 *
 289	 * Use the linear midpoint as the probability threshold.
 290	 */
 291	if (probability >= 12)
 292		return 1;
 293	else if (probability >= 6)
 294		return 2;
 295	else
 296		/*
 297		 * So FTLB is less than 4 times bigger than VTLB.
 298		 * A 3:1 ratio can still be useful though.
 299		 */
 300		return 3;
 301}
 302
 303static int set_ftlb_enable(struct cpuinfo_mips *c, enum ftlb_flags flags)
 304{
 305	unsigned int config;
 306
 307	/* It's implementation dependent how the FTLB can be enabled */
 308	switch (c->cputype) {
 309	case CPU_PROAPTIV:
 310	case CPU_P5600:
 311	case CPU_P6600:
 312		/* proAptiv & related cores use Config6 to enable the FTLB */
 313		config = read_c0_config6();
 314
 315		if (flags & FTLB_EN)
 316			config |= MTI_CONF6_FTLBEN;
 
 
 
 
 
 317		else
 318			config &= ~MTI_CONF6_FTLBEN;
 319
 320		if (flags & FTLB_SET_PROB) {
 321			config &= ~(3 << MTI_CONF6_FTLBP_SHIFT);
 322			config |= calculate_ftlb_probability(c)
 323				  << MTI_CONF6_FTLBP_SHIFT;
 324		}
 325
 326		write_c0_config6(config);
 327		back_to_back_c0_hazard();
 328		break;
 329	case CPU_I6400:
 330	case CPU_I6500:
 331		/* There's no way to disable the FTLB */
 332		if (!(flags & FTLB_EN))
 333			return 1;
 334		return 0;
 335	case CPU_LOONGSON64:
 336		/* Flush ITLB, DTLB, VTLB and FTLB */
 337		write_c0_diag(LOONGSON_DIAG_ITLB | LOONGSON_DIAG_DTLB |
 338			      LOONGSON_DIAG_VTLB | LOONGSON_DIAG_FTLB);
 339		/* Loongson-3 cores use Config6 to enable the FTLB */
 340		config = read_c0_config6();
 341		if (flags & FTLB_EN)
 342			/* Enable FTLB */
 343			write_c0_config6(config & ~LOONGSON_CONF6_FTLBDIS);
 344		else
 345			/* Disable FTLB */
 346			write_c0_config6(config | LOONGSON_CONF6_FTLBDIS);
 347		break;
 348	default:
 349		return 1;
 350	}
 351
 352	return 0;
 353}
 354
 355static int mm_config(struct cpuinfo_mips *c)
 356{
 357	unsigned int config0, update, mm;
 358
 359	config0 = read_c0_config();
 360	mm = config0 & MIPS_CONF_MM;
 361
 362	/*
 363	 * It's implementation dependent what type of write-merge is supported
 364	 * and whether it can be enabled/disabled. If it is settable lets make
 365	 * the merging allowed by default. Some platforms might have
 366	 * write-through caching unsupported. In this case just ignore the
 367	 * CP0.Config.MM bit field value.
 368	 */
 369	switch (c->cputype) {
 370	case CPU_24K:
 371	case CPU_34K:
 372	case CPU_74K:
 373	case CPU_P5600:
 374	case CPU_P6600:
 375		c->options |= MIPS_CPU_MM_FULL;
 376		update = MIPS_CONF_MM_FULL;
 377		break;
 378	case CPU_1004K:
 379	case CPU_1074K:
 380	case CPU_INTERAPTIV:
 381	case CPU_PROAPTIV:
 382		mm = 0;
 383		fallthrough;
 384	default:
 385		update = 0;
 386		break;
 387	}
 388
 389	if (update) {
 390		config0 = (config0 & ~MIPS_CONF_MM) | update;
 391		write_c0_config(config0);
 392	} else if (mm == MIPS_CONF_MM_SYSAD) {
 393		c->options |= MIPS_CPU_MM_SYSAD;
 394	} else if (mm == MIPS_CONF_MM_FULL) {
 395		c->options |= MIPS_CPU_MM_FULL;
 396	}
 397
 398	return 0;
 399}
 400
 401static inline unsigned int decode_config0(struct cpuinfo_mips *c)
 402{
 403	unsigned int config0;
 404	int isa, mt;
 405
 406	config0 = read_c0_config();
 407
 408	/*
 409	 * Look for Standard TLB or Dual VTLB and FTLB
 410	 */
 411	mt = config0 & MIPS_CONF_MT;
 412	if (mt == MIPS_CONF_MT_TLB)
 413		c->options |= MIPS_CPU_TLB;
 414	else if (mt == MIPS_CONF_MT_FTLB)
 415		c->options |= MIPS_CPU_TLB | MIPS_CPU_FTLB;
 416
 417	isa = (config0 & MIPS_CONF_AT) >> 13;
 418	switch (isa) {
 419	case 0:
 420		switch ((config0 & MIPS_CONF_AR) >> 10) {
 421		case 0:
 422			set_isa(c, MIPS_CPU_ISA_M32R1);
 423			break;
 424		case 1:
 425			set_isa(c, MIPS_CPU_ISA_M32R2);
 426			break;
 427		case 2:
 428			set_isa(c, MIPS_CPU_ISA_M32R6);
 429			break;
 430		default:
 431			goto unknown;
 432		}
 433		break;
 434	case 2:
 435		switch ((config0 & MIPS_CONF_AR) >> 10) {
 436		case 0:
 437			set_isa(c, MIPS_CPU_ISA_M64R1);
 438			break;
 439		case 1:
 440			set_isa(c, MIPS_CPU_ISA_M64R2);
 441			break;
 442		case 2:
 443			set_isa(c, MIPS_CPU_ISA_M64R6);
 444			break;
 445		default:
 446			goto unknown;
 447		}
 448		break;
 449	default:
 450		goto unknown;
 451	}
 452
 453	return config0 & MIPS_CONF_M;
 454
 455unknown:
 456	panic(unknown_isa, config0);
 457}
 458
 459static inline unsigned int decode_config1(struct cpuinfo_mips *c)
 460{
 461	unsigned int config1;
 462
 463	config1 = read_c0_config1();
 464
 465	if (config1 & MIPS_CONF1_MD)
 466		c->ases |= MIPS_ASE_MDMX;
 467	if (config1 & MIPS_CONF1_PC)
 468		c->options |= MIPS_CPU_PERF;
 469	if (config1 & MIPS_CONF1_WR)
 470		c->options |= MIPS_CPU_WATCH;
 471	if (config1 & MIPS_CONF1_CA)
 472		c->ases |= MIPS_ASE_MIPS16;
 473	if (config1 & MIPS_CONF1_EP)
 474		c->options |= MIPS_CPU_EJTAG;
 475	if (config1 & MIPS_CONF1_FP) {
 476		c->options |= MIPS_CPU_FPU;
 477		c->options |= MIPS_CPU_32FPR;
 478	}
 479	if (cpu_has_tlb) {
 480		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
 481		c->tlbsizevtlb = c->tlbsize;
 482		c->tlbsizeftlbsets = 0;
 483	}
 484
 485	return config1 & MIPS_CONF_M;
 486}
 487
 488static inline unsigned int decode_config2(struct cpuinfo_mips *c)
 489{
 490	unsigned int config2;
 491
 492	config2 = read_c0_config2();
 493
 494	if (config2 & MIPS_CONF2_SL)
 495		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
 496
 497	return config2 & MIPS_CONF_M;
 498}
 499
 500static inline unsigned int decode_config3(struct cpuinfo_mips *c)
 501{
 502	unsigned int config3;
 503
 504	config3 = read_c0_config3();
 505
 506	if (config3 & MIPS_CONF3_SM) {
 507		c->ases |= MIPS_ASE_SMARTMIPS;
 508		c->options |= MIPS_CPU_RIXI | MIPS_CPU_CTXTC;
 509	}
 510	if (config3 & MIPS_CONF3_RXI)
 511		c->options |= MIPS_CPU_RIXI;
 512	if (config3 & MIPS_CONF3_CTXTC)
 513		c->options |= MIPS_CPU_CTXTC;
 514	if (config3 & MIPS_CONF3_DSP)
 515		c->ases |= MIPS_ASE_DSP;
 516	if (config3 & MIPS_CONF3_DSP2P) {
 517		c->ases |= MIPS_ASE_DSP2P;
 518		if (cpu_has_mips_r6)
 519			c->ases |= MIPS_ASE_DSP3;
 520	}
 521	if (config3 & MIPS_CONF3_VINT)
 522		c->options |= MIPS_CPU_VINT;
 523	if (config3 & MIPS_CONF3_VEIC)
 524		c->options |= MIPS_CPU_VEIC;
 525	if (config3 & MIPS_CONF3_LPA)
 526		c->options |= MIPS_CPU_LPA;
 527	if (config3 & MIPS_CONF3_MT)
 528		c->ases |= MIPS_ASE_MIPSMT;
 529	if (config3 & MIPS_CONF3_ULRI)
 530		c->options |= MIPS_CPU_ULRI;
 531	if (config3 & MIPS_CONF3_ISA)
 532		c->options |= MIPS_CPU_MICROMIPS;
 533	if (config3 & MIPS_CONF3_VZ)
 534		c->ases |= MIPS_ASE_VZ;
 535	if (config3 & MIPS_CONF3_SC)
 536		c->options |= MIPS_CPU_SEGMENTS;
 537	if (config3 & MIPS_CONF3_BI)
 538		c->options |= MIPS_CPU_BADINSTR;
 539	if (config3 & MIPS_CONF3_BP)
 540		c->options |= MIPS_CPU_BADINSTRP;
 541	if (config3 & MIPS_CONF3_MSA)
 542		c->ases |= MIPS_ASE_MSA;
 543	if (config3 & MIPS_CONF3_PW) {
 544		c->htw_seq = 0;
 545		c->options |= MIPS_CPU_HTW;
 546	}
 547	if (config3 & MIPS_CONF3_CDMM)
 548		c->options |= MIPS_CPU_CDMM;
 549	if (config3 & MIPS_CONF3_SP)
 550		c->options |= MIPS_CPU_SP;
 551
 552	return config3 & MIPS_CONF_M;
 553}
 554
 555static inline unsigned int decode_config4(struct cpuinfo_mips *c)
 556{
 557	unsigned int config4;
 558	unsigned int newcf4;
 559	unsigned int mmuextdef;
 560	unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
 561	unsigned long asid_mask;
 562
 563	config4 = read_c0_config4();
 564
 565	if (cpu_has_tlb) {
 566		if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
 567			c->options |= MIPS_CPU_TLBINV;
 568
 569		/*
 570		 * R6 has dropped the MMUExtDef field from config4.
 571		 * On R6 the fields always describe the FTLB, and only if it is
 572		 * present according to Config.MT.
 573		 */
 574		if (!cpu_has_mips_r6)
 575			mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
 576		else if (cpu_has_ftlb)
 577			mmuextdef = MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT;
 578		else
 579			mmuextdef = 0;
 580
 581		switch (mmuextdef) {
 582		case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
 583			c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
 584			c->tlbsizevtlb = c->tlbsize;
 585			break;
 586		case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
 587			c->tlbsizevtlb +=
 588				((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
 589				  MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
 590			c->tlbsize = c->tlbsizevtlb;
 591			ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
 592			fallthrough;
 593		case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
 594			if (mips_ftlb_disabled)
 595				break;
 596			newcf4 = (config4 & ~ftlb_page) |
 597				(page_size_ftlb(mmuextdef) <<
 598				 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
 599			write_c0_config4(newcf4);
 600			back_to_back_c0_hazard();
 601			config4 = read_c0_config4();
 602			if (config4 != newcf4) {
 603				pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
 604				       PAGE_SIZE, config4);
 605				/* Switch FTLB off */
 606				set_ftlb_enable(c, 0);
 607				mips_ftlb_disabled = 1;
 608				break;
 609			}
 610			c->tlbsizeftlbsets = 1 <<
 611				((config4 & MIPS_CONF4_FTLBSETS) >>
 612				 MIPS_CONF4_FTLBSETS_SHIFT);
 613			c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
 614					      MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
 615			c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
 616			mips_has_ftlb_configured = 1;
 617			break;
 618		}
 619	}
 620
 621	c->kscratch_mask = (config4 & MIPS_CONF4_KSCREXIST)
 622				>> MIPS_CONF4_KSCREXIST_SHIFT;
 623
 624	asid_mask = MIPS_ENTRYHI_ASID;
 625	if (config4 & MIPS_CONF4_AE)
 626		asid_mask |= MIPS_ENTRYHI_ASIDX;
 627	set_cpu_asid_mask(c, asid_mask);
 628
 629	/*
 630	 * Warn if the computed ASID mask doesn't match the mask the kernel
 631	 * is built for. This may indicate either a serious problem or an
 632	 * easy optimisation opportunity, but either way should be addressed.
 633	 */
 634	WARN_ON(asid_mask != cpu_asid_mask(c));
 635
 636	return config4 & MIPS_CONF_M;
 637}
 638
 639static inline unsigned int decode_config5(struct cpuinfo_mips *c)
 640{
 641	unsigned int config5, max_mmid_width;
 642	unsigned long asid_mask;
 643
 644	config5 = read_c0_config5();
 645	config5 &= ~(MIPS_CONF5_UFR | MIPS_CONF5_UFE);
 646
 647	if (cpu_has_mips_r6) {
 648		if (!__builtin_constant_p(cpu_has_mmid) || cpu_has_mmid)
 649			config5 |= MIPS_CONF5_MI;
 650		else
 651			config5 &= ~MIPS_CONF5_MI;
 652	}
 653
 654	write_c0_config5(config5);
 655
 656	if (config5 & MIPS_CONF5_EVA)
 657		c->options |= MIPS_CPU_EVA;
 658	if (config5 & MIPS_CONF5_MRP)
 659		c->options |= MIPS_CPU_MAAR;
 660	if (config5 & MIPS_CONF5_LLB)
 661		c->options |= MIPS_CPU_RW_LLB;
 
 662	if (config5 & MIPS_CONF5_MVH)
 663		c->options |= MIPS_CPU_MVH;
 664	if (cpu_has_mips_r6 && (config5 & MIPS_CONF5_VP))
 665		c->options |= MIPS_CPU_VP;
 666	if (config5 & MIPS_CONF5_CA2)
 667		c->ases |= MIPS_ASE_MIPS16E2;
 668
 669	if (config5 & MIPS_CONF5_CRCP)
 670		elf_hwcap |= HWCAP_MIPS_CRC32;
 671
 672	if (cpu_has_mips_r6) {
 673		/* Ensure the write to config5 above takes effect */
 674		back_to_back_c0_hazard();
 675
 676		/* Check whether we successfully enabled MMID support */
 677		config5 = read_c0_config5();
 678		if (config5 & MIPS_CONF5_MI)
 679			c->options |= MIPS_CPU_MMID;
 680
 681		/*
 682		 * Warn if we've hardcoded cpu_has_mmid to a value unsuitable
 683		 * for the CPU we're running on, or if CPUs in an SMP system
 684		 * have inconsistent MMID support.
 685		 */
 686		WARN_ON(!!cpu_has_mmid != !!(config5 & MIPS_CONF5_MI));
 687
 688		if (cpu_has_mmid) {
 689			write_c0_memorymapid(~0ul);
 690			back_to_back_c0_hazard();
 691			asid_mask = read_c0_memorymapid();
 692
 693			/*
 694			 * We maintain a bitmap to track MMID allocation, and
 695			 * need a sensible upper bound on the size of that
 696			 * bitmap. The initial CPU with MMID support (I6500)
 697			 * supports 16 bit MMIDs, which gives us an 8KiB
 698			 * bitmap. The architecture recommends that hardware
 699			 * support 32 bit MMIDs, which would give us a 512MiB
 700			 * bitmap - that's too big in most cases.
 701			 *
 702			 * Cap MMID width at 16 bits for now & we can revisit
 703			 * this if & when hardware supports anything wider.
 704			 */
 705			max_mmid_width = 16;
 706			if (asid_mask > GENMASK(max_mmid_width - 1, 0)) {
 707				pr_info("Capping MMID width at %d bits",
 708					max_mmid_width);
 709				asid_mask = GENMASK(max_mmid_width - 1, 0);
 710			}
 711
 712			set_cpu_asid_mask(c, asid_mask);
 713		}
 714	}
 715
 716	return config5 & MIPS_CONF_M;
 717}
 718
 719static void decode_configs(struct cpuinfo_mips *c)
 720{
 721	int ok;
 722
 723	/* MIPS32 or MIPS64 compliant CPU.  */
 724	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
 725		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
 726
 727	c->scache.flags = MIPS_CACHE_NOT_PRESENT;
 728
 729	/* Enable FTLB if present and not disabled */
 730	set_ftlb_enable(c, mips_ftlb_disabled ? 0 : FTLB_EN);
 731
 732	ok = decode_config0(c);			/* Read Config registers.  */
 733	BUG_ON(!ok);				/* Arch spec violation!	 */
 734	if (ok)
 735		ok = decode_config1(c);
 736	if (ok)
 737		ok = decode_config2(c);
 738	if (ok)
 739		ok = decode_config3(c);
 740	if (ok)
 741		ok = decode_config4(c);
 742	if (ok)
 743		ok = decode_config5(c);
 744
 745	/* Probe the EBase.WG bit */
 746	if (cpu_has_mips_r2_r6) {
 747		u64 ebase;
 748		unsigned int status;
 749
 750		/* {read,write}_c0_ebase_64() may be UNDEFINED prior to r6 */
 751		ebase = cpu_has_mips64r6 ? read_c0_ebase_64()
 752					 : (s32)read_c0_ebase();
 753		if (ebase & MIPS_EBASE_WG) {
 754			/* WG bit already set, we can avoid the clumsy probe */
 755			c->options |= MIPS_CPU_EBASE_WG;
 756		} else {
 757			/* Its UNDEFINED to change EBase while BEV=0 */
 758			status = read_c0_status();
 759			write_c0_status(status | ST0_BEV);
 760			irq_enable_hazard();
 761			/*
 762			 * On pre-r6 cores, this may well clobber the upper bits
 763			 * of EBase. This is hard to avoid without potentially
 764			 * hitting UNDEFINED dm*c0 behaviour if EBase is 32-bit.
 765			 */
 766			if (cpu_has_mips64r6)
 767				write_c0_ebase_64(ebase | MIPS_EBASE_WG);
 768			else
 769				write_c0_ebase(ebase | MIPS_EBASE_WG);
 770			back_to_back_c0_hazard();
 771			/* Restore BEV */
 772			write_c0_status(status);
 773			if (read_c0_ebase() & MIPS_EBASE_WG) {
 774				c->options |= MIPS_CPU_EBASE_WG;
 775				write_c0_ebase(ebase);
 776			}
 777		}
 778	}
 779
 780	/* configure the FTLB write probability */
 781	set_ftlb_enable(c, (mips_ftlb_disabled ? 0 : FTLB_EN) | FTLB_SET_PROB);
 782
 783	mips_probe_watch_registers(c);
 784
 785#ifndef CONFIG_MIPS_CPS
 786	if (cpu_has_mips_r2_r6) {
 787		unsigned int core;
 788
 789		core = get_ebase_cpunum();
 790		if (cpu_has_mipsmt)
 791			core >>= fls(core_nvpes()) - 1;
 792		cpu_set_core(c, core);
 793	}
 794#endif
 795}
 796
 797/*
 798 * Probe for certain guest capabilities by writing config bits and reading back.
 799 * Finally write back the original value.
 800 */
 801#define probe_gc0_config(name, maxconf, bits)				\
 802do {									\
 803	unsigned int tmp;						\
 804	tmp = read_gc0_##name();					\
 805	write_gc0_##name(tmp | (bits));					\
 806	back_to_back_c0_hazard();					\
 807	maxconf = read_gc0_##name();					\
 808	write_gc0_##name(tmp);						\
 809} while (0)
 810
 811/*
 812 * Probe for dynamic guest capabilities by changing certain config bits and
 813 * reading back to see if they change. Finally write back the original value.
 814 */
 815#define probe_gc0_config_dyn(name, maxconf, dynconf, bits)		\
 816do {									\
 817	maxconf = read_gc0_##name();					\
 818	write_gc0_##name(maxconf ^ (bits));				\
 819	back_to_back_c0_hazard();					\
 820	dynconf = maxconf ^ read_gc0_##name();				\
 821	write_gc0_##name(maxconf);					\
 822	maxconf |= dynconf;						\
 823} while (0)
 824
 825static inline unsigned int decode_guest_config0(struct cpuinfo_mips *c)
 826{
 827	unsigned int config0;
 828
 829	probe_gc0_config(config, config0, MIPS_CONF_M);
 830
 831	if (config0 & MIPS_CONF_M)
 832		c->guest.conf |= BIT(1);
 833	return config0 & MIPS_CONF_M;
 834}
 835
 836static inline unsigned int decode_guest_config1(struct cpuinfo_mips *c)
 837{
 838	unsigned int config1, config1_dyn;
 839
 840	probe_gc0_config_dyn(config1, config1, config1_dyn,
 841			     MIPS_CONF_M | MIPS_CONF1_PC | MIPS_CONF1_WR |
 842			     MIPS_CONF1_FP);
 843
 844	if (config1 & MIPS_CONF1_FP)
 845		c->guest.options |= MIPS_CPU_FPU;
 846	if (config1_dyn & MIPS_CONF1_FP)
 847		c->guest.options_dyn |= MIPS_CPU_FPU;
 848
 849	if (config1 & MIPS_CONF1_WR)
 850		c->guest.options |= MIPS_CPU_WATCH;
 851	if (config1_dyn & MIPS_CONF1_WR)
 852		c->guest.options_dyn |= MIPS_CPU_WATCH;
 853
 854	if (config1 & MIPS_CONF1_PC)
 855		c->guest.options |= MIPS_CPU_PERF;
 856	if (config1_dyn & MIPS_CONF1_PC)
 857		c->guest.options_dyn |= MIPS_CPU_PERF;
 858
 859	if (config1 & MIPS_CONF_M)
 860		c->guest.conf |= BIT(2);
 861	return config1 & MIPS_CONF_M;
 862}
 863
 864static inline unsigned int decode_guest_config2(struct cpuinfo_mips *c)
 865{
 866	unsigned int config2;
 867
 868	probe_gc0_config(config2, config2, MIPS_CONF_M);
 869
 870	if (config2 & MIPS_CONF_M)
 871		c->guest.conf |= BIT(3);
 872	return config2 & MIPS_CONF_M;
 873}
 874
 875static inline unsigned int decode_guest_config3(struct cpuinfo_mips *c)
 876{
 877	unsigned int config3, config3_dyn;
 878
 879	probe_gc0_config_dyn(config3, config3, config3_dyn,
 880			     MIPS_CONF_M | MIPS_CONF3_MSA | MIPS_CONF3_ULRI |
 881			     MIPS_CONF3_CTXTC);
 882
 883	if (config3 & MIPS_CONF3_CTXTC)
 884		c->guest.options |= MIPS_CPU_CTXTC;
 885	if (config3_dyn & MIPS_CONF3_CTXTC)
 886		c->guest.options_dyn |= MIPS_CPU_CTXTC;
 887
 888	if (config3 & MIPS_CONF3_PW)
 889		c->guest.options |= MIPS_CPU_HTW;
 890
 891	if (config3 & MIPS_CONF3_ULRI)
 892		c->guest.options |= MIPS_CPU_ULRI;
 893
 894	if (config3 & MIPS_CONF3_SC)
 895		c->guest.options |= MIPS_CPU_SEGMENTS;
 896
 897	if (config3 & MIPS_CONF3_BI)
 898		c->guest.options |= MIPS_CPU_BADINSTR;
 899	if (config3 & MIPS_CONF3_BP)
 900		c->guest.options |= MIPS_CPU_BADINSTRP;
 901
 902	if (config3 & MIPS_CONF3_MSA)
 903		c->guest.ases |= MIPS_ASE_MSA;
 904	if (config3_dyn & MIPS_CONF3_MSA)
 905		c->guest.ases_dyn |= MIPS_ASE_MSA;
 906
 907	if (config3 & MIPS_CONF_M)
 908		c->guest.conf |= BIT(4);
 909	return config3 & MIPS_CONF_M;
 910}
 911
 912static inline unsigned int decode_guest_config4(struct cpuinfo_mips *c)
 913{
 914	unsigned int config4;
 915
 916	probe_gc0_config(config4, config4,
 917			 MIPS_CONF_M | MIPS_CONF4_KSCREXIST);
 918
 919	c->guest.kscratch_mask = (config4 & MIPS_CONF4_KSCREXIST)
 920				>> MIPS_CONF4_KSCREXIST_SHIFT;
 921
 922	if (config4 & MIPS_CONF_M)
 923		c->guest.conf |= BIT(5);
 924	return config4 & MIPS_CONF_M;
 925}
 926
 927static inline unsigned int decode_guest_config5(struct cpuinfo_mips *c)
 928{
 929	unsigned int config5, config5_dyn;
 930
 931	probe_gc0_config_dyn(config5, config5, config5_dyn,
 932			 MIPS_CONF_M | MIPS_CONF5_MVH | MIPS_CONF5_MRP);
 933
 934	if (config5 & MIPS_CONF5_MRP)
 935		c->guest.options |= MIPS_CPU_MAAR;
 936	if (config5_dyn & MIPS_CONF5_MRP)
 937		c->guest.options_dyn |= MIPS_CPU_MAAR;
 938
 939	if (config5 & MIPS_CONF5_LLB)
 940		c->guest.options |= MIPS_CPU_RW_LLB;
 941
 942	if (config5 & MIPS_CONF5_MVH)
 943		c->guest.options |= MIPS_CPU_MVH;
 944
 945	if (config5 & MIPS_CONF_M)
 946		c->guest.conf |= BIT(6);
 947	return config5 & MIPS_CONF_M;
 948}
 949
 950static inline void decode_guest_configs(struct cpuinfo_mips *c)
 951{
 952	unsigned int ok;
 953
 954	ok = decode_guest_config0(c);
 955	if (ok)
 956		ok = decode_guest_config1(c);
 957	if (ok)
 958		ok = decode_guest_config2(c);
 959	if (ok)
 960		ok = decode_guest_config3(c);
 961	if (ok)
 962		ok = decode_guest_config4(c);
 963	if (ok)
 964		decode_guest_config5(c);
 965}
 966
 967static inline void cpu_probe_guestctl0(struct cpuinfo_mips *c)
 968{
 969	unsigned int guestctl0, temp;
 970
 971	guestctl0 = read_c0_guestctl0();
 972
 973	if (guestctl0 & MIPS_GCTL0_G0E)
 974		c->options |= MIPS_CPU_GUESTCTL0EXT;
 975	if (guestctl0 & MIPS_GCTL0_G1)
 976		c->options |= MIPS_CPU_GUESTCTL1;
 977	if (guestctl0 & MIPS_GCTL0_G2)
 978		c->options |= MIPS_CPU_GUESTCTL2;
 979	if (!(guestctl0 & MIPS_GCTL0_RAD)) {
 980		c->options |= MIPS_CPU_GUESTID;
 981
 982		/*
 983		 * Probe for Direct Root to Guest (DRG). Set GuestCtl1.RID = 0
 984		 * first, otherwise all data accesses will be fully virtualised
 985		 * as if they were performed by guest mode.
 986		 */
 987		write_c0_guestctl1(0);
 988		tlbw_use_hazard();
 989
 990		write_c0_guestctl0(guestctl0 | MIPS_GCTL0_DRG);
 991		back_to_back_c0_hazard();
 992		temp = read_c0_guestctl0();
 993
 994		if (temp & MIPS_GCTL0_DRG) {
 995			write_c0_guestctl0(guestctl0);
 996			c->options |= MIPS_CPU_DRG;
 997		}
 998	}
 999}
1000
1001static inline void cpu_probe_guestctl1(struct cpuinfo_mips *c)
1002{
1003	if (cpu_has_guestid) {
1004		/* determine the number of bits of GuestID available */
1005		write_c0_guestctl1(MIPS_GCTL1_ID);
1006		back_to_back_c0_hazard();
1007		c->guestid_mask = (read_c0_guestctl1() & MIPS_GCTL1_ID)
1008						>> MIPS_GCTL1_ID_SHIFT;
1009		write_c0_guestctl1(0);
1010	}
1011}
1012
1013static inline void cpu_probe_gtoffset(struct cpuinfo_mips *c)
1014{
1015	/* determine the number of bits of GTOffset available */
1016	write_c0_gtoffset(0xffffffff);
1017	back_to_back_c0_hazard();
1018	c->gtoffset_mask = read_c0_gtoffset();
1019	write_c0_gtoffset(0);
1020}
1021
1022static inline void cpu_probe_vz(struct cpuinfo_mips *c)
1023{
1024	cpu_probe_guestctl0(c);
1025	if (cpu_has_guestctl1)
1026		cpu_probe_guestctl1(c);
1027
1028	cpu_probe_gtoffset(c);
1029
1030	decode_guest_configs(c);
1031}
1032
1033#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
1034		| MIPS_CPU_COUNTER)
1035
1036static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
1037{
1038	switch (c->processor_id & PRID_IMP_MASK) {
1039	case PRID_IMP_R2000:
1040		c->cputype = CPU_R2000;
1041		__cpu_name[cpu] = "R2000";
1042		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
1043		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
1044			     MIPS_CPU_NOFPUEX;
1045		if (__cpu_has_fpu())
1046			c->options |= MIPS_CPU_FPU;
1047		c->tlbsize = 64;
1048		break;
1049	case PRID_IMP_R3000:
1050		if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
1051			if (cpu_has_confreg()) {
1052				c->cputype = CPU_R3081E;
1053				__cpu_name[cpu] = "R3081";
1054			} else {
1055				c->cputype = CPU_R3000A;
1056				__cpu_name[cpu] = "R3000A";
1057			}
1058		} else {
1059			c->cputype = CPU_R3000;
1060			__cpu_name[cpu] = "R3000";
1061		}
1062		c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
1063		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
1064			     MIPS_CPU_NOFPUEX;
1065		if (__cpu_has_fpu())
1066			c->options |= MIPS_CPU_FPU;
1067		c->tlbsize = 64;
1068		break;
1069	case PRID_IMP_R4000:
1070		if (read_c0_config() & CONF_SC) {
1071			if ((c->processor_id & PRID_REV_MASK) >=
1072			    PRID_REV_R4400) {
1073				c->cputype = CPU_R4400PC;
1074				__cpu_name[cpu] = "R4400PC";
1075			} else {
1076				c->cputype = CPU_R4000PC;
1077				__cpu_name[cpu] = "R4000PC";
1078			}
1079		} else {
1080			int cca = read_c0_config() & CONF_CM_CMASK;
1081			int mc;
1082
1083			/*
1084			 * SC and MC versions can't be reliably told apart,
1085			 * but only the latter support coherent caching
1086			 * modes so assume the firmware has set the KSEG0
1087			 * coherency attribute reasonably (if uncached, we
1088			 * assume SC).
1089			 */
1090			switch (cca) {
1091			case CONF_CM_CACHABLE_CE:
1092			case CONF_CM_CACHABLE_COW:
1093			case CONF_CM_CACHABLE_CUW:
1094				mc = 1;
1095				break;
1096			default:
1097				mc = 0;
1098				break;
1099			}
1100			if ((c->processor_id & PRID_REV_MASK) >=
1101			    PRID_REV_R4400) {
1102				c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
1103				__cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
1104			} else {
1105				c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
1106				__cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
1107			}
1108		}
1109
1110		set_isa(c, MIPS_CPU_ISA_III);
1111		c->fpu_msk31 |= FPU_CSR_CONDX;
1112		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1113			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
1114			     MIPS_CPU_LLSC;
1115		c->tlbsize = 48;
1116		break;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1117	case PRID_IMP_R4300:
1118		c->cputype = CPU_R4300;
1119		__cpu_name[cpu] = "R4300";
1120		set_isa(c, MIPS_CPU_ISA_III);
1121		c->fpu_msk31 |= FPU_CSR_CONDX;
1122		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1123			     MIPS_CPU_LLSC;
1124		c->tlbsize = 32;
1125		break;
1126	case PRID_IMP_R4600:
1127		c->cputype = CPU_R4600;
1128		__cpu_name[cpu] = "R4600";
1129		set_isa(c, MIPS_CPU_ISA_III);
1130		c->fpu_msk31 |= FPU_CSR_CONDX;
1131		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1132			     MIPS_CPU_LLSC;
1133		c->tlbsize = 48;
1134		break;
1135	#if 0
1136	case PRID_IMP_R4650:
1137		/*
1138		 * This processor doesn't have an MMU, so it's not
1139		 * "real easy" to run Linux on it. It is left purely
1140		 * for documentation.  Commented out because it shares
1141		 * its c0_prid id number with the TX3900.
1142		 */
1143		c->cputype = CPU_R4650;
1144		__cpu_name[cpu] = "R4650";
1145		set_isa(c, MIPS_CPU_ISA_III);
1146		c->fpu_msk31 |= FPU_CSR_CONDX;
1147		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
1148		c->tlbsize = 48;
1149		break;
1150	#endif
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1151	case PRID_IMP_R4700:
1152		c->cputype = CPU_R4700;
1153		__cpu_name[cpu] = "R4700";
1154		set_isa(c, MIPS_CPU_ISA_III);
1155		c->fpu_msk31 |= FPU_CSR_CONDX;
1156		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1157			     MIPS_CPU_LLSC;
1158		c->tlbsize = 48;
1159		break;
1160	case PRID_IMP_TX49:
1161		c->cputype = CPU_TX49XX;
1162		__cpu_name[cpu] = "R49XX";
1163		set_isa(c, MIPS_CPU_ISA_III);
1164		c->fpu_msk31 |= FPU_CSR_CONDX;
1165		c->options = R4K_OPTS | MIPS_CPU_LLSC;
1166		if (!(c->processor_id & 0x08))
1167			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
1168		c->tlbsize = 48;
1169		break;
1170	case PRID_IMP_R5000:
1171		c->cputype = CPU_R5000;
1172		__cpu_name[cpu] = "R5000";
1173		set_isa(c, MIPS_CPU_ISA_IV);
1174		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1175			     MIPS_CPU_LLSC;
1176		c->tlbsize = 48;
1177		break;
 
 
 
 
 
 
 
 
1178	case PRID_IMP_R5500:
1179		c->cputype = CPU_R5500;
1180		__cpu_name[cpu] = "R5500";
1181		set_isa(c, MIPS_CPU_ISA_IV);
1182		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1183			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
1184		c->tlbsize = 48;
1185		break;
1186	case PRID_IMP_NEVADA:
1187		c->cputype = CPU_NEVADA;
1188		__cpu_name[cpu] = "Nevada";
1189		set_isa(c, MIPS_CPU_ISA_IV);
1190		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1191			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
1192		c->tlbsize = 48;
1193		break;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1194	case PRID_IMP_RM7000:
1195		c->cputype = CPU_RM7000;
1196		__cpu_name[cpu] = "RM7000";
1197		set_isa(c, MIPS_CPU_ISA_IV);
1198		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1199			     MIPS_CPU_LLSC;
1200		/*
1201		 * Undocumented RM7000:	 Bit 29 in the info register of
1202		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
1203		 * entries.
1204		 *
1205		 * 29	   1 =>	   64 entry JTLB
1206		 *	   0 =>	   48 entry JTLB
1207		 */
1208		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
1209		break;
 
 
 
 
 
 
 
 
 
1210	case PRID_IMP_R10000:
1211		c->cputype = CPU_R10000;
1212		__cpu_name[cpu] = "R10000";
1213		set_isa(c, MIPS_CPU_ISA_IV);
1214		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
1215			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
1216			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
1217			     MIPS_CPU_LLSC;
1218		c->tlbsize = 64;
1219		break;
1220	case PRID_IMP_R12000:
1221		c->cputype = CPU_R12000;
1222		__cpu_name[cpu] = "R12000";
1223		set_isa(c, MIPS_CPU_ISA_IV);
1224		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
1225			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
1226			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
1227			     MIPS_CPU_LLSC;
1228		c->tlbsize = 64;
1229		write_c0_r10k_diag(read_c0_r10k_diag() | R10K_DIAG_E_GHIST);
1230		break;
1231	case PRID_IMP_R14000:
1232		if (((c->processor_id >> 4) & 0x0f) > 2) {
1233			c->cputype = CPU_R16000;
1234			__cpu_name[cpu] = "R16000";
1235		} else {
1236			c->cputype = CPU_R14000;
1237			__cpu_name[cpu] = "R14000";
1238		}
1239		set_isa(c, MIPS_CPU_ISA_IV);
1240		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
1241			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
1242			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
1243			     MIPS_CPU_LLSC;
1244		c->tlbsize = 64;
1245		write_c0_r10k_diag(read_c0_r10k_diag() | R10K_DIAG_E_GHIST);
1246		break;
1247	case PRID_IMP_LOONGSON_64C:  /* Loongson-2/3 */
1248		switch (c->processor_id & PRID_REV_MASK) {
1249		case PRID_REV_LOONGSON2E:
1250			c->cputype = CPU_LOONGSON2EF;
1251			__cpu_name[cpu] = "ICT Loongson-2";
1252			set_elf_platform(cpu, "loongson2e");
1253			set_isa(c, MIPS_CPU_ISA_III);
1254			c->fpu_msk31 |= FPU_CSR_CONDX;
1255			break;
1256		case PRID_REV_LOONGSON2F:
1257			c->cputype = CPU_LOONGSON2EF;
1258			__cpu_name[cpu] = "ICT Loongson-2";
1259			set_elf_platform(cpu, "loongson2f");
1260			set_isa(c, MIPS_CPU_ISA_III);
1261			c->fpu_msk31 |= FPU_CSR_CONDX;
1262			break;
1263		case PRID_REV_LOONGSON3A_R1:
1264			c->cputype = CPU_LOONGSON64;
1265			__cpu_name[cpu] = "ICT Loongson-3";
1266			set_elf_platform(cpu, "loongson3a");
1267			set_isa(c, MIPS_CPU_ISA_M64R1);
1268			c->ases |= (MIPS_ASE_LOONGSON_MMI | MIPS_ASE_LOONGSON_CAM |
1269				MIPS_ASE_LOONGSON_EXT);
1270			break;
1271		case PRID_REV_LOONGSON3B_R1:
1272		case PRID_REV_LOONGSON3B_R2:
1273			c->cputype = CPU_LOONGSON64;
1274			__cpu_name[cpu] = "ICT Loongson-3";
1275			set_elf_platform(cpu, "loongson3b");
1276			set_isa(c, MIPS_CPU_ISA_M64R1);
1277			c->ases |= (MIPS_ASE_LOONGSON_MMI | MIPS_ASE_LOONGSON_CAM |
1278				MIPS_ASE_LOONGSON_EXT);
1279			break;
1280		}
1281
1282		c->options = R4K_OPTS |
1283			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
1284			     MIPS_CPU_32FPR;
1285		c->tlbsize = 64;
1286		set_cpu_asid_mask(c, MIPS_ENTRYHI_ASID);
1287		c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1288		break;
1289	case PRID_IMP_LOONGSON_32:  /* Loongson-1 */
1290		decode_configs(c);
1291
1292		c->cputype = CPU_LOONGSON32;
1293
1294		switch (c->processor_id & PRID_REV_MASK) {
1295		case PRID_REV_LOONGSON1B:
1296			__cpu_name[cpu] = "Loongson 1B";
1297			break;
1298		}
1299
1300		break;
1301	}
1302}
1303
1304static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
1305{
1306	c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1307	switch (c->processor_id & PRID_IMP_MASK) {
1308	case PRID_IMP_QEMU_GENERIC:
1309		c->writecombine = _CACHE_UNCACHED;
1310		c->cputype = CPU_QEMU_GENERIC;
1311		__cpu_name[cpu] = "MIPS GENERIC QEMU";
1312		break;
1313	case PRID_IMP_4KC:
1314		c->cputype = CPU_4KC;
1315		c->writecombine = _CACHE_UNCACHED;
1316		__cpu_name[cpu] = "MIPS 4Kc";
1317		break;
1318	case PRID_IMP_4KEC:
1319	case PRID_IMP_4KECR2:
1320		c->cputype = CPU_4KEC;
1321		c->writecombine = _CACHE_UNCACHED;
1322		__cpu_name[cpu] = "MIPS 4KEc";
1323		break;
1324	case PRID_IMP_4KSC:
1325	case PRID_IMP_4KSD:
1326		c->cputype = CPU_4KSC;
1327		c->writecombine = _CACHE_UNCACHED;
1328		__cpu_name[cpu] = "MIPS 4KSc";
1329		break;
1330	case PRID_IMP_5KC:
1331		c->cputype = CPU_5KC;
1332		c->writecombine = _CACHE_UNCACHED;
1333		__cpu_name[cpu] = "MIPS 5Kc";
1334		break;
1335	case PRID_IMP_5KE:
1336		c->cputype = CPU_5KE;
1337		c->writecombine = _CACHE_UNCACHED;
1338		__cpu_name[cpu] = "MIPS 5KE";
1339		break;
1340	case PRID_IMP_20KC:
1341		c->cputype = CPU_20KC;
1342		c->writecombine = _CACHE_UNCACHED;
1343		__cpu_name[cpu] = "MIPS 20Kc";
1344		break;
1345	case PRID_IMP_24K:
1346		c->cputype = CPU_24K;
1347		c->writecombine = _CACHE_UNCACHED;
1348		__cpu_name[cpu] = "MIPS 24Kc";
1349		break;
1350	case PRID_IMP_24KE:
1351		c->cputype = CPU_24K;
1352		c->writecombine = _CACHE_UNCACHED;
1353		__cpu_name[cpu] = "MIPS 24KEc";
1354		break;
1355	case PRID_IMP_25KF:
1356		c->cputype = CPU_25KF;
1357		c->writecombine = _CACHE_UNCACHED;
1358		__cpu_name[cpu] = "MIPS 25Kc";
1359		break;
1360	case PRID_IMP_34K:
1361		c->cputype = CPU_34K;
1362		c->writecombine = _CACHE_UNCACHED;
1363		__cpu_name[cpu] = "MIPS 34Kc";
1364		cpu_set_mt_per_tc_perf(c);
1365		break;
1366	case PRID_IMP_74K:
1367		c->cputype = CPU_74K;
1368		c->writecombine = _CACHE_UNCACHED;
1369		__cpu_name[cpu] = "MIPS 74Kc";
1370		break;
1371	case PRID_IMP_M14KC:
1372		c->cputype = CPU_M14KC;
1373		c->writecombine = _CACHE_UNCACHED;
1374		__cpu_name[cpu] = "MIPS M14Kc";
1375		break;
1376	case PRID_IMP_M14KEC:
1377		c->cputype = CPU_M14KEC;
1378		c->writecombine = _CACHE_UNCACHED;
1379		__cpu_name[cpu] = "MIPS M14KEc";
1380		break;
1381	case PRID_IMP_1004K:
1382		c->cputype = CPU_1004K;
1383		c->writecombine = _CACHE_UNCACHED;
1384		__cpu_name[cpu] = "MIPS 1004Kc";
1385		cpu_set_mt_per_tc_perf(c);
1386		break;
1387	case PRID_IMP_1074K:
1388		c->cputype = CPU_1074K;
1389		c->writecombine = _CACHE_UNCACHED;
1390		__cpu_name[cpu] = "MIPS 1074Kc";
1391		break;
1392	case PRID_IMP_INTERAPTIV_UP:
1393		c->cputype = CPU_INTERAPTIV;
1394		__cpu_name[cpu] = "MIPS interAptiv";
1395		cpu_set_mt_per_tc_perf(c);
1396		break;
1397	case PRID_IMP_INTERAPTIV_MP:
1398		c->cputype = CPU_INTERAPTIV;
1399		__cpu_name[cpu] = "MIPS interAptiv (multi)";
1400		cpu_set_mt_per_tc_perf(c);
1401		break;
1402	case PRID_IMP_PROAPTIV_UP:
1403		c->cputype = CPU_PROAPTIV;
1404		__cpu_name[cpu] = "MIPS proAptiv";
1405		break;
1406	case PRID_IMP_PROAPTIV_MP:
1407		c->cputype = CPU_PROAPTIV;
1408		__cpu_name[cpu] = "MIPS proAptiv (multi)";
1409		break;
1410	case PRID_IMP_P5600:
1411		c->cputype = CPU_P5600;
1412		__cpu_name[cpu] = "MIPS P5600";
1413		break;
1414	case PRID_IMP_P6600:
1415		c->cputype = CPU_P6600;
1416		__cpu_name[cpu] = "MIPS P6600";
1417		break;
1418	case PRID_IMP_I6400:
1419		c->cputype = CPU_I6400;
1420		__cpu_name[cpu] = "MIPS I6400";
1421		break;
1422	case PRID_IMP_I6500:
1423		c->cputype = CPU_I6500;
1424		__cpu_name[cpu] = "MIPS I6500";
1425		break;
1426	case PRID_IMP_M5150:
1427		c->cputype = CPU_M5150;
1428		__cpu_name[cpu] = "MIPS M5150";
1429		break;
1430	case PRID_IMP_M6250:
1431		c->cputype = CPU_M6250;
1432		__cpu_name[cpu] = "MIPS M6250";
1433		break;
1434	}
1435
1436	decode_configs(c);
1437
1438	spram_config();
1439
1440	mm_config(c);
1441
1442	switch (__get_cpu_type(c->cputype)) {
1443	case CPU_M5150:
1444	case CPU_P5600:
1445		set_isa(c, MIPS_CPU_ISA_M32R5);
1446		break;
1447	case CPU_I6500:
1448		c->options |= MIPS_CPU_SHARED_FTLB_ENTRIES;
1449		fallthrough;
1450	case CPU_I6400:
1451		c->options |= MIPS_CPU_SHARED_FTLB_RAM;
1452		fallthrough;
1453	default:
1454		break;
1455	}
1456
1457	/* Recent MIPS cores use the implementation-dependent ExcCode 16 for
1458	 * cache/FTLB parity exceptions.
1459	 */
1460	switch (__get_cpu_type(c->cputype)) {
1461	case CPU_PROAPTIV:
1462	case CPU_P5600:
1463	case CPU_P6600:
1464	case CPU_I6400:
1465	case CPU_I6500:
1466		c->options |= MIPS_CPU_FTLBPAREX;
1467		break;
1468	}
1469}
1470
1471static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
1472{
1473	decode_configs(c);
1474	switch (c->processor_id & PRID_IMP_MASK) {
1475	case PRID_IMP_AU1_REV1:
1476	case PRID_IMP_AU1_REV2:
1477		c->cputype = CPU_ALCHEMY;
1478		switch ((c->processor_id >> 24) & 0xff) {
1479		case 0:
1480			__cpu_name[cpu] = "Au1000";
1481			break;
1482		case 1:
1483			__cpu_name[cpu] = "Au1500";
1484			break;
1485		case 2:
1486			__cpu_name[cpu] = "Au1100";
1487			break;
1488		case 3:
1489			__cpu_name[cpu] = "Au1550";
1490			break;
1491		case 4:
1492			__cpu_name[cpu] = "Au1200";
1493			if ((c->processor_id & PRID_REV_MASK) == 2)
1494				__cpu_name[cpu] = "Au1250";
1495			break;
1496		case 5:
1497			__cpu_name[cpu] = "Au1210";
1498			break;
1499		default:
1500			__cpu_name[cpu] = "Au1xxx";
1501			break;
1502		}
1503		break;
1504	case PRID_IMP_NETLOGIC_AU13XX:
1505		c->cputype = CPU_ALCHEMY;
1506		__cpu_name[cpu] = "Au1300";
1507		break;
1508	}
1509}
1510
1511static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
1512{
1513	decode_configs(c);
1514
1515	c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1516	switch (c->processor_id & PRID_IMP_MASK) {
1517	case PRID_IMP_SB1:
1518		c->cputype = CPU_SB1;
1519		__cpu_name[cpu] = "SiByte SB1";
1520		/* FPU in pass1 is known to have issues. */
1521		if ((c->processor_id & PRID_REV_MASK) < 0x02)
1522			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
1523		break;
1524	case PRID_IMP_SB1A:
1525		c->cputype = CPU_SB1A;
1526		__cpu_name[cpu] = "SiByte SB1A";
1527		break;
1528	}
1529}
1530
1531static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
1532{
1533	decode_configs(c);
1534	switch (c->processor_id & PRID_IMP_MASK) {
1535	case PRID_IMP_SR71000:
1536		c->cputype = CPU_SR71000;
1537		__cpu_name[cpu] = "Sandcraft SR71000";
1538		c->scache.ways = 8;
1539		c->tlbsize = 64;
1540		break;
1541	}
1542}
1543
1544static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
1545{
1546	decode_configs(c);
1547	switch (c->processor_id & PRID_IMP_MASK) {
1548	case PRID_IMP_PR4450:
1549		c->cputype = CPU_PR4450;
1550		__cpu_name[cpu] = "Philips PR4450";
1551		set_isa(c, MIPS_CPU_ISA_M32R1);
1552		break;
1553	}
1554}
1555
1556static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
1557{
1558	decode_configs(c);
1559	switch (c->processor_id & PRID_IMP_MASK) {
1560	case PRID_IMP_BMIPS32_REV4:
1561	case PRID_IMP_BMIPS32_REV8:
1562		c->cputype = CPU_BMIPS32;
1563		__cpu_name[cpu] = "Broadcom BMIPS32";
1564		set_elf_platform(cpu, "bmips32");
1565		break;
1566	case PRID_IMP_BMIPS3300:
1567	case PRID_IMP_BMIPS3300_ALT:
1568	case PRID_IMP_BMIPS3300_BUG:
1569		c->cputype = CPU_BMIPS3300;
1570		__cpu_name[cpu] = "Broadcom BMIPS3300";
1571		set_elf_platform(cpu, "bmips3300");
1572		reserve_exception_space(0x400, VECTORSPACING * 64);
1573		break;
1574	case PRID_IMP_BMIPS43XX: {
1575		int rev = c->processor_id & PRID_REV_MASK;
1576
1577		if (rev >= PRID_REV_BMIPS4380_LO &&
1578				rev <= PRID_REV_BMIPS4380_HI) {
1579			c->cputype = CPU_BMIPS4380;
1580			__cpu_name[cpu] = "Broadcom BMIPS4380";
1581			set_elf_platform(cpu, "bmips4380");
1582			c->options |= MIPS_CPU_RIXI;
1583			reserve_exception_space(0x400, VECTORSPACING * 64);
1584		} else {
1585			c->cputype = CPU_BMIPS4350;
1586			__cpu_name[cpu] = "Broadcom BMIPS4350";
1587			set_elf_platform(cpu, "bmips4350");
1588		}
1589		break;
1590	}
1591	case PRID_IMP_BMIPS5000:
1592	case PRID_IMP_BMIPS5200:
1593		c->cputype = CPU_BMIPS5000;
1594		if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_BMIPS5200)
1595			__cpu_name[cpu] = "Broadcom BMIPS5200";
1596		else
1597			__cpu_name[cpu] = "Broadcom BMIPS5000";
1598		set_elf_platform(cpu, "bmips5000");
1599		c->options |= MIPS_CPU_ULRI | MIPS_CPU_RIXI;
1600		reserve_exception_space(0x1000, VECTORSPACING * 64);
1601		break;
1602	}
1603}
1604
1605static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
1606{
1607	decode_configs(c);
1608	/* Octeon has different cache interface */
1609	c->options &= ~MIPS_CPU_4K_CACHE;
1610	switch (c->processor_id & PRID_IMP_MASK) {
1611	case PRID_IMP_CAVIUM_CN38XX:
1612	case PRID_IMP_CAVIUM_CN31XX:
1613	case PRID_IMP_CAVIUM_CN30XX:
1614		c->cputype = CPU_CAVIUM_OCTEON;
1615		__cpu_name[cpu] = "Cavium Octeon";
1616		goto platform;
1617	case PRID_IMP_CAVIUM_CN58XX:
1618	case PRID_IMP_CAVIUM_CN56XX:
1619	case PRID_IMP_CAVIUM_CN50XX:
1620	case PRID_IMP_CAVIUM_CN52XX:
1621		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
1622		__cpu_name[cpu] = "Cavium Octeon+";
1623platform:
1624		set_elf_platform(cpu, "octeon");
1625		break;
1626	case PRID_IMP_CAVIUM_CN61XX:
1627	case PRID_IMP_CAVIUM_CN63XX:
1628	case PRID_IMP_CAVIUM_CN66XX:
1629	case PRID_IMP_CAVIUM_CN68XX:
1630	case PRID_IMP_CAVIUM_CNF71XX:
1631		c->cputype = CPU_CAVIUM_OCTEON2;
1632		__cpu_name[cpu] = "Cavium Octeon II";
1633		set_elf_platform(cpu, "octeon2");
1634		break;
1635	case PRID_IMP_CAVIUM_CN70XX:
1636	case PRID_IMP_CAVIUM_CN73XX:
1637	case PRID_IMP_CAVIUM_CNF75XX:
1638	case PRID_IMP_CAVIUM_CN78XX:
1639		c->cputype = CPU_CAVIUM_OCTEON3;
1640		__cpu_name[cpu] = "Cavium Octeon III";
1641		set_elf_platform(cpu, "octeon3");
1642		break;
1643	default:
1644		printk(KERN_INFO "Unknown Octeon chip!\n");
1645		c->cputype = CPU_UNKNOWN;
1646		break;
1647	}
1648}
1649
1650#ifdef CONFIG_CPU_LOONGSON64
1651#include <loongson_regs.h>
1652
1653static inline void decode_cpucfg(struct cpuinfo_mips *c)
1654{
1655	u32 cfg1 = read_cpucfg(LOONGSON_CFG1);
1656	u32 cfg2 = read_cpucfg(LOONGSON_CFG2);
1657	u32 cfg3 = read_cpucfg(LOONGSON_CFG3);
1658
1659	if (cfg1 & LOONGSON_CFG1_MMI)
1660		c->ases |= MIPS_ASE_LOONGSON_MMI;
1661
1662	if (cfg2 & LOONGSON_CFG2_LEXT1)
1663		c->ases |= MIPS_ASE_LOONGSON_EXT;
1664
1665	if (cfg2 & LOONGSON_CFG2_LEXT2)
1666		c->ases |= MIPS_ASE_LOONGSON_EXT2;
1667
1668	if (cfg2 & LOONGSON_CFG2_LSPW) {
1669		c->options |= MIPS_CPU_LDPTE;
1670		c->guest.options |= MIPS_CPU_LDPTE;
1671	}
1672
1673	if (cfg3 & LOONGSON_CFG3_LCAMP)
1674		c->ases |= MIPS_ASE_LOONGSON_CAM;
1675}
1676
1677static inline void cpu_probe_loongson(struct cpuinfo_mips *c, unsigned int cpu)
1678{
1679	c->cputype = CPU_LOONGSON64;
1680
1681	/* All Loongson processors covered here define ExcCode 16 as GSExc. */
1682	decode_configs(c);
1683	c->options |= MIPS_CPU_GSEXCEX;
1684
 
1685	switch (c->processor_id & PRID_IMP_MASK) {
1686	case PRID_IMP_LOONGSON_64R: /* Loongson-64 Reduced */
1687		switch (c->processor_id & PRID_REV_MASK) {
1688		case PRID_REV_LOONGSON2K_R1_0:
1689		case PRID_REV_LOONGSON2K_R1_1:
1690		case PRID_REV_LOONGSON2K_R1_2:
1691		case PRID_REV_LOONGSON2K_R1_3:
1692			__cpu_name[cpu] = "Loongson-2K";
1693			set_elf_platform(cpu, "gs264e");
1694			set_isa(c, MIPS_CPU_ISA_M64R2);
1695			break;
1696		}
1697		c->ases |= (MIPS_ASE_LOONGSON_MMI | MIPS_ASE_LOONGSON_EXT |
1698				MIPS_ASE_LOONGSON_EXT2);
1699		break;
1700	case PRID_IMP_LOONGSON_64C:  /* Loongson-3 Classic */
1701		switch (c->processor_id & PRID_REV_MASK) {
1702		case PRID_REV_LOONGSON3A_R2_0:
1703		case PRID_REV_LOONGSON3A_R2_1:
1704			__cpu_name[cpu] = "ICT Loongson-3";
1705			set_elf_platform(cpu, "loongson3a");
1706			set_isa(c, MIPS_CPU_ISA_M64R2);
1707			break;
1708		case PRID_REV_LOONGSON3A_R3_0:
1709		case PRID_REV_LOONGSON3A_R3_1:
1710			__cpu_name[cpu] = "ICT Loongson-3";
1711			set_elf_platform(cpu, "loongson3a");
1712			set_isa(c, MIPS_CPU_ISA_M64R2);
1713			break;
1714		}
1715		/*
1716		 * Loongson-3 Classic did not implement MIPS standard TLBINV
1717		 * but implemented TLBINVF and EHINV. As currently we're only
1718		 * using these two features, enable MIPS_CPU_TLBINV as well.
1719		 *
1720		 * Also some early Loongson-3A2000 had wrong TLB type in Config
1721		 * register, we correct it here.
1722		 */
1723		c->options |= MIPS_CPU_FTLB | MIPS_CPU_TLBINV | MIPS_CPU_LDPTE;
1724		c->ases |= (MIPS_ASE_LOONGSON_MMI | MIPS_ASE_LOONGSON_CAM |
1725			MIPS_ASE_LOONGSON_EXT | MIPS_ASE_LOONGSON_EXT2);
1726		c->ases &= ~MIPS_ASE_VZ; /* VZ of Loongson-3A2000/3000 is incomplete */
1727		break;
1728	case PRID_IMP_LOONGSON_64G:
1729		__cpu_name[cpu] = "ICT Loongson-3";
1730		set_elf_platform(cpu, "loongson3a");
1731		set_isa(c, MIPS_CPU_ISA_M64R2);
1732		decode_cpucfg(c);
1733		break;
1734	default:
1735		panic("Unknown Loongson Processor ID!");
1736		break;
1737	}
1738}
1739#else
1740static inline void cpu_probe_loongson(struct cpuinfo_mips *c, unsigned int cpu) { }
1741#endif
1742
1743static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
1744{
1745	decode_configs(c);
1746
1747	/*
1748	 * XBurst misses a config2 register, so config3 decode was skipped in
1749	 * decode_configs().
1750	 */
1751	decode_config3(c);
 
1752
1753	/* XBurst does not implement the CP0 counter. */
1754	c->options &= ~MIPS_CPU_COUNTER;
1755	BUG_ON(__builtin_constant_p(cpu_has_counter) && cpu_has_counter);
1756
1757	/* XBurst has virtually tagged icache */
1758	c->icache.flags |= MIPS_CACHE_VTAG;
 
1759
1760	switch (c->processor_id & PRID_IMP_MASK) {
1761
1762	/* XBurst®1 with MXU1.0/MXU1.1 SIMD ISA */
1763	case PRID_IMP_XBURST_REV1:
1764
1765		/*
1766		 * The XBurst core by default attempts to avoid branch target
1767		 * buffer lookups by detecting & special casing loops. This
1768		 * feature will cause BogoMIPS and lpj calculate in error.
1769		 * Set cp0 config7 bit 4 to disable this feature.
1770		 */
1771		set_c0_config7(MIPS_CONF7_BTB_LOOP_EN);
1772
1773		switch (c->processor_id & PRID_COMP_MASK) {
1774
1775		/*
1776		 * The config0 register in the XBurst CPUs with a processor ID of
1777		 * PRID_COMP_INGENIC_D0 report themselves as MIPS32r2 compatible,
1778		 * but they don't actually support this ISA.
1779		 */
1780		case PRID_COMP_INGENIC_D0:
1781			c->isa_level &= ~MIPS_CPU_ISA_M32R2;
1782
1783			/* FPU is not properly detected on JZ4760(B). */
1784			if (c->processor_id == 0x2ed0024f)
1785				c->options |= MIPS_CPU_FPU;
1786
1787			fallthrough;
1788
1789		/*
1790		 * The config0 register in the XBurst CPUs with a processor ID of
1791		 * PRID_COMP_INGENIC_D0 or PRID_COMP_INGENIC_D1 has an abandoned
1792		 * huge page tlb mode, this mode is not compatible with the MIPS
1793		 * standard, it will cause tlbmiss and into an infinite loop
1794		 * (line 21 in the tlb-funcs.S) when starting the init process.
1795		 * After chip reset, the default is HPTLB mode, Write 0xa9000000
1796		 * to cp0 register 5 sel 4 to switch back to VTLB mode to prevent
1797		 * getting stuck.
1798		 */
1799		case PRID_COMP_INGENIC_D1:
1800			write_c0_page_ctrl(XBURST_PAGECTRL_HPTLB_DIS);
1801			break;
1802
1803		default:
1804			break;
1805		}
1806		fallthrough;
1807
1808	/* XBurst®1 with MXU2.0 SIMD ISA */
1809	case PRID_IMP_XBURST_REV2:
1810		/* Ingenic uses the WA bit to achieve write-combine memory writes */
1811		c->writecombine = _CACHE_CACHABLE_WA;
1812		c->cputype = CPU_XBURST;
1813		__cpu_name[cpu] = "Ingenic XBurst";
1814		break;
1815
1816	/* XBurst®2 with MXU2.1 SIMD ISA */
1817	case PRID_IMP_XBURST2:
1818		c->cputype = CPU_XBURST;
1819		__cpu_name[cpu] = "Ingenic XBurst II";
1820		break;
 
1821
1822	default:
1823		panic("Unknown Ingenic Processor ID!");
1824		break;
 
 
 
 
 
1825	}
 
1826}
1827
1828#ifdef CONFIG_64BIT
1829/* For use by uaccess.h */
1830u64 __ua_limit;
1831EXPORT_SYMBOL(__ua_limit);
1832#endif
1833
1834const char *__cpu_name[NR_CPUS];
1835const char *__elf_platform;
1836const char *__elf_base_platform;
1837
1838void cpu_probe(void)
1839{
1840	struct cpuinfo_mips *c = &current_cpu_data;
1841	unsigned int cpu = smp_processor_id();
1842
1843	/*
1844	 * Set a default elf platform, cpu probe may later
1845	 * overwrite it with a more precise value
1846	 */
1847	set_elf_platform(cpu, "mips");
1848
1849	c->processor_id = PRID_IMP_UNKNOWN;
1850	c->fpu_id	= FPIR_IMP_NONE;
1851	c->cputype	= CPU_UNKNOWN;
1852	c->writecombine = _CACHE_UNCACHED;
1853
1854	c->fpu_csr31	= FPU_CSR_RN;
1855	c->fpu_msk31	= FPU_CSR_RSVD | FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
1856
1857	c->processor_id = read_c0_prid();
1858	switch (c->processor_id & PRID_COMP_MASK) {
1859	case PRID_COMP_LEGACY:
1860		cpu_probe_legacy(c, cpu);
1861		break;
1862	case PRID_COMP_MIPS:
1863		cpu_probe_mips(c, cpu);
1864		break;
1865	case PRID_COMP_ALCHEMY:
1866	case PRID_COMP_NETLOGIC:
1867		cpu_probe_alchemy(c, cpu);
1868		break;
1869	case PRID_COMP_SIBYTE:
1870		cpu_probe_sibyte(c, cpu);
1871		break;
1872	case PRID_COMP_BROADCOM:
1873		cpu_probe_broadcom(c, cpu);
1874		break;
1875	case PRID_COMP_SANDCRAFT:
1876		cpu_probe_sandcraft(c, cpu);
1877		break;
1878	case PRID_COMP_NXP:
1879		cpu_probe_nxp(c, cpu);
1880		break;
1881	case PRID_COMP_CAVIUM:
1882		cpu_probe_cavium(c, cpu);
1883		break;
1884	case PRID_COMP_LOONGSON:
1885		cpu_probe_loongson(c, cpu);
1886		break;
1887	case PRID_COMP_INGENIC_13:
1888	case PRID_COMP_INGENIC_D0:
1889	case PRID_COMP_INGENIC_D1:
1890	case PRID_COMP_INGENIC_E1:
1891		cpu_probe_ingenic(c, cpu);
1892		break;
 
 
 
1893	}
1894
1895	BUG_ON(!__cpu_name[cpu]);
1896	BUG_ON(c->cputype == CPU_UNKNOWN);
1897
1898	/*
1899	 * Platform code can force the cpu type to optimize code
1900	 * generation. In that case be sure the cpu type is correctly
1901	 * manually setup otherwise it could trigger some nasty bugs.
1902	 */
1903	BUG_ON(current_cpu_type() != c->cputype);
1904
1905	if (cpu_has_rixi) {
1906		/* Enable the RIXI exceptions */
1907		set_c0_pagegrain(PG_IEC);
1908		back_to_back_c0_hazard();
1909		/* Verify the IEC bit is set */
1910		if (read_c0_pagegrain() & PG_IEC)
1911			c->options |= MIPS_CPU_RIXIEX;
1912	}
1913
1914	if (mips_fpu_disabled)
1915		c->options &= ~MIPS_CPU_FPU;
1916
1917	if (mips_dsp_disabled)
1918		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1919
1920	if (mips_htw_disabled) {
1921		c->options &= ~MIPS_CPU_HTW;
1922		write_c0_pwctl(read_c0_pwctl() &
1923			       ~(1 << MIPS_PWCTL_PWEN_SHIFT));
1924	}
1925
1926	if (c->options & MIPS_CPU_FPU)
1927		cpu_set_fpu_opts(c);
1928	else
1929		cpu_set_nofpu_opts(c);
1930
 
 
 
 
1931	if (cpu_has_mips_r2_r6) {
1932		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1933		/* R2 has Performance Counter Interrupt indicator */
1934		c->options |= MIPS_CPU_PCI;
1935	}
1936	else
1937		c->srsets = 1;
1938
1939	if (cpu_has_mips_r6)
1940		elf_hwcap |= HWCAP_MIPS_R6;
1941
1942	if (cpu_has_msa) {
1943		c->msa_id = cpu_get_msa_id();
1944		WARN(c->msa_id & MSA_IR_WRPF,
1945		     "Vector register partitioning unimplemented!");
1946		elf_hwcap |= HWCAP_MIPS_MSA;
1947	}
1948
1949	if (cpu_has_mips16)
1950		elf_hwcap |= HWCAP_MIPS_MIPS16;
1951
1952	if (cpu_has_mdmx)
1953		elf_hwcap |= HWCAP_MIPS_MDMX;
1954
1955	if (cpu_has_mips3d)
1956		elf_hwcap |= HWCAP_MIPS_MIPS3D;
1957
1958	if (cpu_has_smartmips)
1959		elf_hwcap |= HWCAP_MIPS_SMARTMIPS;
1960
1961	if (cpu_has_dsp)
1962		elf_hwcap |= HWCAP_MIPS_DSP;
1963
1964	if (cpu_has_dsp2)
1965		elf_hwcap |= HWCAP_MIPS_DSP2;
1966
1967	if (cpu_has_dsp3)
1968		elf_hwcap |= HWCAP_MIPS_DSP3;
1969
1970	if (cpu_has_mips16e2)
1971		elf_hwcap |= HWCAP_MIPS_MIPS16E2;
1972
1973	if (cpu_has_loongson_mmi)
1974		elf_hwcap |= HWCAP_LOONGSON_MMI;
1975
1976	if (cpu_has_loongson_ext)
1977		elf_hwcap |= HWCAP_LOONGSON_EXT;
1978
1979	if (cpu_has_loongson_ext2)
1980		elf_hwcap |= HWCAP_LOONGSON_EXT2;
1981
1982	if (cpu_has_vz)
1983		cpu_probe_vz(c);
1984
1985	cpu_probe_vmbits(c);
1986
1987	/* Synthesize CPUCFG data if running on Loongson processors;
1988	 * no-op otherwise.
1989	 *
1990	 * This looks at previously probed features, so keep this at bottom.
1991	 */
1992	loongson3_cpucfg_synthesize_data(c);
1993
1994#ifdef CONFIG_64BIT
1995	if (cpu == 0)
1996		__ua_limit = ~((1ull << cpu_vmbits) - 1);
1997#endif
1998
1999	reserve_exception_space(0, 0x1000);
2000}
2001
2002void cpu_report(void)
2003{
2004	struct cpuinfo_mips *c = &current_cpu_data;
2005
2006	pr_info("CPU%d revision is: %08x (%s)\n",
2007		smp_processor_id(), c->processor_id, cpu_name_string());
2008	if (c->options & MIPS_CPU_FPU)
2009		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
2010	if (cpu_has_msa)
2011		pr_info("MSA revision is: %08x\n", c->msa_id);
2012}
2013
2014void cpu_set_cluster(struct cpuinfo_mips *cpuinfo, unsigned int cluster)
2015{
2016	/* Ensure the core number fits in the field */
2017	WARN_ON(cluster > (MIPS_GLOBALNUMBER_CLUSTER >>
2018			   MIPS_GLOBALNUMBER_CLUSTER_SHF));
2019
2020	cpuinfo->globalnumber &= ~MIPS_GLOBALNUMBER_CLUSTER;
2021	cpuinfo->globalnumber |= cluster << MIPS_GLOBALNUMBER_CLUSTER_SHF;
2022}
2023
2024void cpu_set_core(struct cpuinfo_mips *cpuinfo, unsigned int core)
2025{
2026	/* Ensure the core number fits in the field */
2027	WARN_ON(core > (MIPS_GLOBALNUMBER_CORE >> MIPS_GLOBALNUMBER_CORE_SHF));
2028
2029	cpuinfo->globalnumber &= ~MIPS_GLOBALNUMBER_CORE;
2030	cpuinfo->globalnumber |= core << MIPS_GLOBALNUMBER_CORE_SHF;
2031}
2032
2033void cpu_set_vpe_id(struct cpuinfo_mips *cpuinfo, unsigned int vpe)
2034{
2035	/* Ensure the VP(E) ID fits in the field */
2036	WARN_ON(vpe > (MIPS_GLOBALNUMBER_VP >> MIPS_GLOBALNUMBER_VP_SHF));
2037
2038	/* Ensure we're not using VP(E)s without support */
2039	WARN_ON(vpe && !IS_ENABLED(CONFIG_MIPS_MT_SMP) &&
2040		!IS_ENABLED(CONFIG_CPU_MIPSR6));
2041
2042	cpuinfo->globalnumber &= ~MIPS_GLOBALNUMBER_VP;
2043	cpuinfo->globalnumber |= vpe << MIPS_GLOBALNUMBER_VP_SHF;
2044}