Loading...
1#ifndef __ASM_POWERPC_PCI_H
2#define __ASM_POWERPC_PCI_H
3#ifdef __KERNEL__
4
5/*
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#include <linux/types.h>
13#include <linux/slab.h>
14#include <linux/string.h>
15#include <linux/dma-mapping.h>
16#include <linux/scatterlist.h>
17
18#include <asm/machdep.h>
19#include <asm/io.h>
20#include <asm/prom.h>
21#include <asm/pci-bridge.h>
22
23/* Return values for pci_controller_ops.probe_mode function */
24#define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
25#define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
26#define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
27
28#define PCIBIOS_MIN_IO 0x1000
29#define PCIBIOS_MIN_MEM 0x10000000
30
31struct pci_dev;
32
33/* Values for the `which' argument to sys_pciconfig_iobase syscall. */
34#define IOBASE_BRIDGE_NUMBER 0
35#define IOBASE_MEMORY 1
36#define IOBASE_IO 2
37#define IOBASE_ISA_IO 3
38#define IOBASE_ISA_MEM 4
39
40/*
41 * Set this to 1 if you want the kernel to re-assign all PCI
42 * bus numbers (don't do that on ppc64 yet !)
43 */
44#define pcibios_assign_all_busses() \
45 (pci_has_flag(PCI_REASSIGN_ALL_BUS))
46
47#define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
48static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
49{
50 if (ppc_md.pci_get_legacy_ide_irq)
51 return ppc_md.pci_get_legacy_ide_irq(dev, channel);
52 return channel ? 15 : 14;
53}
54
55#ifdef CONFIG_PCI
56extern void set_pci_dma_ops(struct dma_map_ops *dma_ops);
57extern struct dma_map_ops *get_pci_dma_ops(void);
58#else /* CONFIG_PCI */
59#define set_pci_dma_ops(d)
60#define get_pci_dma_ops() NULL
61#endif
62
63#ifdef CONFIG_PPC64
64
65/*
66 * We want to avoid touching the cacheline size or MWI bit.
67 * pSeries firmware sets the cacheline size (which is not the cpu cacheline
68 * size in all cases) and hardware treats MWI the same as memory write.
69 */
70#define PCI_DISABLE_MWI
71
72#endif /* CONFIG_PPC64 */
73
74extern int pci_domain_nr(struct pci_bus *bus);
75
76/* Decide whether to display the domain number in /proc */
77extern int pci_proc_domain(struct pci_bus *bus);
78
79struct vm_area_struct;
80/* Map a range of PCI memory or I/O space for a device into user space */
81int pci_mmap_page_range(struct pci_dev *pdev, struct vm_area_struct *vma,
82 enum pci_mmap_state mmap_state, int write_combine);
83
84/* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
85#define HAVE_PCI_MMAP 1
86
87extern int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val,
88 size_t count);
89extern int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val,
90 size_t count);
91extern int pci_mmap_legacy_page_range(struct pci_bus *bus,
92 struct vm_area_struct *vma,
93 enum pci_mmap_state mmap_state);
94
95#define HAVE_PCI_LEGACY 1
96
97#ifdef CONFIG_PPC64
98
99/* The PCI address space does not equal the physical memory address
100 * space (we have an IOMMU). The IDE and SCSI device layers use
101 * this boolean for bounce buffer decisions.
102 */
103#define PCI_DMA_BUS_IS_PHYS (0)
104
105#else /* 32-bit */
106
107/* The PCI address space does equal the physical memory
108 * address space (no IOMMU). The IDE and SCSI device layers use
109 * this boolean for bounce buffer decisions.
110 */
111#define PCI_DMA_BUS_IS_PHYS (1)
112
113#endif /* CONFIG_PPC64 */
114
115extern void pcibios_claim_one_bus(struct pci_bus *b);
116
117extern void pcibios_finish_adding_to_bus(struct pci_bus *bus);
118
119extern void pcibios_resource_survey(void);
120
121extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
122extern int remove_phb_dynamic(struct pci_controller *phb);
123
124extern struct pci_dev *of_create_pci_dev(struct device_node *node,
125 struct pci_bus *bus, int devfn);
126
127extern void of_scan_pci_bridge(struct pci_dev *dev);
128
129extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
130extern void of_rescan_bus(struct device_node *node, struct pci_bus *bus);
131
132struct file;
133extern pgprot_t pci_phys_mem_access_prot(struct file *file,
134 unsigned long pfn,
135 unsigned long size,
136 pgprot_t prot);
137
138#define HAVE_ARCH_PCI_RESOURCE_TO_USER
139extern void pci_resource_to_user(const struct pci_dev *dev, int bar,
140 const struct resource *rsrc,
141 resource_size_t *start, resource_size_t *end);
142
143extern resource_size_t pcibios_io_space_offset(struct pci_controller *hose);
144extern void pcibios_setup_bus_devices(struct pci_bus *bus);
145extern void pcibios_setup_bus_self(struct pci_bus *bus);
146extern void pcibios_setup_phb_io_space(struct pci_controller *hose);
147extern void pcibios_scan_phb(struct pci_controller *hose);
148
149#endif /* __KERNEL__ */
150
151extern struct pci_dev *pnv_pci_get_gpu_dev(struct pci_dev *npdev);
152extern struct pci_dev *pnv_pci_get_npu_dev(struct pci_dev *gpdev, int index);
153
154#endif /* __ASM_POWERPC_PCI_H */
1/* SPDX-License-Identifier: GPL-2.0-or-later */
2#ifndef __ASM_POWERPC_PCI_H
3#define __ASM_POWERPC_PCI_H
4#ifdef __KERNEL__
5
6/*
7 */
8
9#include <linux/types.h>
10#include <linux/slab.h>
11#include <linux/string.h>
12#include <linux/dma-map-ops.h>
13#include <linux/scatterlist.h>
14
15#include <asm/machdep.h>
16#include <asm/io.h>
17#include <asm/pci-bridge.h>
18
19/* Return values for pci_controller_ops.probe_mode function */
20#define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
21#define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
22#define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
23
24#define PCIBIOS_MIN_IO 0x1000
25#define PCIBIOS_MIN_MEM 0x10000000
26
27/* Values for the `which' argument to sys_pciconfig_iobase syscall. */
28#define IOBASE_BRIDGE_NUMBER 0
29#define IOBASE_MEMORY 1
30#define IOBASE_IO 2
31#define IOBASE_ISA_IO 3
32#define IOBASE_ISA_MEM 4
33
34/*
35 * Set this to 1 if you want the kernel to re-assign all PCI
36 * bus numbers (don't do that on ppc64 yet !)
37 */
38#define pcibios_assign_all_busses() \
39 (pci_has_flag(PCI_REASSIGN_ALL_BUS))
40
41static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
42{
43 if (ppc_md.pci_get_legacy_ide_irq)
44 return ppc_md.pci_get_legacy_ide_irq(dev, channel);
45 return channel ? 15 : 14;
46}
47
48#ifdef CONFIG_PCI
49void __init set_pci_dma_ops(const struct dma_map_ops *dma_ops);
50#else /* CONFIG_PCI */
51#define set_pci_dma_ops(d)
52#endif
53
54#ifdef CONFIG_PPC64
55
56/*
57 * We want to avoid touching the cacheline size or MWI bit.
58 * pSeries firmware sets the cacheline size (which is not the cpu cacheline
59 * size in all cases) and hardware treats MWI the same as memory write.
60 */
61#define PCI_DISABLE_MWI
62
63#endif /* CONFIG_PPC64 */
64
65extern int pci_domain_nr(struct pci_bus *bus);
66
67/* Decide whether to display the domain number in /proc */
68extern int pci_proc_domain(struct pci_bus *bus);
69
70struct vm_area_struct;
71
72/* Tell PCI code what kind of PCI resource mappings we support */
73#define HAVE_PCI_MMAP 1
74#define ARCH_GENERIC_PCI_MMAP_RESOURCE 1
75#define arch_can_pci_mmap_io() 1
76#define arch_can_pci_mmap_wc() 1
77
78extern int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val,
79 size_t count);
80extern int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val,
81 size_t count);
82extern int pci_mmap_legacy_page_range(struct pci_bus *bus,
83 struct vm_area_struct *vma,
84 enum pci_mmap_state mmap_state);
85extern void pci_adjust_legacy_attr(struct pci_bus *bus,
86 enum pci_mmap_state mmap_type);
87#define HAVE_PCI_LEGACY 1
88
89extern void pcibios_claim_one_bus(struct pci_bus *b);
90
91extern void pcibios_finish_adding_to_bus(struct pci_bus *bus);
92
93extern void pcibios_resource_survey(void);
94
95extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
96extern int remove_phb_dynamic(struct pci_controller *phb);
97
98extern struct pci_dev *of_create_pci_dev(struct device_node *node,
99 struct pci_bus *bus, int devfn);
100
101extern unsigned int pci_parse_of_flags(u32 addr0, int bridge);
102
103extern void of_scan_pci_bridge(struct pci_dev *dev);
104
105extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
106extern void of_rescan_bus(struct device_node *node, struct pci_bus *bus);
107
108extern pgprot_t pci_phys_mem_access_prot(unsigned long pfn,
109 unsigned long size,
110 pgprot_t prot);
111
112extern resource_size_t pcibios_io_space_offset(struct pci_controller *hose);
113extern void pcibios_setup_bus_self(struct pci_bus *bus);
114extern void pcibios_setup_phb_io_space(struct pci_controller *hose);
115extern void pcibios_scan_phb(struct pci_controller *hose);
116
117#endif /* __KERNEL__ */
118
119#endif /* __ASM_POWERPC_PCI_H */