Linux Audio

Check our new training course

Loading...
v4.6
  1#ifndef __ASM_POWERPC_PCI_H
  2#define __ASM_POWERPC_PCI_H
  3#ifdef __KERNEL__
  4
  5/*
  6 * This program is free software; you can redistribute it and/or
  7 * modify it under the terms of the GNU General Public License
  8 * as published by the Free Software Foundation; either version
  9 * 2 of the License, or (at your option) any later version.
 10 */
 11
 12#include <linux/types.h>
 13#include <linux/slab.h>
 14#include <linux/string.h>
 15#include <linux/dma-mapping.h>
 16#include <linux/scatterlist.h>
 17
 18#include <asm/machdep.h>
 
 19#include <asm/io.h>
 20#include <asm/prom.h>
 21#include <asm/pci-bridge.h>
 22
 23/* Return values for pci_controller_ops.probe_mode function */
 
 
 24#define PCI_PROBE_NONE		-1	/* Don't look at this bus at all */
 25#define PCI_PROBE_NORMAL	0	/* Do normal PCI probing */
 26#define PCI_PROBE_DEVTREE	1	/* Instantiate from device tree */
 27
 28#define PCIBIOS_MIN_IO		0x1000
 29#define PCIBIOS_MIN_MEM		0x10000000
 30
 31struct pci_dev;
 32
 33/* Values for the `which' argument to sys_pciconfig_iobase syscall.  */
 34#define IOBASE_BRIDGE_NUMBER	0
 35#define IOBASE_MEMORY		1
 36#define IOBASE_IO		2
 37#define IOBASE_ISA_IO		3
 38#define IOBASE_ISA_MEM		4
 39
 40/*
 41 * Set this to 1 if you want the kernel to re-assign all PCI
 42 * bus numbers (don't do that on ppc64 yet !)
 43 */
 44#define pcibios_assign_all_busses() \
 45	(pci_has_flag(PCI_REASSIGN_ALL_BUS))
 46
 
 
 
 
 
 47#define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
 48static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
 49{
 50	if (ppc_md.pci_get_legacy_ide_irq)
 51		return ppc_md.pci_get_legacy_ide_irq(dev, channel);
 52	return channel ? 15 : 14;
 53}
 54
 55#ifdef CONFIG_PCI
 56extern void set_pci_dma_ops(struct dma_map_ops *dma_ops);
 57extern struct dma_map_ops *get_pci_dma_ops(void);
 58#else	/* CONFIG_PCI */
 59#define set_pci_dma_ops(d)
 60#define get_pci_dma_ops()	NULL
 61#endif
 62
 63#ifdef CONFIG_PPC64
 64
 65/*
 66 * We want to avoid touching the cacheline size or MWI bit.
 67 * pSeries firmware sets the cacheline size (which is not the cpu cacheline
 68 * size in all cases) and hardware treats MWI the same as memory write.
 69 */
 70#define PCI_DISABLE_MWI
 71
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 72#endif /* CONFIG_PPC64 */
 73
 74extern int pci_domain_nr(struct pci_bus *bus);
 75
 76/* Decide whether to display the domain number in /proc */
 77extern int pci_proc_domain(struct pci_bus *bus);
 78
 
 
 
 
 
 79struct vm_area_struct;
 80/* Map a range of PCI memory or I/O space for a device into user space */
 81int pci_mmap_page_range(struct pci_dev *pdev, struct vm_area_struct *vma,
 82			enum pci_mmap_state mmap_state, int write_combine);
 83
 84/* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
 85#define HAVE_PCI_MMAP	1
 86
 87extern int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val,
 88			   size_t count);
 89extern int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val,
 90			   size_t count);
 91extern int pci_mmap_legacy_page_range(struct pci_bus *bus,
 92				      struct vm_area_struct *vma,
 93				      enum pci_mmap_state mmap_state);
 94
 95#define HAVE_PCI_LEGACY	1
 96
 97#ifdef CONFIG_PPC64
 98
 99/* The PCI address space does not equal the physical memory address
100 * space (we have an IOMMU).  The IDE and SCSI device layers use
101 * this boolean for bounce buffer decisions.
102 */
103#define PCI_DMA_BUS_IS_PHYS	(0)
104
105#else /* 32-bit */
106
107/* The PCI address space does equal the physical memory
108 * address space (no IOMMU).  The IDE and SCSI device layers use
109 * this boolean for bounce buffer decisions.
110 */
111#define PCI_DMA_BUS_IS_PHYS     (1)
112
113#endif /* CONFIG_PPC64 */
114
115extern void pcibios_claim_one_bus(struct pci_bus *b);
116
117extern void pcibios_finish_adding_to_bus(struct pci_bus *bus);
118
119extern void pcibios_resource_survey(void);
120
121extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
122extern int remove_phb_dynamic(struct pci_controller *phb);
123
124extern struct pci_dev *of_create_pci_dev(struct device_node *node,
125					struct pci_bus *bus, int devfn);
126
127extern void of_scan_pci_bridge(struct pci_dev *dev);
128
129extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
130extern void of_rescan_bus(struct device_node *node, struct pci_bus *bus);
131
132struct file;
133extern pgprot_t	pci_phys_mem_access_prot(struct file *file,
134					 unsigned long pfn,
135					 unsigned long size,
136					 pgprot_t prot);
137
138#define HAVE_ARCH_PCI_RESOURCE_TO_USER
139extern void pci_resource_to_user(const struct pci_dev *dev, int bar,
140				 const struct resource *rsrc,
141				 resource_size_t *start, resource_size_t *end);
142
143extern resource_size_t pcibios_io_space_offset(struct pci_controller *hose);
144extern void pcibios_setup_bus_devices(struct pci_bus *bus);
145extern void pcibios_setup_bus_self(struct pci_bus *bus);
146extern void pcibios_setup_phb_io_space(struct pci_controller *hose);
147extern void pcibios_scan_phb(struct pci_controller *hose);
148
149#endif	/* __KERNEL__ */
150
151extern struct pci_dev *pnv_pci_get_gpu_dev(struct pci_dev *npdev);
152extern struct pci_dev *pnv_pci_get_npu_dev(struct pci_dev *gpdev, int index);
153
154#endif /* __ASM_POWERPC_PCI_H */
v3.5.6
  1#ifndef __ASM_POWERPC_PCI_H
  2#define __ASM_POWERPC_PCI_H
  3#ifdef __KERNEL__
  4
  5/*
  6 * This program is free software; you can redistribute it and/or
  7 * modify it under the terms of the GNU General Public License
  8 * as published by the Free Software Foundation; either version
  9 * 2 of the License, or (at your option) any later version.
 10 */
 11
 12#include <linux/types.h>
 13#include <linux/slab.h>
 14#include <linux/string.h>
 15#include <linux/dma-mapping.h>
 
 16
 17#include <asm/machdep.h>
 18#include <asm/scatterlist.h>
 19#include <asm/io.h>
 20#include <asm/prom.h>
 21#include <asm/pci-bridge.h>
 22
 23#include <asm-generic/pci-dma-compat.h>
 24
 25/* Return values for ppc_md.pci_probe_mode function */
 26#define PCI_PROBE_NONE		-1	/* Don't look at this bus at all */
 27#define PCI_PROBE_NORMAL	0	/* Do normal PCI probing */
 28#define PCI_PROBE_DEVTREE	1	/* Instantiate from device tree */
 29
 30#define PCIBIOS_MIN_IO		0x1000
 31#define PCIBIOS_MIN_MEM		0x10000000
 32
 33struct pci_dev;
 34
 35/* Values for the `which' argument to sys_pciconfig_iobase syscall.  */
 36#define IOBASE_BRIDGE_NUMBER	0
 37#define IOBASE_MEMORY		1
 38#define IOBASE_IO		2
 39#define IOBASE_ISA_IO		3
 40#define IOBASE_ISA_MEM		4
 41
 42/*
 43 * Set this to 1 if you want the kernel to re-assign all PCI
 44 * bus numbers (don't do that on ppc64 yet !)
 45 */
 46#define pcibios_assign_all_busses() \
 47	(pci_has_flag(PCI_REASSIGN_ALL_BUS))
 48
 49static inline void pcibios_penalize_isa_irq(int irq, int active)
 50{
 51	/* We don't do dynamic PCI IRQ allocation */
 52}
 53
 54#define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
 55static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
 56{
 57	if (ppc_md.pci_get_legacy_ide_irq)
 58		return ppc_md.pci_get_legacy_ide_irq(dev, channel);
 59	return channel ? 15 : 14;
 60}
 61
 62#ifdef CONFIG_PCI
 63extern void set_pci_dma_ops(struct dma_map_ops *dma_ops);
 64extern struct dma_map_ops *get_pci_dma_ops(void);
 65#else	/* CONFIG_PCI */
 66#define set_pci_dma_ops(d)
 67#define get_pci_dma_ops()	NULL
 68#endif
 69
 70#ifdef CONFIG_PPC64
 71
 72/*
 73 * We want to avoid touching the cacheline size or MWI bit.
 74 * pSeries firmware sets the cacheline size (which is not the cpu cacheline
 75 * size in all cases) and hardware treats MWI the same as memory write.
 76 */
 77#define PCI_DISABLE_MWI
 78
 79#ifdef CONFIG_PCI
 80static inline void pci_dma_burst_advice(struct pci_dev *pdev,
 81					enum pci_dma_burst_strategy *strat,
 82					unsigned long *strategy_parameter)
 83{
 84	unsigned long cacheline_size;
 85	u8 byte;
 86
 87	pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
 88	if (byte == 0)
 89		cacheline_size = 1024;
 90	else
 91		cacheline_size = (int) byte * 4;
 92
 93	*strat = PCI_DMA_BURST_MULTIPLE;
 94	*strategy_parameter = cacheline_size;
 95}
 96#endif
 97
 98#else /* 32-bit */
 99
100#ifdef CONFIG_PCI
101static inline void pci_dma_burst_advice(struct pci_dev *pdev,
102					enum pci_dma_burst_strategy *strat,
103					unsigned long *strategy_parameter)
104{
105	*strat = PCI_DMA_BURST_INFINITY;
106	*strategy_parameter = ~0UL;
107}
108#endif
109#endif /* CONFIG_PPC64 */
110
111extern int pci_domain_nr(struct pci_bus *bus);
112
113/* Decide whether to display the domain number in /proc */
114extern int pci_proc_domain(struct pci_bus *bus);
115
116/* MSI arch hooks */
117#define arch_setup_msi_irqs arch_setup_msi_irqs
118#define arch_teardown_msi_irqs arch_teardown_msi_irqs
119#define arch_msi_check_device arch_msi_check_device
120
121struct vm_area_struct;
122/* Map a range of PCI memory or I/O space for a device into user space */
123int pci_mmap_page_range(struct pci_dev *pdev, struct vm_area_struct *vma,
124			enum pci_mmap_state mmap_state, int write_combine);
125
126/* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
127#define HAVE_PCI_MMAP	1
128
129extern int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val,
130			   size_t count);
131extern int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val,
132			   size_t count);
133extern int pci_mmap_legacy_page_range(struct pci_bus *bus,
134				      struct vm_area_struct *vma,
135				      enum pci_mmap_state mmap_state);
136
137#define HAVE_PCI_LEGACY	1
138
139#ifdef CONFIG_PPC64
140
141/* The PCI address space does not equal the physical memory address
142 * space (we have an IOMMU).  The IDE and SCSI device layers use
143 * this boolean for bounce buffer decisions.
144 */
145#define PCI_DMA_BUS_IS_PHYS	(0)
146
147#else /* 32-bit */
148
149/* The PCI address space does equal the physical memory
150 * address space (no IOMMU).  The IDE and SCSI device layers use
151 * this boolean for bounce buffer decisions.
152 */
153#define PCI_DMA_BUS_IS_PHYS     (1)
154
155#endif /* CONFIG_PPC64 */
156
157extern void pcibios_claim_one_bus(struct pci_bus *b);
158
159extern void pcibios_finish_adding_to_bus(struct pci_bus *bus);
160
161extern void pcibios_resource_survey(void);
162
163extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
164extern int remove_phb_dynamic(struct pci_controller *phb);
165
166extern struct pci_dev *of_create_pci_dev(struct device_node *node,
167					struct pci_bus *bus, int devfn);
168
169extern void of_scan_pci_bridge(struct pci_dev *dev);
170
171extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
172extern void of_rescan_bus(struct device_node *node, struct pci_bus *bus);
173
174struct file;
175extern pgprot_t	pci_phys_mem_access_prot(struct file *file,
176					 unsigned long pfn,
177					 unsigned long size,
178					 pgprot_t prot);
179
180#define HAVE_ARCH_PCI_RESOURCE_TO_USER
181extern void pci_resource_to_user(const struct pci_dev *dev, int bar,
182				 const struct resource *rsrc,
183				 resource_size_t *start, resource_size_t *end);
184
185extern resource_size_t pcibios_io_space_offset(struct pci_controller *hose);
186extern void pcibios_setup_bus_devices(struct pci_bus *bus);
187extern void pcibios_setup_bus_self(struct pci_bus *bus);
188extern void pcibios_setup_phb_io_space(struct pci_controller *hose);
189extern void pcibios_scan_phb(struct pci_controller *hose);
190
191#endif	/* __KERNEL__ */
 
 
 
 
192#endif /* __ASM_POWERPC_PCI_H */