Linux Audio

Check our new training course

Loading...
v4.6
 
   1/*
   2 * Copyright (C) 2012 Samsung Electronics Co.Ltd
   3 * Authors:
   4 *	Eunchul Kim <chulspro.kim@samsung.com>
   5 *	Jinyoung Jeon <jy0.jeon@samsung.com>
   6 *	Sangmin Lee <lsmin.lee@samsung.com>
   7 *
   8 * This program is free software; you can redistribute  it and/or modify it
   9 * under  the terms of  the GNU General  Public License as published by the
  10 * Free Software Foundation;  either version 2 of the  License, or (at your
  11 * option) any later version.
  12 *
  13 */
 
 
 
  14#include <linux/kernel.h>
  15#include <linux/platform_device.h>
  16#include <linux/mfd/syscon.h>
  17#include <linux/regmap.h>
  18#include <linux/clk.h>
  19#include <linux/pm_runtime.h>
  20#include <linux/of.h>
 
 
 
  21#include <linux/spinlock.h>
  22
  23#include <drm/drmP.h>
 
  24#include <drm/exynos_drm.h>
  25#include "regs-fimc.h"
  26#include "exynos_drm_drv.h"
  27#include "exynos_drm_ipp.h"
  28#include "exynos_drm_fimc.h"
  29
  30/*
  31 * FIMC stands for Fully Interactive Mobile Camera and
  32 * supports image scaler/rotator and input/output DMA operations.
  33 * input DMA reads image data from the memory.
  34 * output DMA writes image data to memory.
  35 * FIMC supports image rotation and image effect functions.
  36 *
  37 * M2M operation : supports crop/scale/rotation/csc so on.
  38 * Memory ----> FIMC H/W ----> Memory.
  39 * Writeback operation : supports cloned screen with FIMD.
  40 * FIMD ----> FIMC H/W ----> Memory.
  41 * Output operation : supports direct display using local path.
  42 * Memory ----> FIMC H/W ----> FIMD.
  43 */
  44
  45/*
  46 * TODO
  47 * 1. check suspend/resume api if needed.
  48 * 2. need to check use case platform_device_id.
  49 * 3. check src/dst size with, height.
  50 * 4. added check_prepare api for right register.
  51 * 5. need to add supported list in prop_list.
  52 * 6. check prescaler/scaler optimization.
  53 */
  54
  55#define FIMC_MAX_DEVS	4
  56#define FIMC_MAX_SRC	2
  57#define FIMC_MAX_DST	32
  58#define FIMC_SHFACTOR	10
  59#define FIMC_BUF_STOP	1
  60#define FIMC_BUF_START	2
  61#define FIMC_WIDTH_ITU_709	1280
  62#define FIMC_REFRESH_MAX	60
  63#define FIMC_REFRESH_MIN	12
  64#define FIMC_CROP_MAX	8192
  65#define FIMC_CROP_MIN	32
  66#define FIMC_SCALE_MAX	4224
  67#define FIMC_SCALE_MIN	32
  68
  69#define get_fimc_context(dev)	platform_get_drvdata(to_platform_device(dev))
  70#define get_ctx_from_ippdrv(ippdrv)	container_of(ippdrv,\
  71					struct fimc_context, ippdrv);
  72enum fimc_wb {
  73	FIMC_WB_NONE,
  74	FIMC_WB_A,
  75	FIMC_WB_B,
  76};
  77
  78enum {
  79	FIMC_CLK_LCLK,
  80	FIMC_CLK_GATE,
  81	FIMC_CLK_WB_A,
  82	FIMC_CLK_WB_B,
  83	FIMC_CLK_MUX,
  84	FIMC_CLK_PARENT,
  85	FIMC_CLKS_MAX
  86};
  87
  88static const char * const fimc_clock_names[] = {
  89	[FIMC_CLK_LCLK]   = "sclk_fimc",
  90	[FIMC_CLK_GATE]   = "fimc",
  91	[FIMC_CLK_WB_A]   = "pxl_async0",
  92	[FIMC_CLK_WB_B]   = "pxl_async1",
  93	[FIMC_CLK_MUX]    = "mux",
  94	[FIMC_CLK_PARENT] = "parent",
  95};
  96
  97#define FIMC_DEFAULT_LCLK_FREQUENCY 133000000UL
  98
  99/*
 100 * A structure of scaler.
 101 *
 102 * @range: narrow, wide.
 103 * @bypass: unused scaler path.
 104 * @up_h: horizontal scale up.
 105 * @up_v: vertical scale up.
 106 * @hratio: horizontal ratio.
 107 * @vratio: vertical ratio.
 108 */
 109struct fimc_scaler {
 110	bool	range;
 111	bool bypass;
 112	bool up_h;
 113	bool up_v;
 114	u32 hratio;
 115	u32 vratio;
 116};
 117
 118/*
 119 * A structure of scaler capability.
 120 *
 121 * find user manual table 43-1.
 122 * @in_hori: scaler input horizontal size.
 123 * @bypass: scaler bypass mode.
 124 * @dst_h_wo_rot: target horizontal size without output rotation.
 125 * @dst_h_rot: target horizontal size with output rotation.
 126 * @rl_w_wo_rot: real width without input rotation.
 127 * @rl_h_rot: real height without output rotation.
 128 */
 129struct fimc_capability {
 130	/* scaler */
 131	u32	in_hori;
 132	u32	bypass;
 133	/* output rotator */
 134	u32	dst_h_wo_rot;
 135	u32	dst_h_rot;
 136	/* input rotator */
 137	u32	rl_w_wo_rot;
 138	u32	rl_h_rot;
 139};
 140
 141/*
 142 * A structure of fimc context.
 143 *
 144 * @ippdrv: prepare initialization using ippdrv.
 145 * @regs_res: register resources.
 146 * @regs: memory mapped io registers.
 147 * @lock: locking of operations.
 148 * @clocks: fimc clocks.
 149 * @clk_frequency: LCLK clock frequency.
 150 * @sysreg: handle to SYSREG block regmap.
 151 * @sc: scaler infomations.
 152 * @pol: porarity of writeback.
 153 * @id: fimc id.
 154 * @irq: irq number.
 155 * @suspended: qos operations.
 156 */
 157struct fimc_context {
 158	struct exynos_drm_ippdrv	ippdrv;
 159	struct resource	*regs_res;
 
 
 
 
 
 
 160	void __iomem	*regs;
 161	spinlock_t	lock;
 162	struct clk	*clocks[FIMC_CLKS_MAX];
 163	u32		clk_frequency;
 164	struct regmap	*sysreg;
 165	struct fimc_scaler	sc;
 166	int	id;
 167	int	irq;
 168	bool	suspended;
 169};
 170
 171static u32 fimc_read(struct fimc_context *ctx, u32 reg)
 172{
 173	return readl(ctx->regs + reg);
 174}
 175
 176static void fimc_write(struct fimc_context *ctx, u32 val, u32 reg)
 177{
 178	writel(val, ctx->regs + reg);
 179}
 180
 181static void fimc_set_bits(struct fimc_context *ctx, u32 reg, u32 bits)
 182{
 183	void __iomem *r = ctx->regs + reg;
 184
 185	writel(readl(r) | bits, r);
 186}
 187
 188static void fimc_clear_bits(struct fimc_context *ctx, u32 reg, u32 bits)
 189{
 190	void __iomem *r = ctx->regs + reg;
 191
 192	writel(readl(r) & ~bits, r);
 193}
 194
 195static void fimc_sw_reset(struct fimc_context *ctx)
 196{
 197	u32 cfg;
 198
 199	/* stop dma operation */
 200	cfg = fimc_read(ctx, EXYNOS_CISTATUS);
 201	if (EXYNOS_CISTATUS_GET_ENVID_STATUS(cfg))
 202		fimc_clear_bits(ctx, EXYNOS_MSCTRL, EXYNOS_MSCTRL_ENVID);
 203
 204	fimc_set_bits(ctx, EXYNOS_CISRCFMT, EXYNOS_CISRCFMT_ITU601_8BIT);
 205
 206	/* disable image capture */
 207	fimc_clear_bits(ctx, EXYNOS_CIIMGCPT,
 208		EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
 209
 210	/* s/w reset */
 211	fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_SWRST);
 212
 213	/* s/w reset complete */
 214	fimc_clear_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_SWRST);
 215
 216	/* reset sequence */
 217	fimc_write(ctx, 0x0, EXYNOS_CIFCNTSEQ);
 218}
 219
 220static int fimc_set_camblk_fimd0_wb(struct fimc_context *ctx)
 221{
 222	return regmap_update_bits(ctx->sysreg, SYSREG_CAMERA_BLK,
 223				  SYSREG_FIMD0WB_DEST_MASK,
 224				  ctx->id << SYSREG_FIMD0WB_DEST_SHIFT);
 225}
 226
 227static void fimc_set_type_ctrl(struct fimc_context *ctx, enum fimc_wb wb)
 228{
 229	u32 cfg;
 230
 231	DRM_DEBUG_KMS("wb[%d]\n", wb);
 232
 233	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
 234	cfg &= ~(EXYNOS_CIGCTRL_TESTPATTERN_MASK |
 235		EXYNOS_CIGCTRL_SELCAM_ITU_MASK |
 236		EXYNOS_CIGCTRL_SELCAM_MIPI_MASK |
 237		EXYNOS_CIGCTRL_SELCAM_FIMC_MASK |
 238		EXYNOS_CIGCTRL_SELWB_CAMIF_MASK |
 239		EXYNOS_CIGCTRL_SELWRITEBACK_MASK);
 240
 241	switch (wb) {
 242	case FIMC_WB_A:
 243		cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_A |
 244			EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
 245		break;
 246	case FIMC_WB_B:
 247		cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_B |
 248			EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
 249		break;
 250	case FIMC_WB_NONE:
 251	default:
 252		cfg |= (EXYNOS_CIGCTRL_SELCAM_ITU_A |
 253			EXYNOS_CIGCTRL_SELWRITEBACK_A |
 254			EXYNOS_CIGCTRL_SELCAM_MIPI_A |
 255			EXYNOS_CIGCTRL_SELCAM_FIMC_ITU);
 256		break;
 257	}
 258
 259	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
 260}
 261
 262static void fimc_handle_jpeg(struct fimc_context *ctx, bool enable)
 263{
 264	u32 cfg;
 265
 266	DRM_DEBUG_KMS("enable[%d]\n", enable);
 267
 268	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
 269	if (enable)
 270		cfg |= EXYNOS_CIGCTRL_CAM_JPEG;
 271	else
 272		cfg &= ~EXYNOS_CIGCTRL_CAM_JPEG;
 273
 274	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
 275}
 276
 277static void fimc_mask_irq(struct fimc_context *ctx, bool enable)
 278{
 279	u32 cfg;
 280
 281	DRM_DEBUG_KMS("enable[%d]\n", enable);
 282
 283	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
 284	if (enable) {
 285		cfg &= ~EXYNOS_CIGCTRL_IRQ_OVFEN;
 286		cfg |= EXYNOS_CIGCTRL_IRQ_ENABLE | EXYNOS_CIGCTRL_IRQ_LEVEL;
 287	} else
 288		cfg &= ~EXYNOS_CIGCTRL_IRQ_ENABLE;
 289	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
 290}
 291
 292static void fimc_clear_irq(struct fimc_context *ctx)
 293{
 294	fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_CLR);
 295}
 296
 297static bool fimc_check_ovf(struct fimc_context *ctx)
 298{
 299	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
 300	u32 status, flag;
 301
 302	status = fimc_read(ctx, EXYNOS_CISTATUS);
 303	flag = EXYNOS_CISTATUS_OVFIY | EXYNOS_CISTATUS_OVFICB |
 304		EXYNOS_CISTATUS_OVFICR;
 305
 306	DRM_DEBUG_KMS("flag[0x%x]\n", flag);
 307
 308	if (status & flag) {
 309		fimc_set_bits(ctx, EXYNOS_CIWDOFST,
 310			EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
 311			EXYNOS_CIWDOFST_CLROVFICR);
 312
 313		dev_err(ippdrv->dev, "occurred overflow at %d, status 0x%x.\n",
 314			ctx->id, status);
 
 315		return true;
 316	}
 317
 318	return false;
 319}
 320
 321static bool fimc_check_frame_end(struct fimc_context *ctx)
 322{
 323	u32 cfg;
 324
 325	cfg = fimc_read(ctx, EXYNOS_CISTATUS);
 326
 327	DRM_DEBUG_KMS("cfg[0x%x]\n", cfg);
 328
 329	if (!(cfg & EXYNOS_CISTATUS_FRAMEEND))
 330		return false;
 331
 332	cfg &= ~(EXYNOS_CISTATUS_FRAMEEND);
 333	fimc_write(ctx, cfg, EXYNOS_CISTATUS);
 334
 335	return true;
 336}
 337
 338static int fimc_get_buf_id(struct fimc_context *ctx)
 339{
 340	u32 cfg;
 341	int frame_cnt, buf_id;
 342
 343	cfg = fimc_read(ctx, EXYNOS_CISTATUS2);
 344	frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg);
 345
 346	if (frame_cnt == 0)
 347		frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg);
 348
 349	DRM_DEBUG_KMS("present[%d]before[%d]\n",
 350		EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg),
 351		EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg));
 352
 353	if (frame_cnt == 0) {
 354		DRM_ERROR("failed to get frame count.\n");
 355		return -EIO;
 356	}
 357
 358	buf_id = frame_cnt - 1;
 359	DRM_DEBUG_KMS("buf_id[%d]\n", buf_id);
 360
 361	return buf_id;
 362}
 363
 364static void fimc_handle_lastend(struct fimc_context *ctx, bool enable)
 365{
 366	u32 cfg;
 367
 368	DRM_DEBUG_KMS("enable[%d]\n", enable);
 369
 370	cfg = fimc_read(ctx, EXYNOS_CIOCTRL);
 371	if (enable)
 372		cfg |= EXYNOS_CIOCTRL_LASTENDEN;
 373	else
 374		cfg &= ~EXYNOS_CIOCTRL_LASTENDEN;
 375
 376	fimc_write(ctx, cfg, EXYNOS_CIOCTRL);
 377}
 378
 379
 380static int fimc_src_set_fmt_order(struct fimc_context *ctx, u32 fmt)
 381{
 382	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
 383	u32 cfg;
 384
 385	DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
 386
 387	/* RGB */
 388	cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
 389	cfg &= ~EXYNOS_CISCCTRL_INRGB_FMT_RGB_MASK;
 390
 391	switch (fmt) {
 392	case DRM_FORMAT_RGB565:
 393		cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB565;
 394		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
 395		return 0;
 396	case DRM_FORMAT_RGB888:
 397	case DRM_FORMAT_XRGB8888:
 398		cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB888;
 399		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
 400		return 0;
 401	default:
 402		/* bypass */
 403		break;
 404	}
 405
 406	/* YUV */
 407	cfg = fimc_read(ctx, EXYNOS_MSCTRL);
 408	cfg &= ~(EXYNOS_MSCTRL_ORDER2P_SHIFT_MASK |
 409		EXYNOS_MSCTRL_C_INT_IN_2PLANE |
 410		EXYNOS_MSCTRL_ORDER422_YCBYCR);
 411
 412	switch (fmt) {
 413	case DRM_FORMAT_YUYV:
 414		cfg |= EXYNOS_MSCTRL_ORDER422_YCBYCR;
 415		break;
 416	case DRM_FORMAT_YVYU:
 417		cfg |= EXYNOS_MSCTRL_ORDER422_YCRYCB;
 418		break;
 419	case DRM_FORMAT_UYVY:
 420		cfg |= EXYNOS_MSCTRL_ORDER422_CBYCRY;
 421		break;
 422	case DRM_FORMAT_VYUY:
 423	case DRM_FORMAT_YUV444:
 424		cfg |= EXYNOS_MSCTRL_ORDER422_CRYCBY;
 425		break;
 426	case DRM_FORMAT_NV21:
 427	case DRM_FORMAT_NV61:
 428		cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CRCB |
 429			EXYNOS_MSCTRL_C_INT_IN_2PLANE);
 430		break;
 431	case DRM_FORMAT_YUV422:
 432	case DRM_FORMAT_YUV420:
 433	case DRM_FORMAT_YVU420:
 434		cfg |= EXYNOS_MSCTRL_C_INT_IN_3PLANE;
 435		break;
 436	case DRM_FORMAT_NV12:
 437	case DRM_FORMAT_NV16:
 438		cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CBCR |
 439			EXYNOS_MSCTRL_C_INT_IN_2PLANE);
 440		break;
 441	default:
 442		dev_err(ippdrv->dev, "invalid source yuv order 0x%x.\n", fmt);
 443		return -EINVAL;
 444	}
 445
 446	fimc_write(ctx, cfg, EXYNOS_MSCTRL);
 447
 448	return 0;
 449}
 450
 451static int fimc_src_set_fmt(struct device *dev, u32 fmt)
 452{
 453	struct fimc_context *ctx = get_fimc_context(dev);
 454	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
 455	u32 cfg;
 456
 457	DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
 458
 459	cfg = fimc_read(ctx, EXYNOS_MSCTRL);
 460	cfg &= ~EXYNOS_MSCTRL_INFORMAT_RGB;
 461
 462	switch (fmt) {
 463	case DRM_FORMAT_RGB565:
 464	case DRM_FORMAT_RGB888:
 465	case DRM_FORMAT_XRGB8888:
 466		cfg |= EXYNOS_MSCTRL_INFORMAT_RGB;
 467		break;
 468	case DRM_FORMAT_YUV444:
 469		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
 470		break;
 471	case DRM_FORMAT_YUYV:
 472	case DRM_FORMAT_YVYU:
 473	case DRM_FORMAT_UYVY:
 474	case DRM_FORMAT_VYUY:
 475		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422_1PLANE;
 476		break;
 477	case DRM_FORMAT_NV16:
 478	case DRM_FORMAT_NV61:
 479	case DRM_FORMAT_YUV422:
 480		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422;
 481		break;
 482	case DRM_FORMAT_YUV420:
 483	case DRM_FORMAT_YVU420:
 484	case DRM_FORMAT_NV12:
 485	case DRM_FORMAT_NV21:
 486		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
 487		break;
 488	default:
 489		dev_err(ippdrv->dev, "invalid source format 0x%x.\n", fmt);
 490		return -EINVAL;
 491	}
 492
 493	fimc_write(ctx, cfg, EXYNOS_MSCTRL);
 494
 495	cfg = fimc_read(ctx, EXYNOS_CIDMAPARAM);
 496	cfg &= ~EXYNOS_CIDMAPARAM_R_MODE_MASK;
 497
 498	cfg |= EXYNOS_CIDMAPARAM_R_MODE_LINEAR;
 
 
 
 499
 500	fimc_write(ctx, cfg, EXYNOS_CIDMAPARAM);
 501
 502	return fimc_src_set_fmt_order(ctx, fmt);
 503}
 504
 505static int fimc_src_set_transf(struct device *dev,
 506		enum drm_exynos_degree degree,
 507		enum drm_exynos_flip flip, bool *swap)
 508{
 509	struct fimc_context *ctx = get_fimc_context(dev);
 510	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
 511	u32 cfg1, cfg2;
 512
 513	DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
 514
 515	cfg1 = fimc_read(ctx, EXYNOS_MSCTRL);
 516	cfg1 &= ~(EXYNOS_MSCTRL_FLIP_X_MIRROR |
 517		EXYNOS_MSCTRL_FLIP_Y_MIRROR);
 518
 519	cfg2 = fimc_read(ctx, EXYNOS_CITRGFMT);
 520	cfg2 &= ~EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
 521
 522	switch (degree) {
 523	case EXYNOS_DRM_DEGREE_0:
 524		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
 525			cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
 526		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
 527			cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
 528		break;
 529	case EXYNOS_DRM_DEGREE_90:
 530		cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
 531		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
 532			cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
 533		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
 534			cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
 535		break;
 536	case EXYNOS_DRM_DEGREE_180:
 537		cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
 538			EXYNOS_MSCTRL_FLIP_Y_MIRROR);
 539		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
 540			cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
 541		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
 542			cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
 543		break;
 544	case EXYNOS_DRM_DEGREE_270:
 545		cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
 546			EXYNOS_MSCTRL_FLIP_Y_MIRROR);
 547		cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
 548		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
 549			cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
 550		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
 551			cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
 552		break;
 553	default:
 554		dev_err(ippdrv->dev, "invalid degree value %d.\n", degree);
 555		return -EINVAL;
 556	}
 557
 558	fimc_write(ctx, cfg1, EXYNOS_MSCTRL);
 559	fimc_write(ctx, cfg2, EXYNOS_CITRGFMT);
 560	*swap = (cfg2 & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) ? 1 : 0;
 561
 562	return 0;
 563}
 564
 565static int fimc_set_window(struct fimc_context *ctx,
 566		struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
 567{
 
 568	u32 cfg, h1, h2, v1, v2;
 569
 570	/* cropped image */
 571	h1 = pos->x;
 572	h2 = sz->hsize - pos->w - pos->x;
 573	v1 = pos->y;
 574	v2 = sz->vsize - pos->h - pos->y;
 575
 576	DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]hsize[%d]vsize[%d]\n",
 577		pos->x, pos->y, pos->w, pos->h, sz->hsize, sz->vsize);
 578	DRM_DEBUG_KMS("h1[%d]h2[%d]v1[%d]v2[%d]\n", h1, h2, v1, v2);
 
 
 579
 580	/*
 581	 * set window offset 1, 2 size
 582	 * check figure 43-21 in user manual
 583	 */
 584	cfg = fimc_read(ctx, EXYNOS_CIWDOFST);
 585	cfg &= ~(EXYNOS_CIWDOFST_WINHOROFST_MASK |
 586		EXYNOS_CIWDOFST_WINVEROFST_MASK);
 587	cfg |= (EXYNOS_CIWDOFST_WINHOROFST(h1) |
 588		EXYNOS_CIWDOFST_WINVEROFST(v1));
 589	cfg |= EXYNOS_CIWDOFST_WINOFSEN;
 590	fimc_write(ctx, cfg, EXYNOS_CIWDOFST);
 591
 592	cfg = (EXYNOS_CIWDOFST2_WINHOROFST2(h2) |
 593		EXYNOS_CIWDOFST2_WINVEROFST2(v2));
 594	fimc_write(ctx, cfg, EXYNOS_CIWDOFST2);
 595
 596	return 0;
 597}
 598
 599static int fimc_src_set_size(struct device *dev, int swap,
 600		struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
 601{
 602	struct fimc_context *ctx = get_fimc_context(dev);
 603	struct drm_exynos_pos img_pos = *pos;
 604	struct drm_exynos_sz img_sz = *sz;
 605	u32 cfg;
 606
 607	DRM_DEBUG_KMS("swap[%d]hsize[%d]vsize[%d]\n",
 608		swap, sz->hsize, sz->vsize);
 609
 610	/* original size */
 611	cfg = (EXYNOS_ORGISIZE_HORIZONTAL(img_sz.hsize) |
 612		EXYNOS_ORGISIZE_VERTICAL(img_sz.vsize));
 613
 614	fimc_write(ctx, cfg, EXYNOS_ORGISIZE);
 615
 616	DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]\n", pos->x, pos->y, pos->w, pos->h);
 617
 618	if (swap) {
 619		img_pos.w = pos->h;
 620		img_pos.h = pos->w;
 621		img_sz.hsize = sz->vsize;
 622		img_sz.vsize = sz->hsize;
 623	}
 624
 625	/* set input DMA image size */
 626	cfg = fimc_read(ctx, EXYNOS_CIREAL_ISIZE);
 627	cfg &= ~(EXYNOS_CIREAL_ISIZE_HEIGHT_MASK |
 628		EXYNOS_CIREAL_ISIZE_WIDTH_MASK);
 629	cfg |= (EXYNOS_CIREAL_ISIZE_WIDTH(img_pos.w) |
 630		EXYNOS_CIREAL_ISIZE_HEIGHT(img_pos.h));
 631	fimc_write(ctx, cfg, EXYNOS_CIREAL_ISIZE);
 632
 633	/*
 634	 * set input FIFO image size
 635	 * for now, we support only ITU601 8 bit mode
 636	 */
 637	cfg = (EXYNOS_CISRCFMT_ITU601_8BIT |
 638		EXYNOS_CISRCFMT_SOURCEHSIZE(img_sz.hsize) |
 639		EXYNOS_CISRCFMT_SOURCEVSIZE(img_sz.vsize));
 640	fimc_write(ctx, cfg, EXYNOS_CISRCFMT);
 641
 642	/* offset Y(RGB), Cb, Cr */
 643	cfg = (EXYNOS_CIIYOFF_HORIZONTAL(img_pos.x) |
 644		EXYNOS_CIIYOFF_VERTICAL(img_pos.y));
 645	fimc_write(ctx, cfg, EXYNOS_CIIYOFF);
 646	cfg = (EXYNOS_CIICBOFF_HORIZONTAL(img_pos.x) |
 647		EXYNOS_CIICBOFF_VERTICAL(img_pos.y));
 648	fimc_write(ctx, cfg, EXYNOS_CIICBOFF);
 649	cfg = (EXYNOS_CIICROFF_HORIZONTAL(img_pos.x) |
 650		EXYNOS_CIICROFF_VERTICAL(img_pos.y));
 651	fimc_write(ctx, cfg, EXYNOS_CIICROFF);
 652
 653	return fimc_set_window(ctx, &img_pos, &img_sz);
 654}
 655
 656static int fimc_src_set_addr(struct device *dev,
 657		struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
 658		enum drm_exynos_ipp_buf_type buf_type)
 659{
 660	struct fimc_context *ctx = get_fimc_context(dev);
 661	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
 662	struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
 663	struct drm_exynos_ipp_property *property;
 664	struct drm_exynos_ipp_config *config;
 665
 666	if (!c_node) {
 667		DRM_ERROR("failed to get c_node.\n");
 668		return -EINVAL;
 669	}
 670
 671	property = &c_node->property;
 672
 673	DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
 674		property->prop_id, buf_id, buf_type);
 675
 676	if (buf_id > FIMC_MAX_SRC) {
 677		dev_info(ippdrv->dev, "invalid buf_id %d.\n", buf_id);
 678		return -ENOMEM;
 679	}
 680
 681	/* address register set */
 682	switch (buf_type) {
 683	case IPP_BUF_ENQUEUE:
 684		config = &property->config[EXYNOS_DRM_OPS_SRC];
 685		fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_Y],
 686			EXYNOS_CIIYSA0);
 687
 688		if (config->fmt == DRM_FORMAT_YVU420) {
 689			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CR],
 690				EXYNOS_CIICBSA0);
 691			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CB],
 692				EXYNOS_CIICRSA0);
 693		} else {
 694			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CB],
 695				EXYNOS_CIICBSA0);
 696			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CR],
 697				EXYNOS_CIICRSA0);
 698		}
 699		break;
 700	case IPP_BUF_DEQUEUE:
 701		fimc_write(ctx, 0x0, EXYNOS_CIIYSA0);
 702		fimc_write(ctx, 0x0, EXYNOS_CIICBSA0);
 703		fimc_write(ctx, 0x0, EXYNOS_CIICRSA0);
 704		break;
 705	default:
 706		/* bypass */
 707		break;
 708	}
 709
 710	return 0;
 711}
 712
 713static struct exynos_drm_ipp_ops fimc_src_ops = {
 714	.set_fmt = fimc_src_set_fmt,
 715	.set_transf = fimc_src_set_transf,
 716	.set_size = fimc_src_set_size,
 717	.set_addr = fimc_src_set_addr,
 718};
 719
 720static int fimc_dst_set_fmt_order(struct fimc_context *ctx, u32 fmt)
 721{
 722	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
 723	u32 cfg;
 724
 725	DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
 726
 727	/* RGB */
 728	cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
 729	cfg &= ~EXYNOS_CISCCTRL_OUTRGB_FMT_RGB_MASK;
 730
 731	switch (fmt) {
 732	case DRM_FORMAT_RGB565:
 733		cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB565;
 734		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
 735		return 0;
 736	case DRM_FORMAT_RGB888:
 737		cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888;
 738		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
 739		return 0;
 740	case DRM_FORMAT_XRGB8888:
 741		cfg |= (EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888 |
 742			EXYNOS_CISCCTRL_EXTRGB_EXTENSION);
 743		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
 744		break;
 745	default:
 746		/* bypass */
 747		break;
 748	}
 749
 750	/* YUV */
 751	cfg = fimc_read(ctx, EXYNOS_CIOCTRL);
 752	cfg &= ~(EXYNOS_CIOCTRL_ORDER2P_MASK |
 753		EXYNOS_CIOCTRL_ORDER422_MASK |
 754		EXYNOS_CIOCTRL_YCBCR_PLANE_MASK);
 755
 756	switch (fmt) {
 757	case DRM_FORMAT_XRGB8888:
 758		cfg |= EXYNOS_CIOCTRL_ALPHA_OUT;
 759		break;
 760	case DRM_FORMAT_YUYV:
 761		cfg |= EXYNOS_CIOCTRL_ORDER422_YCBYCR;
 762		break;
 763	case DRM_FORMAT_YVYU:
 764		cfg |= EXYNOS_CIOCTRL_ORDER422_YCRYCB;
 765		break;
 766	case DRM_FORMAT_UYVY:
 767		cfg |= EXYNOS_CIOCTRL_ORDER422_CBYCRY;
 768		break;
 769	case DRM_FORMAT_VYUY:
 770		cfg |= EXYNOS_CIOCTRL_ORDER422_CRYCBY;
 771		break;
 772	case DRM_FORMAT_NV21:
 773	case DRM_FORMAT_NV61:
 774		cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CRCB;
 775		cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
 776		break;
 777	case DRM_FORMAT_YUV422:
 778	case DRM_FORMAT_YUV420:
 779	case DRM_FORMAT_YVU420:
 780		cfg |= EXYNOS_CIOCTRL_YCBCR_3PLANE;
 781		break;
 782	case DRM_FORMAT_NV12:
 783	case DRM_FORMAT_NV16:
 784		cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CBCR;
 785		cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
 786		break;
 787	default:
 788		dev_err(ippdrv->dev, "invalid target yuv order 0x%x.\n", fmt);
 789		return -EINVAL;
 790	}
 791
 792	fimc_write(ctx, cfg, EXYNOS_CIOCTRL);
 793
 794	return 0;
 795}
 796
 797static int fimc_dst_set_fmt(struct device *dev, u32 fmt)
 798{
 799	struct fimc_context *ctx = get_fimc_context(dev);
 800	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
 801	u32 cfg;
 802
 803	DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
 804
 805	cfg = fimc_read(ctx, EXYNOS_CIEXTEN);
 806
 807	if (fmt == DRM_FORMAT_AYUV) {
 808		cfg |= EXYNOS_CIEXTEN_YUV444_OUT;
 809		fimc_write(ctx, cfg, EXYNOS_CIEXTEN);
 810	} else {
 811		cfg &= ~EXYNOS_CIEXTEN_YUV444_OUT;
 812		fimc_write(ctx, cfg, EXYNOS_CIEXTEN);
 813
 814		cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
 815		cfg &= ~EXYNOS_CITRGFMT_OUTFORMAT_MASK;
 816
 817		switch (fmt) {
 818		case DRM_FORMAT_RGB565:
 819		case DRM_FORMAT_RGB888:
 820		case DRM_FORMAT_XRGB8888:
 821			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_RGB;
 822			break;
 823		case DRM_FORMAT_YUYV:
 824		case DRM_FORMAT_YVYU:
 825		case DRM_FORMAT_UYVY:
 826		case DRM_FORMAT_VYUY:
 827			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422_1PLANE;
 828			break;
 829		case DRM_FORMAT_NV16:
 830		case DRM_FORMAT_NV61:
 831		case DRM_FORMAT_YUV422:
 832			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422;
 833			break;
 834		case DRM_FORMAT_YUV420:
 835		case DRM_FORMAT_YVU420:
 836		case DRM_FORMAT_NV12:
 837		case DRM_FORMAT_NV21:
 838			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR420;
 839			break;
 840		default:
 841			dev_err(ippdrv->dev, "invalid target format 0x%x.\n",
 842				fmt);
 843			return -EINVAL;
 844		}
 845
 846		fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
 847	}
 848
 849	cfg = fimc_read(ctx, EXYNOS_CIDMAPARAM);
 850	cfg &= ~EXYNOS_CIDMAPARAM_W_MODE_MASK;
 851
 852	cfg |= EXYNOS_CIDMAPARAM_W_MODE_LINEAR;
 
 
 
 853
 854	fimc_write(ctx, cfg, EXYNOS_CIDMAPARAM);
 855
 856	return fimc_dst_set_fmt_order(ctx, fmt);
 857}
 858
 859static int fimc_dst_set_transf(struct device *dev,
 860		enum drm_exynos_degree degree,
 861		enum drm_exynos_flip flip, bool *swap)
 862{
 863	struct fimc_context *ctx = get_fimc_context(dev);
 864	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
 865	u32 cfg;
 866
 867	DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
 868
 869	cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
 870	cfg &= ~EXYNOS_CITRGFMT_FLIP_MASK;
 871	cfg &= ~EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
 872
 873	switch (degree) {
 874	case EXYNOS_DRM_DEGREE_0:
 875		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
 876			cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
 877		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
 878			cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
 879		break;
 880	case EXYNOS_DRM_DEGREE_90:
 881		cfg |= EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
 882		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
 883			cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
 884		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
 885			cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
 886		break;
 887	case EXYNOS_DRM_DEGREE_180:
 888		cfg |= (EXYNOS_CITRGFMT_FLIP_X_MIRROR |
 889			EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
 890		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
 891			cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
 892		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
 893			cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
 894		break;
 895	case EXYNOS_DRM_DEGREE_270:
 896		cfg |= (EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE |
 897			EXYNOS_CITRGFMT_FLIP_X_MIRROR |
 898			EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
 899		if (flip & EXYNOS_DRM_FLIP_VERTICAL)
 900			cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
 901		if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
 902			cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
 903		break;
 904	default:
 905		dev_err(ippdrv->dev, "invalid degree value %d.\n", degree);
 906		return -EINVAL;
 907	}
 908
 909	fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
 910	*swap = (cfg & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) ? 1 : 0;
 911
 912	return 0;
 913}
 914
 915static int fimc_set_prescaler(struct fimc_context *ctx, struct fimc_scaler *sc,
 916		struct drm_exynos_pos *src, struct drm_exynos_pos *dst)
 
 917{
 918	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
 919	u32 cfg, cfg_ext, shfactor;
 920	u32 pre_dst_width, pre_dst_height;
 921	u32 hfactor, vfactor;
 922	int ret = 0;
 923	u32 src_w, src_h, dst_w, dst_h;
 924
 925	cfg_ext = fimc_read(ctx, EXYNOS_CITRGFMT);
 926	if (cfg_ext & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) {
 927		src_w = src->h;
 928		src_h = src->w;
 929	} else {
 930		src_w = src->w;
 931		src_h = src->h;
 932	}
 933
 934	if (cfg_ext & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) {
 935		dst_w = dst->h;
 936		dst_h = dst->w;
 937	} else {
 938		dst_w = dst->w;
 939		dst_h = dst->h;
 940	}
 941
 942	/* fimc_ippdrv_check_property assures that dividers are not null */
 943	hfactor = fls(src_w / dst_w / 2);
 944	if (hfactor > FIMC_SHFACTOR / 2) {
 945		dev_err(ippdrv->dev, "failed to get ratio horizontal.\n");
 946		return -EINVAL;
 947	}
 948
 949	vfactor = fls(src_h / dst_h / 2);
 950	if (vfactor > FIMC_SHFACTOR / 2) {
 951		dev_err(ippdrv->dev, "failed to get ratio vertical.\n");
 952		return -EINVAL;
 953	}
 954
 955	pre_dst_width = src_w >> hfactor;
 956	pre_dst_height = src_h >> vfactor;
 957	DRM_DEBUG_KMS("pre_dst_width[%d]pre_dst_height[%d]\n",
 958		pre_dst_width, pre_dst_height);
 959	DRM_DEBUG_KMS("hfactor[%d]vfactor[%d]\n", hfactor, vfactor);
 
 960
 961	sc->hratio = (src_w << 14) / (dst_w << hfactor);
 962	sc->vratio = (src_h << 14) / (dst_h << vfactor);
 963	sc->up_h = (dst_w >= src_w) ? true : false;
 964	sc->up_v = (dst_h >= src_h) ? true : false;
 965	DRM_DEBUG_KMS("hratio[%d]vratio[%d]up_h[%d]up_v[%d]\n",
 966		sc->hratio, sc->vratio, sc->up_h, sc->up_v);
 967
 968	shfactor = FIMC_SHFACTOR - (hfactor + vfactor);
 969	DRM_DEBUG_KMS("shfactor[%d]\n", shfactor);
 970
 971	cfg = (EXYNOS_CISCPRERATIO_SHFACTOR(shfactor) |
 972		EXYNOS_CISCPRERATIO_PREHORRATIO(1 << hfactor) |
 973		EXYNOS_CISCPRERATIO_PREVERRATIO(1 << vfactor));
 974	fimc_write(ctx, cfg, EXYNOS_CISCPRERATIO);
 975
 976	cfg = (EXYNOS_CISCPREDST_PREDSTWIDTH(pre_dst_width) |
 977		EXYNOS_CISCPREDST_PREDSTHEIGHT(pre_dst_height));
 978	fimc_write(ctx, cfg, EXYNOS_CISCPREDST);
 979
 980	return ret;
 981}
 982
 983static void fimc_set_scaler(struct fimc_context *ctx, struct fimc_scaler *sc)
 984{
 985	u32 cfg, cfg_ext;
 986
 987	DRM_DEBUG_KMS("range[%d]bypass[%d]up_h[%d]up_v[%d]\n",
 988		sc->range, sc->bypass, sc->up_h, sc->up_v);
 989	DRM_DEBUG_KMS("hratio[%d]vratio[%d]\n",
 990		sc->hratio, sc->vratio);
 991
 992	cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
 993	cfg &= ~(EXYNOS_CISCCTRL_SCALERBYPASS |
 994		EXYNOS_CISCCTRL_SCALEUP_H | EXYNOS_CISCCTRL_SCALEUP_V |
 995		EXYNOS_CISCCTRL_MAIN_V_RATIO_MASK |
 996		EXYNOS_CISCCTRL_MAIN_H_RATIO_MASK |
 997		EXYNOS_CISCCTRL_CSCR2Y_WIDE |
 998		EXYNOS_CISCCTRL_CSCY2R_WIDE);
 999
1000	if (sc->range)
1001		cfg |= (EXYNOS_CISCCTRL_CSCR2Y_WIDE |
1002			EXYNOS_CISCCTRL_CSCY2R_WIDE);
1003	if (sc->bypass)
1004		cfg |= EXYNOS_CISCCTRL_SCALERBYPASS;
1005	if (sc->up_h)
1006		cfg |= EXYNOS_CISCCTRL_SCALEUP_H;
1007	if (sc->up_v)
1008		cfg |= EXYNOS_CISCCTRL_SCALEUP_V;
1009
1010	cfg |= (EXYNOS_CISCCTRL_MAINHORRATIO((sc->hratio >> 6)) |
1011		EXYNOS_CISCCTRL_MAINVERRATIO((sc->vratio >> 6)));
1012	fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
1013
1014	cfg_ext = fimc_read(ctx, EXYNOS_CIEXTEN);
1015	cfg_ext &= ~EXYNOS_CIEXTEN_MAINHORRATIO_EXT_MASK;
1016	cfg_ext &= ~EXYNOS_CIEXTEN_MAINVERRATIO_EXT_MASK;
1017	cfg_ext |= (EXYNOS_CIEXTEN_MAINHORRATIO_EXT(sc->hratio) |
1018		EXYNOS_CIEXTEN_MAINVERRATIO_EXT(sc->vratio));
1019	fimc_write(ctx, cfg_ext, EXYNOS_CIEXTEN);
1020}
1021
1022static int fimc_dst_set_size(struct device *dev, int swap,
1023		struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
1024{
1025	struct fimc_context *ctx = get_fimc_context(dev);
1026	struct drm_exynos_pos img_pos = *pos;
1027	struct drm_exynos_sz img_sz = *sz;
1028	u32 cfg;
1029
1030	DRM_DEBUG_KMS("swap[%d]hsize[%d]vsize[%d]\n",
1031		swap, sz->hsize, sz->vsize);
1032
1033	/* original size */
1034	cfg = (EXYNOS_ORGOSIZE_HORIZONTAL(img_sz.hsize) |
1035		EXYNOS_ORGOSIZE_VERTICAL(img_sz.vsize));
1036
1037	fimc_write(ctx, cfg, EXYNOS_ORGOSIZE);
1038
1039	DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]\n", pos->x, pos->y, pos->w, pos->h);
 
 
1040
1041	/* CSC ITU */
1042	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
1043	cfg &= ~EXYNOS_CIGCTRL_CSC_MASK;
1044
1045	if (sz->hsize >= FIMC_WIDTH_ITU_709)
1046		cfg |= EXYNOS_CIGCTRL_CSC_ITU709;
1047	else
1048		cfg |= EXYNOS_CIGCTRL_CSC_ITU601;
1049
1050	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
1051
1052	if (swap) {
1053		img_pos.w = pos->h;
1054		img_pos.h = pos->w;
1055		img_sz.hsize = sz->vsize;
1056		img_sz.vsize = sz->hsize;
1057	}
1058
1059	/* target image size */
1060	cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
1061	cfg &= ~(EXYNOS_CITRGFMT_TARGETH_MASK |
1062		EXYNOS_CITRGFMT_TARGETV_MASK);
1063	cfg |= (EXYNOS_CITRGFMT_TARGETHSIZE(img_pos.w) |
1064		EXYNOS_CITRGFMT_TARGETVSIZE(img_pos.h));
 
 
 
 
1065	fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
1066
1067	/* target area */
1068	cfg = EXYNOS_CITAREA_TARGET_AREA(img_pos.w * img_pos.h);
1069	fimc_write(ctx, cfg, EXYNOS_CITAREA);
1070
1071	/* offset Y(RGB), Cb, Cr */
1072	cfg = (EXYNOS_CIOYOFF_HORIZONTAL(img_pos.x) |
1073		EXYNOS_CIOYOFF_VERTICAL(img_pos.y));
1074	fimc_write(ctx, cfg, EXYNOS_CIOYOFF);
1075	cfg = (EXYNOS_CIOCBOFF_HORIZONTAL(img_pos.x) |
1076		EXYNOS_CIOCBOFF_VERTICAL(img_pos.y));
1077	fimc_write(ctx, cfg, EXYNOS_CIOCBOFF);
1078	cfg = (EXYNOS_CIOCROFF_HORIZONTAL(img_pos.x) |
1079		EXYNOS_CIOCROFF_VERTICAL(img_pos.y));
1080	fimc_write(ctx, cfg, EXYNOS_CIOCROFF);
1081
1082	return 0;
1083}
1084
1085static void fimc_dst_set_buf_seq(struct fimc_context *ctx, u32 buf_id,
1086		enum drm_exynos_ipp_buf_type buf_type)
1087{
1088	unsigned long flags;
1089	u32 buf_num;
1090	u32 cfg;
1091
1092	DRM_DEBUG_KMS("buf_id[%d]buf_type[%d]\n", buf_id, buf_type);
1093
1094	spin_lock_irqsave(&ctx->lock, flags);
1095
1096	cfg = fimc_read(ctx, EXYNOS_CIFCNTSEQ);
1097
1098	if (buf_type == IPP_BUF_ENQUEUE)
1099		cfg |= (1 << buf_id);
1100	else
1101		cfg &= ~(1 << buf_id);
1102
1103	fimc_write(ctx, cfg, EXYNOS_CIFCNTSEQ);
1104
1105	buf_num = hweight32(cfg);
1106
1107	if (buf_type == IPP_BUF_ENQUEUE && buf_num >= FIMC_BUF_START)
1108		fimc_mask_irq(ctx, true);
1109	else if (buf_type == IPP_BUF_DEQUEUE && buf_num <= FIMC_BUF_STOP)
1110		fimc_mask_irq(ctx, false);
1111
1112	spin_unlock_irqrestore(&ctx->lock, flags);
1113}
1114
1115static int fimc_dst_set_addr(struct device *dev,
1116		struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
1117		enum drm_exynos_ipp_buf_type buf_type)
1118{
1119	struct fimc_context *ctx = get_fimc_context(dev);
1120	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
1121	struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
1122	struct drm_exynos_ipp_property *property;
1123	struct drm_exynos_ipp_config *config;
1124
1125	if (!c_node) {
1126		DRM_ERROR("failed to get c_node.\n");
1127		return -EINVAL;
1128	}
1129
1130	property = &c_node->property;
1131
1132	DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
1133		property->prop_id, buf_id, buf_type);
1134
1135	if (buf_id > FIMC_MAX_DST) {
1136		dev_info(ippdrv->dev, "invalid buf_id %d.\n", buf_id);
1137		return -ENOMEM;
1138	}
1139
1140	/* address register set */
1141	switch (buf_type) {
1142	case IPP_BUF_ENQUEUE:
1143		config = &property->config[EXYNOS_DRM_OPS_DST];
1144
1145		fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_Y],
1146			EXYNOS_CIOYSA(buf_id));
1147
1148		if (config->fmt == DRM_FORMAT_YVU420) {
1149			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CR],
1150				EXYNOS_CIOCBSA(buf_id));
1151			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CB],
1152				EXYNOS_CIOCRSA(buf_id));
1153		} else {
1154			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CB],
1155				EXYNOS_CIOCBSA(buf_id));
1156			fimc_write(ctx, buf_info->base[EXYNOS_DRM_PLANAR_CR],
1157				EXYNOS_CIOCRSA(buf_id));
1158		}
1159		break;
1160	case IPP_BUF_DEQUEUE:
1161		fimc_write(ctx, 0x0, EXYNOS_CIOYSA(buf_id));
1162		fimc_write(ctx, 0x0, EXYNOS_CIOCBSA(buf_id));
1163		fimc_write(ctx, 0x0, EXYNOS_CIOCRSA(buf_id));
1164		break;
1165	default:
1166		/* bypass */
1167		break;
1168	}
1169
1170	fimc_dst_set_buf_seq(ctx, buf_id, buf_type);
1171
1172	return 0;
1173}
1174
1175static struct exynos_drm_ipp_ops fimc_dst_ops = {
1176	.set_fmt = fimc_dst_set_fmt,
1177	.set_transf = fimc_dst_set_transf,
1178	.set_size = fimc_dst_set_size,
1179	.set_addr = fimc_dst_set_addr,
1180};
1181
1182static irqreturn_t fimc_irq_handler(int irq, void *dev_id)
1183{
1184	struct fimc_context *ctx = dev_id;
1185	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
1186	struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
1187	struct drm_exynos_ipp_event_work *event_work =
1188		c_node->event_work;
1189	int buf_id;
1190
1191	DRM_DEBUG_KMS("fimc id[%d]\n", ctx->id);
1192
1193	fimc_clear_irq(ctx);
1194	if (fimc_check_ovf(ctx))
1195		return IRQ_NONE;
1196
1197	if (!fimc_check_frame_end(ctx))
1198		return IRQ_NONE;
1199
1200	buf_id = fimc_get_buf_id(ctx);
1201	if (buf_id < 0)
1202		return IRQ_HANDLED;
1203
1204	DRM_DEBUG_KMS("buf_id[%d]\n", buf_id);
1205
1206	fimc_dst_set_buf_seq(ctx, buf_id, IPP_BUF_DEQUEUE);
1207
1208	event_work->ippdrv = ippdrv;
1209	event_work->buf_id[EXYNOS_DRM_OPS_DST] = buf_id;
1210	queue_work(ippdrv->event_workq, &event_work->work);
1211
1212	return IRQ_HANDLED;
1213}
1214
1215static int fimc_init_prop_list(struct exynos_drm_ippdrv *ippdrv)
1216{
1217	struct drm_exynos_ipp_prop_list *prop_list = &ippdrv->prop_list;
1218
1219	prop_list->version = 1;
1220	prop_list->writeback = 1;
1221	prop_list->refresh_min = FIMC_REFRESH_MIN;
1222	prop_list->refresh_max = FIMC_REFRESH_MAX;
1223	prop_list->flip = (1 << EXYNOS_DRM_FLIP_NONE) |
1224				(1 << EXYNOS_DRM_FLIP_VERTICAL) |
1225				(1 << EXYNOS_DRM_FLIP_HORIZONTAL);
1226	prop_list->degree = (1 << EXYNOS_DRM_DEGREE_0) |
1227				(1 << EXYNOS_DRM_DEGREE_90) |
1228				(1 << EXYNOS_DRM_DEGREE_180) |
1229				(1 << EXYNOS_DRM_DEGREE_270);
1230	prop_list->csc = 1;
1231	prop_list->crop = 1;
1232	prop_list->crop_max.hsize = FIMC_CROP_MAX;
1233	prop_list->crop_max.vsize = FIMC_CROP_MAX;
1234	prop_list->crop_min.hsize = FIMC_CROP_MIN;
1235	prop_list->crop_min.vsize = FIMC_CROP_MIN;
1236	prop_list->scale = 1;
1237	prop_list->scale_max.hsize = FIMC_SCALE_MAX;
1238	prop_list->scale_max.vsize = FIMC_SCALE_MAX;
1239	prop_list->scale_min.hsize = FIMC_SCALE_MIN;
1240	prop_list->scale_min.vsize = FIMC_SCALE_MIN;
1241
1242	return 0;
1243}
1244
1245static inline bool fimc_check_drm_flip(enum drm_exynos_flip flip)
1246{
1247	switch (flip) {
1248	case EXYNOS_DRM_FLIP_NONE:
1249	case EXYNOS_DRM_FLIP_VERTICAL:
1250	case EXYNOS_DRM_FLIP_HORIZONTAL:
1251	case EXYNOS_DRM_FLIP_BOTH:
1252		return true;
1253	default:
1254		DRM_DEBUG_KMS("invalid flip\n");
1255		return false;
1256	}
1257}
1258
1259static int fimc_ippdrv_check_property(struct device *dev,
1260		struct drm_exynos_ipp_property *property)
1261{
1262	struct fimc_context *ctx = get_fimc_context(dev);
1263	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
1264	struct drm_exynos_ipp_prop_list *pp = &ippdrv->prop_list;
1265	struct drm_exynos_ipp_config *config;
1266	struct drm_exynos_pos *pos;
1267	struct drm_exynos_sz *sz;
1268	bool swap;
1269	int i;
1270
1271	for_each_ipp_ops(i) {
1272		if ((i == EXYNOS_DRM_OPS_SRC) &&
1273			(property->cmd == IPP_CMD_WB))
1274			continue;
1275
1276		config = &property->config[i];
1277		pos = &config->pos;
1278		sz = &config->sz;
1279
1280		/* check for flip */
1281		if (!fimc_check_drm_flip(config->flip)) {
1282			DRM_ERROR("invalid flip.\n");
1283			goto err_property;
1284		}
1285
1286		/* check for degree */
1287		switch (config->degree) {
1288		case EXYNOS_DRM_DEGREE_90:
1289		case EXYNOS_DRM_DEGREE_270:
1290			swap = true;
1291			break;
1292		case EXYNOS_DRM_DEGREE_0:
1293		case EXYNOS_DRM_DEGREE_180:
1294			swap = false;
1295			break;
1296		default:
1297			DRM_ERROR("invalid degree.\n");
1298			goto err_property;
1299		}
1300
1301		/* check for buffer bound */
1302		if ((pos->x + pos->w > sz->hsize) ||
1303			(pos->y + pos->h > sz->vsize)) {
1304			DRM_ERROR("out of buf bound.\n");
1305			goto err_property;
1306		}
1307
1308		/* check for crop */
1309		if ((i == EXYNOS_DRM_OPS_SRC) && (pp->crop)) {
1310			if (swap) {
1311				if ((pos->h < pp->crop_min.hsize) ||
1312					(sz->vsize > pp->crop_max.hsize) ||
1313					(pos->w < pp->crop_min.vsize) ||
1314					(sz->hsize > pp->crop_max.vsize)) {
1315					DRM_ERROR("out of crop size.\n");
1316					goto err_property;
1317				}
1318			} else {
1319				if ((pos->w < pp->crop_min.hsize) ||
1320					(sz->hsize > pp->crop_max.hsize) ||
1321					(pos->h < pp->crop_min.vsize) ||
1322					(sz->vsize > pp->crop_max.vsize)) {
1323					DRM_ERROR("out of crop size.\n");
1324					goto err_property;
1325				}
1326			}
1327		}
1328
1329		/* check for scale */
1330		if ((i == EXYNOS_DRM_OPS_DST) && (pp->scale)) {
1331			if (swap) {
1332				if ((pos->h < pp->scale_min.hsize) ||
1333					(sz->vsize > pp->scale_max.hsize) ||
1334					(pos->w < pp->scale_min.vsize) ||
1335					(sz->hsize > pp->scale_max.vsize)) {
1336					DRM_ERROR("out of scale size.\n");
1337					goto err_property;
1338				}
1339			} else {
1340				if ((pos->w < pp->scale_min.hsize) ||
1341					(sz->hsize > pp->scale_max.hsize) ||
1342					(pos->h < pp->scale_min.vsize) ||
1343					(sz->vsize > pp->scale_max.vsize)) {
1344					DRM_ERROR("out of scale size.\n");
1345					goto err_property;
1346				}
1347			}
1348		}
1349	}
1350
1351	return 0;
1352
1353err_property:
1354	for_each_ipp_ops(i) {
1355		if ((i == EXYNOS_DRM_OPS_SRC) &&
1356			(property->cmd == IPP_CMD_WB))
1357			continue;
1358
1359		config = &property->config[i];
1360		pos = &config->pos;
1361		sz = &config->sz;
1362
1363		DRM_ERROR("[%s]f[%d]r[%d]pos[%d %d %d %d]sz[%d %d]\n",
1364			i ? "dst" : "src", config->flip, config->degree,
1365			pos->x, pos->y, pos->w, pos->h,
1366			sz->hsize, sz->vsize);
1367	}
1368
1369	return -EINVAL;
1370}
1371
1372static void fimc_clear_addr(struct fimc_context *ctx)
1373{
1374	int i;
1375
1376	for (i = 0; i < FIMC_MAX_SRC; i++) {
1377		fimc_write(ctx, 0, EXYNOS_CIIYSA(i));
1378		fimc_write(ctx, 0, EXYNOS_CIICBSA(i));
1379		fimc_write(ctx, 0, EXYNOS_CIICRSA(i));
1380	}
1381
1382	for (i = 0; i < FIMC_MAX_DST; i++) {
1383		fimc_write(ctx, 0, EXYNOS_CIOYSA(i));
1384		fimc_write(ctx, 0, EXYNOS_CIOCBSA(i));
1385		fimc_write(ctx, 0, EXYNOS_CIOCRSA(i));
1386	}
1387}
1388
1389static int fimc_ippdrv_reset(struct device *dev)
1390{
1391	struct fimc_context *ctx = get_fimc_context(dev);
1392
1393	/* reset h/w block */
1394	fimc_sw_reset(ctx);
1395
1396	/* reset scaler capability */
1397	memset(&ctx->sc, 0x0, sizeof(ctx->sc));
1398
1399	fimc_clear_addr(ctx);
1400
1401	return 0;
1402}
1403
1404static int fimc_ippdrv_start(struct device *dev, enum drm_exynos_ipp_cmd cmd)
1405{
1406	struct fimc_context *ctx = get_fimc_context(dev);
1407	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
1408	struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
1409	struct drm_exynos_ipp_property *property;
1410	struct drm_exynos_ipp_config *config;
1411	struct drm_exynos_pos	img_pos[EXYNOS_DRM_OPS_MAX];
1412	struct drm_exynos_ipp_set_wb set_wb;
1413	int ret, i;
1414	u32 cfg0, cfg1;
1415
1416	DRM_DEBUG_KMS("cmd[%d]\n", cmd);
1417
1418	if (!c_node) {
1419		DRM_ERROR("failed to get c_node.\n");
1420		return -EINVAL;
1421	}
1422
1423	property = &c_node->property;
1424
1425	fimc_mask_irq(ctx, true);
1426
1427	for_each_ipp_ops(i) {
1428		config = &property->config[i];
1429		img_pos[i] = config->pos;
1430	}
1431
1432	ret = fimc_set_prescaler(ctx, &ctx->sc,
1433		&img_pos[EXYNOS_DRM_OPS_SRC],
1434		&img_pos[EXYNOS_DRM_OPS_DST]);
1435	if (ret) {
1436		dev_err(dev, "failed to set precalser.\n");
1437		return ret;
1438	}
1439
1440	/* If set ture, we can save jpeg about screen */
1441	fimc_handle_jpeg(ctx, false);
1442	fimc_set_scaler(ctx, &ctx->sc);
1443
1444	switch (cmd) {
1445	case IPP_CMD_M2M:
1446		fimc_set_type_ctrl(ctx, FIMC_WB_NONE);
1447		fimc_handle_lastend(ctx, false);
1448
1449		/* setup dma */
1450		cfg0 = fimc_read(ctx, EXYNOS_MSCTRL);
1451		cfg0 &= ~EXYNOS_MSCTRL_INPUT_MASK;
1452		cfg0 |= EXYNOS_MSCTRL_INPUT_MEMORY;
1453		fimc_write(ctx, cfg0, EXYNOS_MSCTRL);
1454		break;
1455	case IPP_CMD_WB:
1456		fimc_set_type_ctrl(ctx, FIMC_WB_A);
1457		fimc_handle_lastend(ctx, true);
1458
1459		/* setup FIMD */
1460		ret = fimc_set_camblk_fimd0_wb(ctx);
1461		if (ret < 0) {
1462			dev_err(dev, "camblk setup failed.\n");
1463			return ret;
1464		}
1465
1466		set_wb.enable = 1;
1467		set_wb.refresh = property->refresh_rate;
1468		exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
1469		break;
1470	case IPP_CMD_OUTPUT:
1471	default:
1472		ret = -EINVAL;
1473		dev_err(dev, "invalid operations.\n");
1474		return ret;
1475	}
1476
1477	/* Reset status */
1478	fimc_write(ctx, 0x0, EXYNOS_CISTATUS);
1479
1480	cfg0 = fimc_read(ctx, EXYNOS_CIIMGCPT);
1481	cfg0 &= ~EXYNOS_CIIMGCPT_IMGCPTEN_SC;
1482	cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN_SC;
1483
1484	/* Scaler */
1485	cfg1 = fimc_read(ctx, EXYNOS_CISCCTRL);
1486	cfg1 &= ~EXYNOS_CISCCTRL_SCAN_MASK;
1487	cfg1 |= (EXYNOS_CISCCTRL_PROGRESSIVE |
1488		EXYNOS_CISCCTRL_SCALERSTART);
1489
1490	fimc_write(ctx, cfg1, EXYNOS_CISCCTRL);
1491
1492	/* Enable image capture*/
1493	cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN;
1494	fimc_write(ctx, cfg0, EXYNOS_CIIMGCPT);
1495
1496	/* Disable frame end irq */
1497	fimc_clear_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_END_DISABLE);
1498
1499	fimc_clear_bits(ctx, EXYNOS_CIOCTRL, EXYNOS_CIOCTRL_WEAVE_MASK);
1500
1501	if (cmd == IPP_CMD_M2M)
1502		fimc_set_bits(ctx, EXYNOS_MSCTRL, EXYNOS_MSCTRL_ENVID);
1503
1504	return 0;
1505}
1506
1507static void fimc_ippdrv_stop(struct device *dev, enum drm_exynos_ipp_cmd cmd)
1508{
1509	struct fimc_context *ctx = get_fimc_context(dev);
1510	struct drm_exynos_ipp_set_wb set_wb = {0, 0};
1511	u32 cfg;
1512
1513	DRM_DEBUG_KMS("cmd[%d]\n", cmd);
1514
1515	switch (cmd) {
1516	case IPP_CMD_M2M:
1517		/* Source clear */
1518		cfg = fimc_read(ctx, EXYNOS_MSCTRL);
1519		cfg &= ~EXYNOS_MSCTRL_INPUT_MASK;
1520		cfg &= ~EXYNOS_MSCTRL_ENVID;
1521		fimc_write(ctx, cfg, EXYNOS_MSCTRL);
1522		break;
1523	case IPP_CMD_WB:
1524		exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
1525		break;
1526	case IPP_CMD_OUTPUT:
1527	default:
1528		dev_err(dev, "invalid operations.\n");
1529		break;
1530	}
1531
1532	fimc_mask_irq(ctx, false);
1533
1534	/* reset sequence */
1535	fimc_write(ctx, 0x0, EXYNOS_CIFCNTSEQ);
1536
1537	/* Scaler disable */
1538	fimc_clear_bits(ctx, EXYNOS_CISCCTRL, EXYNOS_CISCCTRL_SCALERSTART);
1539
1540	/* Disable image capture */
1541	fimc_clear_bits(ctx, EXYNOS_CIIMGCPT,
1542		EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
1543
1544	/* Enable frame end irq */
1545	fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_END_DISABLE);
1546}
1547
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1548static void fimc_put_clocks(struct fimc_context *ctx)
1549{
1550	int i;
1551
1552	for (i = 0; i < FIMC_CLKS_MAX; i++) {
1553		if (IS_ERR(ctx->clocks[i]))
1554			continue;
1555		clk_put(ctx->clocks[i]);
1556		ctx->clocks[i] = ERR_PTR(-EINVAL);
1557	}
1558}
1559
1560static int fimc_setup_clocks(struct fimc_context *ctx)
1561{
1562	struct device *fimc_dev = ctx->ippdrv.dev;
1563	struct device *dev;
1564	int ret, i;
1565
1566	for (i = 0; i < FIMC_CLKS_MAX; i++)
1567		ctx->clocks[i] = ERR_PTR(-EINVAL);
1568
1569	for (i = 0; i < FIMC_CLKS_MAX; i++) {
1570		if (i == FIMC_CLK_WB_A || i == FIMC_CLK_WB_B)
1571			dev = fimc_dev->parent;
1572		else
1573			dev = fimc_dev;
1574
1575		ctx->clocks[i] = clk_get(dev, fimc_clock_names[i]);
1576		if (IS_ERR(ctx->clocks[i])) {
1577			if (i >= FIMC_CLK_MUX)
1578				break;
1579			ret = PTR_ERR(ctx->clocks[i]);
1580			dev_err(fimc_dev, "failed to get clock: %s\n",
1581						fimc_clock_names[i]);
1582			goto e_clk_free;
1583		}
1584	}
1585
1586	/* Optional FIMC LCLK parent clock setting */
1587	if (!IS_ERR(ctx->clocks[FIMC_CLK_PARENT])) {
1588		ret = clk_set_parent(ctx->clocks[FIMC_CLK_MUX],
1589				     ctx->clocks[FIMC_CLK_PARENT]);
1590		if (ret < 0) {
1591			dev_err(fimc_dev, "failed to set parent.\n");
1592			goto e_clk_free;
1593		}
1594	}
1595
1596	ret = clk_set_rate(ctx->clocks[FIMC_CLK_LCLK], ctx->clk_frequency);
1597	if (ret < 0)
1598		goto e_clk_free;
1599
1600	ret = clk_prepare_enable(ctx->clocks[FIMC_CLK_LCLK]);
1601	if (!ret)
1602		return ret;
1603e_clk_free:
1604	fimc_put_clocks(ctx);
1605	return ret;
1606}
1607
1608static int fimc_parse_dt(struct fimc_context *ctx)
1609{
1610	struct device_node *node = ctx->ippdrv.dev->of_node;
1611
1612	/* Handle only devices that support the LCD Writeback data path */
1613	if (!of_property_read_bool(node, "samsung,lcd-wb"))
1614		return -ENODEV;
 
1615
1616	if (of_property_read_u32(node, "clock-frequency",
1617					&ctx->clk_frequency))
1618		ctx->clk_frequency = FIMC_DEFAULT_LCLK_FREQUENCY;
 
 
 
 
1619
1620	ctx->id = of_alias_get_id(node, "fimc");
 
 
1621
1622	if (ctx->id < 0) {
1623		dev_err(ctx->ippdrv.dev, "failed to get node alias id.\n");
1624		return -EINVAL;
1625	}
 
 
 
1626
1627	return 0;
1628}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1629
1630static int fimc_probe(struct platform_device *pdev)
1631{
 
 
1632	struct device *dev = &pdev->dev;
1633	struct fimc_context *ctx;
1634	struct resource *res;
1635	struct exynos_drm_ippdrv *ippdrv;
1636	int ret;
 
1637
1638	if (!dev->of_node) {
1639		dev_err(dev, "device tree node not found.\n");
1640		return -ENODEV;
1641	}
1642
1643	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1644	if (!ctx)
1645		return -ENOMEM;
1646
1647	ctx->ippdrv.dev = dev;
 
1648
1649	ret = fimc_parse_dt(ctx);
1650	if (ret < 0)
1651		return ret;
 
 
 
1652
1653	ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
1654						"samsung,sysreg");
1655	if (IS_ERR(ctx->sysreg)) {
1656		dev_err(dev, "syscon regmap lookup failed.\n");
1657		return PTR_ERR(ctx->sysreg);
 
 
 
 
 
 
 
 
 
1658	}
1659
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1660	/* resource memory */
1661	ctx->regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1662	ctx->regs = devm_ioremap_resource(dev, ctx->regs_res);
1663	if (IS_ERR(ctx->regs))
1664		return PTR_ERR(ctx->regs);
1665
1666	/* resource irq */
1667	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1668	if (!res) {
1669		dev_err(dev, "failed to request irq resource.\n");
1670		return -ENOENT;
1671	}
1672
1673	ctx->irq = res->start;
1674	ret = devm_request_threaded_irq(dev, ctx->irq, NULL, fimc_irq_handler,
1675		IRQF_ONESHOT, "drm_fimc", ctx);
1676	if (ret < 0) {
1677		dev_err(dev, "failed to request irq.\n");
1678		return ret;
1679	}
1680
1681	ret = fimc_setup_clocks(ctx);
1682	if (ret < 0)
1683		return ret;
1684
1685	ippdrv = &ctx->ippdrv;
1686	ippdrv->ops[EXYNOS_DRM_OPS_SRC] = &fimc_src_ops;
1687	ippdrv->ops[EXYNOS_DRM_OPS_DST] = &fimc_dst_ops;
1688	ippdrv->check_property = fimc_ippdrv_check_property;
1689	ippdrv->reset = fimc_ippdrv_reset;
1690	ippdrv->start = fimc_ippdrv_start;
1691	ippdrv->stop = fimc_ippdrv_stop;
1692	ret = fimc_init_prop_list(ippdrv);
1693	if (ret < 0) {
1694		dev_err(dev, "failed to init property list.\n");
1695		goto err_put_clk;
1696	}
1697
1698	DRM_DEBUG_KMS("id[%d]ippdrv[%p]\n", ctx->id, ippdrv);
1699
1700	spin_lock_init(&ctx->lock);
1701	platform_set_drvdata(pdev, ctx);
1702
 
 
1703	pm_runtime_enable(dev);
1704
1705	ret = exynos_drm_ippdrv_register(ippdrv);
1706	if (ret < 0) {
1707		dev_err(dev, "failed to register drm fimc device.\n");
1708		goto err_pm_dis;
1709	}
1710
1711	dev_info(dev, "drm fimc registered successfully.\n");
1712
1713	return 0;
1714
1715err_pm_dis:
 
1716	pm_runtime_disable(dev);
1717err_put_clk:
1718	fimc_put_clocks(ctx);
1719
1720	return ret;
1721}
1722
1723static int fimc_remove(struct platform_device *pdev)
1724{
1725	struct device *dev = &pdev->dev;
1726	struct fimc_context *ctx = get_fimc_context(dev);
1727	struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
1728
1729	exynos_drm_ippdrv_unregister(ippdrv);
1730
1731	fimc_put_clocks(ctx);
1732	pm_runtime_set_suspended(dev);
1733	pm_runtime_disable(dev);
1734
1735	return 0;
1736}
1737
1738#ifdef CONFIG_PM
1739static int fimc_clk_ctrl(struct fimc_context *ctx, bool enable)
1740{
1741	DRM_DEBUG_KMS("enable[%d]\n", enable);
1742
1743	if (enable) {
1744		clk_prepare_enable(ctx->clocks[FIMC_CLK_GATE]);
1745		clk_prepare_enable(ctx->clocks[FIMC_CLK_WB_A]);
1746		ctx->suspended = false;
1747	} else {
1748		clk_disable_unprepare(ctx->clocks[FIMC_CLK_GATE]);
1749		clk_disable_unprepare(ctx->clocks[FIMC_CLK_WB_A]);
1750		ctx->suspended = true;
1751	}
1752
1753	return 0;
1754}
1755
1756#ifdef CONFIG_PM_SLEEP
1757static int fimc_suspend(struct device *dev)
1758{
1759	struct fimc_context *ctx = get_fimc_context(dev);
1760
1761	DRM_DEBUG_KMS("id[%d]\n", ctx->id);
1762
1763	if (pm_runtime_suspended(dev))
1764		return 0;
1765
1766	return fimc_clk_ctrl(ctx, false);
1767}
1768
1769static int fimc_resume(struct device *dev)
1770{
1771	struct fimc_context *ctx = get_fimc_context(dev);
1772
1773	DRM_DEBUG_KMS("id[%d]\n", ctx->id);
1774
1775	if (!pm_runtime_suspended(dev))
1776		return fimc_clk_ctrl(ctx, true);
1777
1778	return 0;
1779}
1780#endif
1781
1782static int fimc_runtime_suspend(struct device *dev)
1783{
1784	struct fimc_context *ctx = get_fimc_context(dev);
1785
1786	DRM_DEBUG_KMS("id[%d]\n", ctx->id);
1787
1788	return  fimc_clk_ctrl(ctx, false);
1789}
1790
1791static int fimc_runtime_resume(struct device *dev)
1792{
1793	struct fimc_context *ctx = get_fimc_context(dev);
1794
1795	DRM_DEBUG_KMS("id[%d]\n", ctx->id);
1796
1797	return  fimc_clk_ctrl(ctx, true);
1798}
1799#endif
1800
1801static const struct dev_pm_ops fimc_pm_ops = {
1802	SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
1803	SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
1804};
1805
1806static const struct of_device_id fimc_of_match[] = {
1807	{ .compatible = "samsung,exynos4210-fimc" },
1808	{ .compatible = "samsung,exynos4212-fimc" },
1809	{ },
1810};
1811MODULE_DEVICE_TABLE(of, fimc_of_match);
1812
1813struct platform_driver fimc_driver = {
1814	.probe		= fimc_probe,
1815	.remove		= fimc_remove,
1816	.driver		= {
1817		.of_match_table = fimc_of_match,
1818		.name	= "exynos-drm-fimc",
1819		.owner	= THIS_MODULE,
1820		.pm	= &fimc_pm_ops,
1821	},
1822};
1823
v6.8
   1// SPDX-License-Identifier: GPL-2.0-or-later
   2/*
   3 * Copyright (C) 2012 Samsung Electronics Co.Ltd
   4 * Authors:
   5 *	Eunchul Kim <chulspro.kim@samsung.com>
   6 *	Jinyoung Jeon <jy0.jeon@samsung.com>
   7 *	Sangmin Lee <lsmin.lee@samsung.com>
 
 
 
 
 
 
   8 */
   9
  10#include <linux/clk.h>
  11#include <linux/component.h>
  12#include <linux/kernel.h>
 
  13#include <linux/mfd/syscon.h>
 
 
 
  14#include <linux/of.h>
  15#include <linux/platform_device.h>
  16#include <linux/pm_runtime.h>
  17#include <linux/regmap.h>
  18#include <linux/spinlock.h>
  19
  20#include <drm/drm_fourcc.h>
  21#include <drm/drm_print.h>
  22#include <drm/exynos_drm.h>
  23
  24#include "exynos_drm_drv.h"
  25#include "exynos_drm_ipp.h"
  26#include "regs-fimc.h"
  27
  28/*
  29 * FIMC stands for Fully Interactive Mobile Camera and
  30 * supports image scaler/rotator and input/output DMA operations.
  31 * input DMA reads image data from the memory.
  32 * output DMA writes image data to memory.
  33 * FIMC supports image rotation and image effect functions.
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  34 */
  35
  36#define FIMC_MAX_DEVS	4
  37#define FIMC_MAX_SRC	2
  38#define FIMC_MAX_DST	32
  39#define FIMC_SHFACTOR	10
  40#define FIMC_BUF_STOP	1
  41#define FIMC_BUF_START	2
  42#define FIMC_WIDTH_ITU_709	1280
  43#define FIMC_AUTOSUSPEND_DELAY	2000
  44
  45static unsigned int fimc_mask = 0xc;
  46module_param_named(fimc_devs, fimc_mask, uint, 0644);
  47MODULE_PARM_DESC(fimc_devs, "Alias mask for assigning FIMC devices to Exynos DRM");
  48
  49#define get_fimc_context(dev)	dev_get_drvdata(dev)
 
 
 
 
 
 
 
 
  50
  51enum {
  52	FIMC_CLK_LCLK,
  53	FIMC_CLK_GATE,
  54	FIMC_CLK_WB_A,
  55	FIMC_CLK_WB_B,
 
 
  56	FIMC_CLKS_MAX
  57};
  58
  59static const char * const fimc_clock_names[] = {
  60	[FIMC_CLK_LCLK]   = "sclk_fimc",
  61	[FIMC_CLK_GATE]   = "fimc",
  62	[FIMC_CLK_WB_A]   = "pxl_async0",
  63	[FIMC_CLK_WB_B]   = "pxl_async1",
 
 
  64};
  65
 
 
  66/*
  67 * A structure of scaler.
  68 *
  69 * @range: narrow, wide.
  70 * @bypass: unused scaler path.
  71 * @up_h: horizontal scale up.
  72 * @up_v: vertical scale up.
  73 * @hratio: horizontal ratio.
  74 * @vratio: vertical ratio.
  75 */
  76struct fimc_scaler {
  77	bool range;
  78	bool bypass;
  79	bool up_h;
  80	bool up_v;
  81	u32 hratio;
  82	u32 vratio;
  83};
  84
  85/*
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  86 * A structure of fimc context.
  87 *
 
 
  88 * @regs: memory mapped io registers.
  89 * @lock: locking of operations.
  90 * @clocks: fimc clocks.
 
 
  91 * @sc: scaler infomations.
  92 * @pol: porarity of writeback.
  93 * @id: fimc id.
  94 * @irq: irq number.
 
  95 */
  96struct fimc_context {
  97	struct exynos_drm_ipp ipp;
  98	struct drm_device *drm_dev;
  99	void		*dma_priv;
 100	struct device	*dev;
 101	struct exynos_drm_ipp_task	*task;
 102	struct exynos_drm_ipp_formats	*formats;
 103	unsigned int			num_formats;
 104
 105	void __iomem	*regs;
 106	spinlock_t	lock;
 107	struct clk	*clocks[FIMC_CLKS_MAX];
 
 
 108	struct fimc_scaler	sc;
 109	int	id;
 110	int	irq;
 
 111};
 112
 113static u32 fimc_read(struct fimc_context *ctx, u32 reg)
 114{
 115	return readl(ctx->regs + reg);
 116}
 117
 118static void fimc_write(struct fimc_context *ctx, u32 val, u32 reg)
 119{
 120	writel(val, ctx->regs + reg);
 121}
 122
 123static void fimc_set_bits(struct fimc_context *ctx, u32 reg, u32 bits)
 124{
 125	void __iomem *r = ctx->regs + reg;
 126
 127	writel(readl(r) | bits, r);
 128}
 129
 130static void fimc_clear_bits(struct fimc_context *ctx, u32 reg, u32 bits)
 131{
 132	void __iomem *r = ctx->regs + reg;
 133
 134	writel(readl(r) & ~bits, r);
 135}
 136
 137static void fimc_sw_reset(struct fimc_context *ctx)
 138{
 139	u32 cfg;
 140
 141	/* stop dma operation */
 142	cfg = fimc_read(ctx, EXYNOS_CISTATUS);
 143	if (EXYNOS_CISTATUS_GET_ENVID_STATUS(cfg))
 144		fimc_clear_bits(ctx, EXYNOS_MSCTRL, EXYNOS_MSCTRL_ENVID);
 145
 146	fimc_set_bits(ctx, EXYNOS_CISRCFMT, EXYNOS_CISRCFMT_ITU601_8BIT);
 147
 148	/* disable image capture */
 149	fimc_clear_bits(ctx, EXYNOS_CIIMGCPT,
 150		EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
 151
 152	/* s/w reset */
 153	fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_SWRST);
 154
 155	/* s/w reset complete */
 156	fimc_clear_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_SWRST);
 157
 158	/* reset sequence */
 159	fimc_write(ctx, 0x0, EXYNOS_CIFCNTSEQ);
 160}
 161
 162static void fimc_set_type_ctrl(struct fimc_context *ctx)
 
 
 
 
 
 
 
 163{
 164	u32 cfg;
 165
 
 
 166	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
 167	cfg &= ~(EXYNOS_CIGCTRL_TESTPATTERN_MASK |
 168		EXYNOS_CIGCTRL_SELCAM_ITU_MASK |
 169		EXYNOS_CIGCTRL_SELCAM_MIPI_MASK |
 170		EXYNOS_CIGCTRL_SELCAM_FIMC_MASK |
 171		EXYNOS_CIGCTRL_SELWB_CAMIF_MASK |
 172		EXYNOS_CIGCTRL_SELWRITEBACK_MASK);
 173
 174	cfg |= (EXYNOS_CIGCTRL_SELCAM_ITU_A |
 175		EXYNOS_CIGCTRL_SELWRITEBACK_A |
 176		EXYNOS_CIGCTRL_SELCAM_MIPI_A |
 177		EXYNOS_CIGCTRL_SELCAM_FIMC_ITU);
 
 
 
 
 
 
 
 
 
 
 
 
 
 178
 179	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
 180}
 181
 182static void fimc_handle_jpeg(struct fimc_context *ctx, bool enable)
 183{
 184	u32 cfg;
 185
 186	DRM_DEV_DEBUG_KMS(ctx->dev, "enable[%d]\n", enable);
 187
 188	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
 189	if (enable)
 190		cfg |= EXYNOS_CIGCTRL_CAM_JPEG;
 191	else
 192		cfg &= ~EXYNOS_CIGCTRL_CAM_JPEG;
 193
 194	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
 195}
 196
 197static void fimc_mask_irq(struct fimc_context *ctx, bool enable)
 198{
 199	u32 cfg;
 200
 201	DRM_DEV_DEBUG_KMS(ctx->dev, "enable[%d]\n", enable);
 202
 203	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
 204	if (enable) {
 205		cfg &= ~EXYNOS_CIGCTRL_IRQ_OVFEN;
 206		cfg |= EXYNOS_CIGCTRL_IRQ_ENABLE | EXYNOS_CIGCTRL_IRQ_LEVEL;
 207	} else
 208		cfg &= ~EXYNOS_CIGCTRL_IRQ_ENABLE;
 209	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
 210}
 211
 212static void fimc_clear_irq(struct fimc_context *ctx)
 213{
 214	fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_CLR);
 215}
 216
 217static bool fimc_check_ovf(struct fimc_context *ctx)
 218{
 
 219	u32 status, flag;
 220
 221	status = fimc_read(ctx, EXYNOS_CISTATUS);
 222	flag = EXYNOS_CISTATUS_OVFIY | EXYNOS_CISTATUS_OVFICB |
 223		EXYNOS_CISTATUS_OVFICR;
 224
 225	DRM_DEV_DEBUG_KMS(ctx->dev, "flag[0x%x]\n", flag);
 226
 227	if (status & flag) {
 228		fimc_set_bits(ctx, EXYNOS_CIWDOFST,
 229			EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
 230			EXYNOS_CIWDOFST_CLROVFICR);
 231
 232		DRM_DEV_ERROR(ctx->dev,
 233			      "occurred overflow at %d, status 0x%x.\n",
 234			      ctx->id, status);
 235		return true;
 236	}
 237
 238	return false;
 239}
 240
 241static bool fimc_check_frame_end(struct fimc_context *ctx)
 242{
 243	u32 cfg;
 244
 245	cfg = fimc_read(ctx, EXYNOS_CISTATUS);
 246
 247	DRM_DEV_DEBUG_KMS(ctx->dev, "cfg[0x%x]\n", cfg);
 248
 249	if (!(cfg & EXYNOS_CISTATUS_FRAMEEND))
 250		return false;
 251
 252	cfg &= ~(EXYNOS_CISTATUS_FRAMEEND);
 253	fimc_write(ctx, cfg, EXYNOS_CISTATUS);
 254
 255	return true;
 256}
 257
 258static int fimc_get_buf_id(struct fimc_context *ctx)
 259{
 260	u32 cfg;
 261	int frame_cnt, buf_id;
 262
 263	cfg = fimc_read(ctx, EXYNOS_CISTATUS2);
 264	frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg);
 265
 266	if (frame_cnt == 0)
 267		frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg);
 268
 269	DRM_DEV_DEBUG_KMS(ctx->dev, "present[%d]before[%d]\n",
 270			  EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg),
 271			  EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg));
 272
 273	if (frame_cnt == 0) {
 274		DRM_DEV_ERROR(ctx->dev, "failed to get frame count.\n");
 275		return -EIO;
 276	}
 277
 278	buf_id = frame_cnt - 1;
 279	DRM_DEV_DEBUG_KMS(ctx->dev, "buf_id[%d]\n", buf_id);
 280
 281	return buf_id;
 282}
 283
 284static void fimc_handle_lastend(struct fimc_context *ctx, bool enable)
 285{
 286	u32 cfg;
 287
 288	DRM_DEV_DEBUG_KMS(ctx->dev, "enable[%d]\n", enable);
 289
 290	cfg = fimc_read(ctx, EXYNOS_CIOCTRL);
 291	if (enable)
 292		cfg |= EXYNOS_CIOCTRL_LASTENDEN;
 293	else
 294		cfg &= ~EXYNOS_CIOCTRL_LASTENDEN;
 295
 296	fimc_write(ctx, cfg, EXYNOS_CIOCTRL);
 297}
 298
 299static void fimc_src_set_fmt_order(struct fimc_context *ctx, u32 fmt)
 
 300{
 
 301	u32 cfg;
 302
 303	DRM_DEV_DEBUG_KMS(ctx->dev, "fmt[0x%x]\n", fmt);
 304
 305	/* RGB */
 306	cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
 307	cfg &= ~EXYNOS_CISCCTRL_INRGB_FMT_RGB_MASK;
 308
 309	switch (fmt) {
 310	case DRM_FORMAT_RGB565:
 311		cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB565;
 312		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
 313		return;
 314	case DRM_FORMAT_RGB888:
 315	case DRM_FORMAT_XRGB8888:
 316		cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB888;
 317		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
 318		return;
 319	default:
 320		/* bypass */
 321		break;
 322	}
 323
 324	/* YUV */
 325	cfg = fimc_read(ctx, EXYNOS_MSCTRL);
 326	cfg &= ~(EXYNOS_MSCTRL_ORDER2P_SHIFT_MASK |
 327		EXYNOS_MSCTRL_C_INT_IN_2PLANE |
 328		EXYNOS_MSCTRL_ORDER422_YCBYCR);
 329
 330	switch (fmt) {
 331	case DRM_FORMAT_YUYV:
 332		cfg |= EXYNOS_MSCTRL_ORDER422_YCBYCR;
 333		break;
 334	case DRM_FORMAT_YVYU:
 335		cfg |= EXYNOS_MSCTRL_ORDER422_YCRYCB;
 336		break;
 337	case DRM_FORMAT_UYVY:
 338		cfg |= EXYNOS_MSCTRL_ORDER422_CBYCRY;
 339		break;
 340	case DRM_FORMAT_VYUY:
 341	case DRM_FORMAT_YUV444:
 342		cfg |= EXYNOS_MSCTRL_ORDER422_CRYCBY;
 343		break;
 344	case DRM_FORMAT_NV21:
 345	case DRM_FORMAT_NV61:
 346		cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CRCB |
 347			EXYNOS_MSCTRL_C_INT_IN_2PLANE);
 348		break;
 349	case DRM_FORMAT_YUV422:
 350	case DRM_FORMAT_YUV420:
 351	case DRM_FORMAT_YVU420:
 352		cfg |= EXYNOS_MSCTRL_C_INT_IN_3PLANE;
 353		break;
 354	case DRM_FORMAT_NV12:
 355	case DRM_FORMAT_NV16:
 356		cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CBCR |
 357			EXYNOS_MSCTRL_C_INT_IN_2PLANE);
 358		break;
 
 
 
 359	}
 360
 361	fimc_write(ctx, cfg, EXYNOS_MSCTRL);
 
 
 362}
 363
 364static void fimc_src_set_fmt(struct fimc_context *ctx, u32 fmt, bool tiled)
 365{
 
 
 366	u32 cfg;
 367
 368	DRM_DEV_DEBUG_KMS(ctx->dev, "fmt[0x%x]\n", fmt);
 369
 370	cfg = fimc_read(ctx, EXYNOS_MSCTRL);
 371	cfg &= ~EXYNOS_MSCTRL_INFORMAT_RGB;
 372
 373	switch (fmt) {
 374	case DRM_FORMAT_RGB565:
 375	case DRM_FORMAT_RGB888:
 376	case DRM_FORMAT_XRGB8888:
 377		cfg |= EXYNOS_MSCTRL_INFORMAT_RGB;
 378		break;
 379	case DRM_FORMAT_YUV444:
 380		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
 381		break;
 382	case DRM_FORMAT_YUYV:
 383	case DRM_FORMAT_YVYU:
 384	case DRM_FORMAT_UYVY:
 385	case DRM_FORMAT_VYUY:
 386		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422_1PLANE;
 387		break;
 388	case DRM_FORMAT_NV16:
 389	case DRM_FORMAT_NV61:
 390	case DRM_FORMAT_YUV422:
 391		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422;
 392		break;
 393	case DRM_FORMAT_YUV420:
 394	case DRM_FORMAT_YVU420:
 395	case DRM_FORMAT_NV12:
 396	case DRM_FORMAT_NV21:
 397		cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
 398		break;
 
 
 
 399	}
 400
 401	fimc_write(ctx, cfg, EXYNOS_MSCTRL);
 402
 403	cfg = fimc_read(ctx, EXYNOS_CIDMAPARAM);
 404	cfg &= ~EXYNOS_CIDMAPARAM_R_MODE_MASK;
 405
 406	if (tiled)
 407		cfg |= EXYNOS_CIDMAPARAM_R_MODE_64X32;
 408	else
 409		cfg |= EXYNOS_CIDMAPARAM_R_MODE_LINEAR;
 410
 411	fimc_write(ctx, cfg, EXYNOS_CIDMAPARAM);
 412
 413	fimc_src_set_fmt_order(ctx, fmt);
 414}
 415
 416static void fimc_src_set_transf(struct fimc_context *ctx, unsigned int rotation)
 
 
 417{
 418	unsigned int degree = rotation & DRM_MODE_ROTATE_MASK;
 
 419	u32 cfg1, cfg2;
 420
 421	DRM_DEV_DEBUG_KMS(ctx->dev, "rotation[%x]\n", rotation);
 422
 423	cfg1 = fimc_read(ctx, EXYNOS_MSCTRL);
 424	cfg1 &= ~(EXYNOS_MSCTRL_FLIP_X_MIRROR |
 425		EXYNOS_MSCTRL_FLIP_Y_MIRROR);
 426
 427	cfg2 = fimc_read(ctx, EXYNOS_CITRGFMT);
 428	cfg2 &= ~EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
 429
 430	switch (degree) {
 431	case DRM_MODE_ROTATE_0:
 432		if (rotation & DRM_MODE_REFLECT_X)
 433			cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
 434		if (rotation & DRM_MODE_REFLECT_Y)
 435			cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
 436		break;
 437	case DRM_MODE_ROTATE_90:
 438		cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
 439		if (rotation & DRM_MODE_REFLECT_X)
 440			cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
 441		if (rotation & DRM_MODE_REFLECT_Y)
 442			cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
 443		break;
 444	case DRM_MODE_ROTATE_180:
 445		cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
 446			EXYNOS_MSCTRL_FLIP_Y_MIRROR);
 447		if (rotation & DRM_MODE_REFLECT_X)
 448			cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
 449		if (rotation & DRM_MODE_REFLECT_Y)
 450			cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
 451		break;
 452	case DRM_MODE_ROTATE_270:
 453		cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
 454			EXYNOS_MSCTRL_FLIP_Y_MIRROR);
 455		cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
 456		if (rotation & DRM_MODE_REFLECT_X)
 457			cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
 458		if (rotation & DRM_MODE_REFLECT_Y)
 459			cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
 460		break;
 
 
 
 461	}
 462
 463	fimc_write(ctx, cfg1, EXYNOS_MSCTRL);
 464	fimc_write(ctx, cfg2, EXYNOS_CITRGFMT);
 
 
 
 465}
 466
 467static void fimc_set_window(struct fimc_context *ctx,
 468			    struct exynos_drm_ipp_buffer *buf)
 469{
 470	unsigned int real_width = buf->buf.pitch[0] / buf->format->cpp[0];
 471	u32 cfg, h1, h2, v1, v2;
 472
 473	/* cropped image */
 474	h1 = buf->rect.x;
 475	h2 = real_width - buf->rect.w - buf->rect.x;
 476	v1 = buf->rect.y;
 477	v2 = buf->buf.height - buf->rect.h - buf->rect.y;
 478
 479	DRM_DEV_DEBUG_KMS(ctx->dev, "x[%d]y[%d]w[%d]h[%d]hsize[%d]vsize[%d]\n",
 480			  buf->rect.x, buf->rect.y, buf->rect.w, buf->rect.h,
 481			  real_width, buf->buf.height);
 482	DRM_DEV_DEBUG_KMS(ctx->dev, "h1[%d]h2[%d]v1[%d]v2[%d]\n", h1, h2, v1,
 483			  v2);
 484
 485	/*
 486	 * set window offset 1, 2 size
 487	 * check figure 43-21 in user manual
 488	 */
 489	cfg = fimc_read(ctx, EXYNOS_CIWDOFST);
 490	cfg &= ~(EXYNOS_CIWDOFST_WINHOROFST_MASK |
 491		EXYNOS_CIWDOFST_WINVEROFST_MASK);
 492	cfg |= (EXYNOS_CIWDOFST_WINHOROFST(h1) |
 493		EXYNOS_CIWDOFST_WINVEROFST(v1));
 494	cfg |= EXYNOS_CIWDOFST_WINOFSEN;
 495	fimc_write(ctx, cfg, EXYNOS_CIWDOFST);
 496
 497	cfg = (EXYNOS_CIWDOFST2_WINHOROFST2(h2) |
 498		EXYNOS_CIWDOFST2_WINVEROFST2(v2));
 499	fimc_write(ctx, cfg, EXYNOS_CIWDOFST2);
 
 
 500}
 501
 502static void fimc_src_set_size(struct fimc_context *ctx,
 503			      struct exynos_drm_ipp_buffer *buf)
 504{
 505	unsigned int real_width = buf->buf.pitch[0] / buf->format->cpp[0];
 
 
 506	u32 cfg;
 507
 508	DRM_DEV_DEBUG_KMS(ctx->dev, "hsize[%d]vsize[%d]\n", real_width,
 509			  buf->buf.height);
 510
 511	/* original size */
 512	cfg = (EXYNOS_ORGISIZE_HORIZONTAL(real_width) |
 513		EXYNOS_ORGISIZE_VERTICAL(buf->buf.height));
 514
 515	fimc_write(ctx, cfg, EXYNOS_ORGISIZE);
 516
 517	DRM_DEV_DEBUG_KMS(ctx->dev, "x[%d]y[%d]w[%d]h[%d]\n", buf->rect.x,
 518			  buf->rect.y, buf->rect.w, buf->rect.h);
 
 
 
 
 
 
 519
 520	/* set input DMA image size */
 521	cfg = fimc_read(ctx, EXYNOS_CIREAL_ISIZE);
 522	cfg &= ~(EXYNOS_CIREAL_ISIZE_HEIGHT_MASK |
 523		EXYNOS_CIREAL_ISIZE_WIDTH_MASK);
 524	cfg |= (EXYNOS_CIREAL_ISIZE_WIDTH(buf->rect.w) |
 525		EXYNOS_CIREAL_ISIZE_HEIGHT(buf->rect.h));
 526	fimc_write(ctx, cfg, EXYNOS_CIREAL_ISIZE);
 527
 528	/*
 529	 * set input FIFO image size
 530	 * for now, we support only ITU601 8 bit mode
 531	 */
 532	cfg = (EXYNOS_CISRCFMT_ITU601_8BIT |
 533		EXYNOS_CISRCFMT_SOURCEHSIZE(real_width) |
 534		EXYNOS_CISRCFMT_SOURCEVSIZE(buf->buf.height));
 535	fimc_write(ctx, cfg, EXYNOS_CISRCFMT);
 536
 537	/* offset Y(RGB), Cb, Cr */
 538	cfg = (EXYNOS_CIIYOFF_HORIZONTAL(buf->rect.x) |
 539		EXYNOS_CIIYOFF_VERTICAL(buf->rect.y));
 540	fimc_write(ctx, cfg, EXYNOS_CIIYOFF);
 541	cfg = (EXYNOS_CIICBOFF_HORIZONTAL(buf->rect.x) |
 542		EXYNOS_CIICBOFF_VERTICAL(buf->rect.y));
 543	fimc_write(ctx, cfg, EXYNOS_CIICBOFF);
 544	cfg = (EXYNOS_CIICROFF_HORIZONTAL(buf->rect.x) |
 545		EXYNOS_CIICROFF_VERTICAL(buf->rect.y));
 546	fimc_write(ctx, cfg, EXYNOS_CIICROFF);
 547
 548	fimc_set_window(ctx, buf);
 549}
 550
 551static void fimc_src_set_addr(struct fimc_context *ctx,
 552			      struct exynos_drm_ipp_buffer *buf)
 
 553{
 554	fimc_write(ctx, buf->dma_addr[0], EXYNOS_CIIYSA(0));
 555	fimc_write(ctx, buf->dma_addr[1], EXYNOS_CIICBSA(0));
 556	fimc_write(ctx, buf->dma_addr[2], EXYNOS_CIICRSA(0));
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 557}
 558
 559static void fimc_dst_set_fmt_order(struct fimc_context *ctx, u32 fmt)
 
 
 
 
 
 
 
 560{
 
 561	u32 cfg;
 562
 563	DRM_DEV_DEBUG_KMS(ctx->dev, "fmt[0x%x]\n", fmt);
 564
 565	/* RGB */
 566	cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
 567	cfg &= ~EXYNOS_CISCCTRL_OUTRGB_FMT_RGB_MASK;
 568
 569	switch (fmt) {
 570	case DRM_FORMAT_RGB565:
 571		cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB565;
 572		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
 573		return;
 574	case DRM_FORMAT_RGB888:
 575		cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888;
 576		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
 577		return;
 578	case DRM_FORMAT_XRGB8888:
 579		cfg |= (EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888 |
 580			EXYNOS_CISCCTRL_EXTRGB_EXTENSION);
 581		fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
 582		break;
 583	default:
 584		/* bypass */
 585		break;
 586	}
 587
 588	/* YUV */
 589	cfg = fimc_read(ctx, EXYNOS_CIOCTRL);
 590	cfg &= ~(EXYNOS_CIOCTRL_ORDER2P_MASK |
 591		EXYNOS_CIOCTRL_ORDER422_MASK |
 592		EXYNOS_CIOCTRL_YCBCR_PLANE_MASK);
 593
 594	switch (fmt) {
 595	case DRM_FORMAT_XRGB8888:
 596		cfg |= EXYNOS_CIOCTRL_ALPHA_OUT;
 597		break;
 598	case DRM_FORMAT_YUYV:
 599		cfg |= EXYNOS_CIOCTRL_ORDER422_YCBYCR;
 600		break;
 601	case DRM_FORMAT_YVYU:
 602		cfg |= EXYNOS_CIOCTRL_ORDER422_YCRYCB;
 603		break;
 604	case DRM_FORMAT_UYVY:
 605		cfg |= EXYNOS_CIOCTRL_ORDER422_CBYCRY;
 606		break;
 607	case DRM_FORMAT_VYUY:
 608		cfg |= EXYNOS_CIOCTRL_ORDER422_CRYCBY;
 609		break;
 610	case DRM_FORMAT_NV21:
 611	case DRM_FORMAT_NV61:
 612		cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CRCB;
 613		cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
 614		break;
 615	case DRM_FORMAT_YUV422:
 616	case DRM_FORMAT_YUV420:
 617	case DRM_FORMAT_YVU420:
 618		cfg |= EXYNOS_CIOCTRL_YCBCR_3PLANE;
 619		break;
 620	case DRM_FORMAT_NV12:
 621	case DRM_FORMAT_NV16:
 622		cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CBCR;
 623		cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
 624		break;
 
 
 
 625	}
 626
 627	fimc_write(ctx, cfg, EXYNOS_CIOCTRL);
 
 
 628}
 629
 630static void fimc_dst_set_fmt(struct fimc_context *ctx, u32 fmt, bool tiled)
 631{
 
 
 632	u32 cfg;
 633
 634	DRM_DEV_DEBUG_KMS(ctx->dev, "fmt[0x%x]\n", fmt);
 635
 636	cfg = fimc_read(ctx, EXYNOS_CIEXTEN);
 637
 638	if (fmt == DRM_FORMAT_AYUV) {
 639		cfg |= EXYNOS_CIEXTEN_YUV444_OUT;
 640		fimc_write(ctx, cfg, EXYNOS_CIEXTEN);
 641	} else {
 642		cfg &= ~EXYNOS_CIEXTEN_YUV444_OUT;
 643		fimc_write(ctx, cfg, EXYNOS_CIEXTEN);
 644
 645		cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
 646		cfg &= ~EXYNOS_CITRGFMT_OUTFORMAT_MASK;
 647
 648		switch (fmt) {
 649		case DRM_FORMAT_RGB565:
 650		case DRM_FORMAT_RGB888:
 651		case DRM_FORMAT_XRGB8888:
 652			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_RGB;
 653			break;
 654		case DRM_FORMAT_YUYV:
 655		case DRM_FORMAT_YVYU:
 656		case DRM_FORMAT_UYVY:
 657		case DRM_FORMAT_VYUY:
 658			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422_1PLANE;
 659			break;
 660		case DRM_FORMAT_NV16:
 661		case DRM_FORMAT_NV61:
 662		case DRM_FORMAT_YUV422:
 663			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422;
 664			break;
 665		case DRM_FORMAT_YUV420:
 666		case DRM_FORMAT_YVU420:
 667		case DRM_FORMAT_NV12:
 668		case DRM_FORMAT_NV21:
 669			cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR420;
 670			break;
 
 
 
 
 671		}
 672
 673		fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
 674	}
 675
 676	cfg = fimc_read(ctx, EXYNOS_CIDMAPARAM);
 677	cfg &= ~EXYNOS_CIDMAPARAM_W_MODE_MASK;
 678
 679	if (tiled)
 680		cfg |= EXYNOS_CIDMAPARAM_W_MODE_64X32;
 681	else
 682		cfg |= EXYNOS_CIDMAPARAM_W_MODE_LINEAR;
 683
 684	fimc_write(ctx, cfg, EXYNOS_CIDMAPARAM);
 685
 686	fimc_dst_set_fmt_order(ctx, fmt);
 687}
 688
 689static void fimc_dst_set_transf(struct fimc_context *ctx, unsigned int rotation)
 
 
 690{
 691	unsigned int degree = rotation & DRM_MODE_ROTATE_MASK;
 
 692	u32 cfg;
 693
 694	DRM_DEV_DEBUG_KMS(ctx->dev, "rotation[0x%x]\n", rotation);
 695
 696	cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
 697	cfg &= ~EXYNOS_CITRGFMT_FLIP_MASK;
 698	cfg &= ~EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
 699
 700	switch (degree) {
 701	case DRM_MODE_ROTATE_0:
 702		if (rotation & DRM_MODE_REFLECT_X)
 703			cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
 704		if (rotation & DRM_MODE_REFLECT_Y)
 705			cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
 706		break;
 707	case DRM_MODE_ROTATE_90:
 708		cfg |= EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
 709		if (rotation & DRM_MODE_REFLECT_X)
 710			cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
 711		if (rotation & DRM_MODE_REFLECT_Y)
 712			cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
 713		break;
 714	case DRM_MODE_ROTATE_180:
 715		cfg |= (EXYNOS_CITRGFMT_FLIP_X_MIRROR |
 716			EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
 717		if (rotation & DRM_MODE_REFLECT_X)
 718			cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
 719		if (rotation & DRM_MODE_REFLECT_Y)
 720			cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
 721		break;
 722	case DRM_MODE_ROTATE_270:
 723		cfg |= (EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE |
 724			EXYNOS_CITRGFMT_FLIP_X_MIRROR |
 725			EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
 726		if (rotation & DRM_MODE_REFLECT_X)
 727			cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
 728		if (rotation & DRM_MODE_REFLECT_Y)
 729			cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
 730		break;
 
 
 
 731	}
 732
 733	fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
 
 
 
 734}
 735
 736static int fimc_set_prescaler(struct fimc_context *ctx, struct fimc_scaler *sc,
 737			      struct drm_exynos_ipp_task_rect *src,
 738			      struct drm_exynos_ipp_task_rect *dst)
 739{
 
 740	u32 cfg, cfg_ext, shfactor;
 741	u32 pre_dst_width, pre_dst_height;
 742	u32 hfactor, vfactor;
 743	int ret = 0;
 744	u32 src_w, src_h, dst_w, dst_h;
 745
 746	cfg_ext = fimc_read(ctx, EXYNOS_CITRGFMT);
 747	if (cfg_ext & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) {
 748		src_w = src->h;
 749		src_h = src->w;
 750	} else {
 751		src_w = src->w;
 752		src_h = src->h;
 753	}
 754
 755	if (cfg_ext & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) {
 756		dst_w = dst->h;
 757		dst_h = dst->w;
 758	} else {
 759		dst_w = dst->w;
 760		dst_h = dst->h;
 761	}
 762
 763	/* fimc_ippdrv_check_property assures that dividers are not null */
 764	hfactor = fls(src_w / dst_w / 2);
 765	if (hfactor > FIMC_SHFACTOR / 2) {
 766		dev_err(ctx->dev, "failed to get ratio horizontal.\n");
 767		return -EINVAL;
 768	}
 769
 770	vfactor = fls(src_h / dst_h / 2);
 771	if (vfactor > FIMC_SHFACTOR / 2) {
 772		dev_err(ctx->dev, "failed to get ratio vertical.\n");
 773		return -EINVAL;
 774	}
 775
 776	pre_dst_width = src_w >> hfactor;
 777	pre_dst_height = src_h >> vfactor;
 778	DRM_DEV_DEBUG_KMS(ctx->dev, "pre_dst_width[%d]pre_dst_height[%d]\n",
 779			  pre_dst_width, pre_dst_height);
 780	DRM_DEV_DEBUG_KMS(ctx->dev, "hfactor[%d]vfactor[%d]\n", hfactor,
 781			  vfactor);
 782
 783	sc->hratio = (src_w << 14) / (dst_w << hfactor);
 784	sc->vratio = (src_h << 14) / (dst_h << vfactor);
 785	sc->up_h = (dst_w >= src_w);
 786	sc->up_v = (dst_h >= src_h);
 787	DRM_DEV_DEBUG_KMS(ctx->dev, "hratio[%d]vratio[%d]up_h[%d]up_v[%d]\n",
 788			  sc->hratio, sc->vratio, sc->up_h, sc->up_v);
 789
 790	shfactor = FIMC_SHFACTOR - (hfactor + vfactor);
 791	DRM_DEV_DEBUG_KMS(ctx->dev, "shfactor[%d]\n", shfactor);
 792
 793	cfg = (EXYNOS_CISCPRERATIO_SHFACTOR(shfactor) |
 794		EXYNOS_CISCPRERATIO_PREHORRATIO(1 << hfactor) |
 795		EXYNOS_CISCPRERATIO_PREVERRATIO(1 << vfactor));
 796	fimc_write(ctx, cfg, EXYNOS_CISCPRERATIO);
 797
 798	cfg = (EXYNOS_CISCPREDST_PREDSTWIDTH(pre_dst_width) |
 799		EXYNOS_CISCPREDST_PREDSTHEIGHT(pre_dst_height));
 800	fimc_write(ctx, cfg, EXYNOS_CISCPREDST);
 801
 802	return ret;
 803}
 804
 805static void fimc_set_scaler(struct fimc_context *ctx, struct fimc_scaler *sc)
 806{
 807	u32 cfg, cfg_ext;
 808
 809	DRM_DEV_DEBUG_KMS(ctx->dev, "range[%d]bypass[%d]up_h[%d]up_v[%d]\n",
 810			  sc->range, sc->bypass, sc->up_h, sc->up_v);
 811	DRM_DEV_DEBUG_KMS(ctx->dev, "hratio[%d]vratio[%d]\n",
 812			  sc->hratio, sc->vratio);
 813
 814	cfg = fimc_read(ctx, EXYNOS_CISCCTRL);
 815	cfg &= ~(EXYNOS_CISCCTRL_SCALERBYPASS |
 816		EXYNOS_CISCCTRL_SCALEUP_H | EXYNOS_CISCCTRL_SCALEUP_V |
 817		EXYNOS_CISCCTRL_MAIN_V_RATIO_MASK |
 818		EXYNOS_CISCCTRL_MAIN_H_RATIO_MASK |
 819		EXYNOS_CISCCTRL_CSCR2Y_WIDE |
 820		EXYNOS_CISCCTRL_CSCY2R_WIDE);
 821
 822	if (sc->range)
 823		cfg |= (EXYNOS_CISCCTRL_CSCR2Y_WIDE |
 824			EXYNOS_CISCCTRL_CSCY2R_WIDE);
 825	if (sc->bypass)
 826		cfg |= EXYNOS_CISCCTRL_SCALERBYPASS;
 827	if (sc->up_h)
 828		cfg |= EXYNOS_CISCCTRL_SCALEUP_H;
 829	if (sc->up_v)
 830		cfg |= EXYNOS_CISCCTRL_SCALEUP_V;
 831
 832	cfg |= (EXYNOS_CISCCTRL_MAINHORRATIO((sc->hratio >> 6)) |
 833		EXYNOS_CISCCTRL_MAINVERRATIO((sc->vratio >> 6)));
 834	fimc_write(ctx, cfg, EXYNOS_CISCCTRL);
 835
 836	cfg_ext = fimc_read(ctx, EXYNOS_CIEXTEN);
 837	cfg_ext &= ~EXYNOS_CIEXTEN_MAINHORRATIO_EXT_MASK;
 838	cfg_ext &= ~EXYNOS_CIEXTEN_MAINVERRATIO_EXT_MASK;
 839	cfg_ext |= (EXYNOS_CIEXTEN_MAINHORRATIO_EXT(sc->hratio) |
 840		EXYNOS_CIEXTEN_MAINVERRATIO_EXT(sc->vratio));
 841	fimc_write(ctx, cfg_ext, EXYNOS_CIEXTEN);
 842}
 843
 844static void fimc_dst_set_size(struct fimc_context *ctx,
 845			     struct exynos_drm_ipp_buffer *buf)
 846{
 847	unsigned int real_width = buf->buf.pitch[0] / buf->format->cpp[0];
 848	u32 cfg, cfg_ext;
 
 
 849
 850	DRM_DEV_DEBUG_KMS(ctx->dev, "hsize[%d]vsize[%d]\n", real_width,
 851			  buf->buf.height);
 852
 853	/* original size */
 854	cfg = (EXYNOS_ORGOSIZE_HORIZONTAL(real_width) |
 855		EXYNOS_ORGOSIZE_VERTICAL(buf->buf.height));
 856
 857	fimc_write(ctx, cfg, EXYNOS_ORGOSIZE);
 858
 859	DRM_DEV_DEBUG_KMS(ctx->dev, "x[%d]y[%d]w[%d]h[%d]\n", buf->rect.x,
 860			  buf->rect.y,
 861			  buf->rect.w, buf->rect.h);
 862
 863	/* CSC ITU */
 864	cfg = fimc_read(ctx, EXYNOS_CIGCTRL);
 865	cfg &= ~EXYNOS_CIGCTRL_CSC_MASK;
 866
 867	if (buf->buf.width >= FIMC_WIDTH_ITU_709)
 868		cfg |= EXYNOS_CIGCTRL_CSC_ITU709;
 869	else
 870		cfg |= EXYNOS_CIGCTRL_CSC_ITU601;
 871
 872	fimc_write(ctx, cfg, EXYNOS_CIGCTRL);
 873
 874	cfg_ext = fimc_read(ctx, EXYNOS_CITRGFMT);
 
 
 
 
 
 875
 876	/* target image size */
 877	cfg = fimc_read(ctx, EXYNOS_CITRGFMT);
 878	cfg &= ~(EXYNOS_CITRGFMT_TARGETH_MASK |
 879		EXYNOS_CITRGFMT_TARGETV_MASK);
 880	if (cfg_ext & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE)
 881		cfg |= (EXYNOS_CITRGFMT_TARGETHSIZE(buf->rect.h) |
 882			EXYNOS_CITRGFMT_TARGETVSIZE(buf->rect.w));
 883	else
 884		cfg |= (EXYNOS_CITRGFMT_TARGETHSIZE(buf->rect.w) |
 885			EXYNOS_CITRGFMT_TARGETVSIZE(buf->rect.h));
 886	fimc_write(ctx, cfg, EXYNOS_CITRGFMT);
 887
 888	/* target area */
 889	cfg = EXYNOS_CITAREA_TARGET_AREA(buf->rect.w * buf->rect.h);
 890	fimc_write(ctx, cfg, EXYNOS_CITAREA);
 891
 892	/* offset Y(RGB), Cb, Cr */
 893	cfg = (EXYNOS_CIOYOFF_HORIZONTAL(buf->rect.x) |
 894		EXYNOS_CIOYOFF_VERTICAL(buf->rect.y));
 895	fimc_write(ctx, cfg, EXYNOS_CIOYOFF);
 896	cfg = (EXYNOS_CIOCBOFF_HORIZONTAL(buf->rect.x) |
 897		EXYNOS_CIOCBOFF_VERTICAL(buf->rect.y));
 898	fimc_write(ctx, cfg, EXYNOS_CIOCBOFF);
 899	cfg = (EXYNOS_CIOCROFF_HORIZONTAL(buf->rect.x) |
 900		EXYNOS_CIOCROFF_VERTICAL(buf->rect.y));
 901	fimc_write(ctx, cfg, EXYNOS_CIOCROFF);
 
 
 902}
 903
 904static void fimc_dst_set_buf_seq(struct fimc_context *ctx, u32 buf_id,
 905		bool enqueue)
 906{
 907	unsigned long flags;
 908	u32 buf_num;
 909	u32 cfg;
 910
 911	DRM_DEV_DEBUG_KMS(ctx->dev, "buf_id[%d]enqueu[%d]\n", buf_id, enqueue);
 912
 913	spin_lock_irqsave(&ctx->lock, flags);
 914
 915	cfg = fimc_read(ctx, EXYNOS_CIFCNTSEQ);
 916
 917	if (enqueue)
 918		cfg |= (1 << buf_id);
 919	else
 920		cfg &= ~(1 << buf_id);
 921
 922	fimc_write(ctx, cfg, EXYNOS_CIFCNTSEQ);
 923
 924	buf_num = hweight32(cfg);
 925
 926	if (enqueue && buf_num >= FIMC_BUF_START)
 927		fimc_mask_irq(ctx, true);
 928	else if (!enqueue && buf_num <= FIMC_BUF_STOP)
 929		fimc_mask_irq(ctx, false);
 930
 931	spin_unlock_irqrestore(&ctx->lock, flags);
 932}
 933
 934static void fimc_dst_set_addr(struct fimc_context *ctx,
 935			     struct exynos_drm_ipp_buffer *buf)
 
 936{
 937	fimc_write(ctx, buf->dma_addr[0], EXYNOS_CIOYSA(0));
 938	fimc_write(ctx, buf->dma_addr[1], EXYNOS_CIOCBSA(0));
 939	fimc_write(ctx, buf->dma_addr[2], EXYNOS_CIOCRSA(0));
 
 
 
 
 
 
 
 
 
 940
 941	fimc_dst_set_buf_seq(ctx, 0, true);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 942}
 943
 944static void fimc_stop(struct fimc_context *ctx);
 
 
 
 
 
 945
 946static irqreturn_t fimc_irq_handler(int irq, void *dev_id)
 947{
 948	struct fimc_context *ctx = dev_id;
 
 
 
 
 949	int buf_id;
 950
 951	DRM_DEV_DEBUG_KMS(ctx->dev, "fimc id[%d]\n", ctx->id);
 952
 953	fimc_clear_irq(ctx);
 954	if (fimc_check_ovf(ctx))
 955		return IRQ_NONE;
 956
 957	if (!fimc_check_frame_end(ctx))
 958		return IRQ_NONE;
 959
 960	buf_id = fimc_get_buf_id(ctx);
 961	if (buf_id < 0)
 962		return IRQ_HANDLED;
 963
 964	DRM_DEV_DEBUG_KMS(ctx->dev, "buf_id[%d]\n", buf_id);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 965
 966	if (ctx->task) {
 967		struct exynos_drm_ipp_task *task = ctx->task;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 968
 969		ctx->task = NULL;
 970		pm_runtime_mark_last_busy(ctx->dev);
 971		pm_runtime_put_autosuspend(ctx->dev);
 972		exynos_drm_ipp_task_done(task, 0);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 973	}
 974
 975	fimc_dst_set_buf_seq(ctx, buf_id, false);
 976	fimc_stop(ctx);
 
 
 
 
 
 
 
 
 
 977
 978	return IRQ_HANDLED;
 
 
 
 
 
 
 979}
 980
 981static void fimc_clear_addr(struct fimc_context *ctx)
 982{
 983	int i;
 984
 985	for (i = 0; i < FIMC_MAX_SRC; i++) {
 986		fimc_write(ctx, 0, EXYNOS_CIIYSA(i));
 987		fimc_write(ctx, 0, EXYNOS_CIICBSA(i));
 988		fimc_write(ctx, 0, EXYNOS_CIICRSA(i));
 989	}
 990
 991	for (i = 0; i < FIMC_MAX_DST; i++) {
 992		fimc_write(ctx, 0, EXYNOS_CIOYSA(i));
 993		fimc_write(ctx, 0, EXYNOS_CIOCBSA(i));
 994		fimc_write(ctx, 0, EXYNOS_CIOCRSA(i));
 995	}
 996}
 997
 998static void fimc_reset(struct fimc_context *ctx)
 999{
 
 
1000	/* reset h/w block */
1001	fimc_sw_reset(ctx);
1002
1003	/* reset scaler capability */
1004	memset(&ctx->sc, 0x0, sizeof(ctx->sc));
1005
1006	fimc_clear_addr(ctx);
 
 
1007}
1008
1009static void fimc_start(struct fimc_context *ctx)
1010{
 
 
 
 
 
 
 
 
1011	u32 cfg0, cfg1;
1012
 
 
 
 
 
 
 
 
 
1013	fimc_mask_irq(ctx, true);
1014
1015	/* If set true, we can save jpeg about screen */
 
 
 
 
 
 
 
 
 
 
 
 
 
1016	fimc_handle_jpeg(ctx, false);
1017	fimc_set_scaler(ctx, &ctx->sc);
1018
1019	fimc_set_type_ctrl(ctx);
1020	fimc_handle_lastend(ctx, false);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1021
1022	/* setup dma */
1023	cfg0 = fimc_read(ctx, EXYNOS_MSCTRL);
1024	cfg0 &= ~EXYNOS_MSCTRL_INPUT_MASK;
1025	cfg0 |= EXYNOS_MSCTRL_INPUT_MEMORY;
1026	fimc_write(ctx, cfg0, EXYNOS_MSCTRL);
 
 
 
 
 
1027
1028	/* Reset status */
1029	fimc_write(ctx, 0x0, EXYNOS_CISTATUS);
1030
1031	cfg0 = fimc_read(ctx, EXYNOS_CIIMGCPT);
1032	cfg0 &= ~EXYNOS_CIIMGCPT_IMGCPTEN_SC;
1033	cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN_SC;
1034
1035	/* Scaler */
1036	cfg1 = fimc_read(ctx, EXYNOS_CISCCTRL);
1037	cfg1 &= ~EXYNOS_CISCCTRL_SCAN_MASK;
1038	cfg1 |= (EXYNOS_CISCCTRL_PROGRESSIVE |
1039		EXYNOS_CISCCTRL_SCALERSTART);
1040
1041	fimc_write(ctx, cfg1, EXYNOS_CISCCTRL);
1042
1043	/* Enable image capture*/
1044	cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN;
1045	fimc_write(ctx, cfg0, EXYNOS_CIIMGCPT);
1046
1047	/* Disable frame end irq */
1048	fimc_clear_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_END_DISABLE);
1049
1050	fimc_clear_bits(ctx, EXYNOS_CIOCTRL, EXYNOS_CIOCTRL_WEAVE_MASK);
1051
1052	fimc_set_bits(ctx, EXYNOS_MSCTRL, EXYNOS_MSCTRL_ENVID);
 
 
 
1053}
1054
1055static void fimc_stop(struct fimc_context *ctx)
1056{
 
 
1057	u32 cfg;
1058
1059	/* Source clear */
1060	cfg = fimc_read(ctx, EXYNOS_MSCTRL);
1061	cfg &= ~EXYNOS_MSCTRL_INPUT_MASK;
1062	cfg &= ~EXYNOS_MSCTRL_ENVID;
1063	fimc_write(ctx, cfg, EXYNOS_MSCTRL);
 
 
 
 
 
 
 
 
 
 
 
 
 
1064
1065	fimc_mask_irq(ctx, false);
1066
1067	/* reset sequence */
1068	fimc_write(ctx, 0x0, EXYNOS_CIFCNTSEQ);
1069
1070	/* Scaler disable */
1071	fimc_clear_bits(ctx, EXYNOS_CISCCTRL, EXYNOS_CISCCTRL_SCALERSTART);
1072
1073	/* Disable image capture */
1074	fimc_clear_bits(ctx, EXYNOS_CIIMGCPT,
1075		EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
1076
1077	/* Enable frame end irq */
1078	fimc_set_bits(ctx, EXYNOS_CIGCTRL, EXYNOS_CIGCTRL_IRQ_END_DISABLE);
1079}
1080
1081static int fimc_commit(struct exynos_drm_ipp *ipp,
1082			  struct exynos_drm_ipp_task *task)
1083{
1084	struct fimc_context *ctx =
1085			container_of(ipp, struct fimc_context, ipp);
1086	int ret;
1087
1088	ret = pm_runtime_resume_and_get(ctx->dev);
1089	if (ret < 0) {
1090		dev_err(ctx->dev, "failed to enable FIMC device.\n");
1091		return ret;
1092	}
1093
1094	ctx->task = task;
1095
1096	fimc_src_set_fmt(ctx, task->src.buf.fourcc, task->src.buf.modifier);
1097	fimc_src_set_size(ctx, &task->src);
1098	fimc_src_set_transf(ctx, DRM_MODE_ROTATE_0);
1099	fimc_src_set_addr(ctx, &task->src);
1100	fimc_dst_set_fmt(ctx, task->dst.buf.fourcc, task->dst.buf.modifier);
1101	fimc_dst_set_transf(ctx, task->transform.rotation);
1102	fimc_dst_set_size(ctx, &task->dst);
1103	fimc_dst_set_addr(ctx, &task->dst);
1104	fimc_set_prescaler(ctx, &ctx->sc, &task->src.rect, &task->dst.rect);
1105	fimc_start(ctx);
1106
1107	return 0;
1108}
1109
1110static void fimc_abort(struct exynos_drm_ipp *ipp,
1111			  struct exynos_drm_ipp_task *task)
1112{
1113	struct fimc_context *ctx =
1114			container_of(ipp, struct fimc_context, ipp);
1115
1116	fimc_reset(ctx);
1117
1118	if (ctx->task) {
1119		struct exynos_drm_ipp_task *task = ctx->task;
1120
1121		ctx->task = NULL;
1122		pm_runtime_mark_last_busy(ctx->dev);
1123		pm_runtime_put_autosuspend(ctx->dev);
1124		exynos_drm_ipp_task_done(task, -EIO);
1125	}
1126}
1127
1128static struct exynos_drm_ipp_funcs ipp_funcs = {
1129	.commit = fimc_commit,
1130	.abort = fimc_abort,
1131};
1132
1133static int fimc_bind(struct device *dev, struct device *master, void *data)
1134{
1135	struct fimc_context *ctx = dev_get_drvdata(dev);
1136	struct drm_device *drm_dev = data;
1137	struct exynos_drm_ipp *ipp = &ctx->ipp;
1138
1139	ctx->drm_dev = drm_dev;
1140	ipp->drm_dev = drm_dev;
1141	exynos_drm_register_dma(drm_dev, dev, &ctx->dma_priv);
1142
1143	exynos_drm_ipp_register(dev, ipp, &ipp_funcs,
1144			DRM_EXYNOS_IPP_CAP_CROP | DRM_EXYNOS_IPP_CAP_ROTATE |
1145			DRM_EXYNOS_IPP_CAP_SCALE | DRM_EXYNOS_IPP_CAP_CONVERT,
1146			ctx->formats, ctx->num_formats, "fimc");
1147
1148	dev_info(dev, "The exynos fimc has been probed successfully\n");
1149
1150	return 0;
1151}
1152
1153static void fimc_unbind(struct device *dev, struct device *master,
1154			void *data)
1155{
1156	struct fimc_context *ctx = dev_get_drvdata(dev);
1157	struct drm_device *drm_dev = data;
1158	struct exynos_drm_ipp *ipp = &ctx->ipp;
1159
1160	exynos_drm_ipp_unregister(dev, ipp);
1161	exynos_drm_unregister_dma(drm_dev, dev, &ctx->dma_priv);
1162}
1163
1164static const struct component_ops fimc_component_ops = {
1165	.bind	= fimc_bind,
1166	.unbind = fimc_unbind,
1167};
1168
1169static void fimc_put_clocks(struct fimc_context *ctx)
1170{
1171	int i;
1172
1173	for (i = 0; i < FIMC_CLKS_MAX; i++) {
1174		if (IS_ERR(ctx->clocks[i]))
1175			continue;
1176		clk_put(ctx->clocks[i]);
1177		ctx->clocks[i] = ERR_PTR(-EINVAL);
1178	}
1179}
1180
1181static int fimc_setup_clocks(struct fimc_context *ctx)
1182{
1183	struct device *fimc_dev = ctx->dev;
1184	struct device *dev;
1185	int ret, i;
1186
1187	for (i = 0; i < FIMC_CLKS_MAX; i++)
1188		ctx->clocks[i] = ERR_PTR(-EINVAL);
1189
1190	for (i = 0; i < FIMC_CLKS_MAX; i++) {
1191		if (i == FIMC_CLK_WB_A || i == FIMC_CLK_WB_B)
1192			dev = fimc_dev->parent;
1193		else
1194			dev = fimc_dev;
1195
1196		ctx->clocks[i] = clk_get(dev, fimc_clock_names[i]);
1197		if (IS_ERR(ctx->clocks[i])) {
 
 
1198			ret = PTR_ERR(ctx->clocks[i]);
1199			dev_err(fimc_dev, "failed to get clock: %s\n",
1200						fimc_clock_names[i]);
1201			goto e_clk_free;
1202		}
1203	}
1204
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1205	ret = clk_prepare_enable(ctx->clocks[FIMC_CLK_LCLK]);
1206	if (!ret)
1207		return ret;
1208e_clk_free:
1209	fimc_put_clocks(ctx);
1210	return ret;
1211}
1212
1213int exynos_drm_check_fimc_device(struct device *dev)
1214{
1215	int id = of_alias_get_id(dev->of_node, "fimc");
1216
1217	if (id >= 0 && (BIT(id) & fimc_mask))
1218		return 0;
1219	return -ENODEV;
1220}
1221
1222static const unsigned int fimc_formats[] = {
1223	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB565,
1224	DRM_FORMAT_NV12, DRM_FORMAT_NV16, DRM_FORMAT_NV21, DRM_FORMAT_NV61,
1225	DRM_FORMAT_UYVY, DRM_FORMAT_VYUY, DRM_FORMAT_YUYV, DRM_FORMAT_YVYU,
1226	DRM_FORMAT_YUV420, DRM_FORMAT_YVU420, DRM_FORMAT_YUV422,
1227	DRM_FORMAT_YUV444,
1228};
1229
1230static const unsigned int fimc_tiled_formats[] = {
1231	DRM_FORMAT_NV12, DRM_FORMAT_NV21,
1232};
1233
1234static const struct drm_exynos_ipp_limit fimc_4210_limits_v1[] = {
1235	{ IPP_SIZE_LIMIT(BUFFER, .h = { 16, 8192, 8 }, .v = { 16, 8192, 2 }) },
1236	{ IPP_SIZE_LIMIT(AREA, .h = { 16, 4224, 2 }, .v = { 16, 0, 2 }) },
1237	{ IPP_SIZE_LIMIT(ROTATED, .h = { 128, 1920 }, .v = { 128, 0 }) },
1238	{ IPP_SCALE_LIMIT(.h = { (1 << 16) / 64, (1 << 16) * 64 },
1239			  .v = { (1 << 16) / 64, (1 << 16) * 64 }) },
1240};
1241
1242static const struct drm_exynos_ipp_limit fimc_4210_limits_v2[] = {
1243	{ IPP_SIZE_LIMIT(BUFFER, .h = { 16, 8192, 8 }, .v = { 16, 8192, 2 }) },
1244	{ IPP_SIZE_LIMIT(AREA, .h = { 16, 1920, 2 }, .v = { 16, 0, 2 }) },
1245	{ IPP_SIZE_LIMIT(ROTATED, .h = { 128, 1366 }, .v = { 128, 0 }) },
1246	{ IPP_SCALE_LIMIT(.h = { (1 << 16) / 64, (1 << 16) * 64 },
1247			  .v = { (1 << 16) / 64, (1 << 16) * 64 }) },
1248};
1249
1250static const struct drm_exynos_ipp_limit fimc_4210_limits_tiled_v1[] = {
1251	{ IPP_SIZE_LIMIT(BUFFER, .h = { 128, 1920, 128 }, .v = { 32, 1920, 32 }) },
1252	{ IPP_SIZE_LIMIT(AREA, .h = { 128, 1920, 2 }, .v = { 128, 0, 2 }) },
1253	{ IPP_SCALE_LIMIT(.h = { (1 << 16) / 64, (1 << 16) * 64 },
1254			  .v = { (1 << 16) / 64, (1 << 16) * 64 }) },
1255};
1256
1257static const struct drm_exynos_ipp_limit fimc_4210_limits_tiled_v2[] = {
1258	{ IPP_SIZE_LIMIT(BUFFER, .h = { 128, 1920, 128 }, .v = { 32, 1920, 32 }) },
1259	{ IPP_SIZE_LIMIT(AREA, .h = { 128, 1366, 2 }, .v = { 128, 0, 2 }) },
1260	{ IPP_SCALE_LIMIT(.h = { (1 << 16) / 64, (1 << 16) * 64 },
1261			  .v = { (1 << 16) / 64, (1 << 16) * 64 }) },
1262};
1263
1264static int fimc_probe(struct platform_device *pdev)
1265{
1266	const struct drm_exynos_ipp_limit *limits;
1267	struct exynos_drm_ipp_formats *formats;
1268	struct device *dev = &pdev->dev;
1269	struct fimc_context *ctx;
 
 
1270	int ret;
1271	int i, j, num_limits, num_formats;
1272
1273	if (exynos_drm_check_fimc_device(dev) != 0)
 
1274		return -ENODEV;
 
1275
1276	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
1277	if (!ctx)
1278		return -ENOMEM;
1279
1280	ctx->dev = dev;
1281	ctx->id = of_alias_get_id(dev->of_node, "fimc");
1282
1283	/* construct formats/limits array */
1284	num_formats = ARRAY_SIZE(fimc_formats) + ARRAY_SIZE(fimc_tiled_formats);
1285	formats = devm_kcalloc(dev, num_formats, sizeof(*formats),
1286			       GFP_KERNEL);
1287	if (!formats)
1288		return -ENOMEM;
1289
1290	/* linear formats */
1291	if (ctx->id < 3) {
1292		limits = fimc_4210_limits_v1;
1293		num_limits = ARRAY_SIZE(fimc_4210_limits_v1);
1294	} else {
1295		limits = fimc_4210_limits_v2;
1296		num_limits = ARRAY_SIZE(fimc_4210_limits_v2);
1297	}
1298	for (i = 0; i < ARRAY_SIZE(fimc_formats); i++) {
1299		formats[i].fourcc = fimc_formats[i];
1300		formats[i].type = DRM_EXYNOS_IPP_FORMAT_SOURCE |
1301				  DRM_EXYNOS_IPP_FORMAT_DESTINATION;
1302		formats[i].limits = limits;
1303		formats[i].num_limits = num_limits;
1304	}
1305
1306	/* tiled formats */
1307	if (ctx->id < 3) {
1308		limits = fimc_4210_limits_tiled_v1;
1309		num_limits = ARRAY_SIZE(fimc_4210_limits_tiled_v1);
1310	} else {
1311		limits = fimc_4210_limits_tiled_v2;
1312		num_limits = ARRAY_SIZE(fimc_4210_limits_tiled_v2);
1313	}
1314	for (j = i, i = 0; i < ARRAY_SIZE(fimc_tiled_formats); j++, i++) {
1315		formats[j].fourcc = fimc_tiled_formats[i];
1316		formats[j].modifier = DRM_FORMAT_MOD_SAMSUNG_64_32_TILE;
1317		formats[j].type = DRM_EXYNOS_IPP_FORMAT_SOURCE |
1318				  DRM_EXYNOS_IPP_FORMAT_DESTINATION;
1319		formats[j].limits = limits;
1320		formats[j].num_limits = num_limits;
1321	}
1322
1323	ctx->formats = formats;
1324	ctx->num_formats = num_formats;
1325
1326	/* resource memory */
1327	ctx->regs = devm_platform_ioremap_resource(pdev, 0);
 
1328	if (IS_ERR(ctx->regs))
1329		return PTR_ERR(ctx->regs);
1330
1331	/* resource irq */
1332	ret = platform_get_irq(pdev, 0);
1333	if (ret < 0)
1334		return ret;
 
 
1335
1336	ret = devm_request_irq(dev, ret, fimc_irq_handler,
1337			       0, dev_name(dev), ctx);
 
1338	if (ret < 0) {
1339		dev_err(dev, "failed to request irq.\n");
1340		return ret;
1341	}
1342
1343	ret = fimc_setup_clocks(ctx);
1344	if (ret < 0)
1345		return ret;
1346
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1347	spin_lock_init(&ctx->lock);
1348	platform_set_drvdata(pdev, ctx);
1349
1350	pm_runtime_use_autosuspend(dev);
1351	pm_runtime_set_autosuspend_delay(dev, FIMC_AUTOSUSPEND_DELAY);
1352	pm_runtime_enable(dev);
1353
1354	ret = component_add(dev, &fimc_component_ops);
1355	if (ret)
 
1356		goto err_pm_dis;
 
1357
1358	dev_info(dev, "drm fimc registered successfully.\n");
1359
1360	return 0;
1361
1362err_pm_dis:
1363	pm_runtime_dont_use_autosuspend(dev);
1364	pm_runtime_disable(dev);
 
1365	fimc_put_clocks(ctx);
1366
1367	return ret;
1368}
1369
1370static void fimc_remove(struct platform_device *pdev)
1371{
1372	struct device *dev = &pdev->dev;
1373	struct fimc_context *ctx = get_fimc_context(dev);
 
1374
1375	component_del(dev, &fimc_component_ops);
1376	pm_runtime_dont_use_autosuspend(dev);
 
 
1377	pm_runtime_disable(dev);
1378
1379	fimc_put_clocks(ctx);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1380}
 
1381
1382static int fimc_runtime_suspend(struct device *dev)
1383{
1384	struct fimc_context *ctx = get_fimc_context(dev);
1385
1386	DRM_DEV_DEBUG_KMS(dev, "id[%d]\n", ctx->id);
1387	clk_disable_unprepare(ctx->clocks[FIMC_CLK_GATE]);
1388	return 0;
1389}
1390
1391static int fimc_runtime_resume(struct device *dev)
1392{
1393	struct fimc_context *ctx = get_fimc_context(dev);
1394
1395	DRM_DEV_DEBUG_KMS(dev, "id[%d]\n", ctx->id);
1396	return clk_prepare_enable(ctx->clocks[FIMC_CLK_GATE]);
 
1397}
 
1398
1399static DEFINE_RUNTIME_DEV_PM_OPS(fimc_pm_ops, fimc_runtime_suspend,
1400				 fimc_runtime_resume, NULL);
 
 
1401
1402static const struct of_device_id fimc_of_match[] = {
1403	{ .compatible = "samsung,exynos4210-fimc" },
1404	{ .compatible = "samsung,exynos4212-fimc" },
1405	{ },
1406};
1407MODULE_DEVICE_TABLE(of, fimc_of_match);
1408
1409struct platform_driver fimc_driver = {
1410	.probe		= fimc_probe,
1411	.remove_new	= fimc_remove,
1412	.driver		= {
1413		.of_match_table = fimc_of_match,
1414		.name	= "exynos-drm-fimc",
1415		.owner	= THIS_MODULE,
1416		.pm	= pm_ptr(&fimc_pm_ops),
1417	},
1418};