Linux Audio

Check our new training course

Loading...
v4.6
   1/*
   2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
   3 * Copyright (c) 2007-2008 Intel Corporation
   4 *   Jesse Barnes <jesse.barnes@intel.com>
   5 *
   6 * Permission is hereby granted, free of charge, to any person obtaining a
   7 * copy of this software and associated documentation files (the "Software"),
   8 * to deal in the Software without restriction, including without limitation
   9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10 * and/or sell copies of the Software, and to permit persons to whom the
  11 * Software is furnished to do so, subject to the following conditions:
  12 *
  13 * The above copyright notice and this permission notice (including the next
  14 * paragraph) shall be included in all copies or substantial portions of the
  15 * Software.
  16 *
  17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  23 * IN THE SOFTWARE.
  24 */
  25#ifndef __INTEL_DRV_H__
  26#define __INTEL_DRV_H__
  27
  28#include <linux/async.h>
  29#include <linux/i2c.h>
  30#include <linux/hdmi.h>
 
  31#include <drm/i915_drm.h>
  32#include "i915_drv.h"
  33#include <drm/drm_crtc.h>
  34#include <drm/drm_crtc_helper.h>
 
  35#include <drm/drm_fb_helper.h>
 
  36#include <drm/drm_dp_mst_helper.h>
  37#include <drm/drm_rect.h>
  38#include <drm/drm_atomic.h>
  39
  40/**
  41 * _wait_for - magic (register) wait macro
  42 *
  43 * Does the right thing for modeset paths when run under kdgb or similar atomic
  44 * contexts. Note that it's important that we check the condition again after
  45 * having timed out, since the timeout could be due to preemption or similar and
  46 * we've never had a chance to check the condition before the timeout.
  47 */
  48#define _wait_for(COND, MS, W) ({ \
  49	unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;	\
  50	int ret__ = 0;							\
  51	while (!(COND)) {						\
  52		if (time_after(jiffies, timeout__)) {			\
  53			if (!(COND))					\
  54				ret__ = -ETIMEDOUT;			\
 
 
 
  55			break;						\
  56		}							\
  57		if ((W) && drm_can_sleep()) {				\
  58			usleep_range((W)*1000, (W)*2000);		\
  59		} else {						\
  60			cpu_relax();					\
  61		}							\
 
 
 
  62	}								\
  63	ret__;								\
  64})
  65
  66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
  67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
  68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
  69					       DIV_ROUND_UP((US), 1000), 0)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  70
  71#define KHz(x) (1000 * (x))
  72#define MHz(x) KHz(1000 * (x))
  73
  74/*
  75 * Display related stuff
  76 */
  77
  78/* store information about an Ixxx DVO */
  79/* The i830->i865 use multiple DVOs with multiple i2cs */
  80/* the i915, i945 have a single sDVO i2c bus - which is different */
  81#define MAX_OUTPUTS 6
  82/* maximum connectors per crtcs in the mode set */
  83
  84/* Maximum cursor sizes */
  85#define GEN2_CURSOR_WIDTH 64
  86#define GEN2_CURSOR_HEIGHT 64
  87#define MAX_CURSOR_WIDTH 256
  88#define MAX_CURSOR_HEIGHT 256
  89
  90#define INTEL_I2C_BUS_DVO 1
  91#define INTEL_I2C_BUS_SDVO 2
  92
  93/* these are outputs from the chip - integrated only
  94   external chips are via DVO or SDVO output */
  95enum intel_output_type {
  96	INTEL_OUTPUT_UNUSED = 0,
  97	INTEL_OUTPUT_ANALOG = 1,
  98	INTEL_OUTPUT_DVO = 2,
  99	INTEL_OUTPUT_SDVO = 3,
 100	INTEL_OUTPUT_LVDS = 4,
 101	INTEL_OUTPUT_TVOUT = 5,
 102	INTEL_OUTPUT_HDMI = 6,
 103	INTEL_OUTPUT_DISPLAYPORT = 7,
 104	INTEL_OUTPUT_EDP = 8,
 105	INTEL_OUTPUT_DSI = 9,
 106	INTEL_OUTPUT_UNKNOWN = 10,
 107	INTEL_OUTPUT_DP_MST = 11,
 108};
 109
 110#define INTEL_DVO_CHIP_NONE 0
 111#define INTEL_DVO_CHIP_LVDS 1
 112#define INTEL_DVO_CHIP_TMDS 2
 113#define INTEL_DVO_CHIP_TVOUT 4
 114
 115#define INTEL_DSI_VIDEO_MODE	0
 116#define INTEL_DSI_COMMAND_MODE	1
 117
 118struct intel_framebuffer {
 119	struct drm_framebuffer base;
 120	struct drm_i915_gem_object *obj;
 
 
 
 
 
 
 
 
 
 
 
 121};
 122
 123struct intel_fbdev {
 124	struct drm_fb_helper helper;
 125	struct intel_framebuffer *fb;
 
 
 
 126	int preferred_bpp;
 127};
 128
 129struct intel_encoder {
 130	struct drm_encoder base;
 131
 132	enum intel_output_type type;
 
 133	unsigned int cloneable;
 134	void (*hot_plug)(struct intel_encoder *);
 
 
 
 
 135	bool (*compute_config)(struct intel_encoder *,
 136			       struct intel_crtc_state *);
 137	void (*pre_pll_enable)(struct intel_encoder *);
 138	void (*pre_enable)(struct intel_encoder *);
 139	void (*enable)(struct intel_encoder *);
 140	void (*mode_set)(struct intel_encoder *intel_encoder);
 141	void (*disable)(struct intel_encoder *);
 142	void (*post_disable)(struct intel_encoder *);
 143	void (*post_pll_disable)(struct intel_encoder *);
 
 
 
 
 
 
 
 
 
 
 
 
 144	/* Read out the current hw state of this connector, returning true if
 145	 * the encoder is active. If the encoder is enabled it also set the pipe
 146	 * it is connected to in the pipe parameter. */
 147	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
 148	/* Reconstructs the equivalent mode flags for the current hardware
 149	 * state. This must be called _after_ display->get_pipe_config has
 150	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
 151	 * be set correctly before calling this function. */
 152	void (*get_config)(struct intel_encoder *,
 153			   struct intel_crtc_state *pipe_config);
 
 
 
 154	/*
 155	 * Called during system suspend after all pending requests for the
 156	 * encoder are flushed (for example for DP AUX transactions) and
 157	 * device interrupts are disabled.
 158	 */
 159	void (*suspend)(struct intel_encoder *);
 160	int crtc_mask;
 161	enum hpd_pin hpd_pin;
 
 
 
 162};
 163
 164struct intel_panel {
 165	struct drm_display_mode *fixed_mode;
 
 166	struct drm_display_mode *downclock_mode;
 167	int fitting_mode;
 168
 169	/* backlight */
 170	struct {
 171		bool present;
 172		u32 level;
 173		u32 min;
 174		u32 max;
 175		bool enabled;
 176		bool combination_mode;	/* gen 2/4 only */
 177		bool active_low_pwm;
 
 178
 179		/* PWM chip */
 180		bool util_pin_active_low;	/* bxt+ */
 181		u8 controller;		/* bxt+ only */
 182		struct pwm_device *pwm;
 183
 184		struct backlight_device *device;
 185
 186		/* Connector and platform specific backlight functions */
 187		int (*setup)(struct intel_connector *connector, enum pipe pipe);
 188		uint32_t (*get)(struct intel_connector *connector);
 189		void (*set)(struct intel_connector *connector, uint32_t level);
 190		void (*disable)(struct intel_connector *connector);
 191		void (*enable)(struct intel_connector *connector);
 
 192		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
 193				      uint32_t hz);
 194		void (*power)(struct intel_connector *, bool enable);
 195	} backlight;
 196};
 197
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 198struct intel_connector {
 199	struct drm_connector base;
 200	/*
 201	 * The fixed encoder this connector is connected to.
 202	 */
 203	struct intel_encoder *encoder;
 204
 
 
 
 205	/* Reads out the current hw, returning true if the connector is enabled
 206	 * and active (i.e. dpms ON state). */
 207	bool (*get_hw_state)(struct intel_connector *);
 208
 209	/*
 210	 * Removes all interfaces through which the connector is accessible
 211	 * - like sysfs, debugfs entries -, so that no new operations can be
 212	 * started on the connector. Also makes sure all currently pending
 213	 * operations finish before returing.
 214	 */
 215	void (*unregister)(struct intel_connector *);
 216
 217	/* Panel info for eDP and LVDS */
 218	struct intel_panel panel;
 219
 220	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
 221	struct edid *edid;
 222	struct edid *detect_edid;
 223
 224	/* since POLL and HPD connectors may use the same HPD line keep the native
 225	   state of connector->polled in case hotplug storm detection changes it */
 226	u8 polled;
 227
 228	void *port; /* store this opaque as its illegal to dereference it */
 229
 230	struct intel_dp *mst_port;
 
 
 
 
 
 
 
 
 
 231};
 232
 233typedef struct dpll {
 
 
 
 
 
 
 
 
 
 234	/* given values */
 235	int n;
 236	int m1, m2;
 237	int p1, p2;
 238	/* derived values */
 239	int	dot;
 240	int	vco;
 241	int	m;
 242	int	p;
 243} intel_clock_t;
 244
 245struct intel_atomic_state {
 246	struct drm_atomic_state base;
 247
 248	unsigned int cdclk;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 249
 250	/*
 251	 * Calculated device cdclk, can be different from cdclk
 252	 * only when all crtc's are DPMS off.
 
 
 
 
 253	 */
 254	unsigned int dev_cdclk;
 255
 256	bool dpll_set, modeset;
 257
 258	unsigned int active_crtcs;
 259	unsigned int min_pixclk[I915_MAX_PIPES];
 
 
 
 
 
 260
 261	struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
 262	struct intel_wm_config wm_config;
 
 
 
 
 
 
 
 
 
 
 263};
 264
 265struct intel_plane_state {
 266	struct drm_plane_state base;
 267	struct drm_rect src;
 268	struct drm_rect dst;
 269	struct drm_rect clip;
 270	bool visible;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 271
 272	/*
 273	 * scaler_id
 274	 *    = -1 : not using a scaler
 275	 *    >=  0 : using a scalers
 276	 *
 277	 * plane requiring a scaler:
 278	 *   - During check_plane, its bit is set in
 279	 *     crtc_state->scaler_state.scaler_users by calling helper function
 280	 *     update_scaler_plane.
 281	 *   - scaler_id indicates the scaler it got assigned.
 282	 *
 283	 * plane doesn't require a scaler:
 284	 *   - this can happen when scaling is no more required or plane simply
 285	 *     got disabled.
 286	 *   - During check_plane, corresponding bit is reset in
 287	 *     crtc_state->scaler_state.scaler_users by calling helper function
 288	 *     update_scaler_plane.
 289	 */
 290	int scaler_id;
 291
 292	struct drm_intel_sprite_colorkey ckey;
 293
 294	/* async flip related structures */
 295	struct drm_i915_gem_request *wait_req;
 296};
 297
 298struct intel_initial_plane_config {
 299	struct intel_framebuffer *fb;
 300	unsigned int tiling;
 301	int size;
 302	u32 base;
 303};
 304
 305#define SKL_MIN_SRC_W 8
 306#define SKL_MAX_SRC_W 4096
 307#define SKL_MIN_SRC_H 8
 308#define SKL_MAX_SRC_H 4096
 309#define SKL_MIN_DST_W 8
 310#define SKL_MAX_DST_W 4096
 311#define SKL_MIN_DST_H 8
 312#define SKL_MAX_DST_H 4096
 313
 314struct intel_scaler {
 315	int in_use;
 316	uint32_t mode;
 317};
 318
 319struct intel_crtc_scaler_state {
 320#define SKL_NUM_SCALERS 2
 321	struct intel_scaler scalers[SKL_NUM_SCALERS];
 322
 323	/*
 324	 * scaler_users: keeps track of users requesting scalers on this crtc.
 325	 *
 326	 *     If a bit is set, a user is using a scaler.
 327	 *     Here user can be a plane or crtc as defined below:
 328	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
 329	 *       bit 31    - crtc
 330	 *
 331	 * Instead of creating a new index to cover planes and crtc, using
 332	 * existing drm_plane_index for planes which is well less than 31
 333	 * planes and bit 31 for crtc. This should be fine to cover all
 334	 * our platforms.
 335	 *
 336	 * intel_atomic_setup_scalers will setup available scalers to users
 337	 * requesting scalers. It will gracefully fail if request exceeds
 338	 * avilability.
 339	 */
 340#define SKL_CRTC_INDEX 31
 341	unsigned scaler_users;
 342
 343	/* scaler used by crtc for panel fitting purpose */
 344	int scaler_id;
 345};
 346
 347/* drm_mode->private_flags */
 348#define I915_MODE_FLAG_INHERITED 1
 
 
 349
 350struct intel_pipe_wm {
 351	struct intel_wm_level wm[5];
 352	uint32_t linetime;
 353	bool fbc_wm_enabled;
 354	bool pipe_enabled;
 355	bool sprites_enabled;
 356	bool sprites_scaled;
 357};
 358
 359struct skl_pipe_wm {
 360	struct skl_wm_level wm[8];
 361	struct skl_wm_level trans_wm;
 
 
 
 
 362	uint32_t linetime;
 363};
 364
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 365struct intel_crtc_state {
 366	struct drm_crtc_state base;
 367
 368	/**
 369	 * quirks - bitfield with hw state readout quirks
 370	 *
 371	 * For various reasons the hw state readout code might not be able to
 372	 * completely faithfully read out the current state. These cases are
 373	 * tracked with quirk flags so that fastboot and state checker can act
 374	 * accordingly.
 375	 */
 376#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
 377	unsigned long quirks;
 378
 
 379	bool update_pipe; /* can a fast modeset be performed? */
 380	bool disable_cxsr;
 381	bool wm_changed; /* watermarks are updated */
 382	bool fb_changed; /* fb on any of the planes is changed */
 
 383
 384	/* Pipe source size (ie. panel fitter input size)
 385	 * All planes will be positioned inside this space,
 386	 * and get clipped at the edges. */
 387	int pipe_src_w, pipe_src_h;
 388
 
 
 
 
 
 
 389	/* Whether to set up the PCH/FDI. Note that we never allow sharing
 390	 * between pch encoders and cpu encoders. */
 391	bool has_pch_encoder;
 392
 393	/* Are we sending infoframes on the attached port */
 394	bool has_infoframe;
 395
 396	/* CPU Transcoder for the pipe. Currently this can only differ from the
 397	 * pipe on Haswell (where we have a special eDP transcoder). */
 
 398	enum transcoder cpu_transcoder;
 399
 400	/*
 401	 * Use reduced/limited/broadcast rbg range, compressing from the full
 402	 * range fed into the crtcs.
 403	 */
 404	bool limited_color_range;
 405
 406	/* DP has a bunch of special case unfortunately, so mark the pipe
 407	 * accordingly. */
 408	bool has_dp_encoder;
 409
 410	/* DSI has special cases */
 411	bool has_dsi_encoder;
 412
 413	/* Whether we should send NULL infoframes. Required for audio. */
 414	bool has_hdmi_sink;
 415
 416	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
 417	 * has_dp_encoder is set. */
 418	bool has_audio;
 419
 420	/*
 421	 * Enable dithering, used when the selected pipe bpp doesn't match the
 422	 * plane bpp.
 423	 */
 424	bool dither;
 425
 
 
 
 
 
 
 
 
 426	/* Controls for the clock computation, to override various stages. */
 427	bool clock_set;
 428
 429	/* SDVO TV has a bunch of special case. To make multifunction encoders
 430	 * work correctly, we need to track this at runtime.*/
 431	bool sdvo_tv_clock;
 432
 433	/*
 434	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
 435	 * required. This is set in the 2nd loop of calling encoder's
 436	 * ->compute_config if the first pick doesn't work out.
 437	 */
 438	bool bw_constrained;
 439
 440	/* Settings for the intel dpll used on pretty much everything but
 441	 * haswell. */
 442	struct dpll dpll;
 443
 444	/* Selected dpll when shared or DPLL_ID_PRIVATE. */
 445	enum intel_dpll_id shared_dpll;
 446
 447	/*
 448	 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
 449	 * - enum skl_dpll on SKL
 450	 */
 451	uint32_t ddi_pll_sel;
 452
 453	/* Actual register state of the dpll, for shared dpll cross-checking. */
 454	struct intel_dpll_hw_state dpll_hw_state;
 455
 
 
 
 
 
 456	int pipe_bpp;
 457	struct intel_link_m_n dp_m_n;
 458
 459	/* m2_n2 for eDP downclock */
 460	struct intel_link_m_n dp_m2_n2;
 461	bool has_drrs;
 462
 
 
 
 463	/*
 464	 * Frequence the dpll for the port should run at. Differs from the
 465	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
 466	 * already multiplied by pixel_multiplier.
 467	 */
 468	int port_clock;
 469
 470	/* Used by SDVO (and if we ever fix it, HDMI). */
 471	unsigned pixel_multiplier;
 472
 473	uint8_t lane_count;
 474
 
 
 
 
 
 
 
 
 
 475	/* Panel fitter controls for gen2-gen4 + VLV */
 476	struct {
 477		u32 control;
 478		u32 pgm_ratios;
 479		u32 lvds_border_bits;
 480	} gmch_pfit;
 481
 482	/* Panel fitter placement and size for Ironlake+ */
 483	struct {
 484		u32 pos;
 485		u32 size;
 486		bool enabled;
 487		bool force_thru;
 488	} pch_pfit;
 489
 490	/* FDI configuration, only valid if has_pch_encoder is set. */
 491	int fdi_lanes;
 492	struct intel_link_m_n fdi_m_n;
 493
 494	bool ips_enabled;
 
 495
 496	bool enable_fbc;
 497
 498	bool double_wide;
 499
 500	bool dp_encoder_is_mst;
 501	int pbn;
 502
 503	struct intel_crtc_scaler_state scaler_state;
 504
 505	/* w/a for waiting 2 vblanks during crtc enable */
 506	enum pipe hsw_workaround_pipe;
 507
 508	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
 509	bool disable_lp_wm;
 510
 511	struct {
 512		/*
 513		 * optimal watermarks, programmed post-vblank when this state
 514		 * is committed
 515		 */
 516		union {
 517			struct intel_pipe_wm ilk;
 518			struct skl_pipe_wm skl;
 519		} optimal;
 520	} wm;
 521};
 522
 523struct vlv_wm_state {
 524	struct vlv_pipe_wm wm[3];
 525	struct vlv_sr_wm sr[3];
 526	uint8_t num_active_planes;
 527	uint8_t num_levels;
 528	uint8_t level;
 529	bool cxsr;
 530};
 531
 532struct intel_mmio_flip {
 533	struct work_struct work;
 534	struct drm_i915_private *i915;
 535	struct drm_i915_gem_request *req;
 536	struct intel_crtc *crtc;
 537	unsigned int rotation;
 538};
 539
 540/*
 541 * Tracking of operations that need to be performed at the beginning/end of an
 542 * atomic commit, outside the atomic section where interrupts are disabled.
 543 * These are generally operations that grab mutexes or might otherwise sleep
 544 * and thus can't be run with interrupts disabled.
 545 */
 546struct intel_crtc_atomic_commit {
 547	/* Sleepable operations to perform before commit */
 548
 549	/* Sleepable operations to perform after commit */
 550	unsigned fb_bits;
 551	bool post_enable_primary;
 552
 553	/* Sleepable operations to perform before and after commit */
 554	bool update_fbc;
 555};
 556
 557struct intel_crtc {
 558	struct drm_crtc base;
 559	enum pipe pipe;
 560	enum plane plane;
 561	u8 lut_r[256], lut_g[256], lut_b[256];
 562	/*
 563	 * Whether the crtc and the connected output pipeline is active. Implies
 564	 * that crtc->enabled is set, i.e. the current mode configuration has
 565	 * some outputs connected to this crtc.
 566	 */
 567	bool active;
 568	unsigned long enabled_power_domains;
 569	bool lowfreq_avail;
 570	struct intel_overlay *overlay;
 571	struct intel_unpin_work *unpin_work;
 572
 573	atomic_t unpin_work_count;
 574
 575	/* Display surface base address adjustement for pageflips. Note that on
 576	 * gen4+ this only adjusts up to a tile, offsets within a tile are
 577	 * handled in the hw itself (with the TILEOFF register). */
 578	u32 dspaddr_offset;
 579	int adjusted_x;
 580	int adjusted_y;
 581
 582	uint32_t cursor_addr;
 583	uint32_t cursor_cntl;
 584	uint32_t cursor_size;
 585	uint32_t cursor_base;
 586
 587	struct intel_crtc_state *config;
 588
 589	/* reset counter value when the last flip was submitted */
 590	unsigned int reset_counter;
 591
 592	/* Access to these should be protected by dev_priv->irq_lock. */
 593	bool cpu_fifo_underrun_disabled;
 594	bool pch_fifo_underrun_disabled;
 595
 596	/* per-pipe watermark state */
 597	struct {
 598		/* watermarks currently being used  */
 599		union {
 600			struct intel_pipe_wm ilk;
 601			struct skl_pipe_wm skl;
 
 602		} active;
 603		/* allow CxSR on this pipe */
 604		bool cxsr_allowed;
 605	} wm;
 606
 607	int scanline_offset;
 608
 609	struct {
 610		unsigned start_vbl_count;
 611		ktime_t start_vbl_time;
 612		int min_vbl, max_vbl;
 613		int scanline_start;
 614	} debug;
 615
 616	struct intel_crtc_atomic_commit atomic;
 617
 618	/* scalers available on this crtc */
 619	int num_scalers;
 620
 621	struct vlv_wm_state wm_state;
 622};
 623
 624struct intel_plane_wm_parameters {
 625	uint32_t horiz_pixels;
 626	uint32_t vert_pixels;
 627	/*
 628	 *   For packed pixel formats:
 629	 *     bytes_per_pixel - holds bytes per pixel
 630	 *   For planar pixel formats:
 631	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
 632	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
 633	 */
 634	uint8_t bytes_per_pixel;
 635	uint8_t y_bytes_per_pixel;
 636	bool enabled;
 637	bool scaled;
 638	u64 tiling;
 639	unsigned int rotation;
 640	uint16_t fifo_size;
 641};
 642
 643struct intel_plane {
 644	struct drm_plane base;
 645	int plane;
 
 646	enum pipe pipe;
 647	bool can_scale;
 
 648	int max_downscale;
 649	uint32_t frontbuffer_bit;
 650
 651	/* Since we need to change the watermarks before/after
 652	 * enabling/disabling the planes, we need to store the parameters here
 653	 * as the other pieces of the struct may not reflect the values we want
 654	 * for the watermark calculations. Currently only Haswell uses this.
 655	 */
 656	struct intel_plane_wm_parameters wm;
 657
 658	/*
 659	 * NOTE: Do not place new plane state fields here (e.g., when adding
 660	 * new plane properties).  New runtime state should now be placed in
 661	 * the intel_plane_state structure and accessed via plane_state.
 662	 */
 663
 664	void (*update_plane)(struct drm_plane *plane,
 665			     const struct intel_crtc_state *crtc_state,
 666			     const struct intel_plane_state *plane_state);
 667	void (*disable_plane)(struct drm_plane *plane,
 668			      struct drm_crtc *crtc);
 669	int (*check_plane)(struct drm_plane *plane,
 
 670			   struct intel_crtc_state *crtc_state,
 671			   struct intel_plane_state *state);
 672};
 673
 674struct intel_watermark_params {
 675	unsigned long fifo_size;
 676	unsigned long max_wm;
 677	unsigned long default_wm;
 678	unsigned long guard_size;
 679	unsigned long cacheline_size;
 680};
 681
 682struct cxsr_latency {
 683	int is_desktop;
 684	int is_ddr3;
 685	unsigned long fsb_freq;
 686	unsigned long mem_freq;
 687	unsigned long display_sr;
 688	unsigned long display_hpll_disable;
 689	unsigned long cursor_sr;
 690	unsigned long cursor_hpll_disable;
 691};
 692
 693#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
 694#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
 695#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
 696#define to_intel_connector(x) container_of(x, struct intel_connector, base)
 697#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
 698#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
 699#define to_intel_plane(x) container_of(x, struct intel_plane, base)
 700#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
 701#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
 702
 703struct intel_hdmi {
 704	i915_reg_t hdmi_reg;
 705	int ddc_bus;
 706	bool limited_color_range;
 707	bool color_range_auto;
 
 
 708	bool has_hdmi_sink;
 709	bool has_audio;
 710	enum hdmi_force_audio force_audio;
 711	bool rgb_quant_range_selectable;
 712	enum hdmi_picture_aspect aspect_ratio;
 713	struct intel_connector *attached_connector;
 714	void (*write_infoframe)(struct drm_encoder *encoder,
 715				enum hdmi_infoframe_type type,
 716				const void *frame, ssize_t len);
 717	void (*set_infoframes)(struct drm_encoder *encoder,
 718			       bool enable,
 719			       const struct drm_display_mode *adjusted_mode);
 720	bool (*infoframe_enabled)(struct drm_encoder *encoder,
 721				  const struct intel_crtc_state *pipe_config);
 722};
 723
 724struct intel_dp_mst_encoder;
 725#define DP_MAX_DOWNSTREAM_PORTS		0x10
 726
 727/*
 728 * enum link_m_n_set:
 729 *	When platform provides two set of M_N registers for dp, we can
 730 *	program them and switch between them incase of DRRS.
 731 *	But When only one such register is provided, we have to program the
 732 *	required divider value on that registers itself based on the DRRS state.
 733 *
 734 * M1_N1	: Program dp_m_n on M1_N1 registers
 735 *			  dp_m2_n2 on M2_N2 registers (If supported)
 736 *
 737 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 738 *			  M2_N2 registers are not supported
 739 */
 740
 741enum link_m_n_set {
 742	/* Sets the m1_n1 and m2_n2 */
 743	M1_N1 = 0,
 744	M2_N2
 745};
 746
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 747struct intel_dp {
 748	i915_reg_t output_reg;
 749	i915_reg_t aux_ch_ctl_reg;
 750	i915_reg_t aux_ch_data_reg[5];
 751	uint32_t DP;
 752	int link_rate;
 753	uint8_t lane_count;
 
 
 
 754	bool has_audio;
 755	enum hdmi_force_audio force_audio;
 756	bool limited_color_range;
 757	bool color_range_auto;
 758	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
 759	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
 760	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
 761	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
 762	uint8_t num_sink_rates;
 
 
 
 
 763	int sink_rates[DP_MAX_SUPPORTED_RATES];
 
 
 
 
 
 
 
 
 
 
 764	struct drm_dp_aux aux;
 
 765	uint8_t train_set[4];
 766	int panel_power_up_delay;
 767	int panel_power_down_delay;
 768	int panel_power_cycle_delay;
 769	int backlight_on_delay;
 770	int backlight_off_delay;
 771	struct delayed_work panel_vdd_work;
 772	bool want_panel_vdd;
 773	unsigned long last_power_on;
 774	unsigned long last_backlight_off;
 775	ktime_t panel_power_off_time;
 776
 777	struct notifier_block edp_notifier;
 778
 779	/*
 780	 * Pipe whose power sequencer is currently locked into
 781	 * this port. Only relevant on VLV/CHV.
 782	 */
 783	enum pipe pps_pipe;
 
 
 
 
 
 
 
 
 
 
 
 784	struct edp_power_seq pps_delays;
 785
 786	bool can_mst; /* this port supports mst */
 787	bool is_mst;
 788	int active_mst_links;
 789	/* connector directly attached - won't be use for modeset in mst world */
 790	struct intel_connector *attached_connector;
 791
 792	/* mst connector list */
 793	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
 794	struct drm_dp_mst_topology_mgr mst_mgr;
 795
 796	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
 797	/*
 798	 * This function returns the value we have to program the AUX_CTL
 799	 * register with to kick off an AUX transaction.
 800	 */
 801	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
 802				     bool has_aux_irq,
 803				     int send_bytes,
 804				     uint32_t aux_clock_divider);
 805
 
 
 
 806	/* This is called before a link training is starterd */
 807	void (*prepare_link_retrain)(struct intel_dp *intel_dp);
 808
 809	bool train_set_valid;
 810
 811	/* Displayport compliance testing */
 812	unsigned long compliance_test_type;
 813	unsigned long compliance_test_data;
 814	bool compliance_test_active;
 
 
 
 815};
 816
 817struct intel_digital_port {
 818	struct intel_encoder base;
 819	enum port port;
 820	u32 saved_port_bits;
 821	struct intel_dp dp;
 822	struct intel_hdmi hdmi;
 
 823	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
 824	bool release_cl2_override;
 825	uint8_t max_lanes;
 826	/* for communication with audio component; protected by av_mutex */
 827	const struct drm_connector *audio_connector;
 
 
 
 
 
 
 
 
 
 
 828};
 829
 830struct intel_dp_mst_encoder {
 831	struct intel_encoder base;
 832	enum pipe pipe;
 833	struct intel_digital_port *primary;
 834	void *port; /* store this opaque as its illegal to dereference it */
 835};
 836
 837static inline enum dpio_channel
 838vlv_dport_to_channel(struct intel_digital_port *dport)
 839{
 840	switch (dport->port) {
 841	case PORT_B:
 842	case PORT_D:
 843		return DPIO_CH0;
 844	case PORT_C:
 845		return DPIO_CH1;
 846	default:
 847		BUG();
 848	}
 849}
 850
 851static inline enum dpio_phy
 852vlv_dport_to_phy(struct intel_digital_port *dport)
 853{
 854	switch (dport->port) {
 855	case PORT_B:
 856	case PORT_C:
 857		return DPIO_PHY0;
 858	case PORT_D:
 859		return DPIO_PHY1;
 860	default:
 861		BUG();
 862	}
 863}
 864
 865static inline enum dpio_channel
 866vlv_pipe_to_channel(enum pipe pipe)
 867{
 868	switch (pipe) {
 869	case PIPE_A:
 870	case PIPE_C:
 871		return DPIO_CH0;
 872	case PIPE_B:
 873		return DPIO_CH1;
 874	default:
 875		BUG();
 876	}
 877}
 878
 879static inline struct drm_crtc *
 880intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
 881{
 882	struct drm_i915_private *dev_priv = dev->dev_private;
 883	return dev_priv->pipe_to_crtc_mapping[pipe];
 884}
 885
 886static inline struct drm_crtc *
 887intel_get_crtc_for_plane(struct drm_device *dev, int plane)
 888{
 889	struct drm_i915_private *dev_priv = dev->dev_private;
 890	return dev_priv->plane_to_crtc_mapping[plane];
 891}
 892
 893struct intel_unpin_work {
 894	struct work_struct work;
 895	struct drm_crtc *crtc;
 896	struct drm_framebuffer *old_fb;
 897	struct drm_i915_gem_object *pending_flip_obj;
 898	struct drm_pending_vblank_event *event;
 899	atomic_t pending;
 900#define INTEL_FLIP_INACTIVE	0
 901#define INTEL_FLIP_PENDING	1
 902#define INTEL_FLIP_COMPLETE	2
 903	u32 flip_count;
 904	u32 gtt_offset;
 905	struct drm_i915_gem_request *flip_queued_req;
 906	u32 flip_queued_vblank;
 907	u32 flip_ready_vblank;
 908	bool enable_stall_check;
 909};
 910
 911struct intel_load_detect_pipe {
 912	struct drm_atomic_state *restore_state;
 913};
 914
 915static inline struct intel_encoder *
 916intel_attached_encoder(struct drm_connector *connector)
 917{
 918	return to_intel_connector(connector)->encoder;
 919}
 920
 921static inline struct intel_digital_port *
 922enc_to_dig_port(struct drm_encoder *encoder)
 923{
 924	return container_of(encoder, struct intel_digital_port, base.base);
 
 
 
 
 
 
 
 
 
 
 
 
 925}
 926
 927static inline struct intel_dp_mst_encoder *
 928enc_to_mst(struct drm_encoder *encoder)
 929{
 930	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
 931}
 932
 933static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
 934{
 935	return &enc_to_dig_port(encoder)->dp;
 936}
 937
 938static inline struct intel_digital_port *
 939dp_to_dig_port(struct intel_dp *intel_dp)
 940{
 941	return container_of(intel_dp, struct intel_digital_port, dp);
 942}
 943
 
 
 
 
 
 
 944static inline struct intel_digital_port *
 945hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
 946{
 947	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
 948}
 949
 950/*
 951 * Returns the number of planes for this pipe, ie the number of sprites + 1
 952 * (primary plane). This doesn't count the cursor plane then.
 953 */
 954static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 955{
 956	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
 
 957}
 958
 959/* intel_fifo_underrun.c */
 960bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
 961					   enum pipe pipe, bool enable);
 962bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
 963					   enum transcoder pch_transcoder,
 964					   bool enable);
 965void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
 966					 enum pipe pipe);
 967void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
 968					 enum transcoder pch_transcoder);
 969void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
 970void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
 971
 972/* i915_irq.c */
 973void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
 974void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
 975void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
 976void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
 977void gen6_reset_rps_interrupts(struct drm_device *dev);
 978void gen6_enable_rps_interrupts(struct drm_device *dev);
 979void gen6_disable_rps_interrupts(struct drm_device *dev);
 980u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
 
 
 
 
 
 
 981void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
 982void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
 983static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
 984{
 985	/*
 986	 * We only use drm_irq_uninstall() at unload and VT switch, so
 987	 * this is the only thing we need to check.
 988	 */
 989	return dev_priv->pm.irqs_enabled;
 990}
 991
 992int intel_get_crtc_scanline(struct intel_crtc *crtc);
 993void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
 994				     unsigned int pipe_mask);
 995void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
 996				     unsigned int pipe_mask);
 
 
 
 997
 998/* intel_crt.c */
 999void intel_crt_init(struct drm_device *dev);
1000
1001
1002/* intel_ddi.c */
1003void intel_ddi_clk_select(struct intel_encoder *encoder,
1004			  const struct intel_crtc_state *pipe_config);
1005void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
1006void hsw_fdi_link_train(struct drm_crtc *crtc);
1007void intel_ddi_init(struct drm_device *dev, enum port port);
1008enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1009bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1010void intel_ddi_pll_init(struct drm_device *dev);
1011void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1012void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1013				       enum transcoder cpu_transcoder);
1014void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1015void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
1016bool intel_ddi_pll_select(struct intel_crtc *crtc,
1017			  struct intel_crtc_state *crtc_state);
1018void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
1019void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1020bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1021void intel_ddi_fdi_disable(struct drm_crtc *crtc);
1022void intel_ddi_get_config(struct intel_encoder *encoder,
1023			  struct intel_crtc_state *pipe_config);
1024struct intel_encoder *
1025intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
1026
1027void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1028void intel_ddi_clock_get(struct intel_encoder *encoder,
1029			 struct intel_crtc_state *pipe_config);
1030void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
 
1031uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
 
 
 
1032
1033/* intel_frontbuffer.c */
1034void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
1035			     enum fb_op_origin origin);
1036void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1037				    unsigned frontbuffer_bits);
1038void intel_frontbuffer_flip_complete(struct drm_device *dev,
1039				     unsigned frontbuffer_bits);
1040void intel_frontbuffer_flip(struct drm_device *dev,
1041			    unsigned frontbuffer_bits);
1042unsigned int intel_fb_align_height(struct drm_device *dev,
1043				   unsigned int height,
1044				   uint32_t pixel_format,
1045				   uint64_t fb_format_modifier);
1046void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1047			enum fb_op_origin origin);
1048u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1049			      uint64_t fb_modifier, uint32_t pixel_format);
1050
1051/* intel_audio.c */
1052void intel_init_audio(struct drm_device *dev);
1053void intel_audio_codec_enable(struct intel_encoder *encoder);
1054void intel_audio_codec_disable(struct intel_encoder *encoder);
 
 
 
 
1055void i915_audio_component_init(struct drm_i915_private *dev_priv);
1056void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1057
1058/* intel_display.c */
1059extern const struct drm_plane_funcs intel_plane_funcs;
1060bool intel_has_pending_fb_unpin(struct drm_device *dev);
1061int intel_pch_rawclk(struct drm_device *dev);
1062int intel_hrawclk(struct drm_device *dev);
1063void intel_mark_busy(struct drm_device *dev);
1064void intel_mark_idle(struct drm_device *dev);
1065void intel_crtc_restore_mode(struct drm_crtc *crtc);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1066int intel_display_suspend(struct drm_device *dev);
 
1067void intel_encoder_destroy(struct drm_encoder *encoder);
1068int intel_connector_init(struct intel_connector *);
1069struct intel_connector *intel_connector_alloc(void);
 
1070bool intel_connector_get_hw_state(struct intel_connector *connector);
1071void intel_connector_attach_encoder(struct intel_connector *connector,
1072				    struct intel_encoder *encoder);
1073struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1074struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1075					     struct drm_crtc *crtc);
1076enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1077int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1078				struct drm_file *file_priv);
1079enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1080					     enum pipe pipe);
1081bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
 
 
 
 
 
 
 
 
 
 
 
 
 
1082static inline void
1083intel_wait_for_vblank(struct drm_device *dev, int pipe)
1084{
1085	drm_wait_one_vblank(dev, pipe);
1086}
1087static inline void
1088intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1089{
1090	const struct intel_crtc *crtc =
1091		to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1092
1093	if (crtc->active)
1094		intel_wait_for_vblank(dev, pipe);
1095}
 
 
 
1096int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1097void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1098			 struct intel_digital_port *dport,
1099			 unsigned int expected_mask);
1100bool intel_get_load_detect_pipe(struct drm_connector *connector,
1101				struct drm_display_mode *mode,
1102				struct intel_load_detect_pipe *old,
1103				struct drm_modeset_acquire_ctx *ctx);
1104void intel_release_load_detect_pipe(struct drm_connector *connector,
1105				    struct intel_load_detect_pipe *old,
1106				    struct drm_modeset_acquire_ctx *ctx);
1107int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1108			       struct drm_framebuffer *fb,
1109			       const struct drm_plane_state *plane_state);
 
 
 
1110struct drm_framebuffer *
1111__intel_framebuffer_create(struct drm_device *dev,
1112			   struct drm_mode_fb_cmd2 *mode_cmd,
1113			   struct drm_i915_gem_object *obj);
1114void intel_prepare_page_flip(struct drm_device *dev, int plane);
1115void intel_finish_page_flip(struct drm_device *dev, int pipe);
1116void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1117void intel_check_page_flip(struct drm_device *dev, int pipe);
1118int intel_prepare_plane_fb(struct drm_plane *plane,
1119			   const struct drm_plane_state *new_state);
1120void intel_cleanup_plane_fb(struct drm_plane *plane,
1121			    const struct drm_plane_state *old_state);
1122int intel_plane_atomic_get_property(struct drm_plane *plane,
1123				    const struct drm_plane_state *state,
1124				    struct drm_property *property,
1125				    uint64_t *val);
1126int intel_plane_atomic_set_property(struct drm_plane *plane,
1127				    struct drm_plane_state *state,
1128				    struct drm_property *property,
1129				    uint64_t val);
1130int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
 
 
1131				    struct drm_plane_state *plane_state);
1132
1133unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1134			       uint64_t fb_modifier, unsigned int cpp);
1135
1136static inline bool
1137intel_rotation_90_or_270(unsigned int rotation)
1138{
1139	return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1140}
1141
1142void intel_create_rotation_property(struct drm_device *dev,
1143					struct intel_plane *plane);
1144
1145/* shared dpll functions */
1146struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1147void assert_shared_dpll(struct drm_i915_private *dev_priv,
1148			struct intel_shared_dpll *pll,
1149			bool state);
1150#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1151#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
1152struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1153						struct intel_crtc_state *state);
1154
1155int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1156		     const struct dpll *dpll);
1157void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
 
1158
1159/* modesetting asserts */
1160void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1161			   enum pipe pipe);
1162void assert_pll(struct drm_i915_private *dev_priv,
1163		enum pipe pipe, bool state);
1164#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1165#define assert_pll_disabled(d, p) assert_pll(d, p, false)
 
 
 
1166void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1167		       enum pipe pipe, bool state);
1168#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1169#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1170void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1171#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1172#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1173u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
1174			      int *x, int *y,
1175			      uint64_t fb_modifier,
1176			      unsigned int cpp,
1177			      unsigned int pitch);
1178void intel_prepare_reset(struct drm_device *dev);
1179void intel_finish_reset(struct drm_device *dev);
1180void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1181void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1182void broxton_init_cdclk(struct drm_device *dev);
1183void broxton_uninit_cdclk(struct drm_device *dev);
1184void broxton_ddi_phy_init(struct drm_device *dev);
1185void broxton_ddi_phy_uninit(struct drm_device *dev);
1186void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1187void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1188void skl_init_cdclk(struct drm_i915_private *dev_priv);
1189int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
1190void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1191void skl_enable_dc6(struct drm_i915_private *dev_priv);
1192void skl_disable_dc6(struct drm_i915_private *dev_priv);
1193void intel_dp_get_m_n(struct intel_crtc *crtc,
1194		      struct intel_crtc_state *pipe_config);
1195void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1196int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1197void
1198ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
1199				int dotclock);
1200bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1201			intel_clock_t *best_clock);
1202int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1203
1204bool intel_crtc_active(struct drm_crtc *crtc);
1205void hsw_enable_ips(struct intel_crtc *crtc);
1206void hsw_disable_ips(struct intel_crtc *crtc);
1207enum intel_display_power_domain
1208intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1209enum intel_display_power_domain
1210intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1211void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1212				 struct intel_crtc_state *pipe_config);
1213
1214int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1215int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1216
1217u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1218			   struct drm_i915_gem_object *obj,
1219			   unsigned int plane);
1220
1221u32 skl_plane_ctl_format(uint32_t pixel_format);
1222u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1223u32 skl_plane_ctl_rotation(unsigned int rotation);
 
 
 
 
 
 
 
 
1224
1225/* intel_csr.c */
1226void intel_csr_ucode_init(struct drm_i915_private *);
1227bool intel_csr_load_program(struct drm_i915_private *);
1228void intel_csr_ucode_fini(struct drm_i915_private *);
 
 
1229
1230/* intel_dp.c */
1231void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
 
1232bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1233			     struct intel_connector *intel_connector);
1234void intel_dp_set_link_params(struct intel_dp *intel_dp,
1235			      const struct intel_crtc_state *pipe_config);
 
 
 
1236void intel_dp_start_link_train(struct intel_dp *intel_dp);
1237void intel_dp_stop_link_train(struct intel_dp *intel_dp);
 
 
1238void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1239void intel_dp_encoder_reset(struct drm_encoder *encoder);
1240void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1241void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1242int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
 
1243bool intel_dp_compute_config(struct intel_encoder *encoder,
1244			     struct intel_crtc_state *pipe_config);
1245bool intel_dp_is_edp(struct drm_device *dev, enum port port);
 
 
1246enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1247				  bool long_hpd);
1248void intel_edp_backlight_on(struct intel_dp *intel_dp);
1249void intel_edp_backlight_off(struct intel_dp *intel_dp);
 
1250void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1251void intel_edp_panel_on(struct intel_dp *intel_dp);
1252void intel_edp_panel_off(struct intel_dp *intel_dp);
1253void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1254void intel_dp_mst_suspend(struct drm_device *dev);
1255void intel_dp_mst_resume(struct drm_device *dev);
1256int intel_dp_max_link_rate(struct intel_dp *intel_dp);
 
1257int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1258void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1259void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
1260uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1261void intel_plane_destroy(struct drm_plane *plane);
1262void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1263void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1264void intel_edp_drrs_invalidate(struct drm_device *dev,
1265		unsigned frontbuffer_bits);
1266void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1267bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1268					 struct intel_digital_port *port);
1269void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
1270
1271void
1272intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1273				       uint8_t dp_train_pat);
1274void
1275intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1276void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1277uint8_t
1278intel_dp_voltage_max(struct intel_dp *intel_dp);
1279uint8_t
1280intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1281void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1282			   uint8_t *link_bw, uint8_t *rate_select);
1283bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1284bool
1285intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1286
 
 
 
 
 
 
 
 
 
 
 
 
 
1287/* intel_dp_mst.c */
1288int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1289void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1290/* intel_dsi.c */
1291void intel_dsi_init(struct drm_device *dev);
1292
 
 
1293
1294/* intel_dvo.c */
1295void intel_dvo_init(struct drm_device *dev);
1296
 
 
 
1297
1298/* legacy fbdev emulation in intel_fbdev.c */
1299#ifdef CONFIG_DRM_FBDEV_EMULATION
1300extern int intel_fbdev_init(struct drm_device *dev);
1301extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1302extern void intel_fbdev_fini(struct drm_device *dev);
 
1303extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1304extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1305extern void intel_fbdev_restore_mode(struct drm_device *dev);
1306#else
1307static inline int intel_fbdev_init(struct drm_device *dev)
1308{
1309	return 0;
1310}
1311
1312static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1313{
1314}
1315
1316static inline void intel_fbdev_fini(struct drm_device *dev)
 
 
 
 
1317{
1318}
1319
1320static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1321{
1322}
1323
 
 
 
 
1324static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1325{
1326}
1327#endif
1328
1329/* intel_fbc.c */
1330void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1331			   struct drm_atomic_state *state);
1332bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1333void intel_fbc_pre_update(struct intel_crtc *crtc);
 
 
1334void intel_fbc_post_update(struct intel_crtc *crtc);
1335void intel_fbc_init(struct drm_i915_private *dev_priv);
1336void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1337void intel_fbc_enable(struct intel_crtc *crtc);
 
 
1338void intel_fbc_disable(struct intel_crtc *crtc);
1339void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1340void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1341			  unsigned int frontbuffer_bits,
1342			  enum fb_op_origin origin);
1343void intel_fbc_flush(struct drm_i915_private *dev_priv,
1344		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1345void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
 
1346
1347/* intel_hdmi.c */
1348void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
 
1349void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1350			       struct intel_connector *intel_connector);
1351struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1352bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1353			       struct intel_crtc_state *pipe_config);
 
 
 
 
 
 
 
1354
1355
1356/* intel_lvds.c */
1357void intel_lvds_init(struct drm_device *dev);
 
1358bool intel_is_dual_link_lvds(struct drm_device *dev);
1359
1360
1361/* intel_modes.c */
1362int intel_connector_update_modes(struct drm_connector *connector,
1363				 struct edid *edid);
1364int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1365void intel_attach_force_audio_property(struct drm_connector *connector);
1366void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1367void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1368
1369
1370/* intel_overlay.c */
1371void intel_setup_overlay(struct drm_device *dev);
1372void intel_cleanup_overlay(struct drm_device *dev);
1373int intel_overlay_switch_off(struct intel_overlay *overlay);
1374int intel_overlay_put_image(struct drm_device *dev, void *data,
1375			    struct drm_file *file_priv);
1376int intel_overlay_attrs(struct drm_device *dev, void *data,
1377			struct drm_file *file_priv);
1378void intel_overlay_reset(struct drm_i915_private *dev_priv);
1379
1380
1381/* intel_panel.c */
1382int intel_panel_init(struct intel_panel *panel,
1383		     struct drm_display_mode *fixed_mode,
 
1384		     struct drm_display_mode *downclock_mode);
1385void intel_panel_fini(struct intel_panel *panel);
1386void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1387			    struct drm_display_mode *adjusted_mode);
1388void intel_pch_panel_fitting(struct intel_crtc *crtc,
1389			     struct intel_crtc_state *pipe_config,
1390			     int fitting_mode);
1391void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1392			      struct intel_crtc_state *pipe_config,
1393			      int fitting_mode);
1394void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1395				    u32 level, u32 max);
1396int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1397void intel_panel_enable_backlight(struct intel_connector *connector);
1398void intel_panel_disable_backlight(struct intel_connector *connector);
 
 
1399void intel_panel_destroy_backlight(struct drm_connector *connector);
1400enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1401extern struct drm_display_mode *intel_find_panel_downclock(
1402				struct drm_device *dev,
1403				struct drm_display_mode *fixed_mode,
1404				struct drm_connector *connector);
1405void intel_backlight_register(struct drm_device *dev);
1406void intel_backlight_unregister(struct drm_device *dev);
1407
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1408
1409/* intel_psr.c */
1410void intel_psr_enable(struct intel_dp *intel_dp);
1411void intel_psr_disable(struct intel_dp *intel_dp);
1412void intel_psr_invalidate(struct drm_device *dev,
 
 
 
 
1413			  unsigned frontbuffer_bits);
1414void intel_psr_flush(struct drm_device *dev,
1415		     unsigned frontbuffer_bits,
1416		     enum fb_op_origin origin);
1417void intel_psr_init(struct drm_device *dev);
1418void intel_psr_single_frame_update(struct drm_device *dev,
1419				   unsigned frontbuffer_bits);
 
 
1420
1421/* intel_runtime_pm.c */
1422int intel_power_domains_init(struct drm_i915_private *);
1423void intel_power_domains_fini(struct drm_i915_private *);
1424void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1425void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1426void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
1427void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
 
1428void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1429const char *
1430intel_display_power_domain_str(enum intel_display_power_domain domain);
1431
1432bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1433				    enum intel_display_power_domain domain);
1434bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1435				      enum intel_display_power_domain domain);
1436void intel_display_power_get(struct drm_i915_private *dev_priv,
1437			     enum intel_display_power_domain domain);
1438bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1439					enum intel_display_power_domain domain);
1440void intel_display_power_put(struct drm_i915_private *dev_priv,
1441			     enum intel_display_power_domain domain);
1442
1443static inline void
1444assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1445{
1446	WARN_ONCE(dev_priv->pm.suspended,
1447		  "Device suspended during HW access\n");
1448}
1449
1450static inline void
1451assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1452{
1453	assert_rpm_device_not_suspended(dev_priv);
1454	/* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1455	 * too much noise. */
1456	if (!atomic_read(&dev_priv->pm.wakeref_count))
1457		DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
1458}
1459
1460static inline int
1461assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1462{
1463	int seq = atomic_read(&dev_priv->pm.atomic_seq);
1464
1465	assert_rpm_wakelock_held(dev_priv);
1466
1467	return seq;
1468}
1469
1470static inline void
1471assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1472{
1473	WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1474		  "HW access outside of RPM atomic section\n");
1475}
1476
1477/**
1478 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1479 * @dev_priv: i915 device instance
1480 *
1481 * This function disable asserts that check if we hold an RPM wakelock
1482 * reference, while keeping the device-not-suspended checks still enabled.
1483 * It's meant to be used only in special circumstances where our rule about
1484 * the wakelock refcount wrt. the device power state doesn't hold. According
1485 * to this rule at any point where we access the HW or want to keep the HW in
1486 * an active state we must hold an RPM wakelock reference acquired via one of
1487 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1488 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1489 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1490 * users should avoid using this function.
1491 *
1492 * Any calls to this function must have a symmetric call to
1493 * enable_rpm_wakeref_asserts().
1494 */
1495static inline void
1496disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1497{
1498	atomic_inc(&dev_priv->pm.wakeref_count);
1499}
1500
1501/**
1502 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1503 * @dev_priv: i915 device instance
1504 *
1505 * This function re-enables the RPM assert checks after disabling them with
1506 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1507 * circumstances otherwise its use should be avoided.
1508 *
1509 * Any calls to this function must have a symmetric call to
1510 * disable_rpm_wakeref_asserts().
1511 */
1512static inline void
1513enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1514{
1515	atomic_dec(&dev_priv->pm.wakeref_count);
1516}
1517
1518/* TODO: convert users of these to rely instead on proper RPM refcounting */
1519#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv)	\
1520	disable_rpm_wakeref_asserts(dev_priv)
1521
1522#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv)	\
1523	enable_rpm_wakeref_asserts(dev_priv)
1524
1525void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1526bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1527void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1528void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1529
1530void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1531
1532void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1533			     bool override, unsigned int mask);
1534bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1535			  enum dpio_channel ch, bool override);
1536
1537
1538/* intel_pm.c */
1539void intel_init_clock_gating(struct drm_device *dev);
1540void intel_suspend_hw(struct drm_device *dev);
1541int ilk_wm_max_level(const struct drm_device *dev);
1542void intel_update_watermarks(struct drm_crtc *crtc);
1543void intel_init_pm(struct drm_device *dev);
1544void intel_pm_setup(struct drm_device *dev);
 
1545void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1546void intel_gpu_ips_teardown(void);
1547void intel_init_gt_powersave(struct drm_device *dev);
1548void intel_cleanup_gt_powersave(struct drm_device *dev);
1549void intel_enable_gt_powersave(struct drm_device *dev);
1550void intel_disable_gt_powersave(struct drm_device *dev);
1551void intel_suspend_gt_powersave(struct drm_device *dev);
1552void intel_reset_gt_powersave(struct drm_device *dev);
1553void gen6_update_ring_freq(struct drm_device *dev);
1554void gen6_rps_busy(struct drm_i915_private *dev_priv);
1555void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
1556void gen6_rps_idle(struct drm_i915_private *dev_priv);
1557void gen6_rps_boost(struct drm_i915_private *dev_priv,
1558		    struct intel_rps_client *rps,
1559		    unsigned long submitted);
1560void intel_queue_rps_boost_for_request(struct drm_device *dev,
1561				       struct drm_i915_gem_request *req);
1562void vlv_wm_get_hw_state(struct drm_device *dev);
1563void ilk_wm_get_hw_state(struct drm_device *dev);
1564void skl_wm_get_hw_state(struct drm_device *dev);
1565void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1566			  struct skl_ddb_allocation *ddb /* out */);
1567uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1568int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1569
1570/* intel_sdvo.c */
1571bool intel_sdvo_init(struct drm_device *dev,
1572		     i915_reg_t reg, enum port port);
1573
1574
1575/* intel_sprite.c */
1576int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1577int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1578			      struct drm_file *file_priv);
1579void intel_pipe_update_start(struct intel_crtc *crtc);
1580void intel_pipe_update_end(struct intel_crtc *crtc);
 
 
 
 
 
 
 
 
 
 
 
1581
1582/* intel_tv.c */
1583void intel_tv_init(struct drm_device *dev);
1584
1585/* intel_atomic.c */
1586int intel_connector_atomic_get_property(struct drm_connector *connector,
1587					const struct drm_connector_state *state,
1588					struct drm_property *property,
1589					uint64_t *val);
 
 
 
 
 
 
 
 
 
1590struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1591void intel_crtc_destroy_state(struct drm_crtc *crtc,
1592			       struct drm_crtc_state *state);
1593struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1594void intel_atomic_state_clear(struct drm_atomic_state *);
1595struct intel_shared_dpll_config *
1596intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1597
1598static inline struct intel_crtc_state *
1599intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1600			    struct intel_crtc *crtc)
1601{
1602	struct drm_crtc_state *crtc_state;
1603	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1604	if (IS_ERR(crtc_state))
1605		return ERR_CAST(crtc_state);
1606
1607	return to_intel_crtc_state(crtc_state);
1608}
1609int intel_atomic_setup_scalers(struct drm_device *dev,
1610	struct intel_crtc *intel_crtc,
1611	struct intel_crtc_state *crtc_state);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1612
1613/* intel_atomic_plane.c */
1614struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1615struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1616void intel_plane_destroy_state(struct drm_plane *plane,
1617			       struct drm_plane_state *state);
1618extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1619
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1620#endif /* __INTEL_DRV_H__ */
v4.17
   1/*
   2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
   3 * Copyright (c) 2007-2008 Intel Corporation
   4 *   Jesse Barnes <jesse.barnes@intel.com>
   5 *
   6 * Permission is hereby granted, free of charge, to any person obtaining a
   7 * copy of this software and associated documentation files (the "Software"),
   8 * to deal in the Software without restriction, including without limitation
   9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10 * and/or sell copies of the Software, and to permit persons to whom the
  11 * Software is furnished to do so, subject to the following conditions:
  12 *
  13 * The above copyright notice and this permission notice (including the next
  14 * paragraph) shall be included in all copies or substantial portions of the
  15 * Software.
  16 *
  17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  23 * IN THE SOFTWARE.
  24 */
  25#ifndef __INTEL_DRV_H__
  26#define __INTEL_DRV_H__
  27
  28#include <linux/async.h>
  29#include <linux/i2c.h>
  30#include <linux/hdmi.h>
  31#include <linux/sched/clock.h>
  32#include <drm/i915_drm.h>
  33#include "i915_drv.h"
  34#include <drm/drm_crtc.h>
  35#include <drm/drm_crtc_helper.h>
  36#include <drm/drm_encoder.h>
  37#include <drm/drm_fb_helper.h>
  38#include <drm/drm_dp_dual_mode_helper.h>
  39#include <drm/drm_dp_mst_helper.h>
  40#include <drm/drm_rect.h>
  41#include <drm/drm_atomic.h>
  42
  43/**
  44 * __wait_for - magic wait macro
  45 *
  46 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
  47 * important that we check the condition again after having timed out, since the
  48 * timeout could be due to preemption or similar and we've never had a chance to
  49 * check the condition before the timeout.
  50 */
  51#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
  52	const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
  53	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
  54	int ret__;							\
  55	might_sleep();							\
  56	for (;;) {							\
  57		const bool expired__ = ktime_after(ktime_get_raw(), end__); \
  58		OP;							\
  59		if (COND) {						\
  60			ret__ = 0;					\
  61			break;						\
  62		}							\
  63		if (expired__) {					\
  64			ret__ = -ETIMEDOUT;				\
  65			break;						\
 
  66		}							\
  67		usleep_range(wait__, wait__ * 2);			\
  68		if (wait__ < (Wmax))					\
  69			wait__ <<= 1;					\
  70	}								\
  71	ret__;								\
  72})
  73
  74#define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
  75						   (Wmax))
  76#define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
  77
  78/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
  79#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
  80# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
  81#else
  82# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
  83#endif
  84
  85#define _wait_for_atomic(COND, US, ATOMIC) \
  86({ \
  87	int cpu, ret, timeout = (US) * 1000; \
  88	u64 base; \
  89	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
  90	if (!(ATOMIC)) { \
  91		preempt_disable(); \
  92		cpu = smp_processor_id(); \
  93	} \
  94	base = local_clock(); \
  95	for (;;) { \
  96		u64 now = local_clock(); \
  97		if (!(ATOMIC)) \
  98			preempt_enable(); \
  99		if (COND) { \
 100			ret = 0; \
 101			break; \
 102		} \
 103		if (now - base >= timeout) { \
 104			ret = -ETIMEDOUT; \
 105			break; \
 106		} \
 107		cpu_relax(); \
 108		if (!(ATOMIC)) { \
 109			preempt_disable(); \
 110			if (unlikely(cpu != smp_processor_id())) { \
 111				timeout -= now - base; \
 112				cpu = smp_processor_id(); \
 113				base = local_clock(); \
 114			} \
 115		} \
 116	} \
 117	ret; \
 118})
 119
 120#define wait_for_us(COND, US) \
 121({ \
 122	int ret__; \
 123	BUILD_BUG_ON(!__builtin_constant_p(US)); \
 124	if ((US) > 10) \
 125		ret__ = _wait_for((COND), (US), 10, 10); \
 126	else \
 127		ret__ = _wait_for_atomic((COND), (US), 0); \
 128	ret__; \
 129})
 130
 131#define wait_for_atomic_us(COND, US) \
 132({ \
 133	BUILD_BUG_ON(!__builtin_constant_p(US)); \
 134	BUILD_BUG_ON((US) > 50000); \
 135	_wait_for_atomic((COND), (US), 1); \
 136})
 137
 138#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
 139
 140#define KHz(x) (1000 * (x))
 141#define MHz(x) KHz(1000 * (x))
 142
 143/*
 144 * Display related stuff
 145 */
 146
 147/* store information about an Ixxx DVO */
 148/* The i830->i865 use multiple DVOs with multiple i2cs */
 149/* the i915, i945 have a single sDVO i2c bus - which is different */
 150#define MAX_OUTPUTS 6
 151/* maximum connectors per crtcs in the mode set */
 152
 153/* Maximum cursor sizes */
 154#define GEN2_CURSOR_WIDTH 64
 155#define GEN2_CURSOR_HEIGHT 64
 156#define MAX_CURSOR_WIDTH 256
 157#define MAX_CURSOR_HEIGHT 256
 158
 159#define INTEL_I2C_BUS_DVO 1
 160#define INTEL_I2C_BUS_SDVO 2
 161
 162/* these are outputs from the chip - integrated only
 163   external chips are via DVO or SDVO output */
 164enum intel_output_type {
 165	INTEL_OUTPUT_UNUSED = 0,
 166	INTEL_OUTPUT_ANALOG = 1,
 167	INTEL_OUTPUT_DVO = 2,
 168	INTEL_OUTPUT_SDVO = 3,
 169	INTEL_OUTPUT_LVDS = 4,
 170	INTEL_OUTPUT_TVOUT = 5,
 171	INTEL_OUTPUT_HDMI = 6,
 172	INTEL_OUTPUT_DP = 7,
 173	INTEL_OUTPUT_EDP = 8,
 174	INTEL_OUTPUT_DSI = 9,
 175	INTEL_OUTPUT_DDI = 10,
 176	INTEL_OUTPUT_DP_MST = 11,
 177};
 178
 179#define INTEL_DVO_CHIP_NONE 0
 180#define INTEL_DVO_CHIP_LVDS 1
 181#define INTEL_DVO_CHIP_TMDS 2
 182#define INTEL_DVO_CHIP_TVOUT 4
 183
 184#define INTEL_DSI_VIDEO_MODE	0
 185#define INTEL_DSI_COMMAND_MODE	1
 186
 187struct intel_framebuffer {
 188	struct drm_framebuffer base;
 189	struct drm_i915_gem_object *obj;
 190	struct intel_rotation_info rot_info;
 191
 192	/* for each plane in the normal GTT view */
 193	struct {
 194		unsigned int x, y;
 195	} normal[2];
 196	/* for each plane in the rotated GTT view */
 197	struct {
 198		unsigned int x, y;
 199		unsigned int pitch; /* pixels */
 200	} rotated[2];
 201};
 202
 203struct intel_fbdev {
 204	struct drm_fb_helper helper;
 205	struct intel_framebuffer *fb;
 206	struct i915_vma *vma;
 207	unsigned long vma_flags;
 208	async_cookie_t cookie;
 209	int preferred_bpp;
 210};
 211
 212struct intel_encoder {
 213	struct drm_encoder base;
 214
 215	enum intel_output_type type;
 216	enum port port;
 217	unsigned int cloneable;
 218	bool (*hotplug)(struct intel_encoder *encoder,
 219			struct intel_connector *connector);
 220	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
 221						      struct intel_crtc_state *,
 222						      struct drm_connector_state *);
 223	bool (*compute_config)(struct intel_encoder *,
 224			       struct intel_crtc_state *,
 225			       struct drm_connector_state *);
 226	void (*pre_pll_enable)(struct intel_encoder *,
 227			       const struct intel_crtc_state *,
 228			       const struct drm_connector_state *);
 229	void (*pre_enable)(struct intel_encoder *,
 230			   const struct intel_crtc_state *,
 231			   const struct drm_connector_state *);
 232	void (*enable)(struct intel_encoder *,
 233		       const struct intel_crtc_state *,
 234		       const struct drm_connector_state *);
 235	void (*disable)(struct intel_encoder *,
 236			const struct intel_crtc_state *,
 237			const struct drm_connector_state *);
 238	void (*post_disable)(struct intel_encoder *,
 239			     const struct intel_crtc_state *,
 240			     const struct drm_connector_state *);
 241	void (*post_pll_disable)(struct intel_encoder *,
 242				 const struct intel_crtc_state *,
 243				 const struct drm_connector_state *);
 244	/* Read out the current hw state of this connector, returning true if
 245	 * the encoder is active. If the encoder is enabled it also set the pipe
 246	 * it is connected to in the pipe parameter. */
 247	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
 248	/* Reconstructs the equivalent mode flags for the current hardware
 249	 * state. This must be called _after_ display->get_pipe_config has
 250	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
 251	 * be set correctly before calling this function. */
 252	void (*get_config)(struct intel_encoder *,
 253			   struct intel_crtc_state *pipe_config);
 254	/* Returns a mask of power domains that need to be referenced as part
 255	 * of the hardware state readout code. */
 256	u64 (*get_power_domains)(struct intel_encoder *encoder);
 257	/*
 258	 * Called during system suspend after all pending requests for the
 259	 * encoder are flushed (for example for DP AUX transactions) and
 260	 * device interrupts are disabled.
 261	 */
 262	void (*suspend)(struct intel_encoder *);
 263	int crtc_mask;
 264	enum hpd_pin hpd_pin;
 265	enum intel_display_power_domain power_domain;
 266	/* for communication with audio component; protected by av_mutex */
 267	const struct drm_connector *audio_connector;
 268};
 269
 270struct intel_panel {
 271	struct drm_display_mode *fixed_mode;
 272	struct drm_display_mode *alt_fixed_mode;
 273	struct drm_display_mode *downclock_mode;
 
 274
 275	/* backlight */
 276	struct {
 277		bool present;
 278		u32 level;
 279		u32 min;
 280		u32 max;
 281		bool enabled;
 282		bool combination_mode;	/* gen 2/4 only */
 283		bool active_low_pwm;
 284		bool alternate_pwm_increment;	/* lpt+ */
 285
 286		/* PWM chip */
 287		bool util_pin_active_low;	/* bxt+ */
 288		u8 controller;		/* bxt+ only */
 289		struct pwm_device *pwm;
 290
 291		struct backlight_device *device;
 292
 293		/* Connector and platform specific backlight functions */
 294		int (*setup)(struct intel_connector *connector, enum pipe pipe);
 295		uint32_t (*get)(struct intel_connector *connector);
 296		void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
 297		void (*disable)(const struct drm_connector_state *conn_state);
 298		void (*enable)(const struct intel_crtc_state *crtc_state,
 299			       const struct drm_connector_state *conn_state);
 300		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
 301				      uint32_t hz);
 302		void (*power)(struct intel_connector *, bool enable);
 303	} backlight;
 304};
 305
 306/*
 307 * This structure serves as a translation layer between the generic HDCP code
 308 * and the bus-specific code. What that means is that HDCP over HDMI differs
 309 * from HDCP over DP, so to account for these differences, we need to
 310 * communicate with the receiver through this shim.
 311 *
 312 * For completeness, the 2 buses differ in the following ways:
 313 *	- DP AUX vs. DDC
 314 *		HDCP registers on the receiver are set via DP AUX for DP, and
 315 *		they are set via DDC for HDMI.
 316 *	- Receiver register offsets
 317 *		The offsets of the registers are different for DP vs. HDMI
 318 *	- Receiver register masks/offsets
 319 *		For instance, the ready bit for the KSV fifo is in a different
 320 *		place on DP vs HDMI
 321 *	- Receiver register names
 322 *		Seriously. In the DP spec, the 16-bit register containing
 323 *		downstream information is called BINFO, on HDMI it's called
 324 *		BSTATUS. To confuse matters further, DP has a BSTATUS register
 325 *		with a completely different definition.
 326 *	- KSV FIFO
 327 *		On HDMI, the ksv fifo is read all at once, whereas on DP it must
 328 *		be read 3 keys at a time
 329 *	- Aksv output
 330 *		Since Aksv is hidden in hardware, there's different procedures
 331 *		to send it over DP AUX vs DDC
 332 */
 333struct intel_hdcp_shim {
 334	/* Outputs the transmitter's An and Aksv values to the receiver. */
 335	int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);
 336
 337	/* Reads the receiver's key selection vector */
 338	int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);
 339
 340	/*
 341	 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
 342	 * definitions are the same in the respective specs, but the names are
 343	 * different. Call it BSTATUS since that's the name the HDMI spec
 344	 * uses and it was there first.
 345	 */
 346	int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
 347			    u8 *bstatus);
 348
 349	/* Determines whether a repeater is present downstream */
 350	int (*repeater_present)(struct intel_digital_port *intel_dig_port,
 351				bool *repeater_present);
 352
 353	/* Reads the receiver's Ri' value */
 354	int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);
 355
 356	/* Determines if the receiver's KSV FIFO is ready for consumption */
 357	int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
 358			      bool *ksv_ready);
 359
 360	/* Reads the ksv fifo for num_downstream devices */
 361	int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
 362			     int num_downstream, u8 *ksv_fifo);
 363
 364	/* Reads a 32-bit part of V' from the receiver */
 365	int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
 366				 int i, u32 *part);
 367
 368	/* Enables HDCP signalling on the port */
 369	int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
 370				 bool enable);
 371
 372	/* Ensures the link is still protected */
 373	bool (*check_link)(struct intel_digital_port *intel_dig_port);
 374
 375	/* Detects panel's hdcp capability. This is optional for HDMI. */
 376	int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
 377			    bool *hdcp_capable);
 378};
 379
 380struct intel_connector {
 381	struct drm_connector base;
 382	/*
 383	 * The fixed encoder this connector is connected to.
 384	 */
 385	struct intel_encoder *encoder;
 386
 387	/* ACPI device id for ACPI and driver cooperation */
 388	u32 acpi_device_id;
 389
 390	/* Reads out the current hw, returning true if the connector is enabled
 391	 * and active (i.e. dpms ON state). */
 392	bool (*get_hw_state)(struct intel_connector *);
 393
 
 
 
 
 
 
 
 
 394	/* Panel info for eDP and LVDS */
 395	struct intel_panel panel;
 396
 397	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
 398	struct edid *edid;
 399	struct edid *detect_edid;
 400
 401	/* since POLL and HPD connectors may use the same HPD line keep the native
 402	   state of connector->polled in case hotplug storm detection changes it */
 403	u8 polled;
 404
 405	void *port; /* store this opaque as its illegal to dereference it */
 406
 407	struct intel_dp *mst_port;
 408
 409	/* Work struct to schedule a uevent on link train failure */
 410	struct work_struct modeset_retry_work;
 411
 412	const struct intel_hdcp_shim *hdcp_shim;
 413	struct mutex hdcp_mutex;
 414	uint64_t hdcp_value; /* protected by hdcp_mutex */
 415	struct delayed_work hdcp_check_work;
 416	struct work_struct hdcp_prop_work;
 417};
 418
 419struct intel_digital_connector_state {
 420	struct drm_connector_state base;
 421
 422	enum hdmi_force_audio force_audio;
 423	int broadcast_rgb;
 424};
 425
 426#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
 427
 428struct dpll {
 429	/* given values */
 430	int n;
 431	int m1, m2;
 432	int p1, p2;
 433	/* derived values */
 434	int	dot;
 435	int	vco;
 436	int	m;
 437	int	p;
 438};
 439
 440struct intel_atomic_state {
 441	struct drm_atomic_state base;
 442
 443	struct {
 444		/*
 445		 * Logical state of cdclk (used for all scaling, watermark,
 446		 * etc. calculations and checks). This is computed as if all
 447		 * enabled crtcs were active.
 448		 */
 449		struct intel_cdclk_state logical;
 450
 451		/*
 452		 * Actual state of cdclk, can be different from the logical
 453		 * state only when all crtc's are DPMS off.
 454		 */
 455		struct intel_cdclk_state actual;
 456	} cdclk;
 457
 458	bool dpll_set, modeset;
 459
 460	/*
 461	 * Does this transaction change the pipes that are active?  This mask
 462	 * tracks which CRTC's have changed their active state at the end of
 463	 * the transaction (not counting the temporary disable during modesets).
 464	 * This mask should only be non-zero when intel_state->modeset is true,
 465	 * but the converse is not necessarily true; simply changing a mode may
 466	 * not flip the final active status of any CRTC's
 467	 */
 468	unsigned int active_pipe_changes;
 
 
 469
 470	unsigned int active_crtcs;
 471	/* minimum acceptable cdclk for each pipe */
 472	int min_cdclk[I915_MAX_PIPES];
 473	/* minimum acceptable voltage level for each pipe */
 474	u8 min_voltage_level[I915_MAX_PIPES];
 475
 476	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
 477
 478	/*
 479	 * Current watermarks can't be trusted during hardware readout, so
 480	 * don't bother calculating intermediate watermarks.
 481	 */
 482	bool skip_intermediate_wm;
 483
 484	/* Gen9+ only */
 485	struct skl_wm_values wm_results;
 486
 487	struct i915_sw_fence commit_ready;
 488
 489	struct llist_node freed;
 490};
 491
 492struct intel_plane_state {
 493	struct drm_plane_state base;
 494	struct i915_vma *vma;
 495	unsigned long flags;
 496#define PLANE_HAS_FENCE BIT(0)
 497
 498	struct {
 499		u32 offset;
 500		int x, y;
 501	} main;
 502	struct {
 503		u32 offset;
 504		int x, y;
 505	} aux;
 506
 507	/* plane control register */
 508	u32 ctl;
 509
 510	/* plane color control register */
 511	u32 color_ctl;
 512
 513	/*
 514	 * scaler_id
 515	 *    = -1 : not using a scaler
 516	 *    >=  0 : using a scalers
 517	 *
 518	 * plane requiring a scaler:
 519	 *   - During check_plane, its bit is set in
 520	 *     crtc_state->scaler_state.scaler_users by calling helper function
 521	 *     update_scaler_plane.
 522	 *   - scaler_id indicates the scaler it got assigned.
 523	 *
 524	 * plane doesn't require a scaler:
 525	 *   - this can happen when scaling is no more required or plane simply
 526	 *     got disabled.
 527	 *   - During check_plane, corresponding bit is reset in
 528	 *     crtc_state->scaler_state.scaler_users by calling helper function
 529	 *     update_scaler_plane.
 530	 */
 531	int scaler_id;
 532
 533	struct drm_intel_sprite_colorkey ckey;
 
 
 
 534};
 535
 536struct intel_initial_plane_config {
 537	struct intel_framebuffer *fb;
 538	unsigned int tiling;
 539	int size;
 540	u32 base;
 541};
 542
 543#define SKL_MIN_SRC_W 8
 544#define SKL_MAX_SRC_W 4096
 545#define SKL_MIN_SRC_H 8
 546#define SKL_MAX_SRC_H 4096
 547#define SKL_MIN_DST_W 8
 548#define SKL_MAX_DST_W 4096
 549#define SKL_MIN_DST_H 8
 550#define SKL_MAX_DST_H 4096
 551
 552struct intel_scaler {
 553	int in_use;
 554	uint32_t mode;
 555};
 556
 557struct intel_crtc_scaler_state {
 558#define SKL_NUM_SCALERS 2
 559	struct intel_scaler scalers[SKL_NUM_SCALERS];
 560
 561	/*
 562	 * scaler_users: keeps track of users requesting scalers on this crtc.
 563	 *
 564	 *     If a bit is set, a user is using a scaler.
 565	 *     Here user can be a plane or crtc as defined below:
 566	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
 567	 *       bit 31    - crtc
 568	 *
 569	 * Instead of creating a new index to cover planes and crtc, using
 570	 * existing drm_plane_index for planes which is well less than 31
 571	 * planes and bit 31 for crtc. This should be fine to cover all
 572	 * our platforms.
 573	 *
 574	 * intel_atomic_setup_scalers will setup available scalers to users
 575	 * requesting scalers. It will gracefully fail if request exceeds
 576	 * avilability.
 577	 */
 578#define SKL_CRTC_INDEX 31
 579	unsigned scaler_users;
 580
 581	/* scaler used by crtc for panel fitting purpose */
 582	int scaler_id;
 583};
 584
 585/* drm_mode->private_flags */
 586#define I915_MODE_FLAG_INHERITED 1
 587/* Flag to get scanline using frame time stamps */
 588#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
 589
 590struct intel_pipe_wm {
 591	struct intel_wm_level wm[5];
 592	uint32_t linetime;
 593	bool fbc_wm_enabled;
 594	bool pipe_enabled;
 595	bool sprites_enabled;
 596	bool sprites_scaled;
 597};
 598
 599struct skl_plane_wm {
 600	struct skl_wm_level wm[8];
 601	struct skl_wm_level trans_wm;
 602};
 603
 604struct skl_pipe_wm {
 605	struct skl_plane_wm planes[I915_MAX_PLANES];
 606	uint32_t linetime;
 607};
 608
 609enum vlv_wm_level {
 610	VLV_WM_LEVEL_PM2,
 611	VLV_WM_LEVEL_PM5,
 612	VLV_WM_LEVEL_DDR_DVFS,
 613	NUM_VLV_WM_LEVELS,
 614};
 615
 616struct vlv_wm_state {
 617	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
 618	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
 619	uint8_t num_levels;
 620	bool cxsr;
 621};
 622
 623struct vlv_fifo_state {
 624	u16 plane[I915_MAX_PLANES];
 625};
 626
 627enum g4x_wm_level {
 628	G4X_WM_LEVEL_NORMAL,
 629	G4X_WM_LEVEL_SR,
 630	G4X_WM_LEVEL_HPLL,
 631	NUM_G4X_WM_LEVELS,
 632};
 633
 634struct g4x_wm_state {
 635	struct g4x_pipe_wm wm;
 636	struct g4x_sr_wm sr;
 637	struct g4x_sr_wm hpll;
 638	bool cxsr;
 639	bool hpll_en;
 640	bool fbc_en;
 641};
 642
 643struct intel_crtc_wm_state {
 644	union {
 645		struct {
 646			/*
 647			 * Intermediate watermarks; these can be
 648			 * programmed immediately since they satisfy
 649			 * both the current configuration we're
 650			 * switching away from and the new
 651			 * configuration we're switching to.
 652			 */
 653			struct intel_pipe_wm intermediate;
 654
 655			/*
 656			 * Optimal watermarks, programmed post-vblank
 657			 * when this state is committed.
 658			 */
 659			struct intel_pipe_wm optimal;
 660		} ilk;
 661
 662		struct {
 663			/* gen9+ only needs 1-step wm programming */
 664			struct skl_pipe_wm optimal;
 665			struct skl_ddb_entry ddb;
 666		} skl;
 667
 668		struct {
 669			/* "raw" watermarks (not inverted) */
 670			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
 671			/* intermediate watermarks (inverted) */
 672			struct vlv_wm_state intermediate;
 673			/* optimal watermarks (inverted) */
 674			struct vlv_wm_state optimal;
 675			/* display FIFO split */
 676			struct vlv_fifo_state fifo_state;
 677		} vlv;
 678
 679		struct {
 680			/* "raw" watermarks */
 681			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
 682			/* intermediate watermarks */
 683			struct g4x_wm_state intermediate;
 684			/* optimal watermarks */
 685			struct g4x_wm_state optimal;
 686		} g4x;
 687	};
 688
 689	/*
 690	 * Platforms with two-step watermark programming will need to
 691	 * update watermark programming post-vblank to switch from the
 692	 * safe intermediate watermarks to the optimal final
 693	 * watermarks.
 694	 */
 695	bool need_postvbl_update;
 696};
 697
 698struct intel_crtc_state {
 699	struct drm_crtc_state base;
 700
 701	/**
 702	 * quirks - bitfield with hw state readout quirks
 703	 *
 704	 * For various reasons the hw state readout code might not be able to
 705	 * completely faithfully read out the current state. These cases are
 706	 * tracked with quirk flags so that fastboot and state checker can act
 707	 * accordingly.
 708	 */
 709#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
 710	unsigned long quirks;
 711
 712	unsigned fb_bits; /* framebuffers to flip */
 713	bool update_pipe; /* can a fast modeset be performed? */
 714	bool disable_cxsr;
 715	bool update_wm_pre, update_wm_post; /* watermarks are updated */
 716	bool fb_changed; /* fb on any of the planes is changed */
 717	bool fifo_changed; /* FIFO split is changed */
 718
 719	/* Pipe source size (ie. panel fitter input size)
 720	 * All planes will be positioned inside this space,
 721	 * and get clipped at the edges. */
 722	int pipe_src_w, pipe_src_h;
 723
 724	/*
 725	 * Pipe pixel rate, adjusted for
 726	 * panel fitter/pipe scaler downscaling.
 727	 */
 728	unsigned int pixel_rate;
 729
 730	/* Whether to set up the PCH/FDI. Note that we never allow sharing
 731	 * between pch encoders and cpu encoders. */
 732	bool has_pch_encoder;
 733
 734	/* Are we sending infoframes on the attached port */
 735	bool has_infoframe;
 736
 737	/* CPU Transcoder for the pipe. Currently this can only differ from the
 738	 * pipe on Haswell and later (where we have a special eDP transcoder)
 739	 * and Broxton (where we have special DSI transcoders). */
 740	enum transcoder cpu_transcoder;
 741
 742	/*
 743	 * Use reduced/limited/broadcast rbg range, compressing from the full
 744	 * range fed into the crtcs.
 745	 */
 746	bool limited_color_range;
 747
 748	/* Bitmask of encoder types (enum intel_output_type)
 749	 * driven by the pipe.
 750	 */
 751	unsigned int output_types;
 
 
 752
 753	/* Whether we should send NULL infoframes. Required for audio. */
 754	bool has_hdmi_sink;
 755
 756	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
 757	 * has_dp_encoder is set. */
 758	bool has_audio;
 759
 760	/*
 761	 * Enable dithering, used when the selected pipe bpp doesn't match the
 762	 * plane bpp.
 763	 */
 764	bool dither;
 765
 766	/*
 767	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
 768	 * compliance video pattern tests.
 769	 * Disable dither only if it is a compliance test request for
 770	 * 18bpp.
 771	 */
 772	bool dither_force_disable;
 773
 774	/* Controls for the clock computation, to override various stages. */
 775	bool clock_set;
 776
 777	/* SDVO TV has a bunch of special case. To make multifunction encoders
 778	 * work correctly, we need to track this at runtime.*/
 779	bool sdvo_tv_clock;
 780
 781	/*
 782	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
 783	 * required. This is set in the 2nd loop of calling encoder's
 784	 * ->compute_config if the first pick doesn't work out.
 785	 */
 786	bool bw_constrained;
 787
 788	/* Settings for the intel dpll used on pretty much everything but
 789	 * haswell. */
 790	struct dpll dpll;
 791
 792	/* Selected dpll when shared or NULL. */
 793	struct intel_shared_dpll *shared_dpll;
 
 
 
 
 
 
 794
 795	/* Actual register state of the dpll, for shared dpll cross-checking. */
 796	struct intel_dpll_hw_state dpll_hw_state;
 797
 798	/* DSI PLL registers */
 799	struct {
 800		u32 ctrl, div;
 801	} dsi_pll;
 802
 803	int pipe_bpp;
 804	struct intel_link_m_n dp_m_n;
 805
 806	/* m2_n2 for eDP downclock */
 807	struct intel_link_m_n dp_m2_n2;
 808	bool has_drrs;
 809
 810	bool has_psr;
 811	bool has_psr2;
 812
 813	/*
 814	 * Frequence the dpll for the port should run at. Differs from the
 815	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
 816	 * already multiplied by pixel_multiplier.
 817	 */
 818	int port_clock;
 819
 820	/* Used by SDVO (and if we ever fix it, HDMI). */
 821	unsigned pixel_multiplier;
 822
 823	uint8_t lane_count;
 824
 825	/*
 826	 * Used by platforms having DP/HDMI PHY with programmable lane
 827	 * latency optimization.
 828	 */
 829	uint8_t lane_lat_optim_mask;
 830
 831	/* minimum acceptable voltage level */
 832	u8 min_voltage_level;
 833
 834	/* Panel fitter controls for gen2-gen4 + VLV */
 835	struct {
 836		u32 control;
 837		u32 pgm_ratios;
 838		u32 lvds_border_bits;
 839	} gmch_pfit;
 840
 841	/* Panel fitter placement and size for Ironlake+ */
 842	struct {
 843		u32 pos;
 844		u32 size;
 845		bool enabled;
 846		bool force_thru;
 847	} pch_pfit;
 848
 849	/* FDI configuration, only valid if has_pch_encoder is set. */
 850	int fdi_lanes;
 851	struct intel_link_m_n fdi_m_n;
 852
 853	bool ips_enabled;
 854	bool ips_force_disable;
 855
 856	bool enable_fbc;
 857
 858	bool double_wide;
 859
 
 860	int pbn;
 861
 862	struct intel_crtc_scaler_state scaler_state;
 863
 864	/* w/a for waiting 2 vblanks during crtc enable */
 865	enum pipe hsw_workaround_pipe;
 866
 867	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
 868	bool disable_lp_wm;
 869
 870	struct intel_crtc_wm_state wm;
 
 
 
 
 
 
 
 
 
 
 871
 872	/* Gamma mode programmed on the pipe */
 873	uint32_t gamma_mode;
 
 
 
 
 
 
 874
 875	/* bitmask of visible planes (enum plane_id) */
 876	u8 active_planes;
 
 
 
 
 
 877
 878	/* HDMI scrambling status */
 879	bool hdmi_scrambling;
 
 
 
 
 
 
 880
 881	/* HDMI High TMDS char rate ratio */
 882	bool hdmi_high_tmds_clock_ratio;
 
 883
 884	/* output format is YCBCR 4:2:0 */
 885	bool ycbcr420;
 886};
 887
 888struct intel_crtc {
 889	struct drm_crtc base;
 890	enum pipe pipe;
 
 
 891	/*
 892	 * Whether the crtc and the connected output pipeline is active. Implies
 893	 * that crtc->enabled is set, i.e. the current mode configuration has
 894	 * some outputs connected to this crtc.
 895	 */
 896	bool active;
 897	u8 plane_ids_mask;
 898	unsigned long long enabled_power_domains;
 899	struct intel_overlay *overlay;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 900
 901	struct intel_crtc_state *config;
 902
 903	/* global reset count when the last flip was submitted */
 904	unsigned int reset_count;
 905
 906	/* Access to these should be protected by dev_priv->irq_lock. */
 907	bool cpu_fifo_underrun_disabled;
 908	bool pch_fifo_underrun_disabled;
 909
 910	/* per-pipe watermark state */
 911	struct {
 912		/* watermarks currently being used  */
 913		union {
 914			struct intel_pipe_wm ilk;
 915			struct vlv_wm_state vlv;
 916			struct g4x_wm_state g4x;
 917		} active;
 
 
 918	} wm;
 919
 920	int scanline_offset;
 921
 922	struct {
 923		unsigned start_vbl_count;
 924		ktime_t start_vbl_time;
 925		int min_vbl, max_vbl;
 926		int scanline_start;
 927	} debug;
 928
 
 
 929	/* scalers available on this crtc */
 930	int num_scalers;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 931};
 932
 933struct intel_plane {
 934	struct drm_plane base;
 935	enum i9xx_plane_id i9xx_plane;
 936	enum plane_id id;
 937	enum pipe pipe;
 938	bool can_scale;
 939	bool has_fbc;
 940	int max_downscale;
 941	uint32_t frontbuffer_bit;
 942
 943	struct {
 944		u32 base, cntl, size;
 945	} cursor;
 
 
 
 946
 947	/*
 948	 * NOTE: Do not place new plane state fields here (e.g., when adding
 949	 * new plane properties).  New runtime state should now be placed in
 950	 * the intel_plane_state structure and accessed via plane_state.
 951	 */
 952
 953	void (*update_plane)(struct intel_plane *plane,
 954			     const struct intel_crtc_state *crtc_state,
 955			     const struct intel_plane_state *plane_state);
 956	void (*disable_plane)(struct intel_plane *plane,
 957			      struct intel_crtc *crtc);
 958	bool (*get_hw_state)(struct intel_plane *plane);
 959	int (*check_plane)(struct intel_plane *plane,
 960			   struct intel_crtc_state *crtc_state,
 961			   struct intel_plane_state *state);
 962};
 963
 964struct intel_watermark_params {
 965	u16 fifo_size;
 966	u16 max_wm;
 967	u8 default_wm;
 968	u8 guard_size;
 969	u8 cacheline_size;
 970};
 971
 972struct cxsr_latency {
 973	bool is_desktop : 1;
 974	bool is_ddr3 : 1;
 975	u16 fsb_freq;
 976	u16 mem_freq;
 977	u16 display_sr;
 978	u16 display_hpll_disable;
 979	u16 cursor_sr;
 980	u16 cursor_hpll_disable;
 981};
 982
 983#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
 984#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
 985#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
 986#define to_intel_connector(x) container_of(x, struct intel_connector, base)
 987#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
 988#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
 989#define to_intel_plane(x) container_of(x, struct intel_plane, base)
 990#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
 991#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
 992
 993struct intel_hdmi {
 994	i915_reg_t hdmi_reg;
 995	int ddc_bus;
 996	struct {
 997		enum drm_dp_dual_mode_type type;
 998		int max_tmds_clock;
 999	} dp_dual_mode;
1000	bool has_hdmi_sink;
1001	bool has_audio;
 
1002	bool rgb_quant_range_selectable;
 
1003	struct intel_connector *attached_connector;
 
 
 
 
 
 
 
 
1004};
1005
1006struct intel_dp_mst_encoder;
1007#define DP_MAX_DOWNSTREAM_PORTS		0x10
1008
1009/*
1010 * enum link_m_n_set:
1011 *	When platform provides two set of M_N registers for dp, we can
1012 *	program them and switch between them incase of DRRS.
1013 *	But When only one such register is provided, we have to program the
1014 *	required divider value on that registers itself based on the DRRS state.
1015 *
1016 * M1_N1	: Program dp_m_n on M1_N1 registers
1017 *			  dp_m2_n2 on M2_N2 registers (If supported)
1018 *
1019 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
1020 *			  M2_N2 registers are not supported
1021 */
1022
1023enum link_m_n_set {
1024	/* Sets the m1_n1 and m2_n2 */
1025	M1_N1 = 0,
1026	M2_N2
1027};
1028
1029struct intel_dp_compliance_data {
1030	unsigned long edid;
1031	uint8_t video_pattern;
1032	uint16_t hdisplay, vdisplay;
1033	uint8_t bpc;
1034};
1035
1036struct intel_dp_compliance {
1037	unsigned long test_type;
1038	struct intel_dp_compliance_data test_data;
1039	bool test_active;
1040	int test_link_rate;
1041	u8 test_lane_count;
1042};
1043
1044struct intel_dp {
1045	i915_reg_t output_reg;
 
 
1046	uint32_t DP;
1047	int link_rate;
1048	uint8_t lane_count;
1049	uint8_t sink_count;
1050	bool link_mst;
1051	bool link_trained;
1052	bool has_audio;
1053	bool detect_done;
1054	bool reset_link_params;
1055	enum aux_ch aux_ch;
1056	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
1057	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
1058	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
1059	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1060	/* source rates */
1061	int num_source_rates;
1062	const int *source_rates;
1063	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
1064	int num_sink_rates;
1065	int sink_rates[DP_MAX_SUPPORTED_RATES];
1066	bool use_rate_select;
1067	/* intersection of source and sink rates */
1068	int num_common_rates;
1069	int common_rates[DP_MAX_SUPPORTED_RATES];
1070	/* Max lane count for the current link */
1071	int max_link_lane_count;
1072	/* Max rate for the current link */
1073	int max_link_rate;
1074	/* sink or branch descriptor */
1075	struct drm_dp_desc desc;
1076	struct drm_dp_aux aux;
1077	enum intel_display_power_domain aux_power_domain;
1078	uint8_t train_set[4];
1079	int panel_power_up_delay;
1080	int panel_power_down_delay;
1081	int panel_power_cycle_delay;
1082	int backlight_on_delay;
1083	int backlight_off_delay;
1084	struct delayed_work panel_vdd_work;
1085	bool want_panel_vdd;
1086	unsigned long last_power_on;
1087	unsigned long last_backlight_off;
1088	ktime_t panel_power_off_time;
1089
1090	struct notifier_block edp_notifier;
1091
1092	/*
1093	 * Pipe whose power sequencer is currently locked into
1094	 * this port. Only relevant on VLV/CHV.
1095	 */
1096	enum pipe pps_pipe;
1097	/*
1098	 * Pipe currently driving the port. Used for preventing
1099	 * the use of the PPS for any pipe currentrly driving
1100	 * external DP as that will mess things up on VLV.
1101	 */
1102	enum pipe active_pipe;
1103	/*
1104	 * Set if the sequencer may be reset due to a power transition,
1105	 * requiring a reinitialization. Only relevant on BXT.
1106	 */
1107	bool pps_reset;
1108	struct edp_power_seq pps_delays;
1109
1110	bool can_mst; /* this port supports mst */
1111	bool is_mst;
1112	int active_mst_links;
1113	/* connector directly attached - won't be use for modeset in mst world */
1114	struct intel_connector *attached_connector;
1115
1116	/* mst connector list */
1117	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1118	struct drm_dp_mst_topology_mgr mst_mgr;
1119
1120	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1121	/*
1122	 * This function returns the value we have to program the AUX_CTL
1123	 * register with to kick off an AUX transaction.
1124	 */
1125	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1126				     bool has_aux_irq,
1127				     int send_bytes,
1128				     uint32_t aux_clock_divider);
1129
1130	i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
1131	i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);
1132
1133	/* This is called before a link training is starterd */
1134	void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1135
 
 
1136	/* Displayport compliance testing */
1137	struct intel_dp_compliance compliance;
1138};
1139
1140struct intel_lspcon {
1141	bool active;
1142	enum drm_lspcon_mode mode;
1143};
1144
1145struct intel_digital_port {
1146	struct intel_encoder base;
 
1147	u32 saved_port_bits;
1148	struct intel_dp dp;
1149	struct intel_hdmi hdmi;
1150	struct intel_lspcon lspcon;
1151	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1152	bool release_cl2_override;
1153	uint8_t max_lanes;
1154	enum intel_display_power_domain ddi_io_power_domain;
1155
1156	void (*write_infoframe)(struct drm_encoder *encoder,
1157				const struct intel_crtc_state *crtc_state,
1158				unsigned int type,
1159				const void *frame, ssize_t len);
1160	void (*set_infoframes)(struct drm_encoder *encoder,
1161			       bool enable,
1162			       const struct intel_crtc_state *crtc_state,
1163			       const struct drm_connector_state *conn_state);
1164	bool (*infoframe_enabled)(struct drm_encoder *encoder,
1165				  const struct intel_crtc_state *pipe_config);
1166};
1167
1168struct intel_dp_mst_encoder {
1169	struct intel_encoder base;
1170	enum pipe pipe;
1171	struct intel_digital_port *primary;
1172	struct intel_connector *connector;
1173};
1174
1175static inline enum dpio_channel
1176vlv_dport_to_channel(struct intel_digital_port *dport)
1177{
1178	switch (dport->base.port) {
1179	case PORT_B:
1180	case PORT_D:
1181		return DPIO_CH0;
1182	case PORT_C:
1183		return DPIO_CH1;
1184	default:
1185		BUG();
1186	}
1187}
1188
1189static inline enum dpio_phy
1190vlv_dport_to_phy(struct intel_digital_port *dport)
1191{
1192	switch (dport->base.port) {
1193	case PORT_B:
1194	case PORT_C:
1195		return DPIO_PHY0;
1196	case PORT_D:
1197		return DPIO_PHY1;
1198	default:
1199		BUG();
1200	}
1201}
1202
1203static inline enum dpio_channel
1204vlv_pipe_to_channel(enum pipe pipe)
1205{
1206	switch (pipe) {
1207	case PIPE_A:
1208	case PIPE_C:
1209		return DPIO_CH0;
1210	case PIPE_B:
1211		return DPIO_CH1;
1212	default:
1213		BUG();
1214	}
1215}
1216
1217static inline struct intel_crtc *
1218intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1219{
 
1220	return dev_priv->pipe_to_crtc_mapping[pipe];
1221}
1222
1223static inline struct intel_crtc *
1224intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1225{
 
1226	return dev_priv->plane_to_crtc_mapping[plane];
1227}
1228
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1229struct intel_load_detect_pipe {
1230	struct drm_atomic_state *restore_state;
1231};
1232
1233static inline struct intel_encoder *
1234intel_attached_encoder(struct drm_connector *connector)
1235{
1236	return to_intel_connector(connector)->encoder;
1237}
1238
1239static inline struct intel_digital_port *
1240enc_to_dig_port(struct drm_encoder *encoder)
1241{
1242	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1243
1244	switch (intel_encoder->type) {
1245	case INTEL_OUTPUT_DDI:
1246		WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1247	case INTEL_OUTPUT_DP:
1248	case INTEL_OUTPUT_EDP:
1249	case INTEL_OUTPUT_HDMI:
1250		return container_of(encoder, struct intel_digital_port,
1251				    base.base);
1252	default:
1253		return NULL;
1254	}
1255}
1256
1257static inline struct intel_dp_mst_encoder *
1258enc_to_mst(struct drm_encoder *encoder)
1259{
1260	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1261}
1262
1263static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1264{
1265	return &enc_to_dig_port(encoder)->dp;
1266}
1267
1268static inline struct intel_digital_port *
1269dp_to_dig_port(struct intel_dp *intel_dp)
1270{
1271	return container_of(intel_dp, struct intel_digital_port, dp);
1272}
1273
1274static inline struct intel_lspcon *
1275dp_to_lspcon(struct intel_dp *intel_dp)
1276{
1277	return &dp_to_dig_port(intel_dp)->lspcon;
1278}
1279
1280static inline struct intel_digital_port *
1281hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1282{
1283	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1284}
1285
1286static inline struct intel_plane_state *
1287intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
1288				 struct intel_plane *plane)
1289{
1290	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
1291								   &plane->base));
1292}
1293
1294static inline struct intel_crtc_state *
1295intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1296				struct intel_crtc *crtc)
1297{
1298	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1299								 &crtc->base));
1300}
1301
1302static inline struct intel_crtc_state *
1303intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1304				struct intel_crtc *crtc)
1305{
1306	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1307								 &crtc->base));
1308}
1309
1310/* intel_fifo_underrun.c */
1311bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1312					   enum pipe pipe, bool enable);
1313bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1314					   enum pipe pch_transcoder,
1315					   bool enable);
1316void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1317					 enum pipe pipe);
1318void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1319					 enum pipe pch_transcoder);
1320void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1321void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1322
1323/* i915_irq.c */
1324void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1325void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1326void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1327void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1328void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1329void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1330void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1331
1332static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1333					    u32 mask)
1334{
1335	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1336}
1337
1338void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1339void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1340static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1341{
1342	/*
1343	 * We only use drm_irq_uninstall() at unload and VT switch, so
1344	 * this is the only thing we need to check.
1345	 */
1346	return dev_priv->runtime_pm.irqs_enabled;
1347}
1348
1349int intel_get_crtc_scanline(struct intel_crtc *crtc);
1350void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1351				     u8 pipe_mask);
1352void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1353				     u8 pipe_mask);
1354void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1355void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1356void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
1357
1358/* intel_crt.c */
1359void intel_crt_init(struct drm_i915_private *dev_priv);
1360void intel_crt_reset(struct drm_encoder *encoder);
1361
1362/* intel_ddi.c */
1363void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1364				const struct intel_crtc_state *old_crtc_state,
1365				const struct drm_connector_state *old_conn_state);
1366void hsw_fdi_link_train(struct intel_crtc *crtc,
1367			const struct intel_crtc_state *crtc_state);
1368void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1369bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1370void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
 
1371void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1372				       enum transcoder cpu_transcoder);
1373void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1374void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
1375struct intel_encoder *
1376intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
1377void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1378void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1379bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
 
1380void intel_ddi_get_config(struct intel_encoder *encoder,
1381			  struct intel_crtc_state *pipe_config);
 
 
1382
1383void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1384				    bool state);
1385void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
1386					 struct intel_crtc_state *crtc_state);
1387u32 bxt_signal_levels(struct intel_dp *intel_dp);
1388uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1389u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1390int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
1391				     bool enable);
1392
1393unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1394				   int plane, unsigned int height);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1395
1396/* intel_audio.c */
1397void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1398void intel_audio_codec_enable(struct intel_encoder *encoder,
1399			      const struct intel_crtc_state *crtc_state,
1400			      const struct drm_connector_state *conn_state);
1401void intel_audio_codec_disable(struct intel_encoder *encoder,
1402			       const struct intel_crtc_state *old_crtc_state,
1403			       const struct drm_connector_state *old_conn_state);
1404void i915_audio_component_init(struct drm_i915_private *dev_priv);
1405void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1406void intel_audio_init(struct drm_i915_private *dev_priv);
1407void intel_audio_deinit(struct drm_i915_private *dev_priv);
1408
1409/* intel_cdclk.c */
1410int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1411void skl_init_cdclk(struct drm_i915_private *dev_priv);
1412void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1413void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1414void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1415void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1416void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1417void icl_init_cdclk(struct drm_i915_private *dev_priv);
1418void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
1419void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1420void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1421void intel_update_cdclk(struct drm_i915_private *dev_priv);
1422void intel_update_rawclk(struct drm_i915_private *dev_priv);
1423bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1424			       const struct intel_cdclk_state *b);
1425bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1426			 const struct intel_cdclk_state *b);
1427void intel_set_cdclk(struct drm_i915_private *dev_priv,
1428		     const struct intel_cdclk_state *cdclk_state);
1429void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
1430			    const char *context);
1431
1432/* intel_display.c */
1433void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1434void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1435enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1436void intel_update_rawclk(struct drm_i915_private *dev_priv);
1437int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1438int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1439		      const char *name, u32 reg, int ref_freq);
1440int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1441			   const char *name, u32 reg);
1442void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1443void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1444void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1445unsigned int intel_fb_xy_to_linear(int x, int y,
1446				   const struct intel_plane_state *state,
1447				   int plane);
1448void intel_add_fb_offsets(int *x, int *y,
1449			  const struct intel_plane_state *state, int plane);
1450unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1451bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1452void intel_mark_busy(struct drm_i915_private *dev_priv);
1453void intel_mark_idle(struct drm_i915_private *dev_priv);
1454int intel_display_suspend(struct drm_device *dev);
1455void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1456void intel_encoder_destroy(struct drm_encoder *encoder);
1457int intel_connector_init(struct intel_connector *);
1458struct intel_connector *intel_connector_alloc(void);
1459void intel_connector_free(struct intel_connector *connector);
1460bool intel_connector_get_hw_state(struct intel_connector *connector);
1461void intel_connector_attach_encoder(struct intel_connector *connector,
1462				    struct intel_encoder *encoder);
1463struct drm_display_mode *
1464intel_encoder_current_mode(struct intel_encoder *encoder);
1465
1466enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1467int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
1468				      struct drm_file *file_priv);
1469enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1470					     enum pipe pipe);
1471static inline bool
1472intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1473		    enum intel_output_type type)
1474{
1475	return crtc_state->output_types & (1 << type);
1476}
1477static inline bool
1478intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1479{
1480	return crtc_state->output_types &
1481		((1 << INTEL_OUTPUT_DP) |
1482		 (1 << INTEL_OUTPUT_DP_MST) |
1483		 (1 << INTEL_OUTPUT_EDP));
1484}
1485static inline void
1486intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1487{
1488	drm_wait_one_vblank(&dev_priv->drm, pipe);
1489}
1490static inline void
1491intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1492{
1493	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
 
1494
1495	if (crtc->active)
1496		intel_wait_for_vblank(dev_priv, pipe);
1497}
1498
1499u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1500
1501int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1502void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1503			 struct intel_digital_port *dport,
1504			 unsigned int expected_mask);
1505int intel_get_load_detect_pipe(struct drm_connector *connector,
1506			       const struct drm_display_mode *mode,
1507			       struct intel_load_detect_pipe *old,
1508			       struct drm_modeset_acquire_ctx *ctx);
1509void intel_release_load_detect_pipe(struct drm_connector *connector,
1510				    struct intel_load_detect_pipe *old,
1511				    struct drm_modeset_acquire_ctx *ctx);
1512struct i915_vma *
1513intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1514			   unsigned int rotation,
1515			   bool uses_fence,
1516			   unsigned long *out_flags);
1517void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
1518struct drm_framebuffer *
1519intel_framebuffer_create(struct drm_i915_gem_object *obj,
1520			 struct drm_mode_fb_cmd2 *mode_cmd);
 
 
 
 
 
1521int intel_prepare_plane_fb(struct drm_plane *plane,
1522			   struct drm_plane_state *new_state);
1523void intel_cleanup_plane_fb(struct drm_plane *plane,
1524			    struct drm_plane_state *old_state);
1525int intel_plane_atomic_get_property(struct drm_plane *plane,
1526				    const struct drm_plane_state *state,
1527				    struct drm_property *property,
1528				    uint64_t *val);
1529int intel_plane_atomic_set_property(struct drm_plane *plane,
1530				    struct drm_plane_state *state,
1531				    struct drm_property *property,
1532				    uint64_t val);
1533int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
1534				    struct drm_crtc_state *crtc_state,
1535				    const struct intel_plane_state *old_plane_state,
1536				    struct drm_plane_state *plane_state);
1537
1538void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1539				    enum pipe pipe);
 
 
 
 
 
 
 
 
 
1540
1541int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
 
 
 
 
 
 
 
 
 
 
1542		     const struct dpll *dpll);
1543void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1544int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1545
1546/* modesetting asserts */
1547void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1548			   enum pipe pipe);
1549void assert_pll(struct drm_i915_private *dev_priv,
1550		enum pipe pipe, bool state);
1551#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1552#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1553void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1554#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1555#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1556void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1557		       enum pipe pipe, bool state);
1558#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1559#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1560void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1561#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1562#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1563u32 intel_compute_tile_offset(int *x, int *y,
1564			      const struct intel_plane_state *state, int plane);
1565void intel_prepare_reset(struct drm_i915_private *dev_priv);
1566void intel_finish_reset(struct drm_i915_private *dev_priv);
 
 
 
1567void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1568void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1569void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
 
 
 
1570void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1571void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1572void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1573unsigned int skl_cdclk_get_vco(unsigned int freq);
 
1574void skl_enable_dc6(struct drm_i915_private *dev_priv);
1575void skl_disable_dc6(struct drm_i915_private *dev_priv);
1576void intel_dp_get_m_n(struct intel_crtc *crtc,
1577		      struct intel_crtc_state *pipe_config);
1578void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1579int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
 
 
 
1580bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1581			struct dpll *best_clock);
1582int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1583
1584bool intel_crtc_active(struct intel_crtc *crtc);
1585bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1586void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
1587void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1588enum intel_display_power_domain intel_port_to_power_domain(enum port port);
 
 
1589void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1590				 struct intel_crtc_state *pipe_config);
1591
1592int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1593int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1594
1595static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1596{
1597	return i915_ggtt_offset(state->vma);
1598}
1599
1600u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
1601			const struct intel_plane_state *plane_state);
1602u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1603		  const struct intel_plane_state *plane_state);
1604u32 glk_color_ctl(const struct intel_plane_state *plane_state);
1605u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1606		     unsigned int rotation);
1607int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
1608			    struct intel_plane_state *plane_state);
1609int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1610
1611/* intel_csr.c */
1612void intel_csr_ucode_init(struct drm_i915_private *);
1613void intel_csr_load_program(struct drm_i915_private *);
1614void intel_csr_ucode_fini(struct drm_i915_private *);
1615void intel_csr_ucode_suspend(struct drm_i915_private *);
1616void intel_csr_ucode_resume(struct drm_i915_private *);
1617
1618/* intel_dp.c */
1619bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1620		   enum port port);
1621bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1622			     struct intel_connector *intel_connector);
1623void intel_dp_set_link_params(struct intel_dp *intel_dp,
1624			      int link_rate, uint8_t lane_count,
1625			      bool link_mst);
1626int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1627					    int link_rate, uint8_t lane_count);
1628void intel_dp_start_link_train(struct intel_dp *intel_dp);
1629void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1630int intel_dp_retrain_link(struct intel_encoder *encoder,
1631			  struct drm_modeset_acquire_ctx *ctx);
1632void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1633void intel_dp_encoder_reset(struct drm_encoder *encoder);
1634void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1635void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1636int intel_dp_sink_crc(struct intel_dp *intel_dp,
1637		      struct intel_crtc_state *crtc_state, u8 *crc);
1638bool intel_dp_compute_config(struct intel_encoder *encoder,
1639			     struct intel_crtc_state *pipe_config,
1640			     struct drm_connector_state *conn_state);
1641bool intel_dp_is_edp(struct intel_dp *intel_dp);
1642bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1643enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1644				  bool long_hpd);
1645void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1646			    const struct drm_connector_state *conn_state);
1647void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1648void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1649void intel_edp_panel_on(struct intel_dp *intel_dp);
1650void intel_edp_panel_off(struct intel_dp *intel_dp);
 
1651void intel_dp_mst_suspend(struct drm_device *dev);
1652void intel_dp_mst_resume(struct drm_device *dev);
1653int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1654int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1655int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1656void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1657void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
1658uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1659void intel_plane_destroy(struct drm_plane *plane);
1660void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1661			   const struct intel_crtc_state *crtc_state);
1662void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1663			    const struct intel_crtc_state *crtc_state);
1664void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1665			       unsigned int frontbuffer_bits);
1666void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1667			  unsigned int frontbuffer_bits);
1668
1669void
1670intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1671				       uint8_t dp_train_pat);
1672void
1673intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1674void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1675uint8_t
1676intel_dp_voltage_max(struct intel_dp *intel_dp);
1677uint8_t
1678intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1679void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1680			   uint8_t *link_bw, uint8_t *rate_select);
1681bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1682bool
1683intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1684
1685static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1686{
1687	return ~((1 << lane_count) - 1) & 0xf;
1688}
1689
1690bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1691int intel_dp_link_required(int pixel_clock, int bpp);
1692int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1693bool intel_digital_port_connected(struct intel_encoder *encoder);
1694
1695/* intel_dp_aux_backlight.c */
1696int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1697
1698/* intel_dp_mst.c */
1699int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1700void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1701/* intel_dsi.c */
1702void intel_dsi_init(struct drm_i915_private *dev_priv);
1703
1704/* intel_dsi_dcs_backlight.c */
1705int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
1706
1707/* intel_dvo.c */
1708void intel_dvo_init(struct drm_i915_private *dev_priv);
1709/* intel_hotplug.c */
1710void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
1711bool intel_encoder_hotplug(struct intel_encoder *encoder,
1712			   struct intel_connector *connector);
1713
1714/* legacy fbdev emulation in intel_fbdev.c */
1715#ifdef CONFIG_DRM_FBDEV_EMULATION
1716extern int intel_fbdev_init(struct drm_device *dev);
1717extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1718extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1719extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
1720extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1721extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1722extern void intel_fbdev_restore_mode(struct drm_device *dev);
1723#else
1724static inline int intel_fbdev_init(struct drm_device *dev)
1725{
1726	return 0;
1727}
1728
1729static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1730{
1731}
1732
1733static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1734{
1735}
1736
1737static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
1738{
1739}
1740
1741static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1742{
1743}
1744
1745static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1746{
1747}
1748
1749static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1750{
1751}
1752#endif
1753
1754/* intel_fbc.c */
1755void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1756			   struct intel_atomic_state *state);
1757bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1758void intel_fbc_pre_update(struct intel_crtc *crtc,
1759			  struct intel_crtc_state *crtc_state,
1760			  struct intel_plane_state *plane_state);
1761void intel_fbc_post_update(struct intel_crtc *crtc);
1762void intel_fbc_init(struct drm_i915_private *dev_priv);
1763void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1764void intel_fbc_enable(struct intel_crtc *crtc,
1765		      struct intel_crtc_state *crtc_state,
1766		      struct intel_plane_state *plane_state);
1767void intel_fbc_disable(struct intel_crtc *crtc);
1768void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1769void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1770			  unsigned int frontbuffer_bits,
1771			  enum fb_op_origin origin);
1772void intel_fbc_flush(struct drm_i915_private *dev_priv,
1773		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1774void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1775void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1776
1777/* intel_hdmi.c */
1778void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1779		     enum port port);
1780void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1781			       struct intel_connector *intel_connector);
1782struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1783bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1784			       struct intel_crtc_state *pipe_config,
1785			       struct drm_connector_state *conn_state);
1786void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1787				       struct drm_connector *connector,
1788				       bool high_tmds_clock_ratio,
1789				       bool scrambling);
1790void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
1791void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
1792
1793
1794/* intel_lvds.c */
1795void intel_lvds_init(struct drm_i915_private *dev_priv);
1796struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1797bool intel_is_dual_link_lvds(struct drm_device *dev);
1798
1799
1800/* intel_modes.c */
1801int intel_connector_update_modes(struct drm_connector *connector,
1802				 struct edid *edid);
1803int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1804void intel_attach_force_audio_property(struct drm_connector *connector);
1805void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1806void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1807
1808
1809/* intel_overlay.c */
1810void intel_setup_overlay(struct drm_i915_private *dev_priv);
1811void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1812int intel_overlay_switch_off(struct intel_overlay *overlay);
1813int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1814				  struct drm_file *file_priv);
1815int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1816			      struct drm_file *file_priv);
1817void intel_overlay_reset(struct drm_i915_private *dev_priv);
1818
1819
1820/* intel_panel.c */
1821int intel_panel_init(struct intel_panel *panel,
1822		     struct drm_display_mode *fixed_mode,
1823		     struct drm_display_mode *alt_fixed_mode,
1824		     struct drm_display_mode *downclock_mode);
1825void intel_panel_fini(struct intel_panel *panel);
1826void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1827			    struct drm_display_mode *adjusted_mode);
1828void intel_pch_panel_fitting(struct intel_crtc *crtc,
1829			     struct intel_crtc_state *pipe_config,
1830			     int fitting_mode);
1831void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1832			      struct intel_crtc_state *pipe_config,
1833			      int fitting_mode);
1834void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
1835				    u32 level, u32 max);
1836int intel_panel_setup_backlight(struct drm_connector *connector,
1837				enum pipe pipe);
1838void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1839				  const struct drm_connector_state *conn_state);
1840void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
1841void intel_panel_destroy_backlight(struct drm_connector *connector);
1842enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
1843extern struct drm_display_mode *intel_find_panel_downclock(
1844				struct drm_i915_private *dev_priv,
1845				struct drm_display_mode *fixed_mode,
1846				struct drm_connector *connector);
 
 
1847
1848#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1849int intel_backlight_device_register(struct intel_connector *connector);
1850void intel_backlight_device_unregister(struct intel_connector *connector);
1851#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1852static inline int intel_backlight_device_register(struct intel_connector *connector)
1853{
1854	return 0;
1855}
1856static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1857{
1858}
1859#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1860
1861/* intel_hdcp.c */
1862void intel_hdcp_atomic_check(struct drm_connector *connector,
1863			     struct drm_connector_state *old_state,
1864			     struct drm_connector_state *new_state);
1865int intel_hdcp_init(struct intel_connector *connector,
1866		    const struct intel_hdcp_shim *hdcp_shim);
1867int intel_hdcp_enable(struct intel_connector *connector);
1868int intel_hdcp_disable(struct intel_connector *connector);
1869int intel_hdcp_check_link(struct intel_connector *connector);
1870bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
1871
1872/* intel_psr.c */
1873#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
1874void intel_psr_init_dpcd(struct intel_dp *intel_dp);
1875void intel_psr_enable(struct intel_dp *intel_dp,
1876		      const struct intel_crtc_state *crtc_state);
1877void intel_psr_disable(struct intel_dp *intel_dp,
1878		      const struct intel_crtc_state *old_crtc_state);
1879void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1880			  unsigned frontbuffer_bits);
1881void intel_psr_flush(struct drm_i915_private *dev_priv,
1882		     unsigned frontbuffer_bits,
1883		     enum fb_op_origin origin);
1884void intel_psr_init(struct drm_i915_private *dev_priv);
1885void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1886				   unsigned frontbuffer_bits);
1887void intel_psr_compute_config(struct intel_dp *intel_dp,
1888			      struct intel_crtc_state *crtc_state);
1889
1890/* intel_runtime_pm.c */
1891int intel_power_domains_init(struct drm_i915_private *);
1892void intel_power_domains_fini(struct drm_i915_private *);
1893void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1894void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1895void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
1896void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1897void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1898void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1899const char *
1900intel_display_power_domain_str(enum intel_display_power_domain domain);
1901
1902bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1903				    enum intel_display_power_domain domain);
1904bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1905				      enum intel_display_power_domain domain);
1906void intel_display_power_get(struct drm_i915_private *dev_priv,
1907			     enum intel_display_power_domain domain);
1908bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1909					enum intel_display_power_domain domain);
1910void intel_display_power_put(struct drm_i915_private *dev_priv,
1911			     enum intel_display_power_domain domain);
1912
1913static inline void
1914assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1915{
1916	WARN_ONCE(dev_priv->runtime_pm.suspended,
1917		  "Device suspended during HW access\n");
1918}
1919
1920static inline void
1921assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1922{
1923	assert_rpm_device_not_suspended(dev_priv);
1924	WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
1925		  "RPM wakelock ref not held during HW access");
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1926}
1927
1928/**
1929 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1930 * @dev_priv: i915 device instance
1931 *
1932 * This function disable asserts that check if we hold an RPM wakelock
1933 * reference, while keeping the device-not-suspended checks still enabled.
1934 * It's meant to be used only in special circumstances where our rule about
1935 * the wakelock refcount wrt. the device power state doesn't hold. According
1936 * to this rule at any point where we access the HW or want to keep the HW in
1937 * an active state we must hold an RPM wakelock reference acquired via one of
1938 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1939 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1940 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1941 * users should avoid using this function.
1942 *
1943 * Any calls to this function must have a symmetric call to
1944 * enable_rpm_wakeref_asserts().
1945 */
1946static inline void
1947disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1948{
1949	atomic_inc(&dev_priv->runtime_pm.wakeref_count);
1950}
1951
1952/**
1953 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1954 * @dev_priv: i915 device instance
1955 *
1956 * This function re-enables the RPM assert checks after disabling them with
1957 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1958 * circumstances otherwise its use should be avoided.
1959 *
1960 * Any calls to this function must have a symmetric call to
1961 * disable_rpm_wakeref_asserts().
1962 */
1963static inline void
1964enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1965{
1966	atomic_dec(&dev_priv->runtime_pm.wakeref_count);
1967}
1968
 
 
 
 
 
 
 
1969void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1970bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1971void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1972void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1973
1974void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1975
1976void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1977			     bool override, unsigned int mask);
1978bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1979			  enum dpio_channel ch, bool override);
1980
1981
1982/* intel_pm.c */
1983void intel_init_clock_gating(struct drm_i915_private *dev_priv);
1984void intel_suspend_hw(struct drm_i915_private *dev_priv);
1985int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
1986void intel_update_watermarks(struct intel_crtc *crtc);
1987void intel_init_pm(struct drm_i915_private *dev_priv);
1988void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
1989void intel_pm_setup(struct drm_i915_private *dev_priv);
1990void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1991void intel_gpu_ips_teardown(void);
1992void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1993void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1994void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1995void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1996void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1997void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
 
1998void gen6_rps_busy(struct drm_i915_private *dev_priv);
1999void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
2000void gen6_rps_idle(struct drm_i915_private *dev_priv);
2001void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
2002void g4x_wm_get_hw_state(struct drm_device *dev);
 
 
 
2003void vlv_wm_get_hw_state(struct drm_device *dev);
2004void ilk_wm_get_hw_state(struct drm_device *dev);
2005void skl_wm_get_hw_state(struct drm_device *dev);
2006void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2007			  struct skl_ddb_allocation *ddb /* out */);
2008void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
2009			      struct skl_pipe_wm *out);
2010void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
2011void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
2012bool intel_can_enable_sagv(struct drm_atomic_state *state);
2013int intel_enable_sagv(struct drm_i915_private *dev_priv);
2014int intel_disable_sagv(struct drm_i915_private *dev_priv);
2015bool skl_wm_level_equals(const struct skl_wm_level *l1,
2016			 const struct skl_wm_level *l2);
2017bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
2018				 const struct skl_ddb_entry **entries,
2019				 const struct skl_ddb_entry *ddb,
2020				 int ignore);
2021bool ilk_disable_lp_wm(struct drm_device *dev);
2022int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
2023				  struct intel_crtc_state *cstate);
2024void intel_init_ipc(struct drm_i915_private *dev_priv);
2025void intel_enable_ipc(struct drm_i915_private *dev_priv);
2026
2027/* intel_sdvo.c */
2028bool intel_sdvo_init(struct drm_i915_private *dev_priv,
2029		     i915_reg_t reg, enum port port);
2030
2031
2032/* intel_sprite.c */
2033bool intel_format_is_yuv(u32 format);
2034int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
2035			     int usecs);
2036struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
2037					      enum pipe pipe, int plane);
2038int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
2039				    struct drm_file *file_priv);
2040void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
2041void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
2042void skl_update_plane(struct intel_plane *plane,
2043		      const struct intel_crtc_state *crtc_state,
2044		      const struct intel_plane_state *plane_state);
2045void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
2046bool skl_plane_get_hw_state(struct intel_plane *plane);
2047bool skl_plane_has_ccs(struct drm_i915_private *dev_priv,
2048		       enum pipe pipe, enum plane_id plane_id);
2049
2050/* intel_tv.c */
2051void intel_tv_init(struct drm_i915_private *dev_priv);
2052
2053/* intel_atomic.c */
2054int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
2055						const struct drm_connector_state *state,
2056						struct drm_property *property,
2057						uint64_t *val);
2058int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
2059						struct drm_connector_state *state,
2060						struct drm_property *property,
2061						uint64_t val);
2062int intel_digital_connector_atomic_check(struct drm_connector *conn,
2063					 struct drm_connector_state *new_state);
2064struct drm_connector_state *
2065intel_digital_connector_duplicate_state(struct drm_connector *connector);
2066
2067struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
2068void intel_crtc_destroy_state(struct drm_crtc *crtc,
2069			       struct drm_crtc_state *state);
2070struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
2071void intel_atomic_state_clear(struct drm_atomic_state *);
 
 
2072
2073static inline struct intel_crtc_state *
2074intel_atomic_get_crtc_state(struct drm_atomic_state *state,
2075			    struct intel_crtc *crtc)
2076{
2077	struct drm_crtc_state *crtc_state;
2078	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
2079	if (IS_ERR(crtc_state))
2080		return ERR_CAST(crtc_state);
2081
2082	return to_intel_crtc_state(crtc_state);
2083}
2084
2085static inline struct intel_crtc_state *
2086intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
2087				     struct intel_crtc *crtc)
2088{
2089	struct drm_crtc_state *crtc_state;
2090
2091	crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
2092
2093	if (crtc_state)
2094		return to_intel_crtc_state(crtc_state);
2095	else
2096		return NULL;
2097}
2098
2099static inline struct intel_plane_state *
2100intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
2101				      struct intel_plane *plane)
2102{
2103	struct drm_plane_state *plane_state;
2104
2105	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
2106
2107	return to_intel_plane_state(plane_state);
2108}
2109
2110int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
2111			       struct intel_crtc *intel_crtc,
2112			       struct intel_crtc_state *crtc_state);
2113
2114/* intel_atomic_plane.c */
2115struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
2116struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
2117void intel_plane_destroy_state(struct drm_plane *plane,
2118			       struct drm_plane_state *state);
2119extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2120int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
2121					struct intel_crtc_state *crtc_state,
2122					const struct intel_plane_state *old_plane_state,
2123					struct intel_plane_state *intel_state);
2124
2125/* intel_color.c */
2126void intel_color_init(struct drm_crtc *crtc);
2127int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
2128void intel_color_set_csc(struct drm_crtc_state *crtc_state);
2129void intel_color_load_luts(struct drm_crtc_state *crtc_state);
2130
2131/* intel_lspcon.c */
2132bool lspcon_init(struct intel_digital_port *intel_dig_port);
2133void lspcon_resume(struct intel_lspcon *lspcon);
2134void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2135
2136/* intel_pipe_crc.c */
2137int intel_pipe_crc_create(struct drm_minor *minor);
2138#ifdef CONFIG_DEBUG_FS
2139int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
2140			      size_t *values_cnt);
2141#else
2142#define intel_crtc_set_crc_source NULL
2143#endif
2144extern const struct file_operations i915_display_crc_ctl_fops;
2145#endif /* __INTEL_DRV_H__ */