Linux Audio

Check our new training course

Yocto / OpenEmbedded training

Mar 24-27, 2025, special US time zones
Register
Loading...
v4.6
   1/*
   2 * Copyright 2008 Advanced Micro Devices, Inc.
   3 * Copyright 2008 Red Hat Inc.
   4 * Copyright 2009 Jerome Glisse.
   5 *
   6 * Permission is hereby granted, free of charge, to any person obtaining a
   7 * copy of this software and associated documentation files (the "Software"),
   8 * to deal in the Software without restriction, including without limitation
   9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10 * and/or sell copies of the Software, and to permit persons to whom the
  11 * Software is furnished to do so, subject to the following conditions:
  12 *
  13 * The above copyright notice and this permission notice shall be included in
  14 * all copies or substantial portions of the Software.
  15 *
  16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22 * OTHER DEALINGS IN THE SOFTWARE.
  23 *
  24 * Authors: Dave Airlie
  25 *          Alex Deucher
  26 *          Jerome Glisse
  27 */
  28/* RS600 / Radeon X1250/X1270 integrated GPU
  29 *
  30 * This file gather function specific to RS600 which is the IGP of
  31 * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32 * is the X1250/X1270 supporting AMD CPU). The display engine are
  33 * the avivo one, bios is an atombios, 3D block are the one of the
  34 * R4XX family. The GART is different from the RS400 one and is very
  35 * close to the one of the R600 family (R600 likely being an evolution
  36 * of the RS600 GART block).
  37 */
  38#include <drm/drmP.h>
  39#include "radeon.h"
  40#include "radeon_asic.h"
  41#include "radeon_audio.h"
  42#include "atom.h"
  43#include "rs600d.h"
  44
  45#include "rs600_reg_safe.h"
  46
  47static void rs600_gpu_init(struct radeon_device *rdev);
  48int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  49
  50static const u32 crtc_offsets[2] =
  51{
  52	0,
  53	AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  54};
  55
  56static bool avivo_is_in_vblank(struct radeon_device *rdev, int crtc)
  57{
  58	if (RREG32(AVIVO_D1CRTC_STATUS + crtc_offsets[crtc]) & AVIVO_D1CRTC_V_BLANK)
  59		return true;
  60	else
  61		return false;
  62}
  63
  64static bool avivo_is_counter_moving(struct radeon_device *rdev, int crtc)
  65{
  66	u32 pos1, pos2;
  67
  68	pos1 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  69	pos2 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  70
  71	if (pos1 != pos2)
  72		return true;
  73	else
  74		return false;
  75}
  76
  77/**
  78 * avivo_wait_for_vblank - vblank wait asic callback.
  79 *
  80 * @rdev: radeon_device pointer
  81 * @crtc: crtc to wait for vblank on
  82 *
  83 * Wait for vblank on the requested crtc (r5xx-r7xx).
  84 */
  85void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
  86{
  87	unsigned i = 0;
  88
  89	if (crtc >= rdev->num_crtc)
  90		return;
  91
  92	if (!(RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[crtc]) & AVIVO_CRTC_EN))
  93		return;
  94
  95	/* depending on when we hit vblank, we may be close to active; if so,
  96	 * wait for another frame.
  97	 */
  98	while (avivo_is_in_vblank(rdev, crtc)) {
  99		if (i++ % 100 == 0) {
 100			if (!avivo_is_counter_moving(rdev, crtc))
 101				break;
 
 102		}
 103	}
 104
 105	while (!avivo_is_in_vblank(rdev, crtc)) {
 106		if (i++ % 100 == 0) {
 107			if (!avivo_is_counter_moving(rdev, crtc))
 108				break;
 
 109		}
 110	}
 111}
 112
 113void rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
 
 
 
 
 
 
 
 
 
 
 
 
 114{
 115	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
 116	u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
 117	int i;
 118
 119	/* Lock the graphics update lock */
 120	tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
 121	WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
 122
 123	/* update the scanout addresses */
 124	WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
 125	       (u32)crtc_base);
 126	WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
 127	       (u32)crtc_base);
 128
 129	/* Wait for update_pending to go high. */
 130	for (i = 0; i < rdev->usec_timeout; i++) {
 131		if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
 132			break;
 133		udelay(1);
 134	}
 135	DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
 136
 137	/* Unlock the lock, so double-buffering can take place inside vblank */
 138	tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
 139	WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
 140}
 141
 142bool rs600_page_flip_pending(struct radeon_device *rdev, int crtc_id)
 143{
 144	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
 145
 146	/* Return current update_pending status: */
 147	return !!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) &
 148		AVIVO_D1GRPH_SURFACE_UPDATE_PENDING);
 149}
 150
 151void avivo_program_fmt(struct drm_encoder *encoder)
 152{
 153	struct drm_device *dev = encoder->dev;
 154	struct radeon_device *rdev = dev->dev_private;
 155	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 156	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
 157	int bpc = 0;
 158	u32 tmp = 0;
 159	enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
 160
 161	if (connector) {
 162		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
 163		bpc = radeon_get_monitor_bpc(connector);
 164		dither = radeon_connector->dither;
 165	}
 166
 167	/* LVDS FMT is set up by atom */
 168	if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
 169		return;
 170
 171	if (bpc == 0)
 172		return;
 173
 174	switch (bpc) {
 175	case 6:
 176		if (dither == RADEON_FMT_DITHER_ENABLE)
 177			/* XXX sort out optimal dither settings */
 178			tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
 179		else
 180			tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN;
 181		break;
 182	case 8:
 183		if (dither == RADEON_FMT_DITHER_ENABLE)
 184			/* XXX sort out optimal dither settings */
 185			tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN |
 186				AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH);
 187		else
 188			tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN |
 189				AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH);
 190		break;
 191	case 10:
 192	default:
 193		/* not needed */
 194		break;
 195	}
 196
 197	switch (radeon_encoder->encoder_id) {
 198	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
 199		WREG32(AVIVO_TMDSA_BIT_DEPTH_CONTROL, tmp);
 200		break;
 201	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
 202		WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, tmp);
 203		break;
 204	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
 205		WREG32(AVIVO_DVOA_BIT_DEPTH_CONTROL, tmp);
 206		break;
 207	case ENCODER_OBJECT_ID_INTERNAL_DDI:
 208		WREG32(AVIVO_DDIA_BIT_DEPTH_CONTROL, tmp);
 209		break;
 210	default:
 211		break;
 212	}
 213}
 214
 215void rs600_pm_misc(struct radeon_device *rdev)
 216{
 217	int requested_index = rdev->pm.requested_power_state_index;
 218	struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
 219	struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
 220	u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
 221	u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
 222
 223	if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
 224		if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
 225			tmp = RREG32(voltage->gpio.reg);
 226			if (voltage->active_high)
 227				tmp |= voltage->gpio.mask;
 228			else
 229				tmp &= ~(voltage->gpio.mask);
 230			WREG32(voltage->gpio.reg, tmp);
 231			if (voltage->delay)
 232				udelay(voltage->delay);
 233		} else {
 234			tmp = RREG32(voltage->gpio.reg);
 235			if (voltage->active_high)
 236				tmp &= ~voltage->gpio.mask;
 237			else
 238				tmp |= voltage->gpio.mask;
 239			WREG32(voltage->gpio.reg, tmp);
 240			if (voltage->delay)
 241				udelay(voltage->delay);
 242		}
 243	} else if (voltage->type == VOLTAGE_VDDC)
 244		radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
 245
 246	dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
 247	dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
 248	dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
 249	if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
 250		if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
 251			dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
 252			dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
 253		} else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
 254			dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
 255			dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
 256		}
 257	} else {
 258		dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
 259		dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
 260	}
 261	WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
 262
 263	dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
 264	if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
 265		dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
 266		if (voltage->delay) {
 267			dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
 268			dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
 269		} else
 270			dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
 271	} else
 272		dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
 273	WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
 274
 275	hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
 276	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
 277		hdp_dyn_cntl &= ~HDP_FORCEON;
 278	else
 279		hdp_dyn_cntl |= HDP_FORCEON;
 280	WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
 281#if 0
 282	/* mc_host_dyn seems to cause hangs from time to time */
 283	mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
 284	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
 285		mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
 286	else
 287		mc_host_dyn_cntl |= MC_HOST_FORCEON;
 288	WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
 289#endif
 290	dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
 291	if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
 292		dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
 293	else
 294		dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
 295	WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
 296
 297	/* set pcie lanes */
 298	if ((rdev->flags & RADEON_IS_PCIE) &&
 299	    !(rdev->flags & RADEON_IS_IGP) &&
 300	    rdev->asic->pm.set_pcie_lanes &&
 301	    (ps->pcie_lanes !=
 302	     rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
 303		radeon_set_pcie_lanes(rdev,
 304				      ps->pcie_lanes);
 305		DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
 306	}
 307}
 308
 309void rs600_pm_prepare(struct radeon_device *rdev)
 310{
 311	struct drm_device *ddev = rdev->ddev;
 312	struct drm_crtc *crtc;
 313	struct radeon_crtc *radeon_crtc;
 314	u32 tmp;
 315
 316	/* disable any active CRTCs */
 317	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
 318		radeon_crtc = to_radeon_crtc(crtc);
 319		if (radeon_crtc->enabled) {
 320			tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
 321			tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
 322			WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
 323		}
 324	}
 325}
 326
 327void rs600_pm_finish(struct radeon_device *rdev)
 328{
 329	struct drm_device *ddev = rdev->ddev;
 330	struct drm_crtc *crtc;
 331	struct radeon_crtc *radeon_crtc;
 332	u32 tmp;
 333
 334	/* enable any active CRTCs */
 335	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
 336		radeon_crtc = to_radeon_crtc(crtc);
 337		if (radeon_crtc->enabled) {
 338			tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
 339			tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
 340			WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
 341		}
 342	}
 343}
 344
 345/* hpd for digital panel detect/disconnect */
 346bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
 347{
 348	u32 tmp;
 349	bool connected = false;
 350
 351	switch (hpd) {
 352	case RADEON_HPD_1:
 353		tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
 354		if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
 355			connected = true;
 356		break;
 357	case RADEON_HPD_2:
 358		tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
 359		if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
 360			connected = true;
 361		break;
 362	default:
 363		break;
 364	}
 365	return connected;
 366}
 367
 368void rs600_hpd_set_polarity(struct radeon_device *rdev,
 369			    enum radeon_hpd_id hpd)
 370{
 371	u32 tmp;
 372	bool connected = rs600_hpd_sense(rdev, hpd);
 373
 374	switch (hpd) {
 375	case RADEON_HPD_1:
 376		tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
 377		if (connected)
 378			tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
 379		else
 380			tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
 381		WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
 382		break;
 383	case RADEON_HPD_2:
 384		tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
 385		if (connected)
 386			tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
 387		else
 388			tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
 389		WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
 390		break;
 391	default:
 392		break;
 393	}
 394}
 395
 396void rs600_hpd_init(struct radeon_device *rdev)
 397{
 398	struct drm_device *dev = rdev->ddev;
 399	struct drm_connector *connector;
 400	unsigned enable = 0;
 401
 402	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
 403		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
 404		switch (radeon_connector->hpd.hpd) {
 405		case RADEON_HPD_1:
 406			WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
 407			       S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
 
 408			break;
 409		case RADEON_HPD_2:
 410			WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
 411			       S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
 
 412			break;
 413		default:
 414			break;
 415		}
 416		enable |= 1 << radeon_connector->hpd.hpd;
 417		radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
 418	}
 419	radeon_irq_kms_enable_hpd(rdev, enable);
 
 420}
 421
 422void rs600_hpd_fini(struct radeon_device *rdev)
 423{
 424	struct drm_device *dev = rdev->ddev;
 425	struct drm_connector *connector;
 426	unsigned disable = 0;
 427
 428	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
 429		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
 430		switch (radeon_connector->hpd.hpd) {
 431		case RADEON_HPD_1:
 432			WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
 433			       S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
 
 434			break;
 435		case RADEON_HPD_2:
 436			WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
 437			       S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
 
 438			break;
 439		default:
 440			break;
 441		}
 442		disable |= 1 << radeon_connector->hpd.hpd;
 443	}
 444	radeon_irq_kms_disable_hpd(rdev, disable);
 445}
 446
 447int rs600_asic_reset(struct radeon_device *rdev)
 448{
 449	struct rv515_mc_save save;
 450	u32 status, tmp;
 451	int ret = 0;
 452
 453	status = RREG32(R_000E40_RBBM_STATUS);
 454	if (!G_000E40_GUI_ACTIVE(status)) {
 455		return 0;
 456	}
 457	/* Stops all mc clients */
 458	rv515_mc_stop(rdev, &save);
 459	status = RREG32(R_000E40_RBBM_STATUS);
 460	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
 461	/* stop CP */
 462	WREG32(RADEON_CP_CSQ_CNTL, 0);
 463	tmp = RREG32(RADEON_CP_RB_CNTL);
 464	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
 465	WREG32(RADEON_CP_RB_RPTR_WR, 0);
 466	WREG32(RADEON_CP_RB_WPTR, 0);
 467	WREG32(RADEON_CP_RB_CNTL, tmp);
 468	pci_save_state(rdev->pdev);
 469	/* disable bus mastering */
 470	pci_clear_master(rdev->pdev);
 471	mdelay(1);
 472	/* reset GA+VAP */
 473	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
 474					S_0000F0_SOFT_RESET_GA(1));
 475	RREG32(R_0000F0_RBBM_SOFT_RESET);
 476	mdelay(500);
 477	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
 478	mdelay(1);
 479	status = RREG32(R_000E40_RBBM_STATUS);
 480	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
 481	/* reset CP */
 482	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
 483	RREG32(R_0000F0_RBBM_SOFT_RESET);
 484	mdelay(500);
 485	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
 486	mdelay(1);
 487	status = RREG32(R_000E40_RBBM_STATUS);
 488	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
 489	/* reset MC */
 490	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
 491	RREG32(R_0000F0_RBBM_SOFT_RESET);
 492	mdelay(500);
 493	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
 494	mdelay(1);
 495	status = RREG32(R_000E40_RBBM_STATUS);
 496	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
 497	/* restore PCI & busmastering */
 498	pci_restore_state(rdev->pdev);
 499	/* Check if GPU is idle */
 500	if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
 501		dev_err(rdev->dev, "failed to reset GPU\n");
 502		ret = -1;
 503	} else
 504		dev_info(rdev->dev, "GPU reset succeed\n");
 505	rv515_mc_resume(rdev, &save);
 506	return ret;
 507}
 508
 509/*
 510 * GART.
 511 */
 512void rs600_gart_tlb_flush(struct radeon_device *rdev)
 513{
 514	uint32_t tmp;
 515
 516	tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
 517	tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
 518	WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
 519
 520	tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
 521	tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
 522	WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
 523
 524	tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
 525	tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
 526	WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
 527	tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
 528}
 529
 530static int rs600_gart_init(struct radeon_device *rdev)
 531{
 532	int r;
 533
 534	if (rdev->gart.robj) {
 535		WARN(1, "RS600 GART already initialized\n");
 536		return 0;
 537	}
 538	/* Initialize common gart structure */
 539	r = radeon_gart_init(rdev);
 540	if (r) {
 541		return r;
 542	}
 543	rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
 544	return radeon_gart_table_vram_alloc(rdev);
 545}
 546
 547static int rs600_gart_enable(struct radeon_device *rdev)
 548{
 549	u32 tmp;
 550	int r, i;
 551
 552	if (rdev->gart.robj == NULL) {
 553		dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
 554		return -EINVAL;
 555	}
 556	r = radeon_gart_table_vram_pin(rdev);
 557	if (r)
 558		return r;
 
 559	/* Enable bus master */
 560	tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
 561	WREG32(RADEON_BUS_CNTL, tmp);
 562	/* FIXME: setup default page */
 563	WREG32_MC(R_000100_MC_PT0_CNTL,
 564		  (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
 565		   S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
 566
 567	for (i = 0; i < 19; i++) {
 568		WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
 569			  S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
 570			  S_00016C_SYSTEM_ACCESS_MODE_MASK(
 571				  V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
 572			  S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
 573				  V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
 574			  S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
 575			  S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
 576			  S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
 577	}
 578	/* enable first context */
 579	WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
 580		  S_000102_ENABLE_PAGE_TABLE(1) |
 581		  S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
 582
 583	/* disable all other contexts */
 584	for (i = 1; i < 8; i++)
 585		WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
 586
 587	/* setup the page table */
 588	WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
 589		  rdev->gart.table_addr);
 590	WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
 591	WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
 592	WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
 593
 594	/* System context maps to VRAM space */
 595	WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
 596	WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
 597
 598	/* enable page tables */
 599	tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
 600	WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
 601	tmp = RREG32_MC(R_000009_MC_CNTL1);
 602	WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
 603	rs600_gart_tlb_flush(rdev);
 604	DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
 605		 (unsigned)(rdev->mc.gtt_size >> 20),
 606		 (unsigned long long)rdev->gart.table_addr);
 607	rdev->gart.ready = true;
 608	return 0;
 609}
 610
 611static void rs600_gart_disable(struct radeon_device *rdev)
 612{
 613	u32 tmp;
 614
 615	/* FIXME: disable out of gart access */
 616	WREG32_MC(R_000100_MC_PT0_CNTL, 0);
 617	tmp = RREG32_MC(R_000009_MC_CNTL1);
 618	WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
 619	radeon_gart_table_vram_unpin(rdev);
 620}
 621
 622static void rs600_gart_fini(struct radeon_device *rdev)
 623{
 624	radeon_gart_fini(rdev);
 625	rs600_gart_disable(rdev);
 626	radeon_gart_table_vram_free(rdev);
 627}
 628
 629uint64_t rs600_gart_get_page_entry(uint64_t addr, uint32_t flags)
 630{
 631	addr = addr & 0xFFFFFFFFFFFFF000ULL;
 632	addr |= R600_PTE_SYSTEM;
 633	if (flags & RADEON_GART_PAGE_VALID)
 634		addr |= R600_PTE_VALID;
 635	if (flags & RADEON_GART_PAGE_READ)
 636		addr |= R600_PTE_READABLE;
 637	if (flags & RADEON_GART_PAGE_WRITE)
 638		addr |= R600_PTE_WRITEABLE;
 639	if (flags & RADEON_GART_PAGE_SNOOP)
 640		addr |= R600_PTE_SNOOPED;
 641	return addr;
 642}
 643
 644void rs600_gart_set_page(struct radeon_device *rdev, unsigned i,
 645			 uint64_t entry)
 646{
 647	void __iomem *ptr = (void *)rdev->gart.ptr;
 648	writeq(entry, ptr + (i * 8));
 
 
 
 
 
 
 
 
 649}
 650
 651int rs600_irq_set(struct radeon_device *rdev)
 652{
 653	uint32_t tmp = 0;
 654	uint32_t mode_int = 0;
 655	u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
 656		~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
 657	u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
 658		~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
 659	u32 hdmi0;
 660	if (ASIC_IS_DCE2(rdev))
 661		hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
 662			~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
 663	else
 664		hdmi0 = 0;
 665
 666	if (!rdev->irq.installed) {
 667		WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
 668		WREG32(R_000040_GEN_INT_CNTL, 0);
 669		return -EINVAL;
 670	}
 671	if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
 672		tmp |= S_000040_SW_INT_EN(1);
 673	}
 
 
 
 674	if (rdev->irq.crtc_vblank_int[0] ||
 675	    atomic_read(&rdev->irq.pflip[0])) {
 676		mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
 677	}
 678	if (rdev->irq.crtc_vblank_int[1] ||
 679	    atomic_read(&rdev->irq.pflip[1])) {
 680		mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
 681	}
 682	if (rdev->irq.hpd[0]) {
 683		hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
 684	}
 685	if (rdev->irq.hpd[1]) {
 686		hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
 687	}
 688	if (rdev->irq.afmt[0]) {
 689		hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
 690	}
 691	WREG32(R_000040_GEN_INT_CNTL, tmp);
 692	WREG32(R_006540_DxMODE_INT_MASK, mode_int);
 693	WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
 694	WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
 695	if (ASIC_IS_DCE2(rdev))
 696		WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
 697
 698	/* posting read */
 699	RREG32(R_000040_GEN_INT_CNTL);
 700
 701	return 0;
 702}
 703
 704static inline u32 rs600_irq_ack(struct radeon_device *rdev)
 705{
 706	uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
 707	uint32_t irq_mask = S_000044_SW_INT(1);
 708	u32 tmp;
 709
 
 
 
 
 
 
 710	if (G_000044_DISPLAY_INT_STAT(irqs)) {
 711		rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
 712		if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 713			WREG32(R_006534_D1MODE_VBLANK_STATUS,
 714				S_006534_D1MODE_VBLANK_ACK(1));
 715		}
 716		if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 717			WREG32(R_006D34_D2MODE_VBLANK_STATUS,
 718				S_006D34_D2MODE_VBLANK_ACK(1));
 719		}
 720		if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 721			tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
 722			tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
 723			WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
 724		}
 725		if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 726			tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
 727			tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
 728			WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
 729		}
 730	} else {
 731		rdev->irq.stat_regs.r500.disp_int = 0;
 732	}
 733
 734	if (ASIC_IS_DCE2(rdev)) {
 735		rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
 736			S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
 737		if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
 738			tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
 739			tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
 740			WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
 741		}
 742	} else
 743		rdev->irq.stat_regs.r500.hdmi0_status = 0;
 744
 745	if (irqs) {
 746		WREG32(R_000044_GEN_INT_STATUS, irqs);
 747	}
 748	return irqs & irq_mask;
 749}
 750
 751void rs600_irq_disable(struct radeon_device *rdev)
 752{
 753	u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
 754		~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
 755	WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
 756	WREG32(R_000040_GEN_INT_CNTL, 0);
 757	WREG32(R_006540_DxMODE_INT_MASK, 0);
 758	/* Wait and acknowledge irq */
 759	mdelay(1);
 760	rs600_irq_ack(rdev);
 761}
 762
 763int rs600_irq_process(struct radeon_device *rdev)
 764{
 765	u32 status, msi_rearm;
 766	bool queue_hotplug = false;
 767	bool queue_hdmi = false;
 768
 
 
 
 769	status = rs600_irq_ack(rdev);
 770	if (!status &&
 771	    !rdev->irq.stat_regs.r500.disp_int &&
 772	    !rdev->irq.stat_regs.r500.hdmi0_status) {
 773		return IRQ_NONE;
 774	}
 775	while (status ||
 776	       rdev->irq.stat_regs.r500.disp_int ||
 777	       rdev->irq.stat_regs.r500.hdmi0_status) {
 778		/* SW interrupt */
 779		if (G_000044_SW_INT(status)) {
 780			radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
 781		}
 
 
 
 
 
 
 782		/* Vertical blank interrupts */
 783		if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 784			if (rdev->irq.crtc_vblank_int[0]) {
 785				drm_handle_vblank(rdev->ddev, 0);
 786				rdev->pm.vblank_sync = true;
 787				wake_up(&rdev->irq.vblank_queue);
 788			}
 789			if (atomic_read(&rdev->irq.pflip[0]))
 790				radeon_crtc_handle_vblank(rdev, 0);
 791		}
 792		if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 793			if (rdev->irq.crtc_vblank_int[1]) {
 794				drm_handle_vblank(rdev->ddev, 1);
 795				rdev->pm.vblank_sync = true;
 796				wake_up(&rdev->irq.vblank_queue);
 797			}
 798			if (atomic_read(&rdev->irq.pflip[1]))
 799				radeon_crtc_handle_vblank(rdev, 1);
 800		}
 801		if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 802			queue_hotplug = true;
 803			DRM_DEBUG("HPD1\n");
 804		}
 805		if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 806			queue_hotplug = true;
 807			DRM_DEBUG("HPD2\n");
 808		}
 809		if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
 810			queue_hdmi = true;
 811			DRM_DEBUG("HDMI0\n");
 812		}
 813		status = rs600_irq_ack(rdev);
 814	}
 
 
 815	if (queue_hotplug)
 816		schedule_delayed_work(&rdev->hotplug_work, 0);
 817	if (queue_hdmi)
 818		schedule_work(&rdev->audio_work);
 819	if (rdev->msi_enabled) {
 820		switch (rdev->family) {
 821		case CHIP_RS600:
 822		case CHIP_RS690:
 823		case CHIP_RS740:
 824			msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
 825			WREG32(RADEON_BUS_CNTL, msi_rearm);
 826			WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
 827			break;
 828		default:
 829			WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
 830			break;
 831		}
 832	}
 833	return IRQ_HANDLED;
 834}
 835
 836u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
 837{
 838	if (crtc == 0)
 839		return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
 840	else
 841		return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
 842}
 843
 844int rs600_mc_wait_for_idle(struct radeon_device *rdev)
 845{
 846	unsigned i;
 847
 848	for (i = 0; i < rdev->usec_timeout; i++) {
 849		if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
 850			return 0;
 851		udelay(1);
 852	}
 853	return -1;
 854}
 855
 856static void rs600_gpu_init(struct radeon_device *rdev)
 857{
 858	r420_pipes_init(rdev);
 859	/* Wait for mc idle */
 860	if (rs600_mc_wait_for_idle(rdev))
 861		dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
 862}
 863
 864static void rs600_mc_init(struct radeon_device *rdev)
 865{
 866	u64 base;
 867
 868	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
 869	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
 870	rdev->mc.vram_is_ddr = true;
 871	rdev->mc.vram_width = 128;
 872	rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
 873	rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
 874	rdev->mc.visible_vram_size = rdev->mc.aper_size;
 875	rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
 876	base = RREG32_MC(R_000004_MC_FB_LOCATION);
 877	base = G_000004_MC_FB_START(base) << 16;
 878	radeon_vram_location(rdev, &rdev->mc, base);
 879	rdev->mc.gtt_base_align = 0;
 880	radeon_gtt_location(rdev, &rdev->mc);
 881	radeon_update_bandwidth_info(rdev);
 882}
 883
 884void rs600_bandwidth_update(struct radeon_device *rdev)
 885{
 886	struct drm_display_mode *mode0 = NULL;
 887	struct drm_display_mode *mode1 = NULL;
 888	u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
 889	/* FIXME: implement full support */
 890
 891	if (!rdev->mode_info.mode_config_initialized)
 892		return;
 893
 894	radeon_update_display_priority(rdev);
 895
 896	if (rdev->mode_info.crtcs[0]->base.enabled)
 897		mode0 = &rdev->mode_info.crtcs[0]->base.mode;
 898	if (rdev->mode_info.crtcs[1]->base.enabled)
 899		mode1 = &rdev->mode_info.crtcs[1]->base.mode;
 900
 901	rs690_line_buffer_adjust(rdev, mode0, mode1);
 902
 903	if (rdev->disp_priority == 2) {
 904		d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
 905		d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
 906		d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
 907		d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
 908		WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
 909		WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
 910		WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
 911		WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
 912	}
 913}
 914
 915uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
 916{
 917	unsigned long flags;
 918	u32 r;
 919
 920	spin_lock_irqsave(&rdev->mc_idx_lock, flags);
 921	WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
 922		S_000070_MC_IND_CITF_ARB0(1));
 923	r = RREG32(R_000074_MC_IND_DATA);
 924	spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
 925	return r;
 926}
 927
 928void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
 929{
 930	unsigned long flags;
 931
 932	spin_lock_irqsave(&rdev->mc_idx_lock, flags);
 933	WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
 934		S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
 935	WREG32(R_000074_MC_IND_DATA, v);
 936	spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
 937}
 938
 939static void rs600_debugfs(struct radeon_device *rdev)
 940{
 941	if (r100_debugfs_rbbm_init(rdev))
 942		DRM_ERROR("Failed to register debugfs file for RBBM !\n");
 943}
 944
 945void rs600_set_safe_registers(struct radeon_device *rdev)
 946{
 947	rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
 948	rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
 949}
 950
 951static void rs600_mc_program(struct radeon_device *rdev)
 952{
 953	struct rv515_mc_save save;
 954
 955	/* Stops all mc clients */
 956	rv515_mc_stop(rdev, &save);
 957
 958	/* Wait for mc idle */
 959	if (rs600_mc_wait_for_idle(rdev))
 960		dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
 961
 962	/* FIXME: What does AGP means for such chipset ? */
 963	WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
 964	WREG32_MC(R_000006_AGP_BASE, 0);
 965	WREG32_MC(R_000007_AGP_BASE_2, 0);
 966	/* Program MC */
 967	WREG32_MC(R_000004_MC_FB_LOCATION,
 968			S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
 969			S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
 970	WREG32(R_000134_HDP_FB_LOCATION,
 971		S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
 972
 973	rv515_mc_resume(rdev, &save);
 974}
 975
 976static int rs600_startup(struct radeon_device *rdev)
 977{
 978	int r;
 979
 980	rs600_mc_program(rdev);
 981	/* Resume clock */
 982	rv515_clock_startup(rdev);
 983	/* Initialize GPU configuration (# pipes, ...) */
 984	rs600_gpu_init(rdev);
 985	/* Initialize GART (initialize after TTM so we can allocate
 986	 * memory through TTM but finalize after TTM) */
 987	r = rs600_gart_enable(rdev);
 988	if (r)
 989		return r;
 990
 991	/* allocate wb buffer */
 992	r = radeon_wb_init(rdev);
 993	if (r)
 994		return r;
 995
 996	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
 997	if (r) {
 998		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
 999		return r;
1000	}
1001
1002	/* Enable IRQ */
1003	if (!rdev->irq.installed) {
1004		r = radeon_irq_kms_init(rdev);
1005		if (r)
1006			return r;
1007	}
1008
1009	rs600_irq_set(rdev);
1010	rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
1011	/* 1M ring buffer */
1012	r = r100_cp_init(rdev, 1024 * 1024);
1013	if (r) {
1014		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
1015		return r;
1016	}
1017
1018	r = radeon_ib_pool_init(rdev);
1019	if (r) {
1020		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
 
 
 
1021		return r;
1022	}
1023
1024	r = radeon_audio_init(rdev);
1025	if (r) {
1026		dev_err(rdev->dev, "failed initializing audio\n");
1027		return r;
1028	}
1029
1030	return 0;
1031}
1032
1033int rs600_resume(struct radeon_device *rdev)
1034{
1035	int r;
1036
1037	/* Make sur GART are not working */
1038	rs600_gart_disable(rdev);
1039	/* Resume clock before doing reset */
1040	rv515_clock_startup(rdev);
1041	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
1042	if (radeon_asic_reset(rdev)) {
1043		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1044			RREG32(R_000E40_RBBM_STATUS),
1045			RREG32(R_0007C0_CP_STAT));
1046	}
1047	/* post */
1048	atom_asic_init(rdev->mode_info.atom_context);
1049	/* Resume clock after posting */
1050	rv515_clock_startup(rdev);
1051	/* Initialize surface registers */
1052	radeon_surface_init(rdev);
1053
1054	rdev->accel_working = true;
1055	r = rs600_startup(rdev);
1056	if (r) {
1057		rdev->accel_working = false;
1058	}
1059	return r;
1060}
1061
1062int rs600_suspend(struct radeon_device *rdev)
1063{
1064	radeon_pm_suspend(rdev);
1065	radeon_audio_fini(rdev);
1066	r100_cp_disable(rdev);
1067	radeon_wb_disable(rdev);
1068	rs600_irq_disable(rdev);
1069	rs600_gart_disable(rdev);
1070	return 0;
1071}
1072
1073void rs600_fini(struct radeon_device *rdev)
1074{
1075	radeon_pm_fini(rdev);
1076	radeon_audio_fini(rdev);
1077	r100_cp_fini(rdev);
1078	radeon_wb_fini(rdev);
1079	radeon_ib_pool_fini(rdev);
1080	radeon_gem_fini(rdev);
1081	rs600_gart_fini(rdev);
1082	radeon_irq_kms_fini(rdev);
1083	radeon_fence_driver_fini(rdev);
1084	radeon_bo_fini(rdev);
1085	radeon_atombios_fini(rdev);
1086	kfree(rdev->bios);
1087	rdev->bios = NULL;
1088}
1089
1090int rs600_init(struct radeon_device *rdev)
1091{
1092	int r;
1093
1094	/* Disable VGA */
1095	rv515_vga_render_disable(rdev);
1096	/* Initialize scratch registers */
1097	radeon_scratch_init(rdev);
1098	/* Initialize surface registers */
1099	radeon_surface_init(rdev);
1100	/* restore some register to sane defaults */
1101	r100_restore_sanity(rdev);
1102	/* BIOS */
1103	if (!radeon_get_bios(rdev)) {
1104		if (ASIC_IS_AVIVO(rdev))
1105			return -EINVAL;
1106	}
1107	if (rdev->is_atom_bios) {
1108		r = radeon_atombios_init(rdev);
1109		if (r)
1110			return r;
1111	} else {
1112		dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
1113		return -EINVAL;
1114	}
1115	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
1116	if (radeon_asic_reset(rdev)) {
1117		dev_warn(rdev->dev,
1118			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1119			RREG32(R_000E40_RBBM_STATUS),
1120			RREG32(R_0007C0_CP_STAT));
1121	}
1122	/* check if cards are posted or not */
1123	if (radeon_boot_test_post_card(rdev) == false)
1124		return -EINVAL;
1125
1126	/* Initialize clocks */
1127	radeon_get_clock_info(rdev->ddev);
1128	/* initialize memory controller */
1129	rs600_mc_init(rdev);
1130	rs600_debugfs(rdev);
1131	/* Fence driver */
1132	r = radeon_fence_driver_init(rdev);
1133	if (r)
1134		return r;
 
 
 
1135	/* Memory manager */
1136	r = radeon_bo_init(rdev);
1137	if (r)
1138		return r;
1139	r = rs600_gart_init(rdev);
1140	if (r)
1141		return r;
1142	rs600_set_safe_registers(rdev);
1143
1144	/* Initialize power management */
1145	radeon_pm_init(rdev);
1146
1147	rdev->accel_working = true;
 
 
 
 
 
1148	r = rs600_startup(rdev);
1149	if (r) {
1150		/* Somethings want wront with the accel init stop accel */
1151		dev_err(rdev->dev, "Disabling GPU acceleration\n");
1152		r100_cp_fini(rdev);
1153		radeon_wb_fini(rdev);
1154		radeon_ib_pool_fini(rdev);
1155		rs600_gart_fini(rdev);
1156		radeon_irq_kms_fini(rdev);
1157		rdev->accel_working = false;
1158	}
1159	return 0;
1160}
v3.5.6
   1/*
   2 * Copyright 2008 Advanced Micro Devices, Inc.
   3 * Copyright 2008 Red Hat Inc.
   4 * Copyright 2009 Jerome Glisse.
   5 *
   6 * Permission is hereby granted, free of charge, to any person obtaining a
   7 * copy of this software and associated documentation files (the "Software"),
   8 * to deal in the Software without restriction, including without limitation
   9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10 * and/or sell copies of the Software, and to permit persons to whom the
  11 * Software is furnished to do so, subject to the following conditions:
  12 *
  13 * The above copyright notice and this permission notice shall be included in
  14 * all copies or substantial portions of the Software.
  15 *
  16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22 * OTHER DEALINGS IN THE SOFTWARE.
  23 *
  24 * Authors: Dave Airlie
  25 *          Alex Deucher
  26 *          Jerome Glisse
  27 */
  28/* RS600 / Radeon X1250/X1270 integrated GPU
  29 *
  30 * This file gather function specific to RS600 which is the IGP of
  31 * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32 * is the X1250/X1270 supporting AMD CPU). The display engine are
  33 * the avivo one, bios is an atombios, 3D block are the one of the
  34 * R4XX family. The GART is different from the RS400 one and is very
  35 * close to the one of the R600 family (R600 likely being an evolution
  36 * of the RS600 GART block).
  37 */
  38#include "drmP.h"
  39#include "radeon.h"
  40#include "radeon_asic.h"
 
  41#include "atom.h"
  42#include "rs600d.h"
  43
  44#include "rs600_reg_safe.h"
  45
  46void rs600_gpu_init(struct radeon_device *rdev);
  47int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  48
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  49void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
  50{
  51	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  52	int i;
 
 
 
 
 
  53
  54	if (RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset) & AVIVO_CRTC_EN) {
  55		for (i = 0; i < rdev->usec_timeout; i++) {
  56			if (!(RREG32(AVIVO_D1CRTC_STATUS + radeon_crtc->crtc_offset) & AVIVO_D1CRTC_V_BLANK))
 
 
 
  57				break;
  58			udelay(1);
  59		}
  60		for (i = 0; i < rdev->usec_timeout; i++) {
  61			if (RREG32(AVIVO_D1CRTC_STATUS + radeon_crtc->crtc_offset) & AVIVO_D1CRTC_V_BLANK)
 
 
 
  62				break;
  63			udelay(1);
  64		}
  65	}
  66}
  67
  68void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
  69{
  70	/* enable the pflip int */
  71	radeon_irq_kms_pflip_irq_get(rdev, crtc);
  72}
  73
  74void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
  75{
  76	/* disable the pflip int */
  77	radeon_irq_kms_pflip_irq_put(rdev, crtc);
  78}
  79
  80u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  81{
  82	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  83	u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  84	int i;
  85
  86	/* Lock the graphics update lock */
  87	tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  88	WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  89
  90	/* update the scanout addresses */
  91	WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  92	       (u32)crtc_base);
  93	WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  94	       (u32)crtc_base);
  95
  96	/* Wait for update_pending to go high. */
  97	for (i = 0; i < rdev->usec_timeout; i++) {
  98		if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  99			break;
 100		udelay(1);
 101	}
 102	DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
 103
 104	/* Unlock the lock, so double-buffering can take place inside vblank */
 105	tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
 106	WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
 
 
 
 
 
 107
 108	/* Return current update_pending status: */
 109	return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 110}
 111
 112void rs600_pm_misc(struct radeon_device *rdev)
 113{
 114	int requested_index = rdev->pm.requested_power_state_index;
 115	struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
 116	struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
 117	u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
 118	u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
 119
 120	if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
 121		if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
 122			tmp = RREG32(voltage->gpio.reg);
 123			if (voltage->active_high)
 124				tmp |= voltage->gpio.mask;
 125			else
 126				tmp &= ~(voltage->gpio.mask);
 127			WREG32(voltage->gpio.reg, tmp);
 128			if (voltage->delay)
 129				udelay(voltage->delay);
 130		} else {
 131			tmp = RREG32(voltage->gpio.reg);
 132			if (voltage->active_high)
 133				tmp &= ~voltage->gpio.mask;
 134			else
 135				tmp |= voltage->gpio.mask;
 136			WREG32(voltage->gpio.reg, tmp);
 137			if (voltage->delay)
 138				udelay(voltage->delay);
 139		}
 140	} else if (voltage->type == VOLTAGE_VDDC)
 141		radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
 142
 143	dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
 144	dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
 145	dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
 146	if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
 147		if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
 148			dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
 149			dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
 150		} else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
 151			dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
 152			dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
 153		}
 154	} else {
 155		dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
 156		dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
 157	}
 158	WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
 159
 160	dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
 161	if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
 162		dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
 163		if (voltage->delay) {
 164			dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
 165			dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
 166		} else
 167			dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
 168	} else
 169		dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
 170	WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
 171
 172	hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
 173	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
 174		hdp_dyn_cntl &= ~HDP_FORCEON;
 175	else
 176		hdp_dyn_cntl |= HDP_FORCEON;
 177	WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
 178#if 0
 179	/* mc_host_dyn seems to cause hangs from time to time */
 180	mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
 181	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
 182		mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
 183	else
 184		mc_host_dyn_cntl |= MC_HOST_FORCEON;
 185	WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
 186#endif
 187	dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
 188	if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
 189		dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
 190	else
 191		dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
 192	WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
 193
 194	/* set pcie lanes */
 195	if ((rdev->flags & RADEON_IS_PCIE) &&
 196	    !(rdev->flags & RADEON_IS_IGP) &&
 197	    rdev->asic->pm.set_pcie_lanes &&
 198	    (ps->pcie_lanes !=
 199	     rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
 200		radeon_set_pcie_lanes(rdev,
 201				      ps->pcie_lanes);
 202		DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
 203	}
 204}
 205
 206void rs600_pm_prepare(struct radeon_device *rdev)
 207{
 208	struct drm_device *ddev = rdev->ddev;
 209	struct drm_crtc *crtc;
 210	struct radeon_crtc *radeon_crtc;
 211	u32 tmp;
 212
 213	/* disable any active CRTCs */
 214	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
 215		radeon_crtc = to_radeon_crtc(crtc);
 216		if (radeon_crtc->enabled) {
 217			tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
 218			tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
 219			WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
 220		}
 221	}
 222}
 223
 224void rs600_pm_finish(struct radeon_device *rdev)
 225{
 226	struct drm_device *ddev = rdev->ddev;
 227	struct drm_crtc *crtc;
 228	struct radeon_crtc *radeon_crtc;
 229	u32 tmp;
 230
 231	/* enable any active CRTCs */
 232	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
 233		radeon_crtc = to_radeon_crtc(crtc);
 234		if (radeon_crtc->enabled) {
 235			tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
 236			tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
 237			WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
 238		}
 239	}
 240}
 241
 242/* hpd for digital panel detect/disconnect */
 243bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
 244{
 245	u32 tmp;
 246	bool connected = false;
 247
 248	switch (hpd) {
 249	case RADEON_HPD_1:
 250		tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
 251		if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
 252			connected = true;
 253		break;
 254	case RADEON_HPD_2:
 255		tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
 256		if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
 257			connected = true;
 258		break;
 259	default:
 260		break;
 261	}
 262	return connected;
 263}
 264
 265void rs600_hpd_set_polarity(struct radeon_device *rdev,
 266			    enum radeon_hpd_id hpd)
 267{
 268	u32 tmp;
 269	bool connected = rs600_hpd_sense(rdev, hpd);
 270
 271	switch (hpd) {
 272	case RADEON_HPD_1:
 273		tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
 274		if (connected)
 275			tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
 276		else
 277			tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
 278		WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
 279		break;
 280	case RADEON_HPD_2:
 281		tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
 282		if (connected)
 283			tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
 284		else
 285			tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
 286		WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
 287		break;
 288	default:
 289		break;
 290	}
 291}
 292
 293void rs600_hpd_init(struct radeon_device *rdev)
 294{
 295	struct drm_device *dev = rdev->ddev;
 296	struct drm_connector *connector;
 
 297
 298	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
 299		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
 300		switch (radeon_connector->hpd.hpd) {
 301		case RADEON_HPD_1:
 302			WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
 303			       S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
 304			rdev->irq.hpd[0] = true;
 305			break;
 306		case RADEON_HPD_2:
 307			WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
 308			       S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
 309			rdev->irq.hpd[1] = true;
 310			break;
 311		default:
 312			break;
 313		}
 
 314		radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
 315	}
 316	if (rdev->irq.installed)
 317		rs600_irq_set(rdev);
 318}
 319
 320void rs600_hpd_fini(struct radeon_device *rdev)
 321{
 322	struct drm_device *dev = rdev->ddev;
 323	struct drm_connector *connector;
 
 324
 325	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
 326		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
 327		switch (radeon_connector->hpd.hpd) {
 328		case RADEON_HPD_1:
 329			WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
 330			       S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
 331			rdev->irq.hpd[0] = false;
 332			break;
 333		case RADEON_HPD_2:
 334			WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
 335			       S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
 336			rdev->irq.hpd[1] = false;
 337			break;
 338		default:
 339			break;
 340		}
 
 341	}
 
 342}
 343
 344int rs600_asic_reset(struct radeon_device *rdev)
 345{
 346	struct rv515_mc_save save;
 347	u32 status, tmp;
 348	int ret = 0;
 349
 350	status = RREG32(R_000E40_RBBM_STATUS);
 351	if (!G_000E40_GUI_ACTIVE(status)) {
 352		return 0;
 353	}
 354	/* Stops all mc clients */
 355	rv515_mc_stop(rdev, &save);
 356	status = RREG32(R_000E40_RBBM_STATUS);
 357	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
 358	/* stop CP */
 359	WREG32(RADEON_CP_CSQ_CNTL, 0);
 360	tmp = RREG32(RADEON_CP_RB_CNTL);
 361	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
 362	WREG32(RADEON_CP_RB_RPTR_WR, 0);
 363	WREG32(RADEON_CP_RB_WPTR, 0);
 364	WREG32(RADEON_CP_RB_CNTL, tmp);
 365	pci_save_state(rdev->pdev);
 366	/* disable bus mastering */
 367	pci_clear_master(rdev->pdev);
 368	mdelay(1);
 369	/* reset GA+VAP */
 370	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
 371					S_0000F0_SOFT_RESET_GA(1));
 372	RREG32(R_0000F0_RBBM_SOFT_RESET);
 373	mdelay(500);
 374	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
 375	mdelay(1);
 376	status = RREG32(R_000E40_RBBM_STATUS);
 377	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
 378	/* reset CP */
 379	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
 380	RREG32(R_0000F0_RBBM_SOFT_RESET);
 381	mdelay(500);
 382	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
 383	mdelay(1);
 384	status = RREG32(R_000E40_RBBM_STATUS);
 385	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
 386	/* reset MC */
 387	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
 388	RREG32(R_0000F0_RBBM_SOFT_RESET);
 389	mdelay(500);
 390	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
 391	mdelay(1);
 392	status = RREG32(R_000E40_RBBM_STATUS);
 393	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
 394	/* restore PCI & busmastering */
 395	pci_restore_state(rdev->pdev);
 396	/* Check if GPU is idle */
 397	if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
 398		dev_err(rdev->dev, "failed to reset GPU\n");
 399		ret = -1;
 400	} else
 401		dev_info(rdev->dev, "GPU reset succeed\n");
 402	rv515_mc_resume(rdev, &save);
 403	return ret;
 404}
 405
 406/*
 407 * GART.
 408 */
 409void rs600_gart_tlb_flush(struct radeon_device *rdev)
 410{
 411	uint32_t tmp;
 412
 413	tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
 414	tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
 415	WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
 416
 417	tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
 418	tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
 419	WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
 420
 421	tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
 422	tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
 423	WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
 424	tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
 425}
 426
 427int rs600_gart_init(struct radeon_device *rdev)
 428{
 429	int r;
 430
 431	if (rdev->gart.robj) {
 432		WARN(1, "RS600 GART already initialized\n");
 433		return 0;
 434	}
 435	/* Initialize common gart structure */
 436	r = radeon_gart_init(rdev);
 437	if (r) {
 438		return r;
 439	}
 440	rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
 441	return radeon_gart_table_vram_alloc(rdev);
 442}
 443
 444static int rs600_gart_enable(struct radeon_device *rdev)
 445{
 446	u32 tmp;
 447	int r, i;
 448
 449	if (rdev->gart.robj == NULL) {
 450		dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
 451		return -EINVAL;
 452	}
 453	r = radeon_gart_table_vram_pin(rdev);
 454	if (r)
 455		return r;
 456	radeon_gart_restore(rdev);
 457	/* Enable bus master */
 458	tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
 459	WREG32(RADEON_BUS_CNTL, tmp);
 460	/* FIXME: setup default page */
 461	WREG32_MC(R_000100_MC_PT0_CNTL,
 462		  (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
 463		   S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
 464
 465	for (i = 0; i < 19; i++) {
 466		WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
 467			  S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
 468			  S_00016C_SYSTEM_ACCESS_MODE_MASK(
 469				  V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
 470			  S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
 471				  V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
 472			  S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
 473			  S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
 474			  S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
 475	}
 476	/* enable first context */
 477	WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
 478		  S_000102_ENABLE_PAGE_TABLE(1) |
 479		  S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
 480
 481	/* disable all other contexts */
 482	for (i = 1; i < 8; i++)
 483		WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
 484
 485	/* setup the page table */
 486	WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
 487		  rdev->gart.table_addr);
 488	WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
 489	WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
 490	WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
 491
 492	/* System context maps to VRAM space */
 493	WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
 494	WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
 495
 496	/* enable page tables */
 497	tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
 498	WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
 499	tmp = RREG32_MC(R_000009_MC_CNTL1);
 500	WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
 501	rs600_gart_tlb_flush(rdev);
 502	DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
 503		 (unsigned)(rdev->mc.gtt_size >> 20),
 504		 (unsigned long long)rdev->gart.table_addr);
 505	rdev->gart.ready = true;
 506	return 0;
 507}
 508
 509void rs600_gart_disable(struct radeon_device *rdev)
 510{
 511	u32 tmp;
 512
 513	/* FIXME: disable out of gart access */
 514	WREG32_MC(R_000100_MC_PT0_CNTL, 0);
 515	tmp = RREG32_MC(R_000009_MC_CNTL1);
 516	WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
 517	radeon_gart_table_vram_unpin(rdev);
 518}
 519
 520void rs600_gart_fini(struct radeon_device *rdev)
 521{
 522	radeon_gart_fini(rdev);
 523	rs600_gart_disable(rdev);
 524	radeon_gart_table_vram_free(rdev);
 525}
 526
 527#define R600_PTE_VALID     (1 << 0)
 528#define R600_PTE_SYSTEM    (1 << 1)
 529#define R600_PTE_SNOOPED   (1 << 2)
 530#define R600_PTE_READABLE  (1 << 5)
 531#define R600_PTE_WRITEABLE (1 << 6)
 
 
 
 
 
 
 
 
 
 532
 533int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
 
 534{
 535	void __iomem *ptr = (void *)rdev->gart.ptr;
 536
 537	if (i < 0 || i > rdev->gart.num_gpu_pages) {
 538		return -EINVAL;
 539	}
 540	addr = addr & 0xFFFFFFFFFFFFF000ULL;
 541	addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
 542	addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
 543	writeq(addr, ptr + (i * 8));
 544	return 0;
 545}
 546
 547int rs600_irq_set(struct radeon_device *rdev)
 548{
 549	uint32_t tmp = 0;
 550	uint32_t mode_int = 0;
 551	u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
 552		~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
 553	u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
 554		~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
 555	u32 hdmi0;
 556	if (ASIC_IS_DCE2(rdev))
 557		hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
 558			~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
 559	else
 560		hdmi0 = 0;
 561
 562	if (!rdev->irq.installed) {
 563		WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
 564		WREG32(R_000040_GEN_INT_CNTL, 0);
 565		return -EINVAL;
 566	}
 567	if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
 568		tmp |= S_000040_SW_INT_EN(1);
 569	}
 570	if (rdev->irq.gui_idle) {
 571		tmp |= S_000040_GUI_IDLE(1);
 572	}
 573	if (rdev->irq.crtc_vblank_int[0] ||
 574	    rdev->irq.pflip[0]) {
 575		mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
 576	}
 577	if (rdev->irq.crtc_vblank_int[1] ||
 578	    rdev->irq.pflip[1]) {
 579		mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
 580	}
 581	if (rdev->irq.hpd[0]) {
 582		hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
 583	}
 584	if (rdev->irq.hpd[1]) {
 585		hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
 586	}
 587	if (rdev->irq.afmt[0]) {
 588		hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
 589	}
 590	WREG32(R_000040_GEN_INT_CNTL, tmp);
 591	WREG32(R_006540_DxMODE_INT_MASK, mode_int);
 592	WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
 593	WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
 594	if (ASIC_IS_DCE2(rdev))
 595		WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
 
 
 
 
 596	return 0;
 597}
 598
 599static inline u32 rs600_irq_ack(struct radeon_device *rdev)
 600{
 601	uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
 602	uint32_t irq_mask = S_000044_SW_INT(1);
 603	u32 tmp;
 604
 605	/* the interrupt works, but the status bit is permanently asserted */
 606	if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
 607		if (!rdev->irq.gui_idle_acked)
 608			irq_mask |= S_000044_GUI_IDLE_STAT(1);
 609	}
 610
 611	if (G_000044_DISPLAY_INT_STAT(irqs)) {
 612		rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
 613		if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 614			WREG32(R_006534_D1MODE_VBLANK_STATUS,
 615				S_006534_D1MODE_VBLANK_ACK(1));
 616		}
 617		if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 618			WREG32(R_006D34_D2MODE_VBLANK_STATUS,
 619				S_006D34_D2MODE_VBLANK_ACK(1));
 620		}
 621		if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 622			tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
 623			tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
 624			WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
 625		}
 626		if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 627			tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
 628			tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
 629			WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
 630		}
 631	} else {
 632		rdev->irq.stat_regs.r500.disp_int = 0;
 633	}
 634
 635	if (ASIC_IS_DCE2(rdev)) {
 636		rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
 637			S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
 638		if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
 639			tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
 640			tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
 641			WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
 642		}
 643	} else
 644		rdev->irq.stat_regs.r500.hdmi0_status = 0;
 645
 646	if (irqs) {
 647		WREG32(R_000044_GEN_INT_STATUS, irqs);
 648	}
 649	return irqs & irq_mask;
 650}
 651
 652void rs600_irq_disable(struct radeon_device *rdev)
 653{
 654	u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
 655		~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
 656	WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
 657	WREG32(R_000040_GEN_INT_CNTL, 0);
 658	WREG32(R_006540_DxMODE_INT_MASK, 0);
 659	/* Wait and acknowledge irq */
 660	mdelay(1);
 661	rs600_irq_ack(rdev);
 662}
 663
 664int rs600_irq_process(struct radeon_device *rdev)
 665{
 666	u32 status, msi_rearm;
 667	bool queue_hotplug = false;
 668	bool queue_hdmi = false;
 669
 670	/* reset gui idle ack.  the status bit is broken */
 671	rdev->irq.gui_idle_acked = false;
 672
 673	status = rs600_irq_ack(rdev);
 674	if (!status &&
 675	    !rdev->irq.stat_regs.r500.disp_int &&
 676	    !rdev->irq.stat_regs.r500.hdmi0_status) {
 677		return IRQ_NONE;
 678	}
 679	while (status ||
 680	       rdev->irq.stat_regs.r500.disp_int ||
 681	       rdev->irq.stat_regs.r500.hdmi0_status) {
 682		/* SW interrupt */
 683		if (G_000044_SW_INT(status)) {
 684			radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
 685		}
 686		/* GUI idle */
 687		if (G_000040_GUI_IDLE(status)) {
 688			rdev->irq.gui_idle_acked = true;
 689			rdev->pm.gui_idle = true;
 690			wake_up(&rdev->irq.idle_queue);
 691		}
 692		/* Vertical blank interrupts */
 693		if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 694			if (rdev->irq.crtc_vblank_int[0]) {
 695				drm_handle_vblank(rdev->ddev, 0);
 696				rdev->pm.vblank_sync = true;
 697				wake_up(&rdev->irq.vblank_queue);
 698			}
 699			if (rdev->irq.pflip[0])
 700				radeon_crtc_handle_flip(rdev, 0);
 701		}
 702		if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 703			if (rdev->irq.crtc_vblank_int[1]) {
 704				drm_handle_vblank(rdev->ddev, 1);
 705				rdev->pm.vblank_sync = true;
 706				wake_up(&rdev->irq.vblank_queue);
 707			}
 708			if (rdev->irq.pflip[1])
 709				radeon_crtc_handle_flip(rdev, 1);
 710		}
 711		if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 712			queue_hotplug = true;
 713			DRM_DEBUG("HPD1\n");
 714		}
 715		if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
 716			queue_hotplug = true;
 717			DRM_DEBUG("HPD2\n");
 718		}
 719		if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
 720			queue_hdmi = true;
 721			DRM_DEBUG("HDMI0\n");
 722		}
 723		status = rs600_irq_ack(rdev);
 724	}
 725	/* reset gui idle ack.  the status bit is broken */
 726	rdev->irq.gui_idle_acked = false;
 727	if (queue_hotplug)
 728		schedule_work(&rdev->hotplug_work);
 729	if (queue_hdmi)
 730		schedule_work(&rdev->audio_work);
 731	if (rdev->msi_enabled) {
 732		switch (rdev->family) {
 733		case CHIP_RS600:
 734		case CHIP_RS690:
 735		case CHIP_RS740:
 736			msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
 737			WREG32(RADEON_BUS_CNTL, msi_rearm);
 738			WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
 739			break;
 740		default:
 741			WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
 742			break;
 743		}
 744	}
 745	return IRQ_HANDLED;
 746}
 747
 748u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
 749{
 750	if (crtc == 0)
 751		return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
 752	else
 753		return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
 754}
 755
 756int rs600_mc_wait_for_idle(struct radeon_device *rdev)
 757{
 758	unsigned i;
 759
 760	for (i = 0; i < rdev->usec_timeout; i++) {
 761		if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
 762			return 0;
 763		udelay(1);
 764	}
 765	return -1;
 766}
 767
 768void rs600_gpu_init(struct radeon_device *rdev)
 769{
 770	r420_pipes_init(rdev);
 771	/* Wait for mc idle */
 772	if (rs600_mc_wait_for_idle(rdev))
 773		dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
 774}
 775
 776void rs600_mc_init(struct radeon_device *rdev)
 777{
 778	u64 base;
 779
 780	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
 781	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
 782	rdev->mc.vram_is_ddr = true;
 783	rdev->mc.vram_width = 128;
 784	rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
 785	rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
 786	rdev->mc.visible_vram_size = rdev->mc.aper_size;
 787	rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
 788	base = RREG32_MC(R_000004_MC_FB_LOCATION);
 789	base = G_000004_MC_FB_START(base) << 16;
 790	radeon_vram_location(rdev, &rdev->mc, base);
 791	rdev->mc.gtt_base_align = 0;
 792	radeon_gtt_location(rdev, &rdev->mc);
 793	radeon_update_bandwidth_info(rdev);
 794}
 795
 796void rs600_bandwidth_update(struct radeon_device *rdev)
 797{
 798	struct drm_display_mode *mode0 = NULL;
 799	struct drm_display_mode *mode1 = NULL;
 800	u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
 801	/* FIXME: implement full support */
 802
 
 
 
 803	radeon_update_display_priority(rdev);
 804
 805	if (rdev->mode_info.crtcs[0]->base.enabled)
 806		mode0 = &rdev->mode_info.crtcs[0]->base.mode;
 807	if (rdev->mode_info.crtcs[1]->base.enabled)
 808		mode1 = &rdev->mode_info.crtcs[1]->base.mode;
 809
 810	rs690_line_buffer_adjust(rdev, mode0, mode1);
 811
 812	if (rdev->disp_priority == 2) {
 813		d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
 814		d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
 815		d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
 816		d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
 817		WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
 818		WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
 819		WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
 820		WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
 821	}
 822}
 823
 824uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
 825{
 
 
 
 
 826	WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
 827		S_000070_MC_IND_CITF_ARB0(1));
 828	return RREG32(R_000074_MC_IND_DATA);
 
 
 829}
 830
 831void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
 832{
 
 
 
 833	WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
 834		S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
 835	WREG32(R_000074_MC_IND_DATA, v);
 
 836}
 837
 838void rs600_debugfs(struct radeon_device *rdev)
 839{
 840	if (r100_debugfs_rbbm_init(rdev))
 841		DRM_ERROR("Failed to register debugfs file for RBBM !\n");
 842}
 843
 844void rs600_set_safe_registers(struct radeon_device *rdev)
 845{
 846	rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
 847	rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
 848}
 849
 850static void rs600_mc_program(struct radeon_device *rdev)
 851{
 852	struct rv515_mc_save save;
 853
 854	/* Stops all mc clients */
 855	rv515_mc_stop(rdev, &save);
 856
 857	/* Wait for mc idle */
 858	if (rs600_mc_wait_for_idle(rdev))
 859		dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
 860
 861	/* FIXME: What does AGP means for such chipset ? */
 862	WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
 863	WREG32_MC(R_000006_AGP_BASE, 0);
 864	WREG32_MC(R_000007_AGP_BASE_2, 0);
 865	/* Program MC */
 866	WREG32_MC(R_000004_MC_FB_LOCATION,
 867			S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
 868			S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
 869	WREG32(R_000134_HDP_FB_LOCATION,
 870		S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
 871
 872	rv515_mc_resume(rdev, &save);
 873}
 874
 875static int rs600_startup(struct radeon_device *rdev)
 876{
 877	int r;
 878
 879	rs600_mc_program(rdev);
 880	/* Resume clock */
 881	rv515_clock_startup(rdev);
 882	/* Initialize GPU configuration (# pipes, ...) */
 883	rs600_gpu_init(rdev);
 884	/* Initialize GART (initialize after TTM so we can allocate
 885	 * memory through TTM but finalize after TTM) */
 886	r = rs600_gart_enable(rdev);
 887	if (r)
 888		return r;
 889
 890	/* allocate wb buffer */
 891	r = radeon_wb_init(rdev);
 892	if (r)
 893		return r;
 894
 895	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
 896	if (r) {
 897		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
 898		return r;
 899	}
 900
 901	/* Enable IRQ */
 
 
 
 
 
 
 902	rs600_irq_set(rdev);
 903	rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
 904	/* 1M ring buffer */
 905	r = r100_cp_init(rdev, 1024 * 1024);
 906	if (r) {
 907		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
 908		return r;
 909	}
 910
 911	r = radeon_ib_pool_start(rdev);
 912	if (r)
 913		return r;
 914
 915	r = radeon_ib_ring_tests(rdev);
 916	if (r)
 917		return r;
 
 918
 919	r = r600_audio_init(rdev);
 920	if (r) {
 921		dev_err(rdev->dev, "failed initializing audio\n");
 922		return r;
 923	}
 924
 925	return 0;
 926}
 927
 928int rs600_resume(struct radeon_device *rdev)
 929{
 930	int r;
 931
 932	/* Make sur GART are not working */
 933	rs600_gart_disable(rdev);
 934	/* Resume clock before doing reset */
 935	rv515_clock_startup(rdev);
 936	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
 937	if (radeon_asic_reset(rdev)) {
 938		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
 939			RREG32(R_000E40_RBBM_STATUS),
 940			RREG32(R_0007C0_CP_STAT));
 941	}
 942	/* post */
 943	atom_asic_init(rdev->mode_info.atom_context);
 944	/* Resume clock after posting */
 945	rv515_clock_startup(rdev);
 946	/* Initialize surface registers */
 947	radeon_surface_init(rdev);
 948
 949	rdev->accel_working = true;
 950	r = rs600_startup(rdev);
 951	if (r) {
 952		rdev->accel_working = false;
 953	}
 954	return r;
 955}
 956
 957int rs600_suspend(struct radeon_device *rdev)
 958{
 959	radeon_ib_pool_suspend(rdev);
 960	r600_audio_fini(rdev);
 961	r100_cp_disable(rdev);
 962	radeon_wb_disable(rdev);
 963	rs600_irq_disable(rdev);
 964	rs600_gart_disable(rdev);
 965	return 0;
 966}
 967
 968void rs600_fini(struct radeon_device *rdev)
 969{
 970	r600_audio_fini(rdev);
 
 971	r100_cp_fini(rdev);
 972	radeon_wb_fini(rdev);
 973	r100_ib_fini(rdev);
 974	radeon_gem_fini(rdev);
 975	rs600_gart_fini(rdev);
 976	radeon_irq_kms_fini(rdev);
 977	radeon_fence_driver_fini(rdev);
 978	radeon_bo_fini(rdev);
 979	radeon_atombios_fini(rdev);
 980	kfree(rdev->bios);
 981	rdev->bios = NULL;
 982}
 983
 984int rs600_init(struct radeon_device *rdev)
 985{
 986	int r;
 987
 988	/* Disable VGA */
 989	rv515_vga_render_disable(rdev);
 990	/* Initialize scratch registers */
 991	radeon_scratch_init(rdev);
 992	/* Initialize surface registers */
 993	radeon_surface_init(rdev);
 994	/* restore some register to sane defaults */
 995	r100_restore_sanity(rdev);
 996	/* BIOS */
 997	if (!radeon_get_bios(rdev)) {
 998		if (ASIC_IS_AVIVO(rdev))
 999			return -EINVAL;
1000	}
1001	if (rdev->is_atom_bios) {
1002		r = radeon_atombios_init(rdev);
1003		if (r)
1004			return r;
1005	} else {
1006		dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
1007		return -EINVAL;
1008	}
1009	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
1010	if (radeon_asic_reset(rdev)) {
1011		dev_warn(rdev->dev,
1012			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1013			RREG32(R_000E40_RBBM_STATUS),
1014			RREG32(R_0007C0_CP_STAT));
1015	}
1016	/* check if cards are posted or not */
1017	if (radeon_boot_test_post_card(rdev) == false)
1018		return -EINVAL;
1019
1020	/* Initialize clocks */
1021	radeon_get_clock_info(rdev->ddev);
1022	/* initialize memory controller */
1023	rs600_mc_init(rdev);
1024	rs600_debugfs(rdev);
1025	/* Fence driver */
1026	r = radeon_fence_driver_init(rdev);
1027	if (r)
1028		return r;
1029	r = radeon_irq_kms_init(rdev);
1030	if (r)
1031		return r;
1032	/* Memory manager */
1033	r = radeon_bo_init(rdev);
1034	if (r)
1035		return r;
1036	r = rs600_gart_init(rdev);
1037	if (r)
1038		return r;
1039	rs600_set_safe_registers(rdev);
1040
1041	r = radeon_ib_pool_init(rdev);
 
 
1042	rdev->accel_working = true;
1043	if (r) {
1044		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
1045		rdev->accel_working = false;
1046	}
1047
1048	r = rs600_startup(rdev);
1049	if (r) {
1050		/* Somethings want wront with the accel init stop accel */
1051		dev_err(rdev->dev, "Disabling GPU acceleration\n");
1052		r100_cp_fini(rdev);
1053		radeon_wb_fini(rdev);
1054		r100_ib_fini(rdev);
1055		rs600_gart_fini(rdev);
1056		radeon_irq_kms_fini(rdev);
1057		rdev->accel_working = false;
1058	}
1059	return 0;
1060}