Loading...
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/slab.h>
29#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/module.h>
32#include <drm/drmP.h>
33#include <drm/radeon_drm.h>
34#include "radeon.h"
35#include "radeon_asic.h"
36#include "radeon_audio.h"
37#include "radeon_mode.h"
38#include "r600d.h"
39#include "atom.h"
40#include "avivod.h"
41#include "radeon_ucode.h"
42
43/* Firmware Names */
44MODULE_FIRMWARE("radeon/R600_pfp.bin");
45MODULE_FIRMWARE("radeon/R600_me.bin");
46MODULE_FIRMWARE("radeon/RV610_pfp.bin");
47MODULE_FIRMWARE("radeon/RV610_me.bin");
48MODULE_FIRMWARE("radeon/RV630_pfp.bin");
49MODULE_FIRMWARE("radeon/RV630_me.bin");
50MODULE_FIRMWARE("radeon/RV620_pfp.bin");
51MODULE_FIRMWARE("radeon/RV620_me.bin");
52MODULE_FIRMWARE("radeon/RV635_pfp.bin");
53MODULE_FIRMWARE("radeon/RV635_me.bin");
54MODULE_FIRMWARE("radeon/RV670_pfp.bin");
55MODULE_FIRMWARE("radeon/RV670_me.bin");
56MODULE_FIRMWARE("radeon/RS780_pfp.bin");
57MODULE_FIRMWARE("radeon/RS780_me.bin");
58MODULE_FIRMWARE("radeon/RV770_pfp.bin");
59MODULE_FIRMWARE("radeon/RV770_me.bin");
60MODULE_FIRMWARE("radeon/RV770_smc.bin");
61MODULE_FIRMWARE("radeon/RV730_pfp.bin");
62MODULE_FIRMWARE("radeon/RV730_me.bin");
63MODULE_FIRMWARE("radeon/RV730_smc.bin");
64MODULE_FIRMWARE("radeon/RV740_smc.bin");
65MODULE_FIRMWARE("radeon/RV710_pfp.bin");
66MODULE_FIRMWARE("radeon/RV710_me.bin");
67MODULE_FIRMWARE("radeon/RV710_smc.bin");
68MODULE_FIRMWARE("radeon/R600_rlc.bin");
69MODULE_FIRMWARE("radeon/R700_rlc.bin");
70MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
71MODULE_FIRMWARE("radeon/CEDAR_me.bin");
72MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
73MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
74MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
75MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
76MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
77MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
78MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
79MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
80MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
81MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
82MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
83MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
84MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
85MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
86MODULE_FIRMWARE("radeon/PALM_pfp.bin");
87MODULE_FIRMWARE("radeon/PALM_me.bin");
88MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
89MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
90MODULE_FIRMWARE("radeon/SUMO_me.bin");
91MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
92MODULE_FIRMWARE("radeon/SUMO2_me.bin");
93
94static const u32 crtc_offsets[2] =
95{
96 0,
97 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
98};
99
100int r600_debugfs_mc_info_init(struct radeon_device *rdev);
101
102/* r600,rv610,rv630,rv620,rv635,rv670 */
103int r600_mc_wait_for_idle(struct radeon_device *rdev);
104static void r600_gpu_init(struct radeon_device *rdev);
105void r600_fini(struct radeon_device *rdev);
106void r600_irq_disable(struct radeon_device *rdev);
107static void r600_pcie_gen2_enable(struct radeon_device *rdev);
108extern int evergreen_rlc_resume(struct radeon_device *rdev);
109extern void rv770_set_clk_bypass_mode(struct radeon_device *rdev);
110
111/*
112 * Indirect registers accessor
113 */
114u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
115{
116 unsigned long flags;
117 u32 r;
118
119 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
120 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
121 r = RREG32(R600_RCU_DATA);
122 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
123 return r;
124}
125
126void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
127{
128 unsigned long flags;
129
130 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
131 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
132 WREG32(R600_RCU_DATA, (v));
133 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
134}
135
136u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
137{
138 unsigned long flags;
139 u32 r;
140
141 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
142 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
143 r = RREG32(R600_UVD_CTX_DATA);
144 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
145 return r;
146}
147
148void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
149{
150 unsigned long flags;
151
152 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
153 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
154 WREG32(R600_UVD_CTX_DATA, (v));
155 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
156}
157
158/**
159 * r600_get_allowed_info_register - fetch the register for the info ioctl
160 *
161 * @rdev: radeon_device pointer
162 * @reg: register offset in bytes
163 * @val: register value
164 *
165 * Returns 0 for success or -EINVAL for an invalid register
166 *
167 */
168int r600_get_allowed_info_register(struct radeon_device *rdev,
169 u32 reg, u32 *val)
170{
171 switch (reg) {
172 case GRBM_STATUS:
173 case GRBM_STATUS2:
174 case R_000E50_SRBM_STATUS:
175 case DMA_STATUS_REG:
176 case UVD_STATUS:
177 *val = RREG32(reg);
178 return 0;
179 default:
180 return -EINVAL;
181 }
182}
183
184/**
185 * r600_get_xclk - get the xclk
186 *
187 * @rdev: radeon_device pointer
188 *
189 * Returns the reference clock used by the gfx engine
190 * (r6xx, IGPs, APUs).
191 */
192u32 r600_get_xclk(struct radeon_device *rdev)
193{
194 return rdev->clock.spll.reference_freq;
195}
196
197int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
198{
199 unsigned fb_div = 0, ref_div, vclk_div = 0, dclk_div = 0;
200 int r;
201
202 /* bypass vclk and dclk with bclk */
203 WREG32_P(CG_UPLL_FUNC_CNTL_2,
204 VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
205 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
206
207 /* assert BYPASS_EN, deassert UPLL_RESET, UPLL_SLEEP and UPLL_CTLREQ */
208 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~(
209 UPLL_RESET_MASK | UPLL_SLEEP_MASK | UPLL_CTLREQ_MASK));
210
211 if (rdev->family >= CHIP_RS780)
212 WREG32_P(GFX_MACRO_BYPASS_CNTL, UPLL_BYPASS_CNTL,
213 ~UPLL_BYPASS_CNTL);
214
215 if (!vclk || !dclk) {
216 /* keep the Bypass mode, put PLL to sleep */
217 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
218 return 0;
219 }
220
221 if (rdev->clock.spll.reference_freq == 10000)
222 ref_div = 34;
223 else
224 ref_div = 4;
225
226 r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 50000, 160000,
227 ref_div + 1, 0xFFF, 2, 30, ~0,
228 &fb_div, &vclk_div, &dclk_div);
229 if (r)
230 return r;
231
232 if (rdev->family >= CHIP_RV670 && rdev->family < CHIP_RS780)
233 fb_div >>= 1;
234 else
235 fb_div |= 1;
236
237 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
238 if (r)
239 return r;
240
241 /* assert PLL_RESET */
242 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
243
244 /* For RS780 we have to choose ref clk */
245 if (rdev->family >= CHIP_RS780)
246 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_REFCLK_SRC_SEL_MASK,
247 ~UPLL_REFCLK_SRC_SEL_MASK);
248
249 /* set the required fb, ref and post divder values */
250 WREG32_P(CG_UPLL_FUNC_CNTL,
251 UPLL_FB_DIV(fb_div) |
252 UPLL_REF_DIV(ref_div),
253 ~(UPLL_FB_DIV_MASK | UPLL_REF_DIV_MASK));
254 WREG32_P(CG_UPLL_FUNC_CNTL_2,
255 UPLL_SW_HILEN(vclk_div >> 1) |
256 UPLL_SW_LOLEN((vclk_div >> 1) + (vclk_div & 1)) |
257 UPLL_SW_HILEN2(dclk_div >> 1) |
258 UPLL_SW_LOLEN2((dclk_div >> 1) + (dclk_div & 1)) |
259 UPLL_DIVEN_MASK | UPLL_DIVEN2_MASK,
260 ~UPLL_SW_MASK);
261
262 /* give the PLL some time to settle */
263 mdelay(15);
264
265 /* deassert PLL_RESET */
266 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
267
268 mdelay(15);
269
270 /* deassert BYPASS EN */
271 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
272
273 if (rdev->family >= CHIP_RS780)
274 WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~UPLL_BYPASS_CNTL);
275
276 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
277 if (r)
278 return r;
279
280 /* switch VCLK and DCLK selection */
281 WREG32_P(CG_UPLL_FUNC_CNTL_2,
282 VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
283 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
284
285 mdelay(100);
286
287 return 0;
288}
289
290void dce3_program_fmt(struct drm_encoder *encoder)
291{
292 struct drm_device *dev = encoder->dev;
293 struct radeon_device *rdev = dev->dev_private;
294 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
295 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
296 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
297 int bpc = 0;
298 u32 tmp = 0;
299 enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
300
301 if (connector) {
302 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
303 bpc = radeon_get_monitor_bpc(connector);
304 dither = radeon_connector->dither;
305 }
306
307 /* LVDS FMT is set up by atom */
308 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
309 return;
310
311 /* not needed for analog */
312 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
313 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
314 return;
315
316 if (bpc == 0)
317 return;
318
319 switch (bpc) {
320 case 6:
321 if (dither == RADEON_FMT_DITHER_ENABLE)
322 /* XXX sort out optimal dither settings */
323 tmp |= FMT_SPATIAL_DITHER_EN;
324 else
325 tmp |= FMT_TRUNCATE_EN;
326 break;
327 case 8:
328 if (dither == RADEON_FMT_DITHER_ENABLE)
329 /* XXX sort out optimal dither settings */
330 tmp |= (FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
331 else
332 tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
333 break;
334 case 10:
335 default:
336 /* not needed */
337 break;
338 }
339
340 WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
341}
342
343/* get temperature in millidegrees */
344int rv6xx_get_temp(struct radeon_device *rdev)
345{
346 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
347 ASIC_T_SHIFT;
348 int actual_temp = temp & 0xff;
349
350 if (temp & 0x100)
351 actual_temp -= 256;
352
353 return actual_temp * 1000;
354}
355
356void r600_pm_get_dynpm_state(struct radeon_device *rdev)
357{
358 int i;
359
360 rdev->pm.dynpm_can_upclock = true;
361 rdev->pm.dynpm_can_downclock = true;
362
363 /* power state array is low to high, default is first */
364 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
365 int min_power_state_index = 0;
366
367 if (rdev->pm.num_power_states > 2)
368 min_power_state_index = 1;
369
370 switch (rdev->pm.dynpm_planned_action) {
371 case DYNPM_ACTION_MINIMUM:
372 rdev->pm.requested_power_state_index = min_power_state_index;
373 rdev->pm.requested_clock_mode_index = 0;
374 rdev->pm.dynpm_can_downclock = false;
375 break;
376 case DYNPM_ACTION_DOWNCLOCK:
377 if (rdev->pm.current_power_state_index == min_power_state_index) {
378 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
379 rdev->pm.dynpm_can_downclock = false;
380 } else {
381 if (rdev->pm.active_crtc_count > 1) {
382 for (i = 0; i < rdev->pm.num_power_states; i++) {
383 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
384 continue;
385 else if (i >= rdev->pm.current_power_state_index) {
386 rdev->pm.requested_power_state_index =
387 rdev->pm.current_power_state_index;
388 break;
389 } else {
390 rdev->pm.requested_power_state_index = i;
391 break;
392 }
393 }
394 } else {
395 if (rdev->pm.current_power_state_index == 0)
396 rdev->pm.requested_power_state_index =
397 rdev->pm.num_power_states - 1;
398 else
399 rdev->pm.requested_power_state_index =
400 rdev->pm.current_power_state_index - 1;
401 }
402 }
403 rdev->pm.requested_clock_mode_index = 0;
404 /* don't use the power state if crtcs are active and no display flag is set */
405 if ((rdev->pm.active_crtc_count > 0) &&
406 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
407 clock_info[rdev->pm.requested_clock_mode_index].flags &
408 RADEON_PM_MODE_NO_DISPLAY)) {
409 rdev->pm.requested_power_state_index++;
410 }
411 break;
412 case DYNPM_ACTION_UPCLOCK:
413 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
414 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
415 rdev->pm.dynpm_can_upclock = false;
416 } else {
417 if (rdev->pm.active_crtc_count > 1) {
418 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
419 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
420 continue;
421 else if (i <= rdev->pm.current_power_state_index) {
422 rdev->pm.requested_power_state_index =
423 rdev->pm.current_power_state_index;
424 break;
425 } else {
426 rdev->pm.requested_power_state_index = i;
427 break;
428 }
429 }
430 } else
431 rdev->pm.requested_power_state_index =
432 rdev->pm.current_power_state_index + 1;
433 }
434 rdev->pm.requested_clock_mode_index = 0;
435 break;
436 case DYNPM_ACTION_DEFAULT:
437 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
438 rdev->pm.requested_clock_mode_index = 0;
439 rdev->pm.dynpm_can_upclock = false;
440 break;
441 case DYNPM_ACTION_NONE:
442 default:
443 DRM_ERROR("Requested mode for not defined action\n");
444 return;
445 }
446 } else {
447 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
448 /* for now just select the first power state and switch between clock modes */
449 /* power state array is low to high, default is first (0) */
450 if (rdev->pm.active_crtc_count > 1) {
451 rdev->pm.requested_power_state_index = -1;
452 /* start at 1 as we don't want the default mode */
453 for (i = 1; i < rdev->pm.num_power_states; i++) {
454 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
455 continue;
456 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
457 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
458 rdev->pm.requested_power_state_index = i;
459 break;
460 }
461 }
462 /* if nothing selected, grab the default state. */
463 if (rdev->pm.requested_power_state_index == -1)
464 rdev->pm.requested_power_state_index = 0;
465 } else
466 rdev->pm.requested_power_state_index = 1;
467
468 switch (rdev->pm.dynpm_planned_action) {
469 case DYNPM_ACTION_MINIMUM:
470 rdev->pm.requested_clock_mode_index = 0;
471 rdev->pm.dynpm_can_downclock = false;
472 break;
473 case DYNPM_ACTION_DOWNCLOCK:
474 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
475 if (rdev->pm.current_clock_mode_index == 0) {
476 rdev->pm.requested_clock_mode_index = 0;
477 rdev->pm.dynpm_can_downclock = false;
478 } else
479 rdev->pm.requested_clock_mode_index =
480 rdev->pm.current_clock_mode_index - 1;
481 } else {
482 rdev->pm.requested_clock_mode_index = 0;
483 rdev->pm.dynpm_can_downclock = false;
484 }
485 /* don't use the power state if crtcs are active and no display flag is set */
486 if ((rdev->pm.active_crtc_count > 0) &&
487 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
488 clock_info[rdev->pm.requested_clock_mode_index].flags &
489 RADEON_PM_MODE_NO_DISPLAY)) {
490 rdev->pm.requested_clock_mode_index++;
491 }
492 break;
493 case DYNPM_ACTION_UPCLOCK:
494 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
495 if (rdev->pm.current_clock_mode_index ==
496 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
497 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
498 rdev->pm.dynpm_can_upclock = false;
499 } else
500 rdev->pm.requested_clock_mode_index =
501 rdev->pm.current_clock_mode_index + 1;
502 } else {
503 rdev->pm.requested_clock_mode_index =
504 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
505 rdev->pm.dynpm_can_upclock = false;
506 }
507 break;
508 case DYNPM_ACTION_DEFAULT:
509 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
510 rdev->pm.requested_clock_mode_index = 0;
511 rdev->pm.dynpm_can_upclock = false;
512 break;
513 case DYNPM_ACTION_NONE:
514 default:
515 DRM_ERROR("Requested mode for not defined action\n");
516 return;
517 }
518 }
519
520 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
521 rdev->pm.power_state[rdev->pm.requested_power_state_index].
522 clock_info[rdev->pm.requested_clock_mode_index].sclk,
523 rdev->pm.power_state[rdev->pm.requested_power_state_index].
524 clock_info[rdev->pm.requested_clock_mode_index].mclk,
525 rdev->pm.power_state[rdev->pm.requested_power_state_index].
526 pcie_lanes);
527}
528
529void rs780_pm_init_profile(struct radeon_device *rdev)
530{
531 if (rdev->pm.num_power_states == 2) {
532 /* default */
533 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
534 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
535 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
536 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
537 /* low sh */
538 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
539 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
540 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
541 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
542 /* mid sh */
543 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
544 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
545 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
546 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
547 /* high sh */
548 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
549 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
550 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
551 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
552 /* low mh */
553 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
554 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
555 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
556 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
557 /* mid mh */
558 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
559 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
560 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
561 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
562 /* high mh */
563 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
564 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
565 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
566 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
567 } else if (rdev->pm.num_power_states == 3) {
568 /* default */
569 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
570 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
571 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
572 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
573 /* low sh */
574 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
575 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
576 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
577 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
578 /* mid sh */
579 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
580 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
581 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
582 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
583 /* high sh */
584 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
585 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
586 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
587 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
588 /* low mh */
589 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
590 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
591 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
592 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
593 /* mid mh */
594 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
595 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
596 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
597 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
598 /* high mh */
599 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
600 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
601 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
602 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
603 } else {
604 /* default */
605 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
606 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
607 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
608 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
609 /* low sh */
610 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
611 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
612 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
613 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
614 /* mid sh */
615 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
616 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
617 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
618 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
619 /* high sh */
620 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
621 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
622 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
623 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
624 /* low mh */
625 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
626 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
627 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
628 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
629 /* mid mh */
630 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
631 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
632 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
633 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
634 /* high mh */
635 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
636 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
637 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
638 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
639 }
640}
641
642void r600_pm_init_profile(struct radeon_device *rdev)
643{
644 int idx;
645
646 if (rdev->family == CHIP_R600) {
647 /* XXX */
648 /* default */
649 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
650 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
651 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
652 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
653 /* low sh */
654 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
655 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
656 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
657 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
658 /* mid sh */
659 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
660 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
661 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
662 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
663 /* high sh */
664 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
665 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
666 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
667 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
668 /* low mh */
669 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
670 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
671 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
672 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
673 /* mid mh */
674 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
675 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
676 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
677 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
678 /* high mh */
679 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
680 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
681 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
682 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
683 } else {
684 if (rdev->pm.num_power_states < 4) {
685 /* default */
686 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
687 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
688 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
689 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
690 /* low sh */
691 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
692 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
693 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
694 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
695 /* mid sh */
696 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
697 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
698 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
699 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
700 /* high sh */
701 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
702 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
703 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
704 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
705 /* low mh */
706 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
707 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
708 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
709 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
710 /* low mh */
711 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
712 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
713 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
714 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
715 /* high mh */
716 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
717 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
718 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
719 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
720 } else {
721 /* default */
722 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
723 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
724 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
725 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
726 /* low sh */
727 if (rdev->flags & RADEON_IS_MOBILITY)
728 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
729 else
730 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
731 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
732 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
733 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
734 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
735 /* mid sh */
736 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
737 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
738 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
739 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
740 /* high sh */
741 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
742 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
743 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
744 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
745 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
746 /* low mh */
747 if (rdev->flags & RADEON_IS_MOBILITY)
748 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
749 else
750 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
751 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
752 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
753 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
754 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
755 /* mid mh */
756 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
757 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
758 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
759 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
760 /* high mh */
761 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
762 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
763 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
764 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
765 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
766 }
767 }
768}
769
770void r600_pm_misc(struct radeon_device *rdev)
771{
772 int req_ps_idx = rdev->pm.requested_power_state_index;
773 int req_cm_idx = rdev->pm.requested_clock_mode_index;
774 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
775 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
776
777 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
778 /* 0xff01 is a flag rather then an actual voltage */
779 if (voltage->voltage == 0xff01)
780 return;
781 if (voltage->voltage != rdev->pm.current_vddc) {
782 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
783 rdev->pm.current_vddc = voltage->voltage;
784 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
785 }
786 }
787}
788
789bool r600_gui_idle(struct radeon_device *rdev)
790{
791 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
792 return false;
793 else
794 return true;
795}
796
797/* hpd for digital panel detect/disconnect */
798bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
799{
800 bool connected = false;
801
802 if (ASIC_IS_DCE3(rdev)) {
803 switch (hpd) {
804 case RADEON_HPD_1:
805 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
806 connected = true;
807 break;
808 case RADEON_HPD_2:
809 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
810 connected = true;
811 break;
812 case RADEON_HPD_3:
813 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
814 connected = true;
815 break;
816 case RADEON_HPD_4:
817 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
818 connected = true;
819 break;
820 /* DCE 3.2 */
821 case RADEON_HPD_5:
822 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
823 connected = true;
824 break;
825 case RADEON_HPD_6:
826 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
827 connected = true;
828 break;
829 default:
830 break;
831 }
832 } else {
833 switch (hpd) {
834 case RADEON_HPD_1:
835 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
836 connected = true;
837 break;
838 case RADEON_HPD_2:
839 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
840 connected = true;
841 break;
842 case RADEON_HPD_3:
843 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
844 connected = true;
845 break;
846 default:
847 break;
848 }
849 }
850 return connected;
851}
852
853void r600_hpd_set_polarity(struct radeon_device *rdev,
854 enum radeon_hpd_id hpd)
855{
856 u32 tmp;
857 bool connected = r600_hpd_sense(rdev, hpd);
858
859 if (ASIC_IS_DCE3(rdev)) {
860 switch (hpd) {
861 case RADEON_HPD_1:
862 tmp = RREG32(DC_HPD1_INT_CONTROL);
863 if (connected)
864 tmp &= ~DC_HPDx_INT_POLARITY;
865 else
866 tmp |= DC_HPDx_INT_POLARITY;
867 WREG32(DC_HPD1_INT_CONTROL, tmp);
868 break;
869 case RADEON_HPD_2:
870 tmp = RREG32(DC_HPD2_INT_CONTROL);
871 if (connected)
872 tmp &= ~DC_HPDx_INT_POLARITY;
873 else
874 tmp |= DC_HPDx_INT_POLARITY;
875 WREG32(DC_HPD2_INT_CONTROL, tmp);
876 break;
877 case RADEON_HPD_3:
878 tmp = RREG32(DC_HPD3_INT_CONTROL);
879 if (connected)
880 tmp &= ~DC_HPDx_INT_POLARITY;
881 else
882 tmp |= DC_HPDx_INT_POLARITY;
883 WREG32(DC_HPD3_INT_CONTROL, tmp);
884 break;
885 case RADEON_HPD_4:
886 tmp = RREG32(DC_HPD4_INT_CONTROL);
887 if (connected)
888 tmp &= ~DC_HPDx_INT_POLARITY;
889 else
890 tmp |= DC_HPDx_INT_POLARITY;
891 WREG32(DC_HPD4_INT_CONTROL, tmp);
892 break;
893 case RADEON_HPD_5:
894 tmp = RREG32(DC_HPD5_INT_CONTROL);
895 if (connected)
896 tmp &= ~DC_HPDx_INT_POLARITY;
897 else
898 tmp |= DC_HPDx_INT_POLARITY;
899 WREG32(DC_HPD5_INT_CONTROL, tmp);
900 break;
901 /* DCE 3.2 */
902 case RADEON_HPD_6:
903 tmp = RREG32(DC_HPD6_INT_CONTROL);
904 if (connected)
905 tmp &= ~DC_HPDx_INT_POLARITY;
906 else
907 tmp |= DC_HPDx_INT_POLARITY;
908 WREG32(DC_HPD6_INT_CONTROL, tmp);
909 break;
910 default:
911 break;
912 }
913 } else {
914 switch (hpd) {
915 case RADEON_HPD_1:
916 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
917 if (connected)
918 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
919 else
920 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
921 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
922 break;
923 case RADEON_HPD_2:
924 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
925 if (connected)
926 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
927 else
928 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
929 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
930 break;
931 case RADEON_HPD_3:
932 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
933 if (connected)
934 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
935 else
936 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
937 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
938 break;
939 default:
940 break;
941 }
942 }
943}
944
945void r600_hpd_init(struct radeon_device *rdev)
946{
947 struct drm_device *dev = rdev->ddev;
948 struct drm_connector *connector;
949 unsigned enable = 0;
950
951 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
952 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
953
954 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
955 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
956 /* don't try to enable hpd on eDP or LVDS avoid breaking the
957 * aux dp channel on imac and help (but not completely fix)
958 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
959 */
960 continue;
961 }
962 if (ASIC_IS_DCE3(rdev)) {
963 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
964 if (ASIC_IS_DCE32(rdev))
965 tmp |= DC_HPDx_EN;
966
967 switch (radeon_connector->hpd.hpd) {
968 case RADEON_HPD_1:
969 WREG32(DC_HPD1_CONTROL, tmp);
970 break;
971 case RADEON_HPD_2:
972 WREG32(DC_HPD2_CONTROL, tmp);
973 break;
974 case RADEON_HPD_3:
975 WREG32(DC_HPD3_CONTROL, tmp);
976 break;
977 case RADEON_HPD_4:
978 WREG32(DC_HPD4_CONTROL, tmp);
979 break;
980 /* DCE 3.2 */
981 case RADEON_HPD_5:
982 WREG32(DC_HPD5_CONTROL, tmp);
983 break;
984 case RADEON_HPD_6:
985 WREG32(DC_HPD6_CONTROL, tmp);
986 break;
987 default:
988 break;
989 }
990 } else {
991 switch (radeon_connector->hpd.hpd) {
992 case RADEON_HPD_1:
993 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
994 break;
995 case RADEON_HPD_2:
996 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
997 break;
998 case RADEON_HPD_3:
999 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
1000 break;
1001 default:
1002 break;
1003 }
1004 }
1005 enable |= 1 << radeon_connector->hpd.hpd;
1006 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
1007 }
1008 radeon_irq_kms_enable_hpd(rdev, enable);
1009}
1010
1011void r600_hpd_fini(struct radeon_device *rdev)
1012{
1013 struct drm_device *dev = rdev->ddev;
1014 struct drm_connector *connector;
1015 unsigned disable = 0;
1016
1017 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1018 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1019 if (ASIC_IS_DCE3(rdev)) {
1020 switch (radeon_connector->hpd.hpd) {
1021 case RADEON_HPD_1:
1022 WREG32(DC_HPD1_CONTROL, 0);
1023 break;
1024 case RADEON_HPD_2:
1025 WREG32(DC_HPD2_CONTROL, 0);
1026 break;
1027 case RADEON_HPD_3:
1028 WREG32(DC_HPD3_CONTROL, 0);
1029 break;
1030 case RADEON_HPD_4:
1031 WREG32(DC_HPD4_CONTROL, 0);
1032 break;
1033 /* DCE 3.2 */
1034 case RADEON_HPD_5:
1035 WREG32(DC_HPD5_CONTROL, 0);
1036 break;
1037 case RADEON_HPD_6:
1038 WREG32(DC_HPD6_CONTROL, 0);
1039 break;
1040 default:
1041 break;
1042 }
1043 } else {
1044 switch (radeon_connector->hpd.hpd) {
1045 case RADEON_HPD_1:
1046 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
1047 break;
1048 case RADEON_HPD_2:
1049 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
1050 break;
1051 case RADEON_HPD_3:
1052 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
1053 break;
1054 default:
1055 break;
1056 }
1057 }
1058 disable |= 1 << radeon_connector->hpd.hpd;
1059 }
1060 radeon_irq_kms_disable_hpd(rdev, disable);
1061}
1062
1063/*
1064 * R600 PCIE GART
1065 */
1066void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
1067{
1068 unsigned i;
1069 u32 tmp;
1070
1071 /* flush hdp cache so updates hit vram */
1072 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
1073 !(rdev->flags & RADEON_IS_AGP)) {
1074 void __iomem *ptr = (void *)rdev->gart.ptr;
1075 u32 tmp;
1076
1077 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
1078 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
1079 * This seems to cause problems on some AGP cards. Just use the old
1080 * method for them.
1081 */
1082 WREG32(HDP_DEBUG1, 0);
1083 tmp = readl((void __iomem *)ptr);
1084 } else
1085 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
1086
1087 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
1088 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
1089 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
1090 for (i = 0; i < rdev->usec_timeout; i++) {
1091 /* read MC_STATUS */
1092 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
1093 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
1094 if (tmp == 2) {
1095 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
1096 return;
1097 }
1098 if (tmp) {
1099 return;
1100 }
1101 udelay(1);
1102 }
1103}
1104
1105int r600_pcie_gart_init(struct radeon_device *rdev)
1106{
1107 int r;
1108
1109 if (rdev->gart.robj) {
1110 WARN(1, "R600 PCIE GART already initialized\n");
1111 return 0;
1112 }
1113 /* Initialize common gart structure */
1114 r = radeon_gart_init(rdev);
1115 if (r)
1116 return r;
1117 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
1118 return radeon_gart_table_vram_alloc(rdev);
1119}
1120
1121static int r600_pcie_gart_enable(struct radeon_device *rdev)
1122{
1123 u32 tmp;
1124 int r, i;
1125
1126 if (rdev->gart.robj == NULL) {
1127 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
1128 return -EINVAL;
1129 }
1130 r = radeon_gart_table_vram_pin(rdev);
1131 if (r)
1132 return r;
1133
1134 /* Setup L2 cache */
1135 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1136 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1137 EFFECTIVE_L2_QUEUE_SIZE(7));
1138 WREG32(VM_L2_CNTL2, 0);
1139 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1140 /* Setup TLB control */
1141 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1142 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1143 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1144 ENABLE_WAIT_L2_QUERY;
1145 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1146 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1147 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1148 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1149 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1150 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1151 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1152 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1153 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1154 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1155 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1156 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1157 WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
1158 WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
1159 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1160 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1161 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
1162 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
1163 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
1164 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1165 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
1166 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
1167 (u32)(rdev->dummy_page.addr >> 12));
1168 for (i = 1; i < 7; i++)
1169 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1170
1171 r600_pcie_gart_tlb_flush(rdev);
1172 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1173 (unsigned)(rdev->mc.gtt_size >> 20),
1174 (unsigned long long)rdev->gart.table_addr);
1175 rdev->gart.ready = true;
1176 return 0;
1177}
1178
1179static void r600_pcie_gart_disable(struct radeon_device *rdev)
1180{
1181 u32 tmp;
1182 int i;
1183
1184 /* Disable all tables */
1185 for (i = 0; i < 7; i++)
1186 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1187
1188 /* Disable L2 cache */
1189 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
1190 EFFECTIVE_L2_QUEUE_SIZE(7));
1191 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1192 /* Setup L1 TLB control */
1193 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1194 ENABLE_WAIT_L2_QUERY;
1195 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1196 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1197 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1198 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1199 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1200 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1201 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1202 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1203 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
1204 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
1205 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1206 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1207 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
1208 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1209 WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
1210 WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
1211 radeon_gart_table_vram_unpin(rdev);
1212}
1213
1214static void r600_pcie_gart_fini(struct radeon_device *rdev)
1215{
1216 radeon_gart_fini(rdev);
1217 r600_pcie_gart_disable(rdev);
1218 radeon_gart_table_vram_free(rdev);
1219}
1220
1221static void r600_agp_enable(struct radeon_device *rdev)
1222{
1223 u32 tmp;
1224 int i;
1225
1226 /* Setup L2 cache */
1227 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1228 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1229 EFFECTIVE_L2_QUEUE_SIZE(7));
1230 WREG32(VM_L2_CNTL2, 0);
1231 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1232 /* Setup TLB control */
1233 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1234 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1235 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1236 ENABLE_WAIT_L2_QUERY;
1237 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1238 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1239 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1240 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1241 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1242 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1243 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1244 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1245 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1246 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1247 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1248 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1249 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1250 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1251 for (i = 0; i < 7; i++)
1252 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1253}
1254
1255int r600_mc_wait_for_idle(struct radeon_device *rdev)
1256{
1257 unsigned i;
1258 u32 tmp;
1259
1260 for (i = 0; i < rdev->usec_timeout; i++) {
1261 /* read MC_STATUS */
1262 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1263 if (!tmp)
1264 return 0;
1265 udelay(1);
1266 }
1267 return -1;
1268}
1269
1270uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
1271{
1272 unsigned long flags;
1273 uint32_t r;
1274
1275 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
1276 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
1277 r = RREG32(R_0028FC_MC_DATA);
1278 WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
1279 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
1280 return r;
1281}
1282
1283void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1284{
1285 unsigned long flags;
1286
1287 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
1288 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
1289 S_0028F8_MC_IND_WR_EN(1));
1290 WREG32(R_0028FC_MC_DATA, v);
1291 WREG32(R_0028F8_MC_INDEX, 0x7F);
1292 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
1293}
1294
1295static void r600_mc_program(struct radeon_device *rdev)
1296{
1297 struct rv515_mc_save save;
1298 u32 tmp;
1299 int i, j;
1300
1301 /* Initialize HDP */
1302 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1303 WREG32((0x2c14 + j), 0x00000000);
1304 WREG32((0x2c18 + j), 0x00000000);
1305 WREG32((0x2c1c + j), 0x00000000);
1306 WREG32((0x2c20 + j), 0x00000000);
1307 WREG32((0x2c24 + j), 0x00000000);
1308 }
1309 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1310
1311 rv515_mc_stop(rdev, &save);
1312 if (r600_mc_wait_for_idle(rdev)) {
1313 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1314 }
1315 /* Lockout access through VGA aperture (doesn't exist before R600) */
1316 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
1317 /* Update configuration */
1318 if (rdev->flags & RADEON_IS_AGP) {
1319 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1320 /* VRAM before AGP */
1321 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1322 rdev->mc.vram_start >> 12);
1323 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1324 rdev->mc.gtt_end >> 12);
1325 } else {
1326 /* VRAM after AGP */
1327 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1328 rdev->mc.gtt_start >> 12);
1329 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1330 rdev->mc.vram_end >> 12);
1331 }
1332 } else {
1333 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1334 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1335 }
1336 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
1337 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
1338 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1339 WREG32(MC_VM_FB_LOCATION, tmp);
1340 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1341 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
1342 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
1343 if (rdev->flags & RADEON_IS_AGP) {
1344 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1345 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
1346 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1347 } else {
1348 WREG32(MC_VM_AGP_BASE, 0);
1349 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1350 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1351 }
1352 if (r600_mc_wait_for_idle(rdev)) {
1353 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1354 }
1355 rv515_mc_resume(rdev, &save);
1356 /* we need to own VRAM, so turn off the VGA renderer here
1357 * to stop it overwriting our objects */
1358 rv515_vga_render_disable(rdev);
1359}
1360
1361/**
1362 * r600_vram_gtt_location - try to find VRAM & GTT location
1363 * @rdev: radeon device structure holding all necessary informations
1364 * @mc: memory controller structure holding memory informations
1365 *
1366 * Function will place try to place VRAM at same place as in CPU (PCI)
1367 * address space as some GPU seems to have issue when we reprogram at
1368 * different address space.
1369 *
1370 * If there is not enough space to fit the unvisible VRAM after the
1371 * aperture then we limit the VRAM size to the aperture.
1372 *
1373 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1374 * them to be in one from GPU point of view so that we can program GPU to
1375 * catch access outside them (weird GPU policy see ??).
1376 *
1377 * This function will never fails, worst case are limiting VRAM or GTT.
1378 *
1379 * Note: GTT start, end, size should be initialized before calling this
1380 * function on AGP platform.
1381 */
1382static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
1383{
1384 u64 size_bf, size_af;
1385
1386 if (mc->mc_vram_size > 0xE0000000) {
1387 /* leave room for at least 512M GTT */
1388 dev_warn(rdev->dev, "limiting VRAM\n");
1389 mc->real_vram_size = 0xE0000000;
1390 mc->mc_vram_size = 0xE0000000;
1391 }
1392 if (rdev->flags & RADEON_IS_AGP) {
1393 size_bf = mc->gtt_start;
1394 size_af = mc->mc_mask - mc->gtt_end;
1395 if (size_bf > size_af) {
1396 if (mc->mc_vram_size > size_bf) {
1397 dev_warn(rdev->dev, "limiting VRAM\n");
1398 mc->real_vram_size = size_bf;
1399 mc->mc_vram_size = size_bf;
1400 }
1401 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1402 } else {
1403 if (mc->mc_vram_size > size_af) {
1404 dev_warn(rdev->dev, "limiting VRAM\n");
1405 mc->real_vram_size = size_af;
1406 mc->mc_vram_size = size_af;
1407 }
1408 mc->vram_start = mc->gtt_end + 1;
1409 }
1410 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1411 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1412 mc->mc_vram_size >> 20, mc->vram_start,
1413 mc->vram_end, mc->real_vram_size >> 20);
1414 } else {
1415 u64 base = 0;
1416 if (rdev->flags & RADEON_IS_IGP) {
1417 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1418 base <<= 24;
1419 }
1420 radeon_vram_location(rdev, &rdev->mc, base);
1421 rdev->mc.gtt_base_align = 0;
1422 radeon_gtt_location(rdev, mc);
1423 }
1424}
1425
1426static int r600_mc_init(struct radeon_device *rdev)
1427{
1428 u32 tmp;
1429 int chansize, numchan;
1430 uint32_t h_addr, l_addr;
1431 unsigned long long k8_addr;
1432
1433 /* Get VRAM informations */
1434 rdev->mc.vram_is_ddr = true;
1435 tmp = RREG32(RAMCFG);
1436 if (tmp & CHANSIZE_OVERRIDE) {
1437 chansize = 16;
1438 } else if (tmp & CHANSIZE_MASK) {
1439 chansize = 64;
1440 } else {
1441 chansize = 32;
1442 }
1443 tmp = RREG32(CHMAP);
1444 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1445 case 0:
1446 default:
1447 numchan = 1;
1448 break;
1449 case 1:
1450 numchan = 2;
1451 break;
1452 case 2:
1453 numchan = 4;
1454 break;
1455 case 3:
1456 numchan = 8;
1457 break;
1458 }
1459 rdev->mc.vram_width = numchan * chansize;
1460 /* Could aper size report 0 ? */
1461 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1462 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
1463 /* Setup GPU memory space */
1464 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1465 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
1466 rdev->mc.visible_vram_size = rdev->mc.aper_size;
1467 r600_vram_gtt_location(rdev, &rdev->mc);
1468
1469 if (rdev->flags & RADEON_IS_IGP) {
1470 rs690_pm_info(rdev);
1471 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
1472
1473 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
1474 /* Use K8 direct mapping for fast fb access. */
1475 rdev->fastfb_working = false;
1476 h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
1477 l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
1478 k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
1479#if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
1480 if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
1481#endif
1482 {
1483 /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
1484 * memory is present.
1485 */
1486 if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
1487 DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
1488 (unsigned long long)rdev->mc.aper_base, k8_addr);
1489 rdev->mc.aper_base = (resource_size_t)k8_addr;
1490 rdev->fastfb_working = true;
1491 }
1492 }
1493 }
1494 }
1495
1496 radeon_update_bandwidth_info(rdev);
1497 return 0;
1498}
1499
1500int r600_vram_scratch_init(struct radeon_device *rdev)
1501{
1502 int r;
1503
1504 if (rdev->vram_scratch.robj == NULL) {
1505 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1506 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
1507 0, NULL, NULL, &rdev->vram_scratch.robj);
1508 if (r) {
1509 return r;
1510 }
1511 }
1512
1513 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1514 if (unlikely(r != 0))
1515 return r;
1516 r = radeon_bo_pin(rdev->vram_scratch.robj,
1517 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1518 if (r) {
1519 radeon_bo_unreserve(rdev->vram_scratch.robj);
1520 return r;
1521 }
1522 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1523 (void **)&rdev->vram_scratch.ptr);
1524 if (r)
1525 radeon_bo_unpin(rdev->vram_scratch.robj);
1526 radeon_bo_unreserve(rdev->vram_scratch.robj);
1527
1528 return r;
1529}
1530
1531void r600_vram_scratch_fini(struct radeon_device *rdev)
1532{
1533 int r;
1534
1535 if (rdev->vram_scratch.robj == NULL) {
1536 return;
1537 }
1538 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1539 if (likely(r == 0)) {
1540 radeon_bo_kunmap(rdev->vram_scratch.robj);
1541 radeon_bo_unpin(rdev->vram_scratch.robj);
1542 radeon_bo_unreserve(rdev->vram_scratch.robj);
1543 }
1544 radeon_bo_unref(&rdev->vram_scratch.robj);
1545}
1546
1547void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1548{
1549 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1550
1551 if (hung)
1552 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1553 else
1554 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1555
1556 WREG32(R600_BIOS_3_SCRATCH, tmp);
1557}
1558
1559static void r600_print_gpu_status_regs(struct radeon_device *rdev)
1560{
1561 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
1562 RREG32(R_008010_GRBM_STATUS));
1563 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
1564 RREG32(R_008014_GRBM_STATUS2));
1565 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
1566 RREG32(R_000E50_SRBM_STATUS));
1567 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
1568 RREG32(CP_STALLED_STAT1));
1569 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
1570 RREG32(CP_STALLED_STAT2));
1571 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
1572 RREG32(CP_BUSY_STAT));
1573 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
1574 RREG32(CP_STAT));
1575 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1576 RREG32(DMA_STATUS_REG));
1577}
1578
1579static bool r600_is_display_hung(struct radeon_device *rdev)
1580{
1581 u32 crtc_hung = 0;
1582 u32 crtc_status[2];
1583 u32 i, j, tmp;
1584
1585 for (i = 0; i < rdev->num_crtc; i++) {
1586 if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
1587 crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1588 crtc_hung |= (1 << i);
1589 }
1590 }
1591
1592 for (j = 0; j < 10; j++) {
1593 for (i = 0; i < rdev->num_crtc; i++) {
1594 if (crtc_hung & (1 << i)) {
1595 tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1596 if (tmp != crtc_status[i])
1597 crtc_hung &= ~(1 << i);
1598 }
1599 }
1600 if (crtc_hung == 0)
1601 return false;
1602 udelay(100);
1603 }
1604
1605 return true;
1606}
1607
1608u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
1609{
1610 u32 reset_mask = 0;
1611 u32 tmp;
1612
1613 /* GRBM_STATUS */
1614 tmp = RREG32(R_008010_GRBM_STATUS);
1615 if (rdev->family >= CHIP_RV770) {
1616 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1617 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1618 G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1619 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1620 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1621 reset_mask |= RADEON_RESET_GFX;
1622 } else {
1623 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1624 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1625 G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1626 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1627 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1628 reset_mask |= RADEON_RESET_GFX;
1629 }
1630
1631 if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
1632 G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
1633 reset_mask |= RADEON_RESET_CP;
1634
1635 if (G_008010_GRBM_EE_BUSY(tmp))
1636 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1637
1638 /* DMA_STATUS_REG */
1639 tmp = RREG32(DMA_STATUS_REG);
1640 if (!(tmp & DMA_IDLE))
1641 reset_mask |= RADEON_RESET_DMA;
1642
1643 /* SRBM_STATUS */
1644 tmp = RREG32(R_000E50_SRBM_STATUS);
1645 if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
1646 reset_mask |= RADEON_RESET_RLC;
1647
1648 if (G_000E50_IH_BUSY(tmp))
1649 reset_mask |= RADEON_RESET_IH;
1650
1651 if (G_000E50_SEM_BUSY(tmp))
1652 reset_mask |= RADEON_RESET_SEM;
1653
1654 if (G_000E50_GRBM_RQ_PENDING(tmp))
1655 reset_mask |= RADEON_RESET_GRBM;
1656
1657 if (G_000E50_VMC_BUSY(tmp))
1658 reset_mask |= RADEON_RESET_VMC;
1659
1660 if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
1661 G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
1662 G_000E50_MCDW_BUSY(tmp))
1663 reset_mask |= RADEON_RESET_MC;
1664
1665 if (r600_is_display_hung(rdev))
1666 reset_mask |= RADEON_RESET_DISPLAY;
1667
1668 /* Skip MC reset as it's mostly likely not hung, just busy */
1669 if (reset_mask & RADEON_RESET_MC) {
1670 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1671 reset_mask &= ~RADEON_RESET_MC;
1672 }
1673
1674 return reset_mask;
1675}
1676
1677static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
1678{
1679 struct rv515_mc_save save;
1680 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1681 u32 tmp;
1682
1683 if (reset_mask == 0)
1684 return;
1685
1686 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1687
1688 r600_print_gpu_status_regs(rdev);
1689
1690 /* Disable CP parsing/prefetching */
1691 if (rdev->family >= CHIP_RV770)
1692 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1693 else
1694 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1695
1696 /* disable the RLC */
1697 WREG32(RLC_CNTL, 0);
1698
1699 if (reset_mask & RADEON_RESET_DMA) {
1700 /* Disable DMA */
1701 tmp = RREG32(DMA_RB_CNTL);
1702 tmp &= ~DMA_RB_ENABLE;
1703 WREG32(DMA_RB_CNTL, tmp);
1704 }
1705
1706 mdelay(50);
1707
1708 rv515_mc_stop(rdev, &save);
1709 if (r600_mc_wait_for_idle(rdev)) {
1710 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1711 }
1712
1713 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1714 if (rdev->family >= CHIP_RV770)
1715 grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
1716 S_008020_SOFT_RESET_CB(1) |
1717 S_008020_SOFT_RESET_PA(1) |
1718 S_008020_SOFT_RESET_SC(1) |
1719 S_008020_SOFT_RESET_SPI(1) |
1720 S_008020_SOFT_RESET_SX(1) |
1721 S_008020_SOFT_RESET_SH(1) |
1722 S_008020_SOFT_RESET_TC(1) |
1723 S_008020_SOFT_RESET_TA(1) |
1724 S_008020_SOFT_RESET_VC(1) |
1725 S_008020_SOFT_RESET_VGT(1);
1726 else
1727 grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
1728 S_008020_SOFT_RESET_DB(1) |
1729 S_008020_SOFT_RESET_CB(1) |
1730 S_008020_SOFT_RESET_PA(1) |
1731 S_008020_SOFT_RESET_SC(1) |
1732 S_008020_SOFT_RESET_SMX(1) |
1733 S_008020_SOFT_RESET_SPI(1) |
1734 S_008020_SOFT_RESET_SX(1) |
1735 S_008020_SOFT_RESET_SH(1) |
1736 S_008020_SOFT_RESET_TC(1) |
1737 S_008020_SOFT_RESET_TA(1) |
1738 S_008020_SOFT_RESET_VC(1) |
1739 S_008020_SOFT_RESET_VGT(1);
1740 }
1741
1742 if (reset_mask & RADEON_RESET_CP) {
1743 grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
1744 S_008020_SOFT_RESET_VGT(1);
1745
1746 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1747 }
1748
1749 if (reset_mask & RADEON_RESET_DMA) {
1750 if (rdev->family >= CHIP_RV770)
1751 srbm_soft_reset |= RV770_SOFT_RESET_DMA;
1752 else
1753 srbm_soft_reset |= SOFT_RESET_DMA;
1754 }
1755
1756 if (reset_mask & RADEON_RESET_RLC)
1757 srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
1758
1759 if (reset_mask & RADEON_RESET_SEM)
1760 srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
1761
1762 if (reset_mask & RADEON_RESET_IH)
1763 srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
1764
1765 if (reset_mask & RADEON_RESET_GRBM)
1766 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1767
1768 if (!(rdev->flags & RADEON_IS_IGP)) {
1769 if (reset_mask & RADEON_RESET_MC)
1770 srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
1771 }
1772
1773 if (reset_mask & RADEON_RESET_VMC)
1774 srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
1775
1776 if (grbm_soft_reset) {
1777 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1778 tmp |= grbm_soft_reset;
1779 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1780 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1781 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1782
1783 udelay(50);
1784
1785 tmp &= ~grbm_soft_reset;
1786 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1787 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1788 }
1789
1790 if (srbm_soft_reset) {
1791 tmp = RREG32(SRBM_SOFT_RESET);
1792 tmp |= srbm_soft_reset;
1793 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1794 WREG32(SRBM_SOFT_RESET, tmp);
1795 tmp = RREG32(SRBM_SOFT_RESET);
1796
1797 udelay(50);
1798
1799 tmp &= ~srbm_soft_reset;
1800 WREG32(SRBM_SOFT_RESET, tmp);
1801 tmp = RREG32(SRBM_SOFT_RESET);
1802 }
1803
1804 /* Wait a little for things to settle down */
1805 mdelay(1);
1806
1807 rv515_mc_resume(rdev, &save);
1808 udelay(50);
1809
1810 r600_print_gpu_status_regs(rdev);
1811}
1812
1813static void r600_gpu_pci_config_reset(struct radeon_device *rdev)
1814{
1815 struct rv515_mc_save save;
1816 u32 tmp, i;
1817
1818 dev_info(rdev->dev, "GPU pci config reset\n");
1819
1820 /* disable dpm? */
1821
1822 /* Disable CP parsing/prefetching */
1823 if (rdev->family >= CHIP_RV770)
1824 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1825 else
1826 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1827
1828 /* disable the RLC */
1829 WREG32(RLC_CNTL, 0);
1830
1831 /* Disable DMA */
1832 tmp = RREG32(DMA_RB_CNTL);
1833 tmp &= ~DMA_RB_ENABLE;
1834 WREG32(DMA_RB_CNTL, tmp);
1835
1836 mdelay(50);
1837
1838 /* set mclk/sclk to bypass */
1839 if (rdev->family >= CHIP_RV770)
1840 rv770_set_clk_bypass_mode(rdev);
1841 /* disable BM */
1842 pci_clear_master(rdev->pdev);
1843 /* disable mem access */
1844 rv515_mc_stop(rdev, &save);
1845 if (r600_mc_wait_for_idle(rdev)) {
1846 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1847 }
1848
1849 /* BIF reset workaround. Not sure if this is needed on 6xx */
1850 tmp = RREG32(BUS_CNTL);
1851 tmp |= VGA_COHE_SPEC_TIMER_DIS;
1852 WREG32(BUS_CNTL, tmp);
1853
1854 tmp = RREG32(BIF_SCRATCH0);
1855
1856 /* reset */
1857 radeon_pci_config_reset(rdev);
1858 mdelay(1);
1859
1860 /* BIF reset workaround. Not sure if this is needed on 6xx */
1861 tmp = SOFT_RESET_BIF;
1862 WREG32(SRBM_SOFT_RESET, tmp);
1863 mdelay(1);
1864 WREG32(SRBM_SOFT_RESET, 0);
1865
1866 /* wait for asic to come out of reset */
1867 for (i = 0; i < rdev->usec_timeout; i++) {
1868 if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
1869 break;
1870 udelay(1);
1871 }
1872}
1873
1874int r600_asic_reset(struct radeon_device *rdev)
1875{
1876 u32 reset_mask;
1877
1878 reset_mask = r600_gpu_check_soft_reset(rdev);
1879
1880 if (reset_mask)
1881 r600_set_bios_scratch_engine_hung(rdev, true);
1882
1883 /* try soft reset */
1884 r600_gpu_soft_reset(rdev, reset_mask);
1885
1886 reset_mask = r600_gpu_check_soft_reset(rdev);
1887
1888 /* try pci config reset */
1889 if (reset_mask && radeon_hard_reset)
1890 r600_gpu_pci_config_reset(rdev);
1891
1892 reset_mask = r600_gpu_check_soft_reset(rdev);
1893
1894 if (!reset_mask)
1895 r600_set_bios_scratch_engine_hung(rdev, false);
1896
1897 return 0;
1898}
1899
1900/**
1901 * r600_gfx_is_lockup - Check if the GFX engine is locked up
1902 *
1903 * @rdev: radeon_device pointer
1904 * @ring: radeon_ring structure holding ring information
1905 *
1906 * Check if the GFX engine is locked up.
1907 * Returns true if the engine appears to be locked up, false if not.
1908 */
1909bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1910{
1911 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
1912
1913 if (!(reset_mask & (RADEON_RESET_GFX |
1914 RADEON_RESET_COMPUTE |
1915 RADEON_RESET_CP))) {
1916 radeon_ring_lockup_update(rdev, ring);
1917 return false;
1918 }
1919 return radeon_ring_test_lockup(rdev, ring);
1920}
1921
1922u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1923 u32 tiling_pipe_num,
1924 u32 max_rb_num,
1925 u32 total_max_rb_num,
1926 u32 disabled_rb_mask)
1927{
1928 u32 rendering_pipe_num, rb_num_width, req_rb_num;
1929 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
1930 u32 data = 0, mask = 1 << (max_rb_num - 1);
1931 unsigned i, j;
1932
1933 /* mask out the RBs that don't exist on that asic */
1934 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1935 /* make sure at least one RB is available */
1936 if ((tmp & 0xff) != 0xff)
1937 disabled_rb_mask = tmp;
1938
1939 rendering_pipe_num = 1 << tiling_pipe_num;
1940 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1941 BUG_ON(rendering_pipe_num < req_rb_num);
1942
1943 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1944 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1945
1946 if (rdev->family <= CHIP_RV740) {
1947 /* r6xx/r7xx */
1948 rb_num_width = 2;
1949 } else {
1950 /* eg+ */
1951 rb_num_width = 4;
1952 }
1953
1954 for (i = 0; i < max_rb_num; i++) {
1955 if (!(mask & disabled_rb_mask)) {
1956 for (j = 0; j < pipe_rb_ratio; j++) {
1957 data <<= rb_num_width;
1958 data |= max_rb_num - i - 1;
1959 }
1960 if (pipe_rb_remain) {
1961 data <<= rb_num_width;
1962 data |= max_rb_num - i - 1;
1963 pipe_rb_remain--;
1964 }
1965 }
1966 mask >>= 1;
1967 }
1968
1969 return data;
1970}
1971
1972int r600_count_pipe_bits(uint32_t val)
1973{
1974 return hweight32(val);
1975}
1976
1977static void r600_gpu_init(struct radeon_device *rdev)
1978{
1979 u32 tiling_config;
1980 u32 ramcfg;
1981 u32 cc_gc_shader_pipe_config;
1982 u32 tmp;
1983 int i, j;
1984 u32 sq_config;
1985 u32 sq_gpr_resource_mgmt_1 = 0;
1986 u32 sq_gpr_resource_mgmt_2 = 0;
1987 u32 sq_thread_resource_mgmt = 0;
1988 u32 sq_stack_resource_mgmt_1 = 0;
1989 u32 sq_stack_resource_mgmt_2 = 0;
1990 u32 disabled_rb_mask;
1991
1992 rdev->config.r600.tiling_group_size = 256;
1993 switch (rdev->family) {
1994 case CHIP_R600:
1995 rdev->config.r600.max_pipes = 4;
1996 rdev->config.r600.max_tile_pipes = 8;
1997 rdev->config.r600.max_simds = 4;
1998 rdev->config.r600.max_backends = 4;
1999 rdev->config.r600.max_gprs = 256;
2000 rdev->config.r600.max_threads = 192;
2001 rdev->config.r600.max_stack_entries = 256;
2002 rdev->config.r600.max_hw_contexts = 8;
2003 rdev->config.r600.max_gs_threads = 16;
2004 rdev->config.r600.sx_max_export_size = 128;
2005 rdev->config.r600.sx_max_export_pos_size = 16;
2006 rdev->config.r600.sx_max_export_smx_size = 128;
2007 rdev->config.r600.sq_num_cf_insts = 2;
2008 break;
2009 case CHIP_RV630:
2010 case CHIP_RV635:
2011 rdev->config.r600.max_pipes = 2;
2012 rdev->config.r600.max_tile_pipes = 2;
2013 rdev->config.r600.max_simds = 3;
2014 rdev->config.r600.max_backends = 1;
2015 rdev->config.r600.max_gprs = 128;
2016 rdev->config.r600.max_threads = 192;
2017 rdev->config.r600.max_stack_entries = 128;
2018 rdev->config.r600.max_hw_contexts = 8;
2019 rdev->config.r600.max_gs_threads = 4;
2020 rdev->config.r600.sx_max_export_size = 128;
2021 rdev->config.r600.sx_max_export_pos_size = 16;
2022 rdev->config.r600.sx_max_export_smx_size = 128;
2023 rdev->config.r600.sq_num_cf_insts = 2;
2024 break;
2025 case CHIP_RV610:
2026 case CHIP_RV620:
2027 case CHIP_RS780:
2028 case CHIP_RS880:
2029 rdev->config.r600.max_pipes = 1;
2030 rdev->config.r600.max_tile_pipes = 1;
2031 rdev->config.r600.max_simds = 2;
2032 rdev->config.r600.max_backends = 1;
2033 rdev->config.r600.max_gprs = 128;
2034 rdev->config.r600.max_threads = 192;
2035 rdev->config.r600.max_stack_entries = 128;
2036 rdev->config.r600.max_hw_contexts = 4;
2037 rdev->config.r600.max_gs_threads = 4;
2038 rdev->config.r600.sx_max_export_size = 128;
2039 rdev->config.r600.sx_max_export_pos_size = 16;
2040 rdev->config.r600.sx_max_export_smx_size = 128;
2041 rdev->config.r600.sq_num_cf_insts = 1;
2042 break;
2043 case CHIP_RV670:
2044 rdev->config.r600.max_pipes = 4;
2045 rdev->config.r600.max_tile_pipes = 4;
2046 rdev->config.r600.max_simds = 4;
2047 rdev->config.r600.max_backends = 4;
2048 rdev->config.r600.max_gprs = 192;
2049 rdev->config.r600.max_threads = 192;
2050 rdev->config.r600.max_stack_entries = 256;
2051 rdev->config.r600.max_hw_contexts = 8;
2052 rdev->config.r600.max_gs_threads = 16;
2053 rdev->config.r600.sx_max_export_size = 128;
2054 rdev->config.r600.sx_max_export_pos_size = 16;
2055 rdev->config.r600.sx_max_export_smx_size = 128;
2056 rdev->config.r600.sq_num_cf_insts = 2;
2057 break;
2058 default:
2059 break;
2060 }
2061
2062 /* Initialize HDP */
2063 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
2064 WREG32((0x2c14 + j), 0x00000000);
2065 WREG32((0x2c18 + j), 0x00000000);
2066 WREG32((0x2c1c + j), 0x00000000);
2067 WREG32((0x2c20 + j), 0x00000000);
2068 WREG32((0x2c24 + j), 0x00000000);
2069 }
2070
2071 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
2072
2073 /* Setup tiling */
2074 tiling_config = 0;
2075 ramcfg = RREG32(RAMCFG);
2076 switch (rdev->config.r600.max_tile_pipes) {
2077 case 1:
2078 tiling_config |= PIPE_TILING(0);
2079 break;
2080 case 2:
2081 tiling_config |= PIPE_TILING(1);
2082 break;
2083 case 4:
2084 tiling_config |= PIPE_TILING(2);
2085 break;
2086 case 8:
2087 tiling_config |= PIPE_TILING(3);
2088 break;
2089 default:
2090 break;
2091 }
2092 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
2093 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
2094 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
2095 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
2096
2097 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
2098 if (tmp > 3) {
2099 tiling_config |= ROW_TILING(3);
2100 tiling_config |= SAMPLE_SPLIT(3);
2101 } else {
2102 tiling_config |= ROW_TILING(tmp);
2103 tiling_config |= SAMPLE_SPLIT(tmp);
2104 }
2105 tiling_config |= BANK_SWAPS(1);
2106
2107 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
2108 tmp = rdev->config.r600.max_simds -
2109 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
2110 rdev->config.r600.active_simds = tmp;
2111
2112 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
2113 tmp = 0;
2114 for (i = 0; i < rdev->config.r600.max_backends; i++)
2115 tmp |= (1 << i);
2116 /* if all the backends are disabled, fix it up here */
2117 if ((disabled_rb_mask & tmp) == tmp) {
2118 for (i = 0; i < rdev->config.r600.max_backends; i++)
2119 disabled_rb_mask &= ~(1 << i);
2120 }
2121 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
2122 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
2123 R6XX_MAX_BACKENDS, disabled_rb_mask);
2124 tiling_config |= tmp << 16;
2125 rdev->config.r600.backend_map = tmp;
2126
2127 rdev->config.r600.tile_config = tiling_config;
2128 WREG32(GB_TILING_CONFIG, tiling_config);
2129 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
2130 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
2131 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
2132
2133 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
2134 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
2135 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
2136
2137 /* Setup some CP states */
2138 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
2139 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
2140
2141 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
2142 SYNC_WALKER | SYNC_ALIGNER));
2143 /* Setup various GPU states */
2144 if (rdev->family == CHIP_RV670)
2145 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
2146
2147 tmp = RREG32(SX_DEBUG_1);
2148 tmp |= SMX_EVENT_RELEASE;
2149 if ((rdev->family > CHIP_R600))
2150 tmp |= ENABLE_NEW_SMX_ADDRESS;
2151 WREG32(SX_DEBUG_1, tmp);
2152
2153 if (((rdev->family) == CHIP_R600) ||
2154 ((rdev->family) == CHIP_RV630) ||
2155 ((rdev->family) == CHIP_RV610) ||
2156 ((rdev->family) == CHIP_RV620) ||
2157 ((rdev->family) == CHIP_RS780) ||
2158 ((rdev->family) == CHIP_RS880)) {
2159 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
2160 } else {
2161 WREG32(DB_DEBUG, 0);
2162 }
2163 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
2164 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
2165
2166 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2167 WREG32(VGT_NUM_INSTANCES, 0);
2168
2169 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
2170 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
2171
2172 tmp = RREG32(SQ_MS_FIFO_SIZES);
2173 if (((rdev->family) == CHIP_RV610) ||
2174 ((rdev->family) == CHIP_RV620) ||
2175 ((rdev->family) == CHIP_RS780) ||
2176 ((rdev->family) == CHIP_RS880)) {
2177 tmp = (CACHE_FIFO_SIZE(0xa) |
2178 FETCH_FIFO_HIWATER(0xa) |
2179 DONE_FIFO_HIWATER(0xe0) |
2180 ALU_UPDATE_FIFO_HIWATER(0x8));
2181 } else if (((rdev->family) == CHIP_R600) ||
2182 ((rdev->family) == CHIP_RV630)) {
2183 tmp &= ~DONE_FIFO_HIWATER(0xff);
2184 tmp |= DONE_FIFO_HIWATER(0x4);
2185 }
2186 WREG32(SQ_MS_FIFO_SIZES, tmp);
2187
2188 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
2189 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
2190 */
2191 sq_config = RREG32(SQ_CONFIG);
2192 sq_config &= ~(PS_PRIO(3) |
2193 VS_PRIO(3) |
2194 GS_PRIO(3) |
2195 ES_PRIO(3));
2196 sq_config |= (DX9_CONSTS |
2197 VC_ENABLE |
2198 PS_PRIO(0) |
2199 VS_PRIO(1) |
2200 GS_PRIO(2) |
2201 ES_PRIO(3));
2202
2203 if ((rdev->family) == CHIP_R600) {
2204 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
2205 NUM_VS_GPRS(124) |
2206 NUM_CLAUSE_TEMP_GPRS(4));
2207 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
2208 NUM_ES_GPRS(0));
2209 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
2210 NUM_VS_THREADS(48) |
2211 NUM_GS_THREADS(4) |
2212 NUM_ES_THREADS(4));
2213 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
2214 NUM_VS_STACK_ENTRIES(128));
2215 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
2216 NUM_ES_STACK_ENTRIES(0));
2217 } else if (((rdev->family) == CHIP_RV610) ||
2218 ((rdev->family) == CHIP_RV620) ||
2219 ((rdev->family) == CHIP_RS780) ||
2220 ((rdev->family) == CHIP_RS880)) {
2221 /* no vertex cache */
2222 sq_config &= ~VC_ENABLE;
2223
2224 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2225 NUM_VS_GPRS(44) |
2226 NUM_CLAUSE_TEMP_GPRS(2));
2227 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
2228 NUM_ES_GPRS(17));
2229 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2230 NUM_VS_THREADS(78) |
2231 NUM_GS_THREADS(4) |
2232 NUM_ES_THREADS(31));
2233 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
2234 NUM_VS_STACK_ENTRIES(40));
2235 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
2236 NUM_ES_STACK_ENTRIES(16));
2237 } else if (((rdev->family) == CHIP_RV630) ||
2238 ((rdev->family) == CHIP_RV635)) {
2239 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2240 NUM_VS_GPRS(44) |
2241 NUM_CLAUSE_TEMP_GPRS(2));
2242 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
2243 NUM_ES_GPRS(18));
2244 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2245 NUM_VS_THREADS(78) |
2246 NUM_GS_THREADS(4) |
2247 NUM_ES_THREADS(31));
2248 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
2249 NUM_VS_STACK_ENTRIES(40));
2250 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
2251 NUM_ES_STACK_ENTRIES(16));
2252 } else if ((rdev->family) == CHIP_RV670) {
2253 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2254 NUM_VS_GPRS(44) |
2255 NUM_CLAUSE_TEMP_GPRS(2));
2256 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
2257 NUM_ES_GPRS(17));
2258 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2259 NUM_VS_THREADS(78) |
2260 NUM_GS_THREADS(4) |
2261 NUM_ES_THREADS(31));
2262 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
2263 NUM_VS_STACK_ENTRIES(64));
2264 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
2265 NUM_ES_STACK_ENTRIES(64));
2266 }
2267
2268 WREG32(SQ_CONFIG, sq_config);
2269 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2270 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2271 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2272 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2273 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2274
2275 if (((rdev->family) == CHIP_RV610) ||
2276 ((rdev->family) == CHIP_RV620) ||
2277 ((rdev->family) == CHIP_RS780) ||
2278 ((rdev->family) == CHIP_RS880)) {
2279 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
2280 } else {
2281 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
2282 }
2283
2284 /* More default values. 2D/3D driver should adjust as needed */
2285 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
2286 S1_X(0x4) | S1_Y(0xc)));
2287 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
2288 S1_X(0x2) | S1_Y(0x2) |
2289 S2_X(0xa) | S2_Y(0x6) |
2290 S3_X(0x6) | S3_Y(0xa)));
2291 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
2292 S1_X(0x4) | S1_Y(0xc) |
2293 S2_X(0x1) | S2_Y(0x6) |
2294 S3_X(0xa) | S3_Y(0xe)));
2295 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
2296 S5_X(0x0) | S5_Y(0x0) |
2297 S6_X(0xb) | S6_Y(0x4) |
2298 S7_X(0x7) | S7_Y(0x8)));
2299
2300 WREG32(VGT_STRMOUT_EN, 0);
2301 tmp = rdev->config.r600.max_pipes * 16;
2302 switch (rdev->family) {
2303 case CHIP_RV610:
2304 case CHIP_RV620:
2305 case CHIP_RS780:
2306 case CHIP_RS880:
2307 tmp += 32;
2308 break;
2309 case CHIP_RV670:
2310 tmp += 128;
2311 break;
2312 default:
2313 break;
2314 }
2315 if (tmp > 256) {
2316 tmp = 256;
2317 }
2318 WREG32(VGT_ES_PER_GS, 128);
2319 WREG32(VGT_GS_PER_ES, tmp);
2320 WREG32(VGT_GS_PER_VS, 2);
2321 WREG32(VGT_GS_VERTEX_REUSE, 16);
2322
2323 /* more default values. 2D/3D driver should adjust as needed */
2324 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2325 WREG32(VGT_STRMOUT_EN, 0);
2326 WREG32(SX_MISC, 0);
2327 WREG32(PA_SC_MODE_CNTL, 0);
2328 WREG32(PA_SC_AA_CONFIG, 0);
2329 WREG32(PA_SC_LINE_STIPPLE, 0);
2330 WREG32(SPI_INPUT_Z, 0);
2331 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
2332 WREG32(CB_COLOR7_FRAG, 0);
2333
2334 /* Clear render buffer base addresses */
2335 WREG32(CB_COLOR0_BASE, 0);
2336 WREG32(CB_COLOR1_BASE, 0);
2337 WREG32(CB_COLOR2_BASE, 0);
2338 WREG32(CB_COLOR3_BASE, 0);
2339 WREG32(CB_COLOR4_BASE, 0);
2340 WREG32(CB_COLOR5_BASE, 0);
2341 WREG32(CB_COLOR6_BASE, 0);
2342 WREG32(CB_COLOR7_BASE, 0);
2343 WREG32(CB_COLOR7_FRAG, 0);
2344
2345 switch (rdev->family) {
2346 case CHIP_RV610:
2347 case CHIP_RV620:
2348 case CHIP_RS780:
2349 case CHIP_RS880:
2350 tmp = TC_L2_SIZE(8);
2351 break;
2352 case CHIP_RV630:
2353 case CHIP_RV635:
2354 tmp = TC_L2_SIZE(4);
2355 break;
2356 case CHIP_R600:
2357 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
2358 break;
2359 default:
2360 tmp = TC_L2_SIZE(0);
2361 break;
2362 }
2363 WREG32(TC_CNTL, tmp);
2364
2365 tmp = RREG32(HDP_HOST_PATH_CNTL);
2366 WREG32(HDP_HOST_PATH_CNTL, tmp);
2367
2368 tmp = RREG32(ARB_POP);
2369 tmp |= ENABLE_TC128;
2370 WREG32(ARB_POP, tmp);
2371
2372 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2373 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
2374 NUM_CLIP_SEQ(3)));
2375 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
2376 WREG32(VC_ENHANCE, 0);
2377}
2378
2379
2380/*
2381 * Indirect registers accessor
2382 */
2383u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
2384{
2385 unsigned long flags;
2386 u32 r;
2387
2388 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
2389 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2390 (void)RREG32(PCIE_PORT_INDEX);
2391 r = RREG32(PCIE_PORT_DATA);
2392 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
2393 return r;
2394}
2395
2396void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2397{
2398 unsigned long flags;
2399
2400 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
2401 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2402 (void)RREG32(PCIE_PORT_INDEX);
2403 WREG32(PCIE_PORT_DATA, (v));
2404 (void)RREG32(PCIE_PORT_DATA);
2405 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
2406}
2407
2408/*
2409 * CP & Ring
2410 */
2411void r600_cp_stop(struct radeon_device *rdev)
2412{
2413 if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
2414 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2415 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
2416 WREG32(SCRATCH_UMSK, 0);
2417 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
2418}
2419
2420int r600_init_microcode(struct radeon_device *rdev)
2421{
2422 const char *chip_name;
2423 const char *rlc_chip_name;
2424 const char *smc_chip_name = "RV770";
2425 size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
2426 char fw_name[30];
2427 int err;
2428
2429 DRM_DEBUG("\n");
2430
2431 switch (rdev->family) {
2432 case CHIP_R600:
2433 chip_name = "R600";
2434 rlc_chip_name = "R600";
2435 break;
2436 case CHIP_RV610:
2437 chip_name = "RV610";
2438 rlc_chip_name = "R600";
2439 break;
2440 case CHIP_RV630:
2441 chip_name = "RV630";
2442 rlc_chip_name = "R600";
2443 break;
2444 case CHIP_RV620:
2445 chip_name = "RV620";
2446 rlc_chip_name = "R600";
2447 break;
2448 case CHIP_RV635:
2449 chip_name = "RV635";
2450 rlc_chip_name = "R600";
2451 break;
2452 case CHIP_RV670:
2453 chip_name = "RV670";
2454 rlc_chip_name = "R600";
2455 break;
2456 case CHIP_RS780:
2457 case CHIP_RS880:
2458 chip_name = "RS780";
2459 rlc_chip_name = "R600";
2460 break;
2461 case CHIP_RV770:
2462 chip_name = "RV770";
2463 rlc_chip_name = "R700";
2464 smc_chip_name = "RV770";
2465 smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
2466 break;
2467 case CHIP_RV730:
2468 chip_name = "RV730";
2469 rlc_chip_name = "R700";
2470 smc_chip_name = "RV730";
2471 smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
2472 break;
2473 case CHIP_RV710:
2474 chip_name = "RV710";
2475 rlc_chip_name = "R700";
2476 smc_chip_name = "RV710";
2477 smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
2478 break;
2479 case CHIP_RV740:
2480 chip_name = "RV730";
2481 rlc_chip_name = "R700";
2482 smc_chip_name = "RV740";
2483 smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
2484 break;
2485 case CHIP_CEDAR:
2486 chip_name = "CEDAR";
2487 rlc_chip_name = "CEDAR";
2488 smc_chip_name = "CEDAR";
2489 smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
2490 break;
2491 case CHIP_REDWOOD:
2492 chip_name = "REDWOOD";
2493 rlc_chip_name = "REDWOOD";
2494 smc_chip_name = "REDWOOD";
2495 smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
2496 break;
2497 case CHIP_JUNIPER:
2498 chip_name = "JUNIPER";
2499 rlc_chip_name = "JUNIPER";
2500 smc_chip_name = "JUNIPER";
2501 smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
2502 break;
2503 case CHIP_CYPRESS:
2504 case CHIP_HEMLOCK:
2505 chip_name = "CYPRESS";
2506 rlc_chip_name = "CYPRESS";
2507 smc_chip_name = "CYPRESS";
2508 smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
2509 break;
2510 case CHIP_PALM:
2511 chip_name = "PALM";
2512 rlc_chip_name = "SUMO";
2513 break;
2514 case CHIP_SUMO:
2515 chip_name = "SUMO";
2516 rlc_chip_name = "SUMO";
2517 break;
2518 case CHIP_SUMO2:
2519 chip_name = "SUMO2";
2520 rlc_chip_name = "SUMO";
2521 break;
2522 default: BUG();
2523 }
2524
2525 if (rdev->family >= CHIP_CEDAR) {
2526 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2527 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
2528 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
2529 } else if (rdev->family >= CHIP_RV770) {
2530 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2531 me_req_size = R700_PM4_UCODE_SIZE * 4;
2532 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
2533 } else {
2534 pfp_req_size = R600_PFP_UCODE_SIZE * 4;
2535 me_req_size = R600_PM4_UCODE_SIZE * 12;
2536 rlc_req_size = R600_RLC_UCODE_SIZE * 4;
2537 }
2538
2539 DRM_INFO("Loading %s Microcode\n", chip_name);
2540
2541 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2542 err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
2543 if (err)
2544 goto out;
2545 if (rdev->pfp_fw->size != pfp_req_size) {
2546 printk(KERN_ERR
2547 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2548 rdev->pfp_fw->size, fw_name);
2549 err = -EINVAL;
2550 goto out;
2551 }
2552
2553 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2554 err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
2555 if (err)
2556 goto out;
2557 if (rdev->me_fw->size != me_req_size) {
2558 printk(KERN_ERR
2559 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2560 rdev->me_fw->size, fw_name);
2561 err = -EINVAL;
2562 }
2563
2564 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2565 err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
2566 if (err)
2567 goto out;
2568 if (rdev->rlc_fw->size != rlc_req_size) {
2569 printk(KERN_ERR
2570 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2571 rdev->rlc_fw->size, fw_name);
2572 err = -EINVAL;
2573 }
2574
2575 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
2576 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
2577 err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
2578 if (err) {
2579 printk(KERN_ERR
2580 "smc: error loading firmware \"%s\"\n",
2581 fw_name);
2582 release_firmware(rdev->smc_fw);
2583 rdev->smc_fw = NULL;
2584 err = 0;
2585 } else if (rdev->smc_fw->size != smc_req_size) {
2586 printk(KERN_ERR
2587 "smc: Bogus length %zu in firmware \"%s\"\n",
2588 rdev->smc_fw->size, fw_name);
2589 err = -EINVAL;
2590 }
2591 }
2592
2593out:
2594 if (err) {
2595 if (err != -EINVAL)
2596 printk(KERN_ERR
2597 "r600_cp: Failed to load firmware \"%s\"\n",
2598 fw_name);
2599 release_firmware(rdev->pfp_fw);
2600 rdev->pfp_fw = NULL;
2601 release_firmware(rdev->me_fw);
2602 rdev->me_fw = NULL;
2603 release_firmware(rdev->rlc_fw);
2604 rdev->rlc_fw = NULL;
2605 release_firmware(rdev->smc_fw);
2606 rdev->smc_fw = NULL;
2607 }
2608 return err;
2609}
2610
2611u32 r600_gfx_get_rptr(struct radeon_device *rdev,
2612 struct radeon_ring *ring)
2613{
2614 u32 rptr;
2615
2616 if (rdev->wb.enabled)
2617 rptr = rdev->wb.wb[ring->rptr_offs/4];
2618 else
2619 rptr = RREG32(R600_CP_RB_RPTR);
2620
2621 return rptr;
2622}
2623
2624u32 r600_gfx_get_wptr(struct radeon_device *rdev,
2625 struct radeon_ring *ring)
2626{
2627 u32 wptr;
2628
2629 wptr = RREG32(R600_CP_RB_WPTR);
2630
2631 return wptr;
2632}
2633
2634void r600_gfx_set_wptr(struct radeon_device *rdev,
2635 struct radeon_ring *ring)
2636{
2637 WREG32(R600_CP_RB_WPTR, ring->wptr);
2638 (void)RREG32(R600_CP_RB_WPTR);
2639}
2640
2641static int r600_cp_load_microcode(struct radeon_device *rdev)
2642{
2643 const __be32 *fw_data;
2644 int i;
2645
2646 if (!rdev->me_fw || !rdev->pfp_fw)
2647 return -EINVAL;
2648
2649 r600_cp_stop(rdev);
2650
2651 WREG32(CP_RB_CNTL,
2652#ifdef __BIG_ENDIAN
2653 BUF_SWAP_32BIT |
2654#endif
2655 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
2656
2657 /* Reset cp */
2658 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2659 RREG32(GRBM_SOFT_RESET);
2660 mdelay(15);
2661 WREG32(GRBM_SOFT_RESET, 0);
2662
2663 WREG32(CP_ME_RAM_WADDR, 0);
2664
2665 fw_data = (const __be32 *)rdev->me_fw->data;
2666 WREG32(CP_ME_RAM_WADDR, 0);
2667 for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
2668 WREG32(CP_ME_RAM_DATA,
2669 be32_to_cpup(fw_data++));
2670
2671 fw_data = (const __be32 *)rdev->pfp_fw->data;
2672 WREG32(CP_PFP_UCODE_ADDR, 0);
2673 for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
2674 WREG32(CP_PFP_UCODE_DATA,
2675 be32_to_cpup(fw_data++));
2676
2677 WREG32(CP_PFP_UCODE_ADDR, 0);
2678 WREG32(CP_ME_RAM_WADDR, 0);
2679 WREG32(CP_ME_RAM_RADDR, 0);
2680 return 0;
2681}
2682
2683int r600_cp_start(struct radeon_device *rdev)
2684{
2685 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2686 int r;
2687 uint32_t cp_me;
2688
2689 r = radeon_ring_lock(rdev, ring, 7);
2690 if (r) {
2691 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2692 return r;
2693 }
2694 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2695 radeon_ring_write(ring, 0x1);
2696 if (rdev->family >= CHIP_RV770) {
2697 radeon_ring_write(ring, 0x0);
2698 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
2699 } else {
2700 radeon_ring_write(ring, 0x3);
2701 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
2702 }
2703 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2704 radeon_ring_write(ring, 0);
2705 radeon_ring_write(ring, 0);
2706 radeon_ring_unlock_commit(rdev, ring, false);
2707
2708 cp_me = 0xff;
2709 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2710 return 0;
2711}
2712
2713int r600_cp_resume(struct radeon_device *rdev)
2714{
2715 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2716 u32 tmp;
2717 u32 rb_bufsz;
2718 int r;
2719
2720 /* Reset cp */
2721 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2722 RREG32(GRBM_SOFT_RESET);
2723 mdelay(15);
2724 WREG32(GRBM_SOFT_RESET, 0);
2725
2726 /* Set ring buffer size */
2727 rb_bufsz = order_base_2(ring->ring_size / 8);
2728 tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2729#ifdef __BIG_ENDIAN
2730 tmp |= BUF_SWAP_32BIT;
2731#endif
2732 WREG32(CP_RB_CNTL, tmp);
2733 WREG32(CP_SEM_WAIT_TIMER, 0x0);
2734
2735 /* Set the write pointer delay */
2736 WREG32(CP_RB_WPTR_DELAY, 0);
2737
2738 /* Initialize the ring buffer's read and write pointers */
2739 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2740 WREG32(CP_RB_RPTR_WR, 0);
2741 ring->wptr = 0;
2742 WREG32(CP_RB_WPTR, ring->wptr);
2743
2744 /* set the wb address whether it's enabled or not */
2745 WREG32(CP_RB_RPTR_ADDR,
2746 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
2747 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2748 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2749
2750 if (rdev->wb.enabled)
2751 WREG32(SCRATCH_UMSK, 0xff);
2752 else {
2753 tmp |= RB_NO_UPDATE;
2754 WREG32(SCRATCH_UMSK, 0);
2755 }
2756
2757 mdelay(1);
2758 WREG32(CP_RB_CNTL, tmp);
2759
2760 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
2761 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2762
2763 r600_cp_start(rdev);
2764 ring->ready = true;
2765 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
2766 if (r) {
2767 ring->ready = false;
2768 return r;
2769 }
2770
2771 if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
2772 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2773
2774 return 0;
2775}
2776
2777void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
2778{
2779 u32 rb_bufsz;
2780 int r;
2781
2782 /* Align ring size */
2783 rb_bufsz = order_base_2(ring_size / 8);
2784 ring_size = (1 << (rb_bufsz + 1)) * 4;
2785 ring->ring_size = ring_size;
2786 ring->align_mask = 16 - 1;
2787
2788 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2789 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2790 if (r) {
2791 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2792 ring->rptr_save_reg = 0;
2793 }
2794 }
2795}
2796
2797void r600_cp_fini(struct radeon_device *rdev)
2798{
2799 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2800 r600_cp_stop(rdev);
2801 radeon_ring_fini(rdev, ring);
2802 radeon_scratch_free(rdev, ring->rptr_save_reg);
2803}
2804
2805/*
2806 * GPU scratch registers helpers function.
2807 */
2808void r600_scratch_init(struct radeon_device *rdev)
2809{
2810 int i;
2811
2812 rdev->scratch.num_reg = 7;
2813 rdev->scratch.reg_base = SCRATCH_REG0;
2814 for (i = 0; i < rdev->scratch.num_reg; i++) {
2815 rdev->scratch.free[i] = true;
2816 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
2817 }
2818}
2819
2820int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
2821{
2822 uint32_t scratch;
2823 uint32_t tmp = 0;
2824 unsigned i;
2825 int r;
2826
2827 r = radeon_scratch_get(rdev, &scratch);
2828 if (r) {
2829 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2830 return r;
2831 }
2832 WREG32(scratch, 0xCAFEDEAD);
2833 r = radeon_ring_lock(rdev, ring, 3);
2834 if (r) {
2835 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
2836 radeon_scratch_free(rdev, scratch);
2837 return r;
2838 }
2839 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2840 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2841 radeon_ring_write(ring, 0xDEADBEEF);
2842 radeon_ring_unlock_commit(rdev, ring, false);
2843 for (i = 0; i < rdev->usec_timeout; i++) {
2844 tmp = RREG32(scratch);
2845 if (tmp == 0xDEADBEEF)
2846 break;
2847 DRM_UDELAY(1);
2848 }
2849 if (i < rdev->usec_timeout) {
2850 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2851 } else {
2852 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
2853 ring->idx, scratch, tmp);
2854 r = -EINVAL;
2855 }
2856 radeon_scratch_free(rdev, scratch);
2857 return r;
2858}
2859
2860/*
2861 * CP fences/semaphores
2862 */
2863
2864void r600_fence_ring_emit(struct radeon_device *rdev,
2865 struct radeon_fence *fence)
2866{
2867 struct radeon_ring *ring = &rdev->ring[fence->ring];
2868 u32 cp_coher_cntl = PACKET3_TC_ACTION_ENA | PACKET3_VC_ACTION_ENA |
2869 PACKET3_SH_ACTION_ENA;
2870
2871 if (rdev->family >= CHIP_RV770)
2872 cp_coher_cntl |= PACKET3_FULL_CACHE_ENA;
2873
2874 if (rdev->wb.use_event) {
2875 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
2876 /* flush read cache over gart */
2877 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2878 radeon_ring_write(ring, cp_coher_cntl);
2879 radeon_ring_write(ring, 0xFFFFFFFF);
2880 radeon_ring_write(ring, 0);
2881 radeon_ring_write(ring, 10); /* poll interval */
2882 /* EVENT_WRITE_EOP - flush caches, send int */
2883 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2884 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2885 radeon_ring_write(ring, lower_32_bits(addr));
2886 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2887 radeon_ring_write(ring, fence->seq);
2888 radeon_ring_write(ring, 0);
2889 } else {
2890 /* flush read cache over gart */
2891 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2892 radeon_ring_write(ring, cp_coher_cntl);
2893 radeon_ring_write(ring, 0xFFFFFFFF);
2894 radeon_ring_write(ring, 0);
2895 radeon_ring_write(ring, 10); /* poll interval */
2896 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2897 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
2898 /* wait for 3D idle clean */
2899 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2900 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2901 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
2902 /* Emit fence sequence & fire IRQ */
2903 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2904 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2905 radeon_ring_write(ring, fence->seq);
2906 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
2907 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2908 radeon_ring_write(ring, RB_INT_STAT);
2909 }
2910}
2911
2912/**
2913 * r600_semaphore_ring_emit - emit a semaphore on the CP ring
2914 *
2915 * @rdev: radeon_device pointer
2916 * @ring: radeon ring buffer object
2917 * @semaphore: radeon semaphore object
2918 * @emit_wait: Is this a sempahore wait?
2919 *
2920 * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
2921 * from running ahead of semaphore waits.
2922 */
2923bool r600_semaphore_ring_emit(struct radeon_device *rdev,
2924 struct radeon_ring *ring,
2925 struct radeon_semaphore *semaphore,
2926 bool emit_wait)
2927{
2928 uint64_t addr = semaphore->gpu_addr;
2929 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2930
2931 if (rdev->family < CHIP_CAYMAN)
2932 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2933
2934 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2935 radeon_ring_write(ring, lower_32_bits(addr));
2936 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
2937
2938 /* PFP_SYNC_ME packet only exists on 7xx+, only enable it on eg+ */
2939 if (emit_wait && (rdev->family >= CHIP_CEDAR)) {
2940 /* Prevent the PFP from running ahead of the semaphore wait */
2941 radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
2942 radeon_ring_write(ring, 0x0);
2943 }
2944
2945 return true;
2946}
2947
2948/**
2949 * r600_copy_cpdma - copy pages using the CP DMA engine
2950 *
2951 * @rdev: radeon_device pointer
2952 * @src_offset: src GPU address
2953 * @dst_offset: dst GPU address
2954 * @num_gpu_pages: number of GPU pages to xfer
2955 * @fence: radeon fence object
2956 *
2957 * Copy GPU paging using the CP DMA engine (r6xx+).
2958 * Used by the radeon ttm implementation to move pages if
2959 * registered as the asic copy callback.
2960 */
2961struct radeon_fence *r600_copy_cpdma(struct radeon_device *rdev,
2962 uint64_t src_offset, uint64_t dst_offset,
2963 unsigned num_gpu_pages,
2964 struct reservation_object *resv)
2965{
2966 struct radeon_fence *fence;
2967 struct radeon_sync sync;
2968 int ring_index = rdev->asic->copy.blit_ring_index;
2969 struct radeon_ring *ring = &rdev->ring[ring_index];
2970 u32 size_in_bytes, cur_size_in_bytes, tmp;
2971 int i, num_loops;
2972 int r = 0;
2973
2974 radeon_sync_create(&sync);
2975
2976 size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
2977 num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
2978 r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
2979 if (r) {
2980 DRM_ERROR("radeon: moving bo (%d).\n", r);
2981 radeon_sync_free(rdev, &sync, NULL);
2982 return ERR_PTR(r);
2983 }
2984
2985 radeon_sync_resv(rdev, &sync, resv, false);
2986 radeon_sync_rings(rdev, &sync, ring->idx);
2987
2988 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2989 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2990 radeon_ring_write(ring, WAIT_3D_IDLE_bit);
2991 for (i = 0; i < num_loops; i++) {
2992 cur_size_in_bytes = size_in_bytes;
2993 if (cur_size_in_bytes > 0x1fffff)
2994 cur_size_in_bytes = 0x1fffff;
2995 size_in_bytes -= cur_size_in_bytes;
2996 tmp = upper_32_bits(src_offset) & 0xff;
2997 if (size_in_bytes == 0)
2998 tmp |= PACKET3_CP_DMA_CP_SYNC;
2999 radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
3000 radeon_ring_write(ring, lower_32_bits(src_offset));
3001 radeon_ring_write(ring, tmp);
3002 radeon_ring_write(ring, lower_32_bits(dst_offset));
3003 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
3004 radeon_ring_write(ring, cur_size_in_bytes);
3005 src_offset += cur_size_in_bytes;
3006 dst_offset += cur_size_in_bytes;
3007 }
3008 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3009 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3010 radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
3011
3012 r = radeon_fence_emit(rdev, &fence, ring->idx);
3013 if (r) {
3014 radeon_ring_unlock_undo(rdev, ring);
3015 radeon_sync_free(rdev, &sync, NULL);
3016 return ERR_PTR(r);
3017 }
3018
3019 radeon_ring_unlock_commit(rdev, ring, false);
3020 radeon_sync_free(rdev, &sync, fence);
3021
3022 return fence;
3023}
3024
3025int r600_set_surface_reg(struct radeon_device *rdev, int reg,
3026 uint32_t tiling_flags, uint32_t pitch,
3027 uint32_t offset, uint32_t obj_size)
3028{
3029 /* FIXME: implement */
3030 return 0;
3031}
3032
3033void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
3034{
3035 /* FIXME: implement */
3036}
3037
3038static int r600_startup(struct radeon_device *rdev)
3039{
3040 struct radeon_ring *ring;
3041 int r;
3042
3043 /* enable pcie gen2 link */
3044 r600_pcie_gen2_enable(rdev);
3045
3046 /* scratch needs to be initialized before MC */
3047 r = r600_vram_scratch_init(rdev);
3048 if (r)
3049 return r;
3050
3051 r600_mc_program(rdev);
3052
3053 if (rdev->flags & RADEON_IS_AGP) {
3054 r600_agp_enable(rdev);
3055 } else {
3056 r = r600_pcie_gart_enable(rdev);
3057 if (r)
3058 return r;
3059 }
3060 r600_gpu_init(rdev);
3061
3062 /* allocate wb buffer */
3063 r = radeon_wb_init(rdev);
3064 if (r)
3065 return r;
3066
3067 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3068 if (r) {
3069 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3070 return r;
3071 }
3072
3073 if (rdev->has_uvd) {
3074 r = uvd_v1_0_resume(rdev);
3075 if (!r) {
3076 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_UVD_INDEX);
3077 if (r) {
3078 dev_err(rdev->dev, "failed initializing UVD fences (%d).\n", r);
3079 }
3080 }
3081 if (r)
3082 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
3083 }
3084
3085 /* Enable IRQ */
3086 if (!rdev->irq.installed) {
3087 r = radeon_irq_kms_init(rdev);
3088 if (r)
3089 return r;
3090 }
3091
3092 r = r600_irq_init(rdev);
3093 if (r) {
3094 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3095 radeon_irq_kms_fini(rdev);
3096 return r;
3097 }
3098 r600_irq_set(rdev);
3099
3100 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
3101 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
3102 RADEON_CP_PACKET2);
3103 if (r)
3104 return r;
3105
3106 r = r600_cp_load_microcode(rdev);
3107 if (r)
3108 return r;
3109 r = r600_cp_resume(rdev);
3110 if (r)
3111 return r;
3112
3113 if (rdev->has_uvd) {
3114 ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
3115 if (ring->ring_size) {
3116 r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
3117 RADEON_CP_PACKET2);
3118 if (!r)
3119 r = uvd_v1_0_init(rdev);
3120 if (r)
3121 DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
3122 }
3123 }
3124
3125 r = radeon_ib_pool_init(rdev);
3126 if (r) {
3127 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
3128 return r;
3129 }
3130
3131 r = radeon_audio_init(rdev);
3132 if (r) {
3133 DRM_ERROR("radeon: audio init failed\n");
3134 return r;
3135 }
3136
3137 return 0;
3138}
3139
3140void r600_vga_set_state(struct radeon_device *rdev, bool state)
3141{
3142 uint32_t temp;
3143
3144 temp = RREG32(CONFIG_CNTL);
3145 if (state == false) {
3146 temp &= ~(1<<0);
3147 temp |= (1<<1);
3148 } else {
3149 temp &= ~(1<<1);
3150 }
3151 WREG32(CONFIG_CNTL, temp);
3152}
3153
3154int r600_resume(struct radeon_device *rdev)
3155{
3156 int r;
3157
3158 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
3159 * posting will perform necessary task to bring back GPU into good
3160 * shape.
3161 */
3162 /* post card */
3163 atom_asic_init(rdev->mode_info.atom_context);
3164
3165 if (rdev->pm.pm_method == PM_METHOD_DPM)
3166 radeon_pm_resume(rdev);
3167
3168 rdev->accel_working = true;
3169 r = r600_startup(rdev);
3170 if (r) {
3171 DRM_ERROR("r600 startup failed on resume\n");
3172 rdev->accel_working = false;
3173 return r;
3174 }
3175
3176 return r;
3177}
3178
3179int r600_suspend(struct radeon_device *rdev)
3180{
3181 radeon_pm_suspend(rdev);
3182 radeon_audio_fini(rdev);
3183 r600_cp_stop(rdev);
3184 if (rdev->has_uvd) {
3185 uvd_v1_0_fini(rdev);
3186 radeon_uvd_suspend(rdev);
3187 }
3188 r600_irq_suspend(rdev);
3189 radeon_wb_disable(rdev);
3190 r600_pcie_gart_disable(rdev);
3191
3192 return 0;
3193}
3194
3195/* Plan is to move initialization in that function and use
3196 * helper function so that radeon_device_init pretty much
3197 * do nothing more than calling asic specific function. This
3198 * should also allow to remove a bunch of callback function
3199 * like vram_info.
3200 */
3201int r600_init(struct radeon_device *rdev)
3202{
3203 int r;
3204
3205 if (r600_debugfs_mc_info_init(rdev)) {
3206 DRM_ERROR("Failed to register debugfs file for mc !\n");
3207 }
3208 /* Read BIOS */
3209 if (!radeon_get_bios(rdev)) {
3210 if (ASIC_IS_AVIVO(rdev))
3211 return -EINVAL;
3212 }
3213 /* Must be an ATOMBIOS */
3214 if (!rdev->is_atom_bios) {
3215 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
3216 return -EINVAL;
3217 }
3218 r = radeon_atombios_init(rdev);
3219 if (r)
3220 return r;
3221 /* Post card if necessary */
3222 if (!radeon_card_posted(rdev)) {
3223 if (!rdev->bios) {
3224 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3225 return -EINVAL;
3226 }
3227 DRM_INFO("GPU not posted. posting now...\n");
3228 atom_asic_init(rdev->mode_info.atom_context);
3229 }
3230 /* Initialize scratch registers */
3231 r600_scratch_init(rdev);
3232 /* Initialize surface registers */
3233 radeon_surface_init(rdev);
3234 /* Initialize clocks */
3235 radeon_get_clock_info(rdev->ddev);
3236 /* Fence driver */
3237 r = radeon_fence_driver_init(rdev);
3238 if (r)
3239 return r;
3240 if (rdev->flags & RADEON_IS_AGP) {
3241 r = radeon_agp_init(rdev);
3242 if (r)
3243 radeon_agp_disable(rdev);
3244 }
3245 r = r600_mc_init(rdev);
3246 if (r)
3247 return r;
3248 /* Memory manager */
3249 r = radeon_bo_init(rdev);
3250 if (r)
3251 return r;
3252
3253 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3254 r = r600_init_microcode(rdev);
3255 if (r) {
3256 DRM_ERROR("Failed to load firmware!\n");
3257 return r;
3258 }
3259 }
3260
3261 /* Initialize power management */
3262 radeon_pm_init(rdev);
3263
3264 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3265 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
3266
3267 if (rdev->has_uvd) {
3268 r = radeon_uvd_init(rdev);
3269 if (!r) {
3270 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
3271 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], 4096);
3272 }
3273 }
3274
3275 rdev->ih.ring_obj = NULL;
3276 r600_ih_ring_init(rdev, 64 * 1024);
3277
3278 r = r600_pcie_gart_init(rdev);
3279 if (r)
3280 return r;
3281
3282 rdev->accel_working = true;
3283 r = r600_startup(rdev);
3284 if (r) {
3285 dev_err(rdev->dev, "disabling GPU acceleration\n");
3286 r600_cp_fini(rdev);
3287 r600_irq_fini(rdev);
3288 radeon_wb_fini(rdev);
3289 radeon_ib_pool_fini(rdev);
3290 radeon_irq_kms_fini(rdev);
3291 r600_pcie_gart_fini(rdev);
3292 rdev->accel_working = false;
3293 }
3294
3295 return 0;
3296}
3297
3298void r600_fini(struct radeon_device *rdev)
3299{
3300 radeon_pm_fini(rdev);
3301 radeon_audio_fini(rdev);
3302 r600_cp_fini(rdev);
3303 r600_irq_fini(rdev);
3304 if (rdev->has_uvd) {
3305 uvd_v1_0_fini(rdev);
3306 radeon_uvd_fini(rdev);
3307 }
3308 radeon_wb_fini(rdev);
3309 radeon_ib_pool_fini(rdev);
3310 radeon_irq_kms_fini(rdev);
3311 r600_pcie_gart_fini(rdev);
3312 r600_vram_scratch_fini(rdev);
3313 radeon_agp_fini(rdev);
3314 radeon_gem_fini(rdev);
3315 radeon_fence_driver_fini(rdev);
3316 radeon_bo_fini(rdev);
3317 radeon_atombios_fini(rdev);
3318 kfree(rdev->bios);
3319 rdev->bios = NULL;
3320}
3321
3322
3323/*
3324 * CS stuff
3325 */
3326void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3327{
3328 struct radeon_ring *ring = &rdev->ring[ib->ring];
3329 u32 next_rptr;
3330
3331 if (ring->rptr_save_reg) {
3332 next_rptr = ring->wptr + 3 + 4;
3333 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3334 radeon_ring_write(ring, ((ring->rptr_save_reg -
3335 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3336 radeon_ring_write(ring, next_rptr);
3337 } else if (rdev->wb.enabled) {
3338 next_rptr = ring->wptr + 5 + 4;
3339 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3340 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3341 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3342 radeon_ring_write(ring, next_rptr);
3343 radeon_ring_write(ring, 0);
3344 }
3345
3346 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3347 radeon_ring_write(ring,
3348#ifdef __BIG_ENDIAN
3349 (2 << 0) |
3350#endif
3351 (ib->gpu_addr & 0xFFFFFFFC));
3352 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3353 radeon_ring_write(ring, ib->length_dw);
3354}
3355
3356int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3357{
3358 struct radeon_ib ib;
3359 uint32_t scratch;
3360 uint32_t tmp = 0;
3361 unsigned i;
3362 int r;
3363
3364 r = radeon_scratch_get(rdev, &scratch);
3365 if (r) {
3366 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3367 return r;
3368 }
3369 WREG32(scratch, 0xCAFEDEAD);
3370 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
3371 if (r) {
3372 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3373 goto free_scratch;
3374 }
3375 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3376 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3377 ib.ptr[2] = 0xDEADBEEF;
3378 ib.length_dw = 3;
3379 r = radeon_ib_schedule(rdev, &ib, NULL, false);
3380 if (r) {
3381 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3382 goto free_ib;
3383 }
3384 r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies(
3385 RADEON_USEC_IB_TEST_TIMEOUT));
3386 if (r < 0) {
3387 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3388 goto free_ib;
3389 } else if (r == 0) {
3390 DRM_ERROR("radeon: fence wait timed out.\n");
3391 r = -ETIMEDOUT;
3392 goto free_ib;
3393 }
3394 r = 0;
3395 for (i = 0; i < rdev->usec_timeout; i++) {
3396 tmp = RREG32(scratch);
3397 if (tmp == 0xDEADBEEF)
3398 break;
3399 DRM_UDELAY(1);
3400 }
3401 if (i < rdev->usec_timeout) {
3402 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
3403 } else {
3404 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
3405 scratch, tmp);
3406 r = -EINVAL;
3407 }
3408free_ib:
3409 radeon_ib_free(rdev, &ib);
3410free_scratch:
3411 radeon_scratch_free(rdev, scratch);
3412 return r;
3413}
3414
3415/*
3416 * Interrupts
3417 *
3418 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3419 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3420 * writing to the ring and the GPU consuming, the GPU writes to the ring
3421 * and host consumes. As the host irq handler processes interrupts, it
3422 * increments the rptr. When the rptr catches up with the wptr, all the
3423 * current interrupts have been processed.
3424 */
3425
3426void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3427{
3428 u32 rb_bufsz;
3429
3430 /* Align ring size */
3431 rb_bufsz = order_base_2(ring_size / 4);
3432 ring_size = (1 << rb_bufsz) * 4;
3433 rdev->ih.ring_size = ring_size;
3434 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3435 rdev->ih.rptr = 0;
3436}
3437
3438int r600_ih_ring_alloc(struct radeon_device *rdev)
3439{
3440 int r;
3441
3442 /* Allocate ring buffer */
3443 if (rdev->ih.ring_obj == NULL) {
3444 r = radeon_bo_create(rdev, rdev->ih.ring_size,
3445 PAGE_SIZE, true,
3446 RADEON_GEM_DOMAIN_GTT, 0,
3447 NULL, NULL, &rdev->ih.ring_obj);
3448 if (r) {
3449 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3450 return r;
3451 }
3452 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3453 if (unlikely(r != 0))
3454 return r;
3455 r = radeon_bo_pin(rdev->ih.ring_obj,
3456 RADEON_GEM_DOMAIN_GTT,
3457 &rdev->ih.gpu_addr);
3458 if (r) {
3459 radeon_bo_unreserve(rdev->ih.ring_obj);
3460 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3461 return r;
3462 }
3463 r = radeon_bo_kmap(rdev->ih.ring_obj,
3464 (void **)&rdev->ih.ring);
3465 radeon_bo_unreserve(rdev->ih.ring_obj);
3466 if (r) {
3467 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3468 return r;
3469 }
3470 }
3471 return 0;
3472}
3473
3474void r600_ih_ring_fini(struct radeon_device *rdev)
3475{
3476 int r;
3477 if (rdev->ih.ring_obj) {
3478 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3479 if (likely(r == 0)) {
3480 radeon_bo_kunmap(rdev->ih.ring_obj);
3481 radeon_bo_unpin(rdev->ih.ring_obj);
3482 radeon_bo_unreserve(rdev->ih.ring_obj);
3483 }
3484 radeon_bo_unref(&rdev->ih.ring_obj);
3485 rdev->ih.ring = NULL;
3486 rdev->ih.ring_obj = NULL;
3487 }
3488}
3489
3490void r600_rlc_stop(struct radeon_device *rdev)
3491{
3492
3493 if ((rdev->family >= CHIP_RV770) &&
3494 (rdev->family <= CHIP_RV740)) {
3495 /* r7xx asics need to soft reset RLC before halting */
3496 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3497 RREG32(SRBM_SOFT_RESET);
3498 mdelay(15);
3499 WREG32(SRBM_SOFT_RESET, 0);
3500 RREG32(SRBM_SOFT_RESET);
3501 }
3502
3503 WREG32(RLC_CNTL, 0);
3504}
3505
3506static void r600_rlc_start(struct radeon_device *rdev)
3507{
3508 WREG32(RLC_CNTL, RLC_ENABLE);
3509}
3510
3511static int r600_rlc_resume(struct radeon_device *rdev)
3512{
3513 u32 i;
3514 const __be32 *fw_data;
3515
3516 if (!rdev->rlc_fw)
3517 return -EINVAL;
3518
3519 r600_rlc_stop(rdev);
3520
3521 WREG32(RLC_HB_CNTL, 0);
3522
3523 WREG32(RLC_HB_BASE, 0);
3524 WREG32(RLC_HB_RPTR, 0);
3525 WREG32(RLC_HB_WPTR, 0);
3526 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3527 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
3528 WREG32(RLC_MC_CNTL, 0);
3529 WREG32(RLC_UCODE_CNTL, 0);
3530
3531 fw_data = (const __be32 *)rdev->rlc_fw->data;
3532 if (rdev->family >= CHIP_RV770) {
3533 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3534 WREG32(RLC_UCODE_ADDR, i);
3535 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3536 }
3537 } else {
3538 for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
3539 WREG32(RLC_UCODE_ADDR, i);
3540 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3541 }
3542 }
3543 WREG32(RLC_UCODE_ADDR, 0);
3544
3545 r600_rlc_start(rdev);
3546
3547 return 0;
3548}
3549
3550static void r600_enable_interrupts(struct radeon_device *rdev)
3551{
3552 u32 ih_cntl = RREG32(IH_CNTL);
3553 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3554
3555 ih_cntl |= ENABLE_INTR;
3556 ih_rb_cntl |= IH_RB_ENABLE;
3557 WREG32(IH_CNTL, ih_cntl);
3558 WREG32(IH_RB_CNTL, ih_rb_cntl);
3559 rdev->ih.enabled = true;
3560}
3561
3562void r600_disable_interrupts(struct radeon_device *rdev)
3563{
3564 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3565 u32 ih_cntl = RREG32(IH_CNTL);
3566
3567 ih_rb_cntl &= ~IH_RB_ENABLE;
3568 ih_cntl &= ~ENABLE_INTR;
3569 WREG32(IH_RB_CNTL, ih_rb_cntl);
3570 WREG32(IH_CNTL, ih_cntl);
3571 /* set rptr, wptr to 0 */
3572 WREG32(IH_RB_RPTR, 0);
3573 WREG32(IH_RB_WPTR, 0);
3574 rdev->ih.enabled = false;
3575 rdev->ih.rptr = 0;
3576}
3577
3578static void r600_disable_interrupt_state(struct radeon_device *rdev)
3579{
3580 u32 tmp;
3581
3582 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
3583 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3584 WREG32(DMA_CNTL, tmp);
3585 WREG32(GRBM_INT_CNTL, 0);
3586 WREG32(DxMODE_INT_MASK, 0);
3587 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3588 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
3589 if (ASIC_IS_DCE3(rdev)) {
3590 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3591 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3592 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3593 WREG32(DC_HPD1_INT_CONTROL, tmp);
3594 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3595 WREG32(DC_HPD2_INT_CONTROL, tmp);
3596 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3597 WREG32(DC_HPD3_INT_CONTROL, tmp);
3598 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3599 WREG32(DC_HPD4_INT_CONTROL, tmp);
3600 if (ASIC_IS_DCE32(rdev)) {
3601 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3602 WREG32(DC_HPD5_INT_CONTROL, tmp);
3603 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3604 WREG32(DC_HPD6_INT_CONTROL, tmp);
3605 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3606 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3607 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3608 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
3609 } else {
3610 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3611 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3612 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3613 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3614 }
3615 } else {
3616 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3617 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3618 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
3619 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3620 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
3621 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3622 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
3623 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3624 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3625 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3626 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3627 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3628 }
3629}
3630
3631int r600_irq_init(struct radeon_device *rdev)
3632{
3633 int ret = 0;
3634 int rb_bufsz;
3635 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3636
3637 /* allocate ring */
3638 ret = r600_ih_ring_alloc(rdev);
3639 if (ret)
3640 return ret;
3641
3642 /* disable irqs */
3643 r600_disable_interrupts(rdev);
3644
3645 /* init rlc */
3646 if (rdev->family >= CHIP_CEDAR)
3647 ret = evergreen_rlc_resume(rdev);
3648 else
3649 ret = r600_rlc_resume(rdev);
3650 if (ret) {
3651 r600_ih_ring_fini(rdev);
3652 return ret;
3653 }
3654
3655 /* setup interrupt control */
3656 /* set dummy read address to ring address */
3657 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3658 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3659 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3660 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3661 */
3662 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3663 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3664 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3665 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3666
3667 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
3668 rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
3669
3670 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3671 IH_WPTR_OVERFLOW_CLEAR |
3672 (rb_bufsz << 1));
3673
3674 if (rdev->wb.enabled)
3675 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3676
3677 /* set the writeback address whether it's enabled or not */
3678 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3679 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
3680
3681 WREG32(IH_RB_CNTL, ih_rb_cntl);
3682
3683 /* set rptr, wptr to 0 */
3684 WREG32(IH_RB_RPTR, 0);
3685 WREG32(IH_RB_WPTR, 0);
3686
3687 /* Default settings for IH_CNTL (disabled at first) */
3688 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3689 /* RPTR_REARM only works if msi's are enabled */
3690 if (rdev->msi_enabled)
3691 ih_cntl |= RPTR_REARM;
3692 WREG32(IH_CNTL, ih_cntl);
3693
3694 /* force the active interrupt state to all disabled */
3695 if (rdev->family >= CHIP_CEDAR)
3696 evergreen_disable_interrupt_state(rdev);
3697 else
3698 r600_disable_interrupt_state(rdev);
3699
3700 /* at this point everything should be setup correctly to enable master */
3701 pci_set_master(rdev->pdev);
3702
3703 /* enable irqs */
3704 r600_enable_interrupts(rdev);
3705
3706 return ret;
3707}
3708
3709void r600_irq_suspend(struct radeon_device *rdev)
3710{
3711 r600_irq_disable(rdev);
3712 r600_rlc_stop(rdev);
3713}
3714
3715void r600_irq_fini(struct radeon_device *rdev)
3716{
3717 r600_irq_suspend(rdev);
3718 r600_ih_ring_fini(rdev);
3719}
3720
3721int r600_irq_set(struct radeon_device *rdev)
3722{
3723 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3724 u32 mode_int = 0;
3725 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
3726 u32 grbm_int_cntl = 0;
3727 u32 hdmi0, hdmi1;
3728 u32 dma_cntl;
3729 u32 thermal_int = 0;
3730
3731 if (!rdev->irq.installed) {
3732 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
3733 return -EINVAL;
3734 }
3735 /* don't enable anything if the ih is disabled */
3736 if (!rdev->ih.enabled) {
3737 r600_disable_interrupts(rdev);
3738 /* force the active interrupt state to all disabled */
3739 r600_disable_interrupt_state(rdev);
3740 return 0;
3741 }
3742
3743 if (ASIC_IS_DCE3(rdev)) {
3744 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3745 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3746 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3747 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3748 if (ASIC_IS_DCE32(rdev)) {
3749 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3750 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
3751 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3752 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3753 } else {
3754 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3755 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3756 }
3757 } else {
3758 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3759 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3760 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3761 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3762 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3763 }
3764
3765 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3766
3767 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3768 thermal_int = RREG32(CG_THERMAL_INT) &
3769 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
3770 } else if (rdev->family >= CHIP_RV770) {
3771 thermal_int = RREG32(RV770_CG_THERMAL_INT) &
3772 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
3773 }
3774 if (rdev->irq.dpm_thermal) {
3775 DRM_DEBUG("dpm thermal\n");
3776 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
3777 }
3778
3779 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
3780 DRM_DEBUG("r600_irq_set: sw int\n");
3781 cp_int_cntl |= RB_INT_ENABLE;
3782 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
3783 }
3784
3785 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
3786 DRM_DEBUG("r600_irq_set: sw int dma\n");
3787 dma_cntl |= TRAP_ENABLE;
3788 }
3789
3790 if (rdev->irq.crtc_vblank_int[0] ||
3791 atomic_read(&rdev->irq.pflip[0])) {
3792 DRM_DEBUG("r600_irq_set: vblank 0\n");
3793 mode_int |= D1MODE_VBLANK_INT_MASK;
3794 }
3795 if (rdev->irq.crtc_vblank_int[1] ||
3796 atomic_read(&rdev->irq.pflip[1])) {
3797 DRM_DEBUG("r600_irq_set: vblank 1\n");
3798 mode_int |= D2MODE_VBLANK_INT_MASK;
3799 }
3800 if (rdev->irq.hpd[0]) {
3801 DRM_DEBUG("r600_irq_set: hpd 1\n");
3802 hpd1 |= DC_HPDx_INT_EN;
3803 }
3804 if (rdev->irq.hpd[1]) {
3805 DRM_DEBUG("r600_irq_set: hpd 2\n");
3806 hpd2 |= DC_HPDx_INT_EN;
3807 }
3808 if (rdev->irq.hpd[2]) {
3809 DRM_DEBUG("r600_irq_set: hpd 3\n");
3810 hpd3 |= DC_HPDx_INT_EN;
3811 }
3812 if (rdev->irq.hpd[3]) {
3813 DRM_DEBUG("r600_irq_set: hpd 4\n");
3814 hpd4 |= DC_HPDx_INT_EN;
3815 }
3816 if (rdev->irq.hpd[4]) {
3817 DRM_DEBUG("r600_irq_set: hpd 5\n");
3818 hpd5 |= DC_HPDx_INT_EN;
3819 }
3820 if (rdev->irq.hpd[5]) {
3821 DRM_DEBUG("r600_irq_set: hpd 6\n");
3822 hpd6 |= DC_HPDx_INT_EN;
3823 }
3824 if (rdev->irq.afmt[0]) {
3825 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3826 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
3827 }
3828 if (rdev->irq.afmt[1]) {
3829 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3830 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
3831 }
3832
3833 WREG32(CP_INT_CNTL, cp_int_cntl);
3834 WREG32(DMA_CNTL, dma_cntl);
3835 WREG32(DxMODE_INT_MASK, mode_int);
3836 WREG32(D1GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
3837 WREG32(D2GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
3838 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
3839 if (ASIC_IS_DCE3(rdev)) {
3840 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3841 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3842 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3843 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3844 if (ASIC_IS_DCE32(rdev)) {
3845 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3846 WREG32(DC_HPD6_INT_CONTROL, hpd6);
3847 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3848 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
3849 } else {
3850 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3851 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
3852 }
3853 } else {
3854 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3855 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3856 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
3857 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3858 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
3859 }
3860 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3861 WREG32(CG_THERMAL_INT, thermal_int);
3862 } else if (rdev->family >= CHIP_RV770) {
3863 WREG32(RV770_CG_THERMAL_INT, thermal_int);
3864 }
3865
3866 /* posting read */
3867 RREG32(R_000E50_SRBM_STATUS);
3868
3869 return 0;
3870}
3871
3872static void r600_irq_ack(struct radeon_device *rdev)
3873{
3874 u32 tmp;
3875
3876 if (ASIC_IS_DCE3(rdev)) {
3877 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3878 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3879 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
3880 if (ASIC_IS_DCE32(rdev)) {
3881 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3882 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
3883 } else {
3884 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3885 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3886 }
3887 } else {
3888 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3889 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3890 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
3891 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3892 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
3893 }
3894 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3895 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
3896
3897 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3898 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3899 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3900 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3901 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
3902 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
3903 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
3904 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
3905 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
3906 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
3907 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
3908 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
3909 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3910 if (ASIC_IS_DCE3(rdev)) {
3911 tmp = RREG32(DC_HPD1_INT_CONTROL);
3912 tmp |= DC_HPDx_INT_ACK;
3913 WREG32(DC_HPD1_INT_CONTROL, tmp);
3914 } else {
3915 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3916 tmp |= DC_HPDx_INT_ACK;
3917 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3918 }
3919 }
3920 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3921 if (ASIC_IS_DCE3(rdev)) {
3922 tmp = RREG32(DC_HPD2_INT_CONTROL);
3923 tmp |= DC_HPDx_INT_ACK;
3924 WREG32(DC_HPD2_INT_CONTROL, tmp);
3925 } else {
3926 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3927 tmp |= DC_HPDx_INT_ACK;
3928 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3929 }
3930 }
3931 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3932 if (ASIC_IS_DCE3(rdev)) {
3933 tmp = RREG32(DC_HPD3_INT_CONTROL);
3934 tmp |= DC_HPDx_INT_ACK;
3935 WREG32(DC_HPD3_INT_CONTROL, tmp);
3936 } else {
3937 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3938 tmp |= DC_HPDx_INT_ACK;
3939 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3940 }
3941 }
3942 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3943 tmp = RREG32(DC_HPD4_INT_CONTROL);
3944 tmp |= DC_HPDx_INT_ACK;
3945 WREG32(DC_HPD4_INT_CONTROL, tmp);
3946 }
3947 if (ASIC_IS_DCE32(rdev)) {
3948 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3949 tmp = RREG32(DC_HPD5_INT_CONTROL);
3950 tmp |= DC_HPDx_INT_ACK;
3951 WREG32(DC_HPD5_INT_CONTROL, tmp);
3952 }
3953 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3954 tmp = RREG32(DC_HPD5_INT_CONTROL);
3955 tmp |= DC_HPDx_INT_ACK;
3956 WREG32(DC_HPD6_INT_CONTROL, tmp);
3957 }
3958 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
3959 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
3960 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
3961 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3962 }
3963 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
3964 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
3965 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
3966 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
3967 }
3968 } else {
3969 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3970 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3971 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3972 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3973 }
3974 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3975 if (ASIC_IS_DCE3(rdev)) {
3976 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3977 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3978 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3979 } else {
3980 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3981 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3982 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3983 }
3984 }
3985 }
3986}
3987
3988void r600_irq_disable(struct radeon_device *rdev)
3989{
3990 r600_disable_interrupts(rdev);
3991 /* Wait and acknowledge irq */
3992 mdelay(1);
3993 r600_irq_ack(rdev);
3994 r600_disable_interrupt_state(rdev);
3995}
3996
3997static u32 r600_get_ih_wptr(struct radeon_device *rdev)
3998{
3999 u32 wptr, tmp;
4000
4001 if (rdev->wb.enabled)
4002 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
4003 else
4004 wptr = RREG32(IH_RB_WPTR);
4005
4006 if (wptr & RB_OVERFLOW) {
4007 wptr &= ~RB_OVERFLOW;
4008 /* When a ring buffer overflow happen start parsing interrupt
4009 * from the last not overwritten vector (wptr + 16). Hopefully
4010 * this should allow us to catchup.
4011 */
4012 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
4013 wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
4014 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
4015 tmp = RREG32(IH_RB_CNTL);
4016 tmp |= IH_WPTR_OVERFLOW_CLEAR;
4017 WREG32(IH_RB_CNTL, tmp);
4018 }
4019 return (wptr & rdev->ih.ptr_mask);
4020}
4021
4022/* r600 IV Ring
4023 * Each IV ring entry is 128 bits:
4024 * [7:0] - interrupt source id
4025 * [31:8] - reserved
4026 * [59:32] - interrupt source data
4027 * [127:60] - reserved
4028 *
4029 * The basic interrupt vector entries
4030 * are decoded as follows:
4031 * src_id src_data description
4032 * 1 0 D1 Vblank
4033 * 1 1 D1 Vline
4034 * 5 0 D2 Vblank
4035 * 5 1 D2 Vline
4036 * 19 0 FP Hot plug detection A
4037 * 19 1 FP Hot plug detection B
4038 * 19 2 DAC A auto-detection
4039 * 19 3 DAC B auto-detection
4040 * 21 4 HDMI block A
4041 * 21 5 HDMI block B
4042 * 176 - CP_INT RB
4043 * 177 - CP_INT IB1
4044 * 178 - CP_INT IB2
4045 * 181 - EOP Interrupt
4046 * 233 - GUI Idle
4047 *
4048 * Note, these are based on r600 and may need to be
4049 * adjusted or added to on newer asics
4050 */
4051
4052int r600_irq_process(struct radeon_device *rdev)
4053{
4054 u32 wptr;
4055 u32 rptr;
4056 u32 src_id, src_data;
4057 u32 ring_index;
4058 bool queue_hotplug = false;
4059 bool queue_hdmi = false;
4060 bool queue_thermal = false;
4061
4062 if (!rdev->ih.enabled || rdev->shutdown)
4063 return IRQ_NONE;
4064
4065 /* No MSIs, need a dummy read to flush PCI DMAs */
4066 if (!rdev->msi_enabled)
4067 RREG32(IH_RB_WPTR);
4068
4069 wptr = r600_get_ih_wptr(rdev);
4070
4071restart_ih:
4072 /* is somebody else already processing irqs? */
4073 if (atomic_xchg(&rdev->ih.lock, 1))
4074 return IRQ_NONE;
4075
4076 rptr = rdev->ih.rptr;
4077 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
4078
4079 /* Order reading of wptr vs. reading of IH ring data */
4080 rmb();
4081
4082 /* display interrupts */
4083 r600_irq_ack(rdev);
4084
4085 while (rptr != wptr) {
4086 /* wptr/rptr are in bytes! */
4087 ring_index = rptr / 4;
4088 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
4089 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
4090
4091 switch (src_id) {
4092 case 1: /* D1 vblank/vline */
4093 switch (src_data) {
4094 case 0: /* D1 vblank */
4095 if (!(rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT))
4096 DRM_DEBUG("IH: D1 vblank - IH event w/o asserted irq bit?\n");
4097
4098 if (rdev->irq.crtc_vblank_int[0]) {
4099 drm_handle_vblank(rdev->ddev, 0);
4100 rdev->pm.vblank_sync = true;
4101 wake_up(&rdev->irq.vblank_queue);
4102 }
4103 if (atomic_read(&rdev->irq.pflip[0]))
4104 radeon_crtc_handle_vblank(rdev, 0);
4105 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
4106 DRM_DEBUG("IH: D1 vblank\n");
4107
4108 break;
4109 case 1: /* D1 vline */
4110 if (!(rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT))
4111 DRM_DEBUG("IH: D1 vline - IH event w/o asserted irq bit?\n");
4112
4113 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
4114 DRM_DEBUG("IH: D1 vline\n");
4115
4116 break;
4117 default:
4118 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4119 break;
4120 }
4121 break;
4122 case 5: /* D2 vblank/vline */
4123 switch (src_data) {
4124 case 0: /* D2 vblank */
4125 if (!(rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT))
4126 DRM_DEBUG("IH: D2 vblank - IH event w/o asserted irq bit?\n");
4127
4128 if (rdev->irq.crtc_vblank_int[1]) {
4129 drm_handle_vblank(rdev->ddev, 1);
4130 rdev->pm.vblank_sync = true;
4131 wake_up(&rdev->irq.vblank_queue);
4132 }
4133 if (atomic_read(&rdev->irq.pflip[1]))
4134 radeon_crtc_handle_vblank(rdev, 1);
4135 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
4136 DRM_DEBUG("IH: D2 vblank\n");
4137
4138 break;
4139 case 1: /* D1 vline */
4140 if (!(rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT))
4141 DRM_DEBUG("IH: D2 vline - IH event w/o asserted irq bit?\n");
4142
4143 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
4144 DRM_DEBUG("IH: D2 vline\n");
4145
4146 break;
4147 default:
4148 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4149 break;
4150 }
4151 break;
4152 case 9: /* D1 pflip */
4153 DRM_DEBUG("IH: D1 flip\n");
4154 if (radeon_use_pflipirq > 0)
4155 radeon_crtc_handle_flip(rdev, 0);
4156 break;
4157 case 11: /* D2 pflip */
4158 DRM_DEBUG("IH: D2 flip\n");
4159 if (radeon_use_pflipirq > 0)
4160 radeon_crtc_handle_flip(rdev, 1);
4161 break;
4162 case 19: /* HPD/DAC hotplug */
4163 switch (src_data) {
4164 case 0:
4165 if (!(rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT))
4166 DRM_DEBUG("IH: HPD1 - IH event w/o asserted irq bit?\n");
4167
4168 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
4169 queue_hotplug = true;
4170 DRM_DEBUG("IH: HPD1\n");
4171 break;
4172 case 1:
4173 if (!(rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT))
4174 DRM_DEBUG("IH: HPD2 - IH event w/o asserted irq bit?\n");
4175
4176 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
4177 queue_hotplug = true;
4178 DRM_DEBUG("IH: HPD2\n");
4179 break;
4180 case 4:
4181 if (!(rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT))
4182 DRM_DEBUG("IH: HPD3 - IH event w/o asserted irq bit?\n");
4183
4184 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
4185 queue_hotplug = true;
4186 DRM_DEBUG("IH: HPD3\n");
4187 break;
4188 case 5:
4189 if (!(rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT))
4190 DRM_DEBUG("IH: HPD4 - IH event w/o asserted irq bit?\n");
4191
4192 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
4193 queue_hotplug = true;
4194 DRM_DEBUG("IH: HPD4\n");
4195 break;
4196 case 10:
4197 if (!(rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT))
4198 DRM_DEBUG("IH: HPD5 - IH event w/o asserted irq bit?\n");
4199
4200 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
4201 queue_hotplug = true;
4202 DRM_DEBUG("IH: HPD5\n");
4203 break;
4204 case 12:
4205 if (!(rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT))
4206 DRM_DEBUG("IH: HPD6 - IH event w/o asserted irq bit?\n");
4207
4208 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
4209 queue_hotplug = true;
4210 DRM_DEBUG("IH: HPD6\n");
4211
4212 break;
4213 default:
4214 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4215 break;
4216 }
4217 break;
4218 case 21: /* hdmi */
4219 switch (src_data) {
4220 case 4:
4221 if (!(rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG))
4222 DRM_DEBUG("IH: HDMI0 - IH event w/o asserted irq bit?\n");
4223
4224 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4225 queue_hdmi = true;
4226 DRM_DEBUG("IH: HDMI0\n");
4227
4228 break;
4229 case 5:
4230 if (!(rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG))
4231 DRM_DEBUG("IH: HDMI1 - IH event w/o asserted irq bit?\n");
4232
4233 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4234 queue_hdmi = true;
4235 DRM_DEBUG("IH: HDMI1\n");
4236
4237 break;
4238 default:
4239 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
4240 break;
4241 }
4242 break;
4243 case 124: /* UVD */
4244 DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
4245 radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
4246 break;
4247 case 176: /* CP_INT in ring buffer */
4248 case 177: /* CP_INT in IB1 */
4249 case 178: /* CP_INT in IB2 */
4250 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
4251 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
4252 break;
4253 case 181: /* CP EOP event */
4254 DRM_DEBUG("IH: CP EOP\n");
4255 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
4256 break;
4257 case 224: /* DMA trap event */
4258 DRM_DEBUG("IH: DMA trap\n");
4259 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
4260 break;
4261 case 230: /* thermal low to high */
4262 DRM_DEBUG("IH: thermal low to high\n");
4263 rdev->pm.dpm.thermal.high_to_low = false;
4264 queue_thermal = true;
4265 break;
4266 case 231: /* thermal high to low */
4267 DRM_DEBUG("IH: thermal high to low\n");
4268 rdev->pm.dpm.thermal.high_to_low = true;
4269 queue_thermal = true;
4270 break;
4271 case 233: /* GUI IDLE */
4272 DRM_DEBUG("IH: GUI idle\n");
4273 break;
4274 default:
4275 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4276 break;
4277 }
4278
4279 /* wptr/rptr are in bytes! */
4280 rptr += 16;
4281 rptr &= rdev->ih.ptr_mask;
4282 WREG32(IH_RB_RPTR, rptr);
4283 }
4284 if (queue_hotplug)
4285 schedule_delayed_work(&rdev->hotplug_work, 0);
4286 if (queue_hdmi)
4287 schedule_work(&rdev->audio_work);
4288 if (queue_thermal && rdev->pm.dpm_enabled)
4289 schedule_work(&rdev->pm.dpm.thermal.work);
4290 rdev->ih.rptr = rptr;
4291 atomic_set(&rdev->ih.lock, 0);
4292
4293 /* make sure wptr hasn't changed while processing */
4294 wptr = r600_get_ih_wptr(rdev);
4295 if (wptr != rptr)
4296 goto restart_ih;
4297
4298 return IRQ_HANDLED;
4299}
4300
4301/*
4302 * Debugfs info
4303 */
4304#if defined(CONFIG_DEBUG_FS)
4305
4306static int r600_debugfs_mc_info(struct seq_file *m, void *data)
4307{
4308 struct drm_info_node *node = (struct drm_info_node *) m->private;
4309 struct drm_device *dev = node->minor->dev;
4310 struct radeon_device *rdev = dev->dev_private;
4311
4312 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
4313 DREG32_SYS(m, rdev, VM_L2_STATUS);
4314 return 0;
4315}
4316
4317static struct drm_info_list r600_mc_info_list[] = {
4318 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
4319};
4320#endif
4321
4322int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4323{
4324#if defined(CONFIG_DEBUG_FS)
4325 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4326#else
4327 return 0;
4328#endif
4329}
4330
4331/**
4332 * r600_mmio_hdp_flush - flush Host Data Path cache via MMIO
4333 * rdev: radeon device structure
4334 *
4335 * Some R6XX/R7XX don't seem to take into account HDP flushes performed
4336 * through the ring buffer. This leads to corruption in rendering, see
4337 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 . To avoid this, we
4338 * directly perform the HDP flush by writing the register through MMIO.
4339 */
4340void r600_mmio_hdp_flush(struct radeon_device *rdev)
4341{
4342 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
4343 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4344 * This seems to cause problems on some AGP cards. Just use the old
4345 * method for them.
4346 */
4347 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
4348 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
4349 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
4350 u32 tmp;
4351
4352 WREG32(HDP_DEBUG1, 0);
4353 tmp = readl((void __iomem *)ptr);
4354 } else
4355 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
4356}
4357
4358void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4359{
4360 u32 link_width_cntl, mask;
4361
4362 if (rdev->flags & RADEON_IS_IGP)
4363 return;
4364
4365 if (!(rdev->flags & RADEON_IS_PCIE))
4366 return;
4367
4368 /* x2 cards have a special sequence */
4369 if (ASIC_IS_X2(rdev))
4370 return;
4371
4372 radeon_gui_idle(rdev);
4373
4374 switch (lanes) {
4375 case 0:
4376 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4377 break;
4378 case 1:
4379 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4380 break;
4381 case 2:
4382 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4383 break;
4384 case 4:
4385 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4386 break;
4387 case 8:
4388 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4389 break;
4390 case 12:
4391 /* not actually supported */
4392 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4393 break;
4394 case 16:
4395 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4396 break;
4397 default:
4398 DRM_ERROR("invalid pcie lane request: %d\n", lanes);
4399 return;
4400 }
4401
4402 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4403 link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
4404 link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
4405 link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
4406 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
4407
4408 WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4409}
4410
4411int r600_get_pcie_lanes(struct radeon_device *rdev)
4412{
4413 u32 link_width_cntl;
4414
4415 if (rdev->flags & RADEON_IS_IGP)
4416 return 0;
4417
4418 if (!(rdev->flags & RADEON_IS_PCIE))
4419 return 0;
4420
4421 /* x2 cards have a special sequence */
4422 if (ASIC_IS_X2(rdev))
4423 return 0;
4424
4425 radeon_gui_idle(rdev);
4426
4427 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4428
4429 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
4430 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4431 return 1;
4432 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4433 return 2;
4434 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4435 return 4;
4436 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4437 return 8;
4438 case RADEON_PCIE_LC_LINK_WIDTH_X12:
4439 /* not actually supported */
4440 return 12;
4441 case RADEON_PCIE_LC_LINK_WIDTH_X0:
4442 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4443 default:
4444 return 16;
4445 }
4446}
4447
4448static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4449{
4450 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4451 u16 link_cntl2;
4452
4453 if (radeon_pcie_gen2 == 0)
4454 return;
4455
4456 if (rdev->flags & RADEON_IS_IGP)
4457 return;
4458
4459 if (!(rdev->flags & RADEON_IS_PCIE))
4460 return;
4461
4462 /* x2 cards have a special sequence */
4463 if (ASIC_IS_X2(rdev))
4464 return;
4465
4466 /* only RV6xx+ chips are supported */
4467 if (rdev->family <= CHIP_R600)
4468 return;
4469
4470 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
4471 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
4472 return;
4473
4474 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
4475 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4476 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4477 return;
4478 }
4479
4480 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4481
4482 /* 55 nm r6xx asics */
4483 if ((rdev->family == CHIP_RV670) ||
4484 (rdev->family == CHIP_RV620) ||
4485 (rdev->family == CHIP_RV635)) {
4486 /* advertise upconfig capability */
4487 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
4488 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4489 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4490 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
4491 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4492 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4493 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4494 LC_RECONFIG_ARC_MISSING_ESCAPE);
4495 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
4496 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4497 } else {
4498 link_width_cntl |= LC_UPCONFIGURE_DIS;
4499 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4500 }
4501 }
4502
4503 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
4504 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4505 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4506
4507 /* 55 nm r6xx asics */
4508 if ((rdev->family == CHIP_RV670) ||
4509 (rdev->family == CHIP_RV620) ||
4510 (rdev->family == CHIP_RV635)) {
4511 WREG32(MM_CFGREGS_CNTL, 0x8);
4512 link_cntl2 = RREG32(0x4088);
4513 WREG32(MM_CFGREGS_CNTL, 0);
4514 /* not supported yet */
4515 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4516 return;
4517 }
4518
4519 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4520 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4521 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4522 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4523 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
4524 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
4525
4526 tmp = RREG32(0x541c);
4527 WREG32(0x541c, tmp | 0x8);
4528 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4529 link_cntl2 = RREG16(0x4088);
4530 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4531 link_cntl2 |= 0x2;
4532 WREG16(0x4088, link_cntl2);
4533 WREG32(MM_CFGREGS_CNTL, 0);
4534
4535 if ((rdev->family == CHIP_RV670) ||
4536 (rdev->family == CHIP_RV620) ||
4537 (rdev->family == CHIP_RV635)) {
4538 training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
4539 training_cntl &= ~LC_POINT_7_PLUS_EN;
4540 WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
4541 } else {
4542 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
4543 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
4544 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
4545 }
4546
4547 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
4548 speed_cntl |= LC_GEN2_EN_STRAP;
4549 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
4550
4551 } else {
4552 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
4553 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4554 if (1)
4555 link_width_cntl |= LC_UPCONFIGURE_DIS;
4556 else
4557 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4558 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4559 }
4560}
4561
4562/**
4563 * r600_get_gpu_clock_counter - return GPU clock counter snapshot
4564 *
4565 * @rdev: radeon_device pointer
4566 *
4567 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4568 * Returns the 64 bit clock counter snapshot.
4569 */
4570uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
4571{
4572 uint64_t clock;
4573
4574 mutex_lock(&rdev->gpu_clock_mutex);
4575 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4576 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4577 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4578 mutex_unlock(&rdev->gpu_clock_mutex);
4579 return clock;
4580}
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/slab.h>
29#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
32#include <linux/module.h>
33#include "drmP.h"
34#include "radeon_drm.h"
35#include "radeon.h"
36#include "radeon_asic.h"
37#include "radeon_mode.h"
38#include "r600d.h"
39#include "atom.h"
40#include "avivod.h"
41
42#define PFP_UCODE_SIZE 576
43#define PM4_UCODE_SIZE 1792
44#define RLC_UCODE_SIZE 768
45#define R700_PFP_UCODE_SIZE 848
46#define R700_PM4_UCODE_SIZE 1360
47#define R700_RLC_UCODE_SIZE 1024
48#define EVERGREEN_PFP_UCODE_SIZE 1120
49#define EVERGREEN_PM4_UCODE_SIZE 1376
50#define EVERGREEN_RLC_UCODE_SIZE 768
51#define CAYMAN_RLC_UCODE_SIZE 1024
52#define ARUBA_RLC_UCODE_SIZE 1536
53
54/* Firmware Names */
55MODULE_FIRMWARE("radeon/R600_pfp.bin");
56MODULE_FIRMWARE("radeon/R600_me.bin");
57MODULE_FIRMWARE("radeon/RV610_pfp.bin");
58MODULE_FIRMWARE("radeon/RV610_me.bin");
59MODULE_FIRMWARE("radeon/RV630_pfp.bin");
60MODULE_FIRMWARE("radeon/RV630_me.bin");
61MODULE_FIRMWARE("radeon/RV620_pfp.bin");
62MODULE_FIRMWARE("radeon/RV620_me.bin");
63MODULE_FIRMWARE("radeon/RV635_pfp.bin");
64MODULE_FIRMWARE("radeon/RV635_me.bin");
65MODULE_FIRMWARE("radeon/RV670_pfp.bin");
66MODULE_FIRMWARE("radeon/RV670_me.bin");
67MODULE_FIRMWARE("radeon/RS780_pfp.bin");
68MODULE_FIRMWARE("radeon/RS780_me.bin");
69MODULE_FIRMWARE("radeon/RV770_pfp.bin");
70MODULE_FIRMWARE("radeon/RV770_me.bin");
71MODULE_FIRMWARE("radeon/RV730_pfp.bin");
72MODULE_FIRMWARE("radeon/RV730_me.bin");
73MODULE_FIRMWARE("radeon/RV710_pfp.bin");
74MODULE_FIRMWARE("radeon/RV710_me.bin");
75MODULE_FIRMWARE("radeon/R600_rlc.bin");
76MODULE_FIRMWARE("radeon/R700_rlc.bin");
77MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
78MODULE_FIRMWARE("radeon/CEDAR_me.bin");
79MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
80MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
81MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
82MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
83MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
84MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
85MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
86MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
87MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
88MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
89MODULE_FIRMWARE("radeon/PALM_pfp.bin");
90MODULE_FIRMWARE("radeon/PALM_me.bin");
91MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
92MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
93MODULE_FIRMWARE("radeon/SUMO_me.bin");
94MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
95MODULE_FIRMWARE("radeon/SUMO2_me.bin");
96
97int r600_debugfs_mc_info_init(struct radeon_device *rdev);
98
99/* r600,rv610,rv630,rv620,rv635,rv670 */
100int r600_mc_wait_for_idle(struct radeon_device *rdev);
101void r600_gpu_init(struct radeon_device *rdev);
102void r600_fini(struct radeon_device *rdev);
103void r600_irq_disable(struct radeon_device *rdev);
104static void r600_pcie_gen2_enable(struct radeon_device *rdev);
105
106/* get temperature in millidegrees */
107int rv6xx_get_temp(struct radeon_device *rdev)
108{
109 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
110 ASIC_T_SHIFT;
111 int actual_temp = temp & 0xff;
112
113 if (temp & 0x100)
114 actual_temp -= 256;
115
116 return actual_temp * 1000;
117}
118
119void r600_pm_get_dynpm_state(struct radeon_device *rdev)
120{
121 int i;
122
123 rdev->pm.dynpm_can_upclock = true;
124 rdev->pm.dynpm_can_downclock = true;
125
126 /* power state array is low to high, default is first */
127 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
128 int min_power_state_index = 0;
129
130 if (rdev->pm.num_power_states > 2)
131 min_power_state_index = 1;
132
133 switch (rdev->pm.dynpm_planned_action) {
134 case DYNPM_ACTION_MINIMUM:
135 rdev->pm.requested_power_state_index = min_power_state_index;
136 rdev->pm.requested_clock_mode_index = 0;
137 rdev->pm.dynpm_can_downclock = false;
138 break;
139 case DYNPM_ACTION_DOWNCLOCK:
140 if (rdev->pm.current_power_state_index == min_power_state_index) {
141 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
142 rdev->pm.dynpm_can_downclock = false;
143 } else {
144 if (rdev->pm.active_crtc_count > 1) {
145 for (i = 0; i < rdev->pm.num_power_states; i++) {
146 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
147 continue;
148 else if (i >= rdev->pm.current_power_state_index) {
149 rdev->pm.requested_power_state_index =
150 rdev->pm.current_power_state_index;
151 break;
152 } else {
153 rdev->pm.requested_power_state_index = i;
154 break;
155 }
156 }
157 } else {
158 if (rdev->pm.current_power_state_index == 0)
159 rdev->pm.requested_power_state_index =
160 rdev->pm.num_power_states - 1;
161 else
162 rdev->pm.requested_power_state_index =
163 rdev->pm.current_power_state_index - 1;
164 }
165 }
166 rdev->pm.requested_clock_mode_index = 0;
167 /* don't use the power state if crtcs are active and no display flag is set */
168 if ((rdev->pm.active_crtc_count > 0) &&
169 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
170 clock_info[rdev->pm.requested_clock_mode_index].flags &
171 RADEON_PM_MODE_NO_DISPLAY)) {
172 rdev->pm.requested_power_state_index++;
173 }
174 break;
175 case DYNPM_ACTION_UPCLOCK:
176 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
177 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
178 rdev->pm.dynpm_can_upclock = false;
179 } else {
180 if (rdev->pm.active_crtc_count > 1) {
181 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
182 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
183 continue;
184 else if (i <= rdev->pm.current_power_state_index) {
185 rdev->pm.requested_power_state_index =
186 rdev->pm.current_power_state_index;
187 break;
188 } else {
189 rdev->pm.requested_power_state_index = i;
190 break;
191 }
192 }
193 } else
194 rdev->pm.requested_power_state_index =
195 rdev->pm.current_power_state_index + 1;
196 }
197 rdev->pm.requested_clock_mode_index = 0;
198 break;
199 case DYNPM_ACTION_DEFAULT:
200 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
201 rdev->pm.requested_clock_mode_index = 0;
202 rdev->pm.dynpm_can_upclock = false;
203 break;
204 case DYNPM_ACTION_NONE:
205 default:
206 DRM_ERROR("Requested mode for not defined action\n");
207 return;
208 }
209 } else {
210 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
211 /* for now just select the first power state and switch between clock modes */
212 /* power state array is low to high, default is first (0) */
213 if (rdev->pm.active_crtc_count > 1) {
214 rdev->pm.requested_power_state_index = -1;
215 /* start at 1 as we don't want the default mode */
216 for (i = 1; i < rdev->pm.num_power_states; i++) {
217 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
218 continue;
219 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
220 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
221 rdev->pm.requested_power_state_index = i;
222 break;
223 }
224 }
225 /* if nothing selected, grab the default state. */
226 if (rdev->pm.requested_power_state_index == -1)
227 rdev->pm.requested_power_state_index = 0;
228 } else
229 rdev->pm.requested_power_state_index = 1;
230
231 switch (rdev->pm.dynpm_planned_action) {
232 case DYNPM_ACTION_MINIMUM:
233 rdev->pm.requested_clock_mode_index = 0;
234 rdev->pm.dynpm_can_downclock = false;
235 break;
236 case DYNPM_ACTION_DOWNCLOCK:
237 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
238 if (rdev->pm.current_clock_mode_index == 0) {
239 rdev->pm.requested_clock_mode_index = 0;
240 rdev->pm.dynpm_can_downclock = false;
241 } else
242 rdev->pm.requested_clock_mode_index =
243 rdev->pm.current_clock_mode_index - 1;
244 } else {
245 rdev->pm.requested_clock_mode_index = 0;
246 rdev->pm.dynpm_can_downclock = false;
247 }
248 /* don't use the power state if crtcs are active and no display flag is set */
249 if ((rdev->pm.active_crtc_count > 0) &&
250 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
251 clock_info[rdev->pm.requested_clock_mode_index].flags &
252 RADEON_PM_MODE_NO_DISPLAY)) {
253 rdev->pm.requested_clock_mode_index++;
254 }
255 break;
256 case DYNPM_ACTION_UPCLOCK:
257 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
258 if (rdev->pm.current_clock_mode_index ==
259 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
260 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
261 rdev->pm.dynpm_can_upclock = false;
262 } else
263 rdev->pm.requested_clock_mode_index =
264 rdev->pm.current_clock_mode_index + 1;
265 } else {
266 rdev->pm.requested_clock_mode_index =
267 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
268 rdev->pm.dynpm_can_upclock = false;
269 }
270 break;
271 case DYNPM_ACTION_DEFAULT:
272 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
273 rdev->pm.requested_clock_mode_index = 0;
274 rdev->pm.dynpm_can_upclock = false;
275 break;
276 case DYNPM_ACTION_NONE:
277 default:
278 DRM_ERROR("Requested mode for not defined action\n");
279 return;
280 }
281 }
282
283 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
284 rdev->pm.power_state[rdev->pm.requested_power_state_index].
285 clock_info[rdev->pm.requested_clock_mode_index].sclk,
286 rdev->pm.power_state[rdev->pm.requested_power_state_index].
287 clock_info[rdev->pm.requested_clock_mode_index].mclk,
288 rdev->pm.power_state[rdev->pm.requested_power_state_index].
289 pcie_lanes);
290}
291
292void rs780_pm_init_profile(struct radeon_device *rdev)
293{
294 if (rdev->pm.num_power_states == 2) {
295 /* default */
296 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
297 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
298 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
299 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
300 /* low sh */
301 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
302 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
303 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
304 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
305 /* mid sh */
306 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
310 /* high sh */
311 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
313 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
315 /* low mh */
316 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
320 /* mid mh */
321 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
325 /* high mh */
326 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
328 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
330 } else if (rdev->pm.num_power_states == 3) {
331 /* default */
332 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
333 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
334 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
336 /* low sh */
337 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
338 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
339 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
341 /* mid sh */
342 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
343 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
344 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
346 /* high sh */
347 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
348 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
349 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
350 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
351 /* low mh */
352 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
353 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
354 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
355 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
356 /* mid mh */
357 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
358 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
359 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
360 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
361 /* high mh */
362 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
363 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
364 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
365 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
366 } else {
367 /* default */
368 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
369 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
370 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
372 /* low sh */
373 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
374 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
375 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
376 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
377 /* mid sh */
378 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
379 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
380 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
381 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
382 /* high sh */
383 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
384 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
385 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
386 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
387 /* low mh */
388 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
389 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
390 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
391 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
392 /* mid mh */
393 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
394 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
395 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
396 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
397 /* high mh */
398 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
399 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
400 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
401 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
402 }
403}
404
405void r600_pm_init_profile(struct radeon_device *rdev)
406{
407 int idx;
408
409 if (rdev->family == CHIP_R600) {
410 /* XXX */
411 /* default */
412 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
413 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
414 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
415 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
416 /* low sh */
417 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
418 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
419 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
420 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
421 /* mid sh */
422 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
423 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
424 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
425 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
426 /* high sh */
427 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
428 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
429 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
430 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
431 /* low mh */
432 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
433 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
435 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
436 /* mid mh */
437 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
438 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
440 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
441 /* high mh */
442 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
443 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
445 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
446 } else {
447 if (rdev->pm.num_power_states < 4) {
448 /* default */
449 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
450 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
451 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
452 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
453 /* low sh */
454 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
455 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
456 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
457 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
458 /* mid sh */
459 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
460 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
461 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
462 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
463 /* high sh */
464 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
465 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
466 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
467 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
468 /* low mh */
469 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
470 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
471 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
472 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
473 /* low mh */
474 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
475 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
476 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
477 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
478 /* high mh */
479 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
480 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
481 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
482 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
483 } else {
484 /* default */
485 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
486 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
487 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
488 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
489 /* low sh */
490 if (rdev->flags & RADEON_IS_MOBILITY)
491 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
492 else
493 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
494 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
495 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
496 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
497 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
498 /* mid sh */
499 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
500 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
501 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
502 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
503 /* high sh */
504 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
505 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
506 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
507 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
508 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
509 /* low mh */
510 if (rdev->flags & RADEON_IS_MOBILITY)
511 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
512 else
513 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
514 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
515 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
516 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
517 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
518 /* mid mh */
519 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
520 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
521 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
522 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
523 /* high mh */
524 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
525 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
526 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
527 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
528 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
529 }
530 }
531}
532
533void r600_pm_misc(struct radeon_device *rdev)
534{
535 int req_ps_idx = rdev->pm.requested_power_state_index;
536 int req_cm_idx = rdev->pm.requested_clock_mode_index;
537 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
538 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
539
540 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
541 /* 0xff01 is a flag rather then an actual voltage */
542 if (voltage->voltage == 0xff01)
543 return;
544 if (voltage->voltage != rdev->pm.current_vddc) {
545 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
546 rdev->pm.current_vddc = voltage->voltage;
547 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
548 }
549 }
550}
551
552bool r600_gui_idle(struct radeon_device *rdev)
553{
554 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
555 return false;
556 else
557 return true;
558}
559
560/* hpd for digital panel detect/disconnect */
561bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
562{
563 bool connected = false;
564
565 if (ASIC_IS_DCE3(rdev)) {
566 switch (hpd) {
567 case RADEON_HPD_1:
568 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
569 connected = true;
570 break;
571 case RADEON_HPD_2:
572 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
573 connected = true;
574 break;
575 case RADEON_HPD_3:
576 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
577 connected = true;
578 break;
579 case RADEON_HPD_4:
580 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
581 connected = true;
582 break;
583 /* DCE 3.2 */
584 case RADEON_HPD_5:
585 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
586 connected = true;
587 break;
588 case RADEON_HPD_6:
589 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
590 connected = true;
591 break;
592 default:
593 break;
594 }
595 } else {
596 switch (hpd) {
597 case RADEON_HPD_1:
598 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
599 connected = true;
600 break;
601 case RADEON_HPD_2:
602 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
603 connected = true;
604 break;
605 case RADEON_HPD_3:
606 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
607 connected = true;
608 break;
609 default:
610 break;
611 }
612 }
613 return connected;
614}
615
616void r600_hpd_set_polarity(struct radeon_device *rdev,
617 enum radeon_hpd_id hpd)
618{
619 u32 tmp;
620 bool connected = r600_hpd_sense(rdev, hpd);
621
622 if (ASIC_IS_DCE3(rdev)) {
623 switch (hpd) {
624 case RADEON_HPD_1:
625 tmp = RREG32(DC_HPD1_INT_CONTROL);
626 if (connected)
627 tmp &= ~DC_HPDx_INT_POLARITY;
628 else
629 tmp |= DC_HPDx_INT_POLARITY;
630 WREG32(DC_HPD1_INT_CONTROL, tmp);
631 break;
632 case RADEON_HPD_2:
633 tmp = RREG32(DC_HPD2_INT_CONTROL);
634 if (connected)
635 tmp &= ~DC_HPDx_INT_POLARITY;
636 else
637 tmp |= DC_HPDx_INT_POLARITY;
638 WREG32(DC_HPD2_INT_CONTROL, tmp);
639 break;
640 case RADEON_HPD_3:
641 tmp = RREG32(DC_HPD3_INT_CONTROL);
642 if (connected)
643 tmp &= ~DC_HPDx_INT_POLARITY;
644 else
645 tmp |= DC_HPDx_INT_POLARITY;
646 WREG32(DC_HPD3_INT_CONTROL, tmp);
647 break;
648 case RADEON_HPD_4:
649 tmp = RREG32(DC_HPD4_INT_CONTROL);
650 if (connected)
651 tmp &= ~DC_HPDx_INT_POLARITY;
652 else
653 tmp |= DC_HPDx_INT_POLARITY;
654 WREG32(DC_HPD4_INT_CONTROL, tmp);
655 break;
656 case RADEON_HPD_5:
657 tmp = RREG32(DC_HPD5_INT_CONTROL);
658 if (connected)
659 tmp &= ~DC_HPDx_INT_POLARITY;
660 else
661 tmp |= DC_HPDx_INT_POLARITY;
662 WREG32(DC_HPD5_INT_CONTROL, tmp);
663 break;
664 /* DCE 3.2 */
665 case RADEON_HPD_6:
666 tmp = RREG32(DC_HPD6_INT_CONTROL);
667 if (connected)
668 tmp &= ~DC_HPDx_INT_POLARITY;
669 else
670 tmp |= DC_HPDx_INT_POLARITY;
671 WREG32(DC_HPD6_INT_CONTROL, tmp);
672 break;
673 default:
674 break;
675 }
676 } else {
677 switch (hpd) {
678 case RADEON_HPD_1:
679 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
680 if (connected)
681 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
682 else
683 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
684 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
685 break;
686 case RADEON_HPD_2:
687 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
688 if (connected)
689 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
690 else
691 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
692 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
693 break;
694 case RADEON_HPD_3:
695 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
696 if (connected)
697 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
698 else
699 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
700 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
701 break;
702 default:
703 break;
704 }
705 }
706}
707
708void r600_hpd_init(struct radeon_device *rdev)
709{
710 struct drm_device *dev = rdev->ddev;
711 struct drm_connector *connector;
712
713 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
714 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
715
716 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
717 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
718 /* don't try to enable hpd on eDP or LVDS avoid breaking the
719 * aux dp channel on imac and help (but not completely fix)
720 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
721 */
722 continue;
723 }
724 if (ASIC_IS_DCE3(rdev)) {
725 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
726 if (ASIC_IS_DCE32(rdev))
727 tmp |= DC_HPDx_EN;
728
729 switch (radeon_connector->hpd.hpd) {
730 case RADEON_HPD_1:
731 WREG32(DC_HPD1_CONTROL, tmp);
732 rdev->irq.hpd[0] = true;
733 break;
734 case RADEON_HPD_2:
735 WREG32(DC_HPD2_CONTROL, tmp);
736 rdev->irq.hpd[1] = true;
737 break;
738 case RADEON_HPD_3:
739 WREG32(DC_HPD3_CONTROL, tmp);
740 rdev->irq.hpd[2] = true;
741 break;
742 case RADEON_HPD_4:
743 WREG32(DC_HPD4_CONTROL, tmp);
744 rdev->irq.hpd[3] = true;
745 break;
746 /* DCE 3.2 */
747 case RADEON_HPD_5:
748 WREG32(DC_HPD5_CONTROL, tmp);
749 rdev->irq.hpd[4] = true;
750 break;
751 case RADEON_HPD_6:
752 WREG32(DC_HPD6_CONTROL, tmp);
753 rdev->irq.hpd[5] = true;
754 break;
755 default:
756 break;
757 }
758 } else {
759 switch (radeon_connector->hpd.hpd) {
760 case RADEON_HPD_1:
761 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
762 rdev->irq.hpd[0] = true;
763 break;
764 case RADEON_HPD_2:
765 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
766 rdev->irq.hpd[1] = true;
767 break;
768 case RADEON_HPD_3:
769 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
770 rdev->irq.hpd[2] = true;
771 break;
772 default:
773 break;
774 }
775 }
776 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
777 }
778 if (rdev->irq.installed)
779 r600_irq_set(rdev);
780}
781
782void r600_hpd_fini(struct radeon_device *rdev)
783{
784 struct drm_device *dev = rdev->ddev;
785 struct drm_connector *connector;
786
787 if (ASIC_IS_DCE3(rdev)) {
788 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
789 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
790 switch (radeon_connector->hpd.hpd) {
791 case RADEON_HPD_1:
792 WREG32(DC_HPD1_CONTROL, 0);
793 rdev->irq.hpd[0] = false;
794 break;
795 case RADEON_HPD_2:
796 WREG32(DC_HPD2_CONTROL, 0);
797 rdev->irq.hpd[1] = false;
798 break;
799 case RADEON_HPD_3:
800 WREG32(DC_HPD3_CONTROL, 0);
801 rdev->irq.hpd[2] = false;
802 break;
803 case RADEON_HPD_4:
804 WREG32(DC_HPD4_CONTROL, 0);
805 rdev->irq.hpd[3] = false;
806 break;
807 /* DCE 3.2 */
808 case RADEON_HPD_5:
809 WREG32(DC_HPD5_CONTROL, 0);
810 rdev->irq.hpd[4] = false;
811 break;
812 case RADEON_HPD_6:
813 WREG32(DC_HPD6_CONTROL, 0);
814 rdev->irq.hpd[5] = false;
815 break;
816 default:
817 break;
818 }
819 }
820 } else {
821 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
822 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
823 switch (radeon_connector->hpd.hpd) {
824 case RADEON_HPD_1:
825 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
826 rdev->irq.hpd[0] = false;
827 break;
828 case RADEON_HPD_2:
829 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
830 rdev->irq.hpd[1] = false;
831 break;
832 case RADEON_HPD_3:
833 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
834 rdev->irq.hpd[2] = false;
835 break;
836 default:
837 break;
838 }
839 }
840 }
841}
842
843/*
844 * R600 PCIE GART
845 */
846void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
847{
848 unsigned i;
849 u32 tmp;
850
851 /* flush hdp cache so updates hit vram */
852 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
853 !(rdev->flags & RADEON_IS_AGP)) {
854 void __iomem *ptr = (void *)rdev->gart.ptr;
855 u32 tmp;
856
857 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
858 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
859 * This seems to cause problems on some AGP cards. Just use the old
860 * method for them.
861 */
862 WREG32(HDP_DEBUG1, 0);
863 tmp = readl((void __iomem *)ptr);
864 } else
865 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
866
867 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
868 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
869 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
870 for (i = 0; i < rdev->usec_timeout; i++) {
871 /* read MC_STATUS */
872 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
873 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
874 if (tmp == 2) {
875 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
876 return;
877 }
878 if (tmp) {
879 return;
880 }
881 udelay(1);
882 }
883}
884
885int r600_pcie_gart_init(struct radeon_device *rdev)
886{
887 int r;
888
889 if (rdev->gart.robj) {
890 WARN(1, "R600 PCIE GART already initialized\n");
891 return 0;
892 }
893 /* Initialize common gart structure */
894 r = radeon_gart_init(rdev);
895 if (r)
896 return r;
897 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
898 return radeon_gart_table_vram_alloc(rdev);
899}
900
901int r600_pcie_gart_enable(struct radeon_device *rdev)
902{
903 u32 tmp;
904 int r, i;
905
906 if (rdev->gart.robj == NULL) {
907 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
908 return -EINVAL;
909 }
910 r = radeon_gart_table_vram_pin(rdev);
911 if (r)
912 return r;
913 radeon_gart_restore(rdev);
914
915 /* Setup L2 cache */
916 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
917 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
918 EFFECTIVE_L2_QUEUE_SIZE(7));
919 WREG32(VM_L2_CNTL2, 0);
920 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
921 /* Setup TLB control */
922 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
923 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
924 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
925 ENABLE_WAIT_L2_QUERY;
926 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
927 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
928 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
929 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
930 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
931 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
932 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
933 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
934 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
935 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
936 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
937 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
938 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
939 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
940 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
941 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
942 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
943 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
944 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
945 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
946 (u32)(rdev->dummy_page.addr >> 12));
947 for (i = 1; i < 7; i++)
948 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
949
950 r600_pcie_gart_tlb_flush(rdev);
951 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
952 (unsigned)(rdev->mc.gtt_size >> 20),
953 (unsigned long long)rdev->gart.table_addr);
954 rdev->gart.ready = true;
955 return 0;
956}
957
958void r600_pcie_gart_disable(struct radeon_device *rdev)
959{
960 u32 tmp;
961 int i;
962
963 /* Disable all tables */
964 for (i = 0; i < 7; i++)
965 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
966
967 /* Disable L2 cache */
968 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
969 EFFECTIVE_L2_QUEUE_SIZE(7));
970 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
971 /* Setup L1 TLB control */
972 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
973 ENABLE_WAIT_L2_QUERY;
974 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
975 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
976 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
977 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
978 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
979 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
980 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
981 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
982 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
983 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
984 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
985 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
986 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
987 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
988 radeon_gart_table_vram_unpin(rdev);
989}
990
991void r600_pcie_gart_fini(struct radeon_device *rdev)
992{
993 radeon_gart_fini(rdev);
994 r600_pcie_gart_disable(rdev);
995 radeon_gart_table_vram_free(rdev);
996}
997
998void r600_agp_enable(struct radeon_device *rdev)
999{
1000 u32 tmp;
1001 int i;
1002
1003 /* Setup L2 cache */
1004 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1005 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1006 EFFECTIVE_L2_QUEUE_SIZE(7));
1007 WREG32(VM_L2_CNTL2, 0);
1008 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1009 /* Setup TLB control */
1010 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1011 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1012 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1013 ENABLE_WAIT_L2_QUERY;
1014 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1015 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1016 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1017 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1018 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1019 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1020 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1021 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1022 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1023 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1024 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1025 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1026 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1027 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1028 for (i = 0; i < 7; i++)
1029 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1030}
1031
1032int r600_mc_wait_for_idle(struct radeon_device *rdev)
1033{
1034 unsigned i;
1035 u32 tmp;
1036
1037 for (i = 0; i < rdev->usec_timeout; i++) {
1038 /* read MC_STATUS */
1039 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1040 if (!tmp)
1041 return 0;
1042 udelay(1);
1043 }
1044 return -1;
1045}
1046
1047static void r600_mc_program(struct radeon_device *rdev)
1048{
1049 struct rv515_mc_save save;
1050 u32 tmp;
1051 int i, j;
1052
1053 /* Initialize HDP */
1054 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1055 WREG32((0x2c14 + j), 0x00000000);
1056 WREG32((0x2c18 + j), 0x00000000);
1057 WREG32((0x2c1c + j), 0x00000000);
1058 WREG32((0x2c20 + j), 0x00000000);
1059 WREG32((0x2c24 + j), 0x00000000);
1060 }
1061 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1062
1063 rv515_mc_stop(rdev, &save);
1064 if (r600_mc_wait_for_idle(rdev)) {
1065 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1066 }
1067 /* Lockout access through VGA aperture (doesn't exist before R600) */
1068 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
1069 /* Update configuration */
1070 if (rdev->flags & RADEON_IS_AGP) {
1071 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1072 /* VRAM before AGP */
1073 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1074 rdev->mc.vram_start >> 12);
1075 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1076 rdev->mc.gtt_end >> 12);
1077 } else {
1078 /* VRAM after AGP */
1079 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1080 rdev->mc.gtt_start >> 12);
1081 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1082 rdev->mc.vram_end >> 12);
1083 }
1084 } else {
1085 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1086 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1087 }
1088 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
1089 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
1090 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1091 WREG32(MC_VM_FB_LOCATION, tmp);
1092 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1093 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
1094 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
1095 if (rdev->flags & RADEON_IS_AGP) {
1096 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1097 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
1098 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1099 } else {
1100 WREG32(MC_VM_AGP_BASE, 0);
1101 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1102 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1103 }
1104 if (r600_mc_wait_for_idle(rdev)) {
1105 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1106 }
1107 rv515_mc_resume(rdev, &save);
1108 /* we need to own VRAM, so turn off the VGA renderer here
1109 * to stop it overwriting our objects */
1110 rv515_vga_render_disable(rdev);
1111}
1112
1113/**
1114 * r600_vram_gtt_location - try to find VRAM & GTT location
1115 * @rdev: radeon device structure holding all necessary informations
1116 * @mc: memory controller structure holding memory informations
1117 *
1118 * Function will place try to place VRAM at same place as in CPU (PCI)
1119 * address space as some GPU seems to have issue when we reprogram at
1120 * different address space.
1121 *
1122 * If there is not enough space to fit the unvisible VRAM after the
1123 * aperture then we limit the VRAM size to the aperture.
1124 *
1125 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1126 * them to be in one from GPU point of view so that we can program GPU to
1127 * catch access outside them (weird GPU policy see ??).
1128 *
1129 * This function will never fails, worst case are limiting VRAM or GTT.
1130 *
1131 * Note: GTT start, end, size should be initialized before calling this
1132 * function on AGP platform.
1133 */
1134static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
1135{
1136 u64 size_bf, size_af;
1137
1138 if (mc->mc_vram_size > 0xE0000000) {
1139 /* leave room for at least 512M GTT */
1140 dev_warn(rdev->dev, "limiting VRAM\n");
1141 mc->real_vram_size = 0xE0000000;
1142 mc->mc_vram_size = 0xE0000000;
1143 }
1144 if (rdev->flags & RADEON_IS_AGP) {
1145 size_bf = mc->gtt_start;
1146 size_af = 0xFFFFFFFF - mc->gtt_end;
1147 if (size_bf > size_af) {
1148 if (mc->mc_vram_size > size_bf) {
1149 dev_warn(rdev->dev, "limiting VRAM\n");
1150 mc->real_vram_size = size_bf;
1151 mc->mc_vram_size = size_bf;
1152 }
1153 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1154 } else {
1155 if (mc->mc_vram_size > size_af) {
1156 dev_warn(rdev->dev, "limiting VRAM\n");
1157 mc->real_vram_size = size_af;
1158 mc->mc_vram_size = size_af;
1159 }
1160 mc->vram_start = mc->gtt_end + 1;
1161 }
1162 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1163 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1164 mc->mc_vram_size >> 20, mc->vram_start,
1165 mc->vram_end, mc->real_vram_size >> 20);
1166 } else {
1167 u64 base = 0;
1168 if (rdev->flags & RADEON_IS_IGP) {
1169 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1170 base <<= 24;
1171 }
1172 radeon_vram_location(rdev, &rdev->mc, base);
1173 rdev->mc.gtt_base_align = 0;
1174 radeon_gtt_location(rdev, mc);
1175 }
1176}
1177
1178int r600_mc_init(struct radeon_device *rdev)
1179{
1180 u32 tmp;
1181 int chansize, numchan;
1182
1183 /* Get VRAM informations */
1184 rdev->mc.vram_is_ddr = true;
1185 tmp = RREG32(RAMCFG);
1186 if (tmp & CHANSIZE_OVERRIDE) {
1187 chansize = 16;
1188 } else if (tmp & CHANSIZE_MASK) {
1189 chansize = 64;
1190 } else {
1191 chansize = 32;
1192 }
1193 tmp = RREG32(CHMAP);
1194 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1195 case 0:
1196 default:
1197 numchan = 1;
1198 break;
1199 case 1:
1200 numchan = 2;
1201 break;
1202 case 2:
1203 numchan = 4;
1204 break;
1205 case 3:
1206 numchan = 8;
1207 break;
1208 }
1209 rdev->mc.vram_width = numchan * chansize;
1210 /* Could aper size report 0 ? */
1211 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1212 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
1213 /* Setup GPU memory space */
1214 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1215 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
1216 rdev->mc.visible_vram_size = rdev->mc.aper_size;
1217 r600_vram_gtt_location(rdev, &rdev->mc);
1218
1219 if (rdev->flags & RADEON_IS_IGP) {
1220 rs690_pm_info(rdev);
1221 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
1222 }
1223 radeon_update_bandwidth_info(rdev);
1224 return 0;
1225}
1226
1227int r600_vram_scratch_init(struct radeon_device *rdev)
1228{
1229 int r;
1230
1231 if (rdev->vram_scratch.robj == NULL) {
1232 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1233 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
1234 NULL, &rdev->vram_scratch.robj);
1235 if (r) {
1236 return r;
1237 }
1238 }
1239
1240 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1241 if (unlikely(r != 0))
1242 return r;
1243 r = radeon_bo_pin(rdev->vram_scratch.robj,
1244 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1245 if (r) {
1246 radeon_bo_unreserve(rdev->vram_scratch.robj);
1247 return r;
1248 }
1249 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1250 (void **)&rdev->vram_scratch.ptr);
1251 if (r)
1252 radeon_bo_unpin(rdev->vram_scratch.robj);
1253 radeon_bo_unreserve(rdev->vram_scratch.robj);
1254
1255 return r;
1256}
1257
1258void r600_vram_scratch_fini(struct radeon_device *rdev)
1259{
1260 int r;
1261
1262 if (rdev->vram_scratch.robj == NULL) {
1263 return;
1264 }
1265 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1266 if (likely(r == 0)) {
1267 radeon_bo_kunmap(rdev->vram_scratch.robj);
1268 radeon_bo_unpin(rdev->vram_scratch.robj);
1269 radeon_bo_unreserve(rdev->vram_scratch.robj);
1270 }
1271 radeon_bo_unref(&rdev->vram_scratch.robj);
1272}
1273
1274/* We doesn't check that the GPU really needs a reset we simply do the
1275 * reset, it's up to the caller to determine if the GPU needs one. We
1276 * might add an helper function to check that.
1277 */
1278int r600_gpu_soft_reset(struct radeon_device *rdev)
1279{
1280 struct rv515_mc_save save;
1281 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
1282 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
1283 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
1284 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
1285 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
1286 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
1287 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
1288 S_008010_GUI_ACTIVE(1);
1289 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
1290 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
1291 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
1292 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
1293 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
1294 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
1295 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
1296 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
1297 u32 tmp;
1298
1299 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
1300 return 0;
1301
1302 dev_info(rdev->dev, "GPU softreset \n");
1303 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1304 RREG32(R_008010_GRBM_STATUS));
1305 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
1306 RREG32(R_008014_GRBM_STATUS2));
1307 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1308 RREG32(R_000E50_SRBM_STATUS));
1309 rv515_mc_stop(rdev, &save);
1310 if (r600_mc_wait_for_idle(rdev)) {
1311 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1312 }
1313 /* Disable CP parsing/prefetching */
1314 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1315 /* Check if any of the rendering block is busy and reset it */
1316 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
1317 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
1318 tmp = S_008020_SOFT_RESET_CR(1) |
1319 S_008020_SOFT_RESET_DB(1) |
1320 S_008020_SOFT_RESET_CB(1) |
1321 S_008020_SOFT_RESET_PA(1) |
1322 S_008020_SOFT_RESET_SC(1) |
1323 S_008020_SOFT_RESET_SMX(1) |
1324 S_008020_SOFT_RESET_SPI(1) |
1325 S_008020_SOFT_RESET_SX(1) |
1326 S_008020_SOFT_RESET_SH(1) |
1327 S_008020_SOFT_RESET_TC(1) |
1328 S_008020_SOFT_RESET_TA(1) |
1329 S_008020_SOFT_RESET_VC(1) |
1330 S_008020_SOFT_RESET_VGT(1);
1331 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1332 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1333 RREG32(R_008020_GRBM_SOFT_RESET);
1334 mdelay(15);
1335 WREG32(R_008020_GRBM_SOFT_RESET, 0);
1336 }
1337 /* Reset CP (we always reset CP) */
1338 tmp = S_008020_SOFT_RESET_CP(1);
1339 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1340 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1341 RREG32(R_008020_GRBM_SOFT_RESET);
1342 mdelay(15);
1343 WREG32(R_008020_GRBM_SOFT_RESET, 0);
1344 /* Wait a little for things to settle down */
1345 mdelay(1);
1346 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1347 RREG32(R_008010_GRBM_STATUS));
1348 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
1349 RREG32(R_008014_GRBM_STATUS2));
1350 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1351 RREG32(R_000E50_SRBM_STATUS));
1352 rv515_mc_resume(rdev, &save);
1353 return 0;
1354}
1355
1356bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1357{
1358 u32 srbm_status;
1359 u32 grbm_status;
1360 u32 grbm_status2;
1361
1362 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1363 grbm_status = RREG32(R_008010_GRBM_STATUS);
1364 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1365 if (!G_008010_GUI_ACTIVE(grbm_status)) {
1366 radeon_ring_lockup_update(ring);
1367 return false;
1368 }
1369 /* force CP activities */
1370 radeon_ring_force_activity(rdev, ring);
1371 return radeon_ring_test_lockup(rdev, ring);
1372}
1373
1374int r600_asic_reset(struct radeon_device *rdev)
1375{
1376 return r600_gpu_soft_reset(rdev);
1377}
1378
1379u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1380 u32 tiling_pipe_num,
1381 u32 max_rb_num,
1382 u32 total_max_rb_num,
1383 u32 disabled_rb_mask)
1384{
1385 u32 rendering_pipe_num, rb_num_width, req_rb_num;
1386 u32 pipe_rb_ratio, pipe_rb_remain;
1387 u32 data = 0, mask = 1 << (max_rb_num - 1);
1388 unsigned i, j;
1389
1390 /* mask out the RBs that don't exist on that asic */
1391 disabled_rb_mask |= (0xff << max_rb_num) & 0xff;
1392
1393 rendering_pipe_num = 1 << tiling_pipe_num;
1394 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1395 BUG_ON(rendering_pipe_num < req_rb_num);
1396
1397 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1398 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1399
1400 if (rdev->family <= CHIP_RV740) {
1401 /* r6xx/r7xx */
1402 rb_num_width = 2;
1403 } else {
1404 /* eg+ */
1405 rb_num_width = 4;
1406 }
1407
1408 for (i = 0; i < max_rb_num; i++) {
1409 if (!(mask & disabled_rb_mask)) {
1410 for (j = 0; j < pipe_rb_ratio; j++) {
1411 data <<= rb_num_width;
1412 data |= max_rb_num - i - 1;
1413 }
1414 if (pipe_rb_remain) {
1415 data <<= rb_num_width;
1416 data |= max_rb_num - i - 1;
1417 pipe_rb_remain--;
1418 }
1419 }
1420 mask >>= 1;
1421 }
1422
1423 return data;
1424}
1425
1426int r600_count_pipe_bits(uint32_t val)
1427{
1428 int i, ret = 0;
1429
1430 for (i = 0; i < 32; i++) {
1431 ret += val & 1;
1432 val >>= 1;
1433 }
1434 return ret;
1435}
1436
1437void r600_gpu_init(struct radeon_device *rdev)
1438{
1439 u32 tiling_config;
1440 u32 ramcfg;
1441 u32 cc_rb_backend_disable;
1442 u32 cc_gc_shader_pipe_config;
1443 u32 tmp;
1444 int i, j;
1445 u32 sq_config;
1446 u32 sq_gpr_resource_mgmt_1 = 0;
1447 u32 sq_gpr_resource_mgmt_2 = 0;
1448 u32 sq_thread_resource_mgmt = 0;
1449 u32 sq_stack_resource_mgmt_1 = 0;
1450 u32 sq_stack_resource_mgmt_2 = 0;
1451 u32 disabled_rb_mask;
1452
1453 rdev->config.r600.tiling_group_size = 256;
1454 switch (rdev->family) {
1455 case CHIP_R600:
1456 rdev->config.r600.max_pipes = 4;
1457 rdev->config.r600.max_tile_pipes = 8;
1458 rdev->config.r600.max_simds = 4;
1459 rdev->config.r600.max_backends = 4;
1460 rdev->config.r600.max_gprs = 256;
1461 rdev->config.r600.max_threads = 192;
1462 rdev->config.r600.max_stack_entries = 256;
1463 rdev->config.r600.max_hw_contexts = 8;
1464 rdev->config.r600.max_gs_threads = 16;
1465 rdev->config.r600.sx_max_export_size = 128;
1466 rdev->config.r600.sx_max_export_pos_size = 16;
1467 rdev->config.r600.sx_max_export_smx_size = 128;
1468 rdev->config.r600.sq_num_cf_insts = 2;
1469 break;
1470 case CHIP_RV630:
1471 case CHIP_RV635:
1472 rdev->config.r600.max_pipes = 2;
1473 rdev->config.r600.max_tile_pipes = 2;
1474 rdev->config.r600.max_simds = 3;
1475 rdev->config.r600.max_backends = 1;
1476 rdev->config.r600.max_gprs = 128;
1477 rdev->config.r600.max_threads = 192;
1478 rdev->config.r600.max_stack_entries = 128;
1479 rdev->config.r600.max_hw_contexts = 8;
1480 rdev->config.r600.max_gs_threads = 4;
1481 rdev->config.r600.sx_max_export_size = 128;
1482 rdev->config.r600.sx_max_export_pos_size = 16;
1483 rdev->config.r600.sx_max_export_smx_size = 128;
1484 rdev->config.r600.sq_num_cf_insts = 2;
1485 break;
1486 case CHIP_RV610:
1487 case CHIP_RV620:
1488 case CHIP_RS780:
1489 case CHIP_RS880:
1490 rdev->config.r600.max_pipes = 1;
1491 rdev->config.r600.max_tile_pipes = 1;
1492 rdev->config.r600.max_simds = 2;
1493 rdev->config.r600.max_backends = 1;
1494 rdev->config.r600.max_gprs = 128;
1495 rdev->config.r600.max_threads = 192;
1496 rdev->config.r600.max_stack_entries = 128;
1497 rdev->config.r600.max_hw_contexts = 4;
1498 rdev->config.r600.max_gs_threads = 4;
1499 rdev->config.r600.sx_max_export_size = 128;
1500 rdev->config.r600.sx_max_export_pos_size = 16;
1501 rdev->config.r600.sx_max_export_smx_size = 128;
1502 rdev->config.r600.sq_num_cf_insts = 1;
1503 break;
1504 case CHIP_RV670:
1505 rdev->config.r600.max_pipes = 4;
1506 rdev->config.r600.max_tile_pipes = 4;
1507 rdev->config.r600.max_simds = 4;
1508 rdev->config.r600.max_backends = 4;
1509 rdev->config.r600.max_gprs = 192;
1510 rdev->config.r600.max_threads = 192;
1511 rdev->config.r600.max_stack_entries = 256;
1512 rdev->config.r600.max_hw_contexts = 8;
1513 rdev->config.r600.max_gs_threads = 16;
1514 rdev->config.r600.sx_max_export_size = 128;
1515 rdev->config.r600.sx_max_export_pos_size = 16;
1516 rdev->config.r600.sx_max_export_smx_size = 128;
1517 rdev->config.r600.sq_num_cf_insts = 2;
1518 break;
1519 default:
1520 break;
1521 }
1522
1523 /* Initialize HDP */
1524 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1525 WREG32((0x2c14 + j), 0x00000000);
1526 WREG32((0x2c18 + j), 0x00000000);
1527 WREG32((0x2c1c + j), 0x00000000);
1528 WREG32((0x2c20 + j), 0x00000000);
1529 WREG32((0x2c24 + j), 0x00000000);
1530 }
1531
1532 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1533
1534 /* Setup tiling */
1535 tiling_config = 0;
1536 ramcfg = RREG32(RAMCFG);
1537 switch (rdev->config.r600.max_tile_pipes) {
1538 case 1:
1539 tiling_config |= PIPE_TILING(0);
1540 break;
1541 case 2:
1542 tiling_config |= PIPE_TILING(1);
1543 break;
1544 case 4:
1545 tiling_config |= PIPE_TILING(2);
1546 break;
1547 case 8:
1548 tiling_config |= PIPE_TILING(3);
1549 break;
1550 default:
1551 break;
1552 }
1553 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
1554 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
1555 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
1556 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
1557
1558 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1559 if (tmp > 3) {
1560 tiling_config |= ROW_TILING(3);
1561 tiling_config |= SAMPLE_SPLIT(3);
1562 } else {
1563 tiling_config |= ROW_TILING(tmp);
1564 tiling_config |= SAMPLE_SPLIT(tmp);
1565 }
1566 tiling_config |= BANK_SWAPS(1);
1567
1568 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
1569 tmp = R6XX_MAX_BACKENDS -
1570 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1571 if (tmp < rdev->config.r600.max_backends) {
1572 rdev->config.r600.max_backends = tmp;
1573 }
1574
1575 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1576 tmp = R6XX_MAX_PIPES -
1577 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1578 if (tmp < rdev->config.r600.max_pipes) {
1579 rdev->config.r600.max_pipes = tmp;
1580 }
1581 tmp = R6XX_MAX_SIMDS -
1582 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1583 if (tmp < rdev->config.r600.max_simds) {
1584 rdev->config.r600.max_simds = tmp;
1585 }
1586
1587 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1588 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1589 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1590 R6XX_MAX_BACKENDS, disabled_rb_mask);
1591 tiling_config |= tmp << 16;
1592 rdev->config.r600.backend_map = tmp;
1593
1594 rdev->config.r600.tile_config = tiling_config;
1595 WREG32(GB_TILING_CONFIG, tiling_config);
1596 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1597 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
1598
1599 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
1600 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1601 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1602
1603 /* Setup some CP states */
1604 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1605 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1606
1607 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1608 SYNC_WALKER | SYNC_ALIGNER));
1609 /* Setup various GPU states */
1610 if (rdev->family == CHIP_RV670)
1611 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1612
1613 tmp = RREG32(SX_DEBUG_1);
1614 tmp |= SMX_EVENT_RELEASE;
1615 if ((rdev->family > CHIP_R600))
1616 tmp |= ENABLE_NEW_SMX_ADDRESS;
1617 WREG32(SX_DEBUG_1, tmp);
1618
1619 if (((rdev->family) == CHIP_R600) ||
1620 ((rdev->family) == CHIP_RV630) ||
1621 ((rdev->family) == CHIP_RV610) ||
1622 ((rdev->family) == CHIP_RV620) ||
1623 ((rdev->family) == CHIP_RS780) ||
1624 ((rdev->family) == CHIP_RS880)) {
1625 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1626 } else {
1627 WREG32(DB_DEBUG, 0);
1628 }
1629 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1630 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1631
1632 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1633 WREG32(VGT_NUM_INSTANCES, 0);
1634
1635 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1636 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1637
1638 tmp = RREG32(SQ_MS_FIFO_SIZES);
1639 if (((rdev->family) == CHIP_RV610) ||
1640 ((rdev->family) == CHIP_RV620) ||
1641 ((rdev->family) == CHIP_RS780) ||
1642 ((rdev->family) == CHIP_RS880)) {
1643 tmp = (CACHE_FIFO_SIZE(0xa) |
1644 FETCH_FIFO_HIWATER(0xa) |
1645 DONE_FIFO_HIWATER(0xe0) |
1646 ALU_UPDATE_FIFO_HIWATER(0x8));
1647 } else if (((rdev->family) == CHIP_R600) ||
1648 ((rdev->family) == CHIP_RV630)) {
1649 tmp &= ~DONE_FIFO_HIWATER(0xff);
1650 tmp |= DONE_FIFO_HIWATER(0x4);
1651 }
1652 WREG32(SQ_MS_FIFO_SIZES, tmp);
1653
1654 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1655 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1656 */
1657 sq_config = RREG32(SQ_CONFIG);
1658 sq_config &= ~(PS_PRIO(3) |
1659 VS_PRIO(3) |
1660 GS_PRIO(3) |
1661 ES_PRIO(3));
1662 sq_config |= (DX9_CONSTS |
1663 VC_ENABLE |
1664 PS_PRIO(0) |
1665 VS_PRIO(1) |
1666 GS_PRIO(2) |
1667 ES_PRIO(3));
1668
1669 if ((rdev->family) == CHIP_R600) {
1670 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1671 NUM_VS_GPRS(124) |
1672 NUM_CLAUSE_TEMP_GPRS(4));
1673 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1674 NUM_ES_GPRS(0));
1675 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1676 NUM_VS_THREADS(48) |
1677 NUM_GS_THREADS(4) |
1678 NUM_ES_THREADS(4));
1679 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1680 NUM_VS_STACK_ENTRIES(128));
1681 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1682 NUM_ES_STACK_ENTRIES(0));
1683 } else if (((rdev->family) == CHIP_RV610) ||
1684 ((rdev->family) == CHIP_RV620) ||
1685 ((rdev->family) == CHIP_RS780) ||
1686 ((rdev->family) == CHIP_RS880)) {
1687 /* no vertex cache */
1688 sq_config &= ~VC_ENABLE;
1689
1690 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1691 NUM_VS_GPRS(44) |
1692 NUM_CLAUSE_TEMP_GPRS(2));
1693 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1694 NUM_ES_GPRS(17));
1695 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1696 NUM_VS_THREADS(78) |
1697 NUM_GS_THREADS(4) |
1698 NUM_ES_THREADS(31));
1699 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1700 NUM_VS_STACK_ENTRIES(40));
1701 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1702 NUM_ES_STACK_ENTRIES(16));
1703 } else if (((rdev->family) == CHIP_RV630) ||
1704 ((rdev->family) == CHIP_RV635)) {
1705 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1706 NUM_VS_GPRS(44) |
1707 NUM_CLAUSE_TEMP_GPRS(2));
1708 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1709 NUM_ES_GPRS(18));
1710 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1711 NUM_VS_THREADS(78) |
1712 NUM_GS_THREADS(4) |
1713 NUM_ES_THREADS(31));
1714 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1715 NUM_VS_STACK_ENTRIES(40));
1716 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1717 NUM_ES_STACK_ENTRIES(16));
1718 } else if ((rdev->family) == CHIP_RV670) {
1719 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1720 NUM_VS_GPRS(44) |
1721 NUM_CLAUSE_TEMP_GPRS(2));
1722 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1723 NUM_ES_GPRS(17));
1724 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1725 NUM_VS_THREADS(78) |
1726 NUM_GS_THREADS(4) |
1727 NUM_ES_THREADS(31));
1728 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1729 NUM_VS_STACK_ENTRIES(64));
1730 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1731 NUM_ES_STACK_ENTRIES(64));
1732 }
1733
1734 WREG32(SQ_CONFIG, sq_config);
1735 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1736 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1737 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1738 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1739 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1740
1741 if (((rdev->family) == CHIP_RV610) ||
1742 ((rdev->family) == CHIP_RV620) ||
1743 ((rdev->family) == CHIP_RS780) ||
1744 ((rdev->family) == CHIP_RS880)) {
1745 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1746 } else {
1747 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1748 }
1749
1750 /* More default values. 2D/3D driver should adjust as needed */
1751 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1752 S1_X(0x4) | S1_Y(0xc)));
1753 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1754 S1_X(0x2) | S1_Y(0x2) |
1755 S2_X(0xa) | S2_Y(0x6) |
1756 S3_X(0x6) | S3_Y(0xa)));
1757 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1758 S1_X(0x4) | S1_Y(0xc) |
1759 S2_X(0x1) | S2_Y(0x6) |
1760 S3_X(0xa) | S3_Y(0xe)));
1761 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1762 S5_X(0x0) | S5_Y(0x0) |
1763 S6_X(0xb) | S6_Y(0x4) |
1764 S7_X(0x7) | S7_Y(0x8)));
1765
1766 WREG32(VGT_STRMOUT_EN, 0);
1767 tmp = rdev->config.r600.max_pipes * 16;
1768 switch (rdev->family) {
1769 case CHIP_RV610:
1770 case CHIP_RV620:
1771 case CHIP_RS780:
1772 case CHIP_RS880:
1773 tmp += 32;
1774 break;
1775 case CHIP_RV670:
1776 tmp += 128;
1777 break;
1778 default:
1779 break;
1780 }
1781 if (tmp > 256) {
1782 tmp = 256;
1783 }
1784 WREG32(VGT_ES_PER_GS, 128);
1785 WREG32(VGT_GS_PER_ES, tmp);
1786 WREG32(VGT_GS_PER_VS, 2);
1787 WREG32(VGT_GS_VERTEX_REUSE, 16);
1788
1789 /* more default values. 2D/3D driver should adjust as needed */
1790 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1791 WREG32(VGT_STRMOUT_EN, 0);
1792 WREG32(SX_MISC, 0);
1793 WREG32(PA_SC_MODE_CNTL, 0);
1794 WREG32(PA_SC_AA_CONFIG, 0);
1795 WREG32(PA_SC_LINE_STIPPLE, 0);
1796 WREG32(SPI_INPUT_Z, 0);
1797 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1798 WREG32(CB_COLOR7_FRAG, 0);
1799
1800 /* Clear render buffer base addresses */
1801 WREG32(CB_COLOR0_BASE, 0);
1802 WREG32(CB_COLOR1_BASE, 0);
1803 WREG32(CB_COLOR2_BASE, 0);
1804 WREG32(CB_COLOR3_BASE, 0);
1805 WREG32(CB_COLOR4_BASE, 0);
1806 WREG32(CB_COLOR5_BASE, 0);
1807 WREG32(CB_COLOR6_BASE, 0);
1808 WREG32(CB_COLOR7_BASE, 0);
1809 WREG32(CB_COLOR7_FRAG, 0);
1810
1811 switch (rdev->family) {
1812 case CHIP_RV610:
1813 case CHIP_RV620:
1814 case CHIP_RS780:
1815 case CHIP_RS880:
1816 tmp = TC_L2_SIZE(8);
1817 break;
1818 case CHIP_RV630:
1819 case CHIP_RV635:
1820 tmp = TC_L2_SIZE(4);
1821 break;
1822 case CHIP_R600:
1823 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1824 break;
1825 default:
1826 tmp = TC_L2_SIZE(0);
1827 break;
1828 }
1829 WREG32(TC_CNTL, tmp);
1830
1831 tmp = RREG32(HDP_HOST_PATH_CNTL);
1832 WREG32(HDP_HOST_PATH_CNTL, tmp);
1833
1834 tmp = RREG32(ARB_POP);
1835 tmp |= ENABLE_TC128;
1836 WREG32(ARB_POP, tmp);
1837
1838 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1839 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1840 NUM_CLIP_SEQ(3)));
1841 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
1842 WREG32(VC_ENHANCE, 0);
1843}
1844
1845
1846/*
1847 * Indirect registers accessor
1848 */
1849u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
1850{
1851 u32 r;
1852
1853 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1854 (void)RREG32(PCIE_PORT_INDEX);
1855 r = RREG32(PCIE_PORT_DATA);
1856 return r;
1857}
1858
1859void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1860{
1861 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1862 (void)RREG32(PCIE_PORT_INDEX);
1863 WREG32(PCIE_PORT_DATA, (v));
1864 (void)RREG32(PCIE_PORT_DATA);
1865}
1866
1867/*
1868 * CP & Ring
1869 */
1870void r600_cp_stop(struct radeon_device *rdev)
1871{
1872 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
1873 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1874 WREG32(SCRATCH_UMSK, 0);
1875}
1876
1877int r600_init_microcode(struct radeon_device *rdev)
1878{
1879 struct platform_device *pdev;
1880 const char *chip_name;
1881 const char *rlc_chip_name;
1882 size_t pfp_req_size, me_req_size, rlc_req_size;
1883 char fw_name[30];
1884 int err;
1885
1886 DRM_DEBUG("\n");
1887
1888 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1889 err = IS_ERR(pdev);
1890 if (err) {
1891 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1892 return -EINVAL;
1893 }
1894
1895 switch (rdev->family) {
1896 case CHIP_R600:
1897 chip_name = "R600";
1898 rlc_chip_name = "R600";
1899 break;
1900 case CHIP_RV610:
1901 chip_name = "RV610";
1902 rlc_chip_name = "R600";
1903 break;
1904 case CHIP_RV630:
1905 chip_name = "RV630";
1906 rlc_chip_name = "R600";
1907 break;
1908 case CHIP_RV620:
1909 chip_name = "RV620";
1910 rlc_chip_name = "R600";
1911 break;
1912 case CHIP_RV635:
1913 chip_name = "RV635";
1914 rlc_chip_name = "R600";
1915 break;
1916 case CHIP_RV670:
1917 chip_name = "RV670";
1918 rlc_chip_name = "R600";
1919 break;
1920 case CHIP_RS780:
1921 case CHIP_RS880:
1922 chip_name = "RS780";
1923 rlc_chip_name = "R600";
1924 break;
1925 case CHIP_RV770:
1926 chip_name = "RV770";
1927 rlc_chip_name = "R700";
1928 break;
1929 case CHIP_RV730:
1930 case CHIP_RV740:
1931 chip_name = "RV730";
1932 rlc_chip_name = "R700";
1933 break;
1934 case CHIP_RV710:
1935 chip_name = "RV710";
1936 rlc_chip_name = "R700";
1937 break;
1938 case CHIP_CEDAR:
1939 chip_name = "CEDAR";
1940 rlc_chip_name = "CEDAR";
1941 break;
1942 case CHIP_REDWOOD:
1943 chip_name = "REDWOOD";
1944 rlc_chip_name = "REDWOOD";
1945 break;
1946 case CHIP_JUNIPER:
1947 chip_name = "JUNIPER";
1948 rlc_chip_name = "JUNIPER";
1949 break;
1950 case CHIP_CYPRESS:
1951 case CHIP_HEMLOCK:
1952 chip_name = "CYPRESS";
1953 rlc_chip_name = "CYPRESS";
1954 break;
1955 case CHIP_PALM:
1956 chip_name = "PALM";
1957 rlc_chip_name = "SUMO";
1958 break;
1959 case CHIP_SUMO:
1960 chip_name = "SUMO";
1961 rlc_chip_name = "SUMO";
1962 break;
1963 case CHIP_SUMO2:
1964 chip_name = "SUMO2";
1965 rlc_chip_name = "SUMO";
1966 break;
1967 default: BUG();
1968 }
1969
1970 if (rdev->family >= CHIP_CEDAR) {
1971 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
1972 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
1973 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
1974 } else if (rdev->family >= CHIP_RV770) {
1975 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
1976 me_req_size = R700_PM4_UCODE_SIZE * 4;
1977 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
1978 } else {
1979 pfp_req_size = PFP_UCODE_SIZE * 4;
1980 me_req_size = PM4_UCODE_SIZE * 12;
1981 rlc_req_size = RLC_UCODE_SIZE * 4;
1982 }
1983
1984 DRM_INFO("Loading %s Microcode\n", chip_name);
1985
1986 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
1987 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
1988 if (err)
1989 goto out;
1990 if (rdev->pfp_fw->size != pfp_req_size) {
1991 printk(KERN_ERR
1992 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
1993 rdev->pfp_fw->size, fw_name);
1994 err = -EINVAL;
1995 goto out;
1996 }
1997
1998 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
1999 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2000 if (err)
2001 goto out;
2002 if (rdev->me_fw->size != me_req_size) {
2003 printk(KERN_ERR
2004 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2005 rdev->me_fw->size, fw_name);
2006 err = -EINVAL;
2007 }
2008
2009 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2010 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2011 if (err)
2012 goto out;
2013 if (rdev->rlc_fw->size != rlc_req_size) {
2014 printk(KERN_ERR
2015 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2016 rdev->rlc_fw->size, fw_name);
2017 err = -EINVAL;
2018 }
2019
2020out:
2021 platform_device_unregister(pdev);
2022
2023 if (err) {
2024 if (err != -EINVAL)
2025 printk(KERN_ERR
2026 "r600_cp: Failed to load firmware \"%s\"\n",
2027 fw_name);
2028 release_firmware(rdev->pfp_fw);
2029 rdev->pfp_fw = NULL;
2030 release_firmware(rdev->me_fw);
2031 rdev->me_fw = NULL;
2032 release_firmware(rdev->rlc_fw);
2033 rdev->rlc_fw = NULL;
2034 }
2035 return err;
2036}
2037
2038static int r600_cp_load_microcode(struct radeon_device *rdev)
2039{
2040 const __be32 *fw_data;
2041 int i;
2042
2043 if (!rdev->me_fw || !rdev->pfp_fw)
2044 return -EINVAL;
2045
2046 r600_cp_stop(rdev);
2047
2048 WREG32(CP_RB_CNTL,
2049#ifdef __BIG_ENDIAN
2050 BUF_SWAP_32BIT |
2051#endif
2052 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
2053
2054 /* Reset cp */
2055 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2056 RREG32(GRBM_SOFT_RESET);
2057 mdelay(15);
2058 WREG32(GRBM_SOFT_RESET, 0);
2059
2060 WREG32(CP_ME_RAM_WADDR, 0);
2061
2062 fw_data = (const __be32 *)rdev->me_fw->data;
2063 WREG32(CP_ME_RAM_WADDR, 0);
2064 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2065 WREG32(CP_ME_RAM_DATA,
2066 be32_to_cpup(fw_data++));
2067
2068 fw_data = (const __be32 *)rdev->pfp_fw->data;
2069 WREG32(CP_PFP_UCODE_ADDR, 0);
2070 for (i = 0; i < PFP_UCODE_SIZE; i++)
2071 WREG32(CP_PFP_UCODE_DATA,
2072 be32_to_cpup(fw_data++));
2073
2074 WREG32(CP_PFP_UCODE_ADDR, 0);
2075 WREG32(CP_ME_RAM_WADDR, 0);
2076 WREG32(CP_ME_RAM_RADDR, 0);
2077 return 0;
2078}
2079
2080int r600_cp_start(struct radeon_device *rdev)
2081{
2082 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2083 int r;
2084 uint32_t cp_me;
2085
2086 r = radeon_ring_lock(rdev, ring, 7);
2087 if (r) {
2088 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2089 return r;
2090 }
2091 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2092 radeon_ring_write(ring, 0x1);
2093 if (rdev->family >= CHIP_RV770) {
2094 radeon_ring_write(ring, 0x0);
2095 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
2096 } else {
2097 radeon_ring_write(ring, 0x3);
2098 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
2099 }
2100 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2101 radeon_ring_write(ring, 0);
2102 radeon_ring_write(ring, 0);
2103 radeon_ring_unlock_commit(rdev, ring);
2104
2105 cp_me = 0xff;
2106 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2107 return 0;
2108}
2109
2110int r600_cp_resume(struct radeon_device *rdev)
2111{
2112 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2113 u32 tmp;
2114 u32 rb_bufsz;
2115 int r;
2116
2117 /* Reset cp */
2118 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2119 RREG32(GRBM_SOFT_RESET);
2120 mdelay(15);
2121 WREG32(GRBM_SOFT_RESET, 0);
2122
2123 /* Set ring buffer size */
2124 rb_bufsz = drm_order(ring->ring_size / 8);
2125 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2126#ifdef __BIG_ENDIAN
2127 tmp |= BUF_SWAP_32BIT;
2128#endif
2129 WREG32(CP_RB_CNTL, tmp);
2130 WREG32(CP_SEM_WAIT_TIMER, 0x0);
2131
2132 /* Set the write pointer delay */
2133 WREG32(CP_RB_WPTR_DELAY, 0);
2134
2135 /* Initialize the ring buffer's read and write pointers */
2136 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2137 WREG32(CP_RB_RPTR_WR, 0);
2138 ring->wptr = 0;
2139 WREG32(CP_RB_WPTR, ring->wptr);
2140
2141 /* set the wb address whether it's enabled or not */
2142 WREG32(CP_RB_RPTR_ADDR,
2143 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
2144 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2145 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2146
2147 if (rdev->wb.enabled)
2148 WREG32(SCRATCH_UMSK, 0xff);
2149 else {
2150 tmp |= RB_NO_UPDATE;
2151 WREG32(SCRATCH_UMSK, 0);
2152 }
2153
2154 mdelay(1);
2155 WREG32(CP_RB_CNTL, tmp);
2156
2157 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
2158 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2159
2160 ring->rptr = RREG32(CP_RB_RPTR);
2161
2162 r600_cp_start(rdev);
2163 ring->ready = true;
2164 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
2165 if (r) {
2166 ring->ready = false;
2167 return r;
2168 }
2169 return 0;
2170}
2171
2172void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
2173{
2174 u32 rb_bufsz;
2175
2176 /* Align ring size */
2177 rb_bufsz = drm_order(ring_size / 8);
2178 ring_size = (1 << (rb_bufsz + 1)) * 4;
2179 ring->ring_size = ring_size;
2180 ring->align_mask = 16 - 1;
2181}
2182
2183void r600_cp_fini(struct radeon_device *rdev)
2184{
2185 r600_cp_stop(rdev);
2186 radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
2187}
2188
2189
2190/*
2191 * GPU scratch registers helpers function.
2192 */
2193void r600_scratch_init(struct radeon_device *rdev)
2194{
2195 int i;
2196
2197 rdev->scratch.num_reg = 7;
2198 rdev->scratch.reg_base = SCRATCH_REG0;
2199 for (i = 0; i < rdev->scratch.num_reg; i++) {
2200 rdev->scratch.free[i] = true;
2201 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
2202 }
2203}
2204
2205int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
2206{
2207 uint32_t scratch;
2208 uint32_t tmp = 0;
2209 unsigned i, ridx = radeon_ring_index(rdev, ring);
2210 int r;
2211
2212 r = radeon_scratch_get(rdev, &scratch);
2213 if (r) {
2214 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2215 return r;
2216 }
2217 WREG32(scratch, 0xCAFEDEAD);
2218 r = radeon_ring_lock(rdev, ring, 3);
2219 if (r) {
2220 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ridx, r);
2221 radeon_scratch_free(rdev, scratch);
2222 return r;
2223 }
2224 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2225 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2226 radeon_ring_write(ring, 0xDEADBEEF);
2227 radeon_ring_unlock_commit(rdev, ring);
2228 for (i = 0; i < rdev->usec_timeout; i++) {
2229 tmp = RREG32(scratch);
2230 if (tmp == 0xDEADBEEF)
2231 break;
2232 DRM_UDELAY(1);
2233 }
2234 if (i < rdev->usec_timeout) {
2235 DRM_INFO("ring test on %d succeeded in %d usecs\n", ridx, i);
2236 } else {
2237 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
2238 ridx, scratch, tmp);
2239 r = -EINVAL;
2240 }
2241 radeon_scratch_free(rdev, scratch);
2242 return r;
2243}
2244
2245void r600_fence_ring_emit(struct radeon_device *rdev,
2246 struct radeon_fence *fence)
2247{
2248 struct radeon_ring *ring = &rdev->ring[fence->ring];
2249
2250 if (rdev->wb.use_event) {
2251 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
2252 /* flush read cache over gart */
2253 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2254 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2255 PACKET3_VC_ACTION_ENA |
2256 PACKET3_SH_ACTION_ENA);
2257 radeon_ring_write(ring, 0xFFFFFFFF);
2258 radeon_ring_write(ring, 0);
2259 radeon_ring_write(ring, 10); /* poll interval */
2260 /* EVENT_WRITE_EOP - flush caches, send int */
2261 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2262 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2263 radeon_ring_write(ring, addr & 0xffffffff);
2264 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2265 radeon_ring_write(ring, fence->seq);
2266 radeon_ring_write(ring, 0);
2267 } else {
2268 /* flush read cache over gart */
2269 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2270 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2271 PACKET3_VC_ACTION_ENA |
2272 PACKET3_SH_ACTION_ENA);
2273 radeon_ring_write(ring, 0xFFFFFFFF);
2274 radeon_ring_write(ring, 0);
2275 radeon_ring_write(ring, 10); /* poll interval */
2276 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2277 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
2278 /* wait for 3D idle clean */
2279 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2280 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2281 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
2282 /* Emit fence sequence & fire IRQ */
2283 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2284 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2285 radeon_ring_write(ring, fence->seq);
2286 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
2287 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2288 radeon_ring_write(ring, RB_INT_STAT);
2289 }
2290}
2291
2292void r600_semaphore_ring_emit(struct radeon_device *rdev,
2293 struct radeon_ring *ring,
2294 struct radeon_semaphore *semaphore,
2295 bool emit_wait)
2296{
2297 uint64_t addr = semaphore->gpu_addr;
2298 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2299
2300 if (rdev->family < CHIP_CAYMAN)
2301 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2302
2303 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2304 radeon_ring_write(ring, addr & 0xffffffff);
2305 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
2306}
2307
2308int r600_copy_blit(struct radeon_device *rdev,
2309 uint64_t src_offset,
2310 uint64_t dst_offset,
2311 unsigned num_gpu_pages,
2312 struct radeon_fence *fence)
2313{
2314 struct radeon_sa_bo *vb = NULL;
2315 int r;
2316
2317 r = r600_blit_prepare_copy(rdev, num_gpu_pages, &vb);
2318 if (r) {
2319 return r;
2320 }
2321 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
2322 r600_blit_done_copy(rdev, fence, vb);
2323 return 0;
2324}
2325
2326void r600_blit_suspend(struct radeon_device *rdev)
2327{
2328 int r;
2329
2330 /* unpin shaders bo */
2331 if (rdev->r600_blit.shader_obj) {
2332 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
2333 if (!r) {
2334 radeon_bo_unpin(rdev->r600_blit.shader_obj);
2335 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
2336 }
2337 }
2338}
2339
2340int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2341 uint32_t tiling_flags, uint32_t pitch,
2342 uint32_t offset, uint32_t obj_size)
2343{
2344 /* FIXME: implement */
2345 return 0;
2346}
2347
2348void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2349{
2350 /* FIXME: implement */
2351}
2352
2353int r600_startup(struct radeon_device *rdev)
2354{
2355 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2356 int r;
2357
2358 /* enable pcie gen2 link */
2359 r600_pcie_gen2_enable(rdev);
2360
2361 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2362 r = r600_init_microcode(rdev);
2363 if (r) {
2364 DRM_ERROR("Failed to load firmware!\n");
2365 return r;
2366 }
2367 }
2368
2369 r = r600_vram_scratch_init(rdev);
2370 if (r)
2371 return r;
2372
2373 r600_mc_program(rdev);
2374 if (rdev->flags & RADEON_IS_AGP) {
2375 r600_agp_enable(rdev);
2376 } else {
2377 r = r600_pcie_gart_enable(rdev);
2378 if (r)
2379 return r;
2380 }
2381 r600_gpu_init(rdev);
2382 r = r600_blit_init(rdev);
2383 if (r) {
2384 r600_blit_fini(rdev);
2385 rdev->asic->copy.copy = NULL;
2386 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2387 }
2388
2389 /* allocate wb buffer */
2390 r = radeon_wb_init(rdev);
2391 if (r)
2392 return r;
2393
2394 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2395 if (r) {
2396 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2397 return r;
2398 }
2399
2400 /* Enable IRQ */
2401 r = r600_irq_init(rdev);
2402 if (r) {
2403 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2404 radeon_irq_kms_fini(rdev);
2405 return r;
2406 }
2407 r600_irq_set(rdev);
2408
2409 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
2410 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
2411 0, 0xfffff, RADEON_CP_PACKET2);
2412
2413 if (r)
2414 return r;
2415 r = r600_cp_load_microcode(rdev);
2416 if (r)
2417 return r;
2418 r = r600_cp_resume(rdev);
2419 if (r)
2420 return r;
2421
2422 r = radeon_ib_pool_start(rdev);
2423 if (r)
2424 return r;
2425
2426 r = radeon_ib_ring_tests(rdev);
2427 if (r)
2428 return r;
2429
2430 r = r600_audio_init(rdev);
2431 if (r) {
2432 DRM_ERROR("radeon: audio init failed\n");
2433 return r;
2434 }
2435
2436 return 0;
2437}
2438
2439void r600_vga_set_state(struct radeon_device *rdev, bool state)
2440{
2441 uint32_t temp;
2442
2443 temp = RREG32(CONFIG_CNTL);
2444 if (state == false) {
2445 temp &= ~(1<<0);
2446 temp |= (1<<1);
2447 } else {
2448 temp &= ~(1<<1);
2449 }
2450 WREG32(CONFIG_CNTL, temp);
2451}
2452
2453int r600_resume(struct radeon_device *rdev)
2454{
2455 int r;
2456
2457 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2458 * posting will perform necessary task to bring back GPU into good
2459 * shape.
2460 */
2461 /* post card */
2462 atom_asic_init(rdev->mode_info.atom_context);
2463
2464 rdev->accel_working = true;
2465 r = r600_startup(rdev);
2466 if (r) {
2467 DRM_ERROR("r600 startup failed on resume\n");
2468 rdev->accel_working = false;
2469 return r;
2470 }
2471
2472 return r;
2473}
2474
2475int r600_suspend(struct radeon_device *rdev)
2476{
2477 r600_audio_fini(rdev);
2478 radeon_ib_pool_suspend(rdev);
2479 r600_blit_suspend(rdev);
2480 /* FIXME: we should wait for ring to be empty */
2481 r600_cp_stop(rdev);
2482 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
2483 r600_irq_suspend(rdev);
2484 radeon_wb_disable(rdev);
2485 r600_pcie_gart_disable(rdev);
2486
2487 return 0;
2488}
2489
2490/* Plan is to move initialization in that function and use
2491 * helper function so that radeon_device_init pretty much
2492 * do nothing more than calling asic specific function. This
2493 * should also allow to remove a bunch of callback function
2494 * like vram_info.
2495 */
2496int r600_init(struct radeon_device *rdev)
2497{
2498 int r;
2499
2500 if (r600_debugfs_mc_info_init(rdev)) {
2501 DRM_ERROR("Failed to register debugfs file for mc !\n");
2502 }
2503 /* Read BIOS */
2504 if (!radeon_get_bios(rdev)) {
2505 if (ASIC_IS_AVIVO(rdev))
2506 return -EINVAL;
2507 }
2508 /* Must be an ATOMBIOS */
2509 if (!rdev->is_atom_bios) {
2510 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
2511 return -EINVAL;
2512 }
2513 r = radeon_atombios_init(rdev);
2514 if (r)
2515 return r;
2516 /* Post card if necessary */
2517 if (!radeon_card_posted(rdev)) {
2518 if (!rdev->bios) {
2519 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2520 return -EINVAL;
2521 }
2522 DRM_INFO("GPU not posted. posting now...\n");
2523 atom_asic_init(rdev->mode_info.atom_context);
2524 }
2525 /* Initialize scratch registers */
2526 r600_scratch_init(rdev);
2527 /* Initialize surface registers */
2528 radeon_surface_init(rdev);
2529 /* Initialize clocks */
2530 radeon_get_clock_info(rdev->ddev);
2531 /* Fence driver */
2532 r = radeon_fence_driver_init(rdev);
2533 if (r)
2534 return r;
2535 if (rdev->flags & RADEON_IS_AGP) {
2536 r = radeon_agp_init(rdev);
2537 if (r)
2538 radeon_agp_disable(rdev);
2539 }
2540 r = r600_mc_init(rdev);
2541 if (r)
2542 return r;
2543 /* Memory manager */
2544 r = radeon_bo_init(rdev);
2545 if (r)
2546 return r;
2547
2548 r = radeon_irq_kms_init(rdev);
2549 if (r)
2550 return r;
2551
2552 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
2553 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
2554
2555 rdev->ih.ring_obj = NULL;
2556 r600_ih_ring_init(rdev, 64 * 1024);
2557
2558 r = r600_pcie_gart_init(rdev);
2559 if (r)
2560 return r;
2561
2562 r = radeon_ib_pool_init(rdev);
2563 rdev->accel_working = true;
2564 if (r) {
2565 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
2566 rdev->accel_working = false;
2567 }
2568
2569 r = r600_startup(rdev);
2570 if (r) {
2571 dev_err(rdev->dev, "disabling GPU acceleration\n");
2572 r600_cp_fini(rdev);
2573 r600_irq_fini(rdev);
2574 radeon_wb_fini(rdev);
2575 r100_ib_fini(rdev);
2576 radeon_irq_kms_fini(rdev);
2577 r600_pcie_gart_fini(rdev);
2578 rdev->accel_working = false;
2579 }
2580
2581 return 0;
2582}
2583
2584void r600_fini(struct radeon_device *rdev)
2585{
2586 r600_audio_fini(rdev);
2587 r600_blit_fini(rdev);
2588 r600_cp_fini(rdev);
2589 r600_irq_fini(rdev);
2590 radeon_wb_fini(rdev);
2591 r100_ib_fini(rdev);
2592 radeon_irq_kms_fini(rdev);
2593 r600_pcie_gart_fini(rdev);
2594 r600_vram_scratch_fini(rdev);
2595 radeon_agp_fini(rdev);
2596 radeon_gem_fini(rdev);
2597 radeon_fence_driver_fini(rdev);
2598 radeon_bo_fini(rdev);
2599 radeon_atombios_fini(rdev);
2600 kfree(rdev->bios);
2601 rdev->bios = NULL;
2602}
2603
2604
2605/*
2606 * CS stuff
2607 */
2608void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2609{
2610 struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
2611
2612 /* FIXME: implement */
2613 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2614 radeon_ring_write(ring,
2615#ifdef __BIG_ENDIAN
2616 (2 << 0) |
2617#endif
2618 (ib->gpu_addr & 0xFFFFFFFC));
2619 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
2620 radeon_ring_write(ring, ib->length_dw);
2621}
2622
2623int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
2624{
2625 struct radeon_ib ib;
2626 uint32_t scratch;
2627 uint32_t tmp = 0;
2628 unsigned i;
2629 int r;
2630 int ring_index = radeon_ring_index(rdev, ring);
2631
2632 r = radeon_scratch_get(rdev, &scratch);
2633 if (r) {
2634 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
2635 return r;
2636 }
2637 WREG32(scratch, 0xCAFEDEAD);
2638 r = radeon_ib_get(rdev, ring_index, &ib, 256);
2639 if (r) {
2640 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
2641 return r;
2642 }
2643 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
2644 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2645 ib.ptr[2] = 0xDEADBEEF;
2646 ib.length_dw = 3;
2647 r = radeon_ib_schedule(rdev, &ib);
2648 if (r) {
2649 radeon_scratch_free(rdev, scratch);
2650 radeon_ib_free(rdev, &ib);
2651 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
2652 return r;
2653 }
2654 r = radeon_fence_wait(ib.fence, false);
2655 if (r) {
2656 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
2657 return r;
2658 }
2659 for (i = 0; i < rdev->usec_timeout; i++) {
2660 tmp = RREG32(scratch);
2661 if (tmp == 0xDEADBEEF)
2662 break;
2663 DRM_UDELAY(1);
2664 }
2665 if (i < rdev->usec_timeout) {
2666 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
2667 } else {
2668 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
2669 scratch, tmp);
2670 r = -EINVAL;
2671 }
2672 radeon_scratch_free(rdev, scratch);
2673 radeon_ib_free(rdev, &ib);
2674 return r;
2675}
2676
2677/*
2678 * Interrupts
2679 *
2680 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
2681 * the same as the CP ring buffer, but in reverse. Rather than the CPU
2682 * writing to the ring and the GPU consuming, the GPU writes to the ring
2683 * and host consumes. As the host irq handler processes interrupts, it
2684 * increments the rptr. When the rptr catches up with the wptr, all the
2685 * current interrupts have been processed.
2686 */
2687
2688void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
2689{
2690 u32 rb_bufsz;
2691
2692 /* Align ring size */
2693 rb_bufsz = drm_order(ring_size / 4);
2694 ring_size = (1 << rb_bufsz) * 4;
2695 rdev->ih.ring_size = ring_size;
2696 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
2697 rdev->ih.rptr = 0;
2698}
2699
2700int r600_ih_ring_alloc(struct radeon_device *rdev)
2701{
2702 int r;
2703
2704 /* Allocate ring buffer */
2705 if (rdev->ih.ring_obj == NULL) {
2706 r = radeon_bo_create(rdev, rdev->ih.ring_size,
2707 PAGE_SIZE, true,
2708 RADEON_GEM_DOMAIN_GTT,
2709 NULL, &rdev->ih.ring_obj);
2710 if (r) {
2711 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
2712 return r;
2713 }
2714 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2715 if (unlikely(r != 0))
2716 return r;
2717 r = radeon_bo_pin(rdev->ih.ring_obj,
2718 RADEON_GEM_DOMAIN_GTT,
2719 &rdev->ih.gpu_addr);
2720 if (r) {
2721 radeon_bo_unreserve(rdev->ih.ring_obj);
2722 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
2723 return r;
2724 }
2725 r = radeon_bo_kmap(rdev->ih.ring_obj,
2726 (void **)&rdev->ih.ring);
2727 radeon_bo_unreserve(rdev->ih.ring_obj);
2728 if (r) {
2729 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
2730 return r;
2731 }
2732 }
2733 return 0;
2734}
2735
2736void r600_ih_ring_fini(struct radeon_device *rdev)
2737{
2738 int r;
2739 if (rdev->ih.ring_obj) {
2740 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2741 if (likely(r == 0)) {
2742 radeon_bo_kunmap(rdev->ih.ring_obj);
2743 radeon_bo_unpin(rdev->ih.ring_obj);
2744 radeon_bo_unreserve(rdev->ih.ring_obj);
2745 }
2746 radeon_bo_unref(&rdev->ih.ring_obj);
2747 rdev->ih.ring = NULL;
2748 rdev->ih.ring_obj = NULL;
2749 }
2750}
2751
2752void r600_rlc_stop(struct radeon_device *rdev)
2753{
2754
2755 if ((rdev->family >= CHIP_RV770) &&
2756 (rdev->family <= CHIP_RV740)) {
2757 /* r7xx asics need to soft reset RLC before halting */
2758 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
2759 RREG32(SRBM_SOFT_RESET);
2760 mdelay(15);
2761 WREG32(SRBM_SOFT_RESET, 0);
2762 RREG32(SRBM_SOFT_RESET);
2763 }
2764
2765 WREG32(RLC_CNTL, 0);
2766}
2767
2768static void r600_rlc_start(struct radeon_device *rdev)
2769{
2770 WREG32(RLC_CNTL, RLC_ENABLE);
2771}
2772
2773static int r600_rlc_init(struct radeon_device *rdev)
2774{
2775 u32 i;
2776 const __be32 *fw_data;
2777
2778 if (!rdev->rlc_fw)
2779 return -EINVAL;
2780
2781 r600_rlc_stop(rdev);
2782
2783 WREG32(RLC_HB_CNTL, 0);
2784
2785 if (rdev->family == CHIP_ARUBA) {
2786 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
2787 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
2788 }
2789 if (rdev->family <= CHIP_CAYMAN) {
2790 WREG32(RLC_HB_BASE, 0);
2791 WREG32(RLC_HB_RPTR, 0);
2792 WREG32(RLC_HB_WPTR, 0);
2793 }
2794 if (rdev->family <= CHIP_CAICOS) {
2795 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
2796 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
2797 }
2798 WREG32(RLC_MC_CNTL, 0);
2799 WREG32(RLC_UCODE_CNTL, 0);
2800
2801 fw_data = (const __be32 *)rdev->rlc_fw->data;
2802 if (rdev->family >= CHIP_ARUBA) {
2803 for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
2804 WREG32(RLC_UCODE_ADDR, i);
2805 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2806 }
2807 } else if (rdev->family >= CHIP_CAYMAN) {
2808 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
2809 WREG32(RLC_UCODE_ADDR, i);
2810 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2811 }
2812 } else if (rdev->family >= CHIP_CEDAR) {
2813 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
2814 WREG32(RLC_UCODE_ADDR, i);
2815 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2816 }
2817 } else if (rdev->family >= CHIP_RV770) {
2818 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
2819 WREG32(RLC_UCODE_ADDR, i);
2820 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2821 }
2822 } else {
2823 for (i = 0; i < RLC_UCODE_SIZE; i++) {
2824 WREG32(RLC_UCODE_ADDR, i);
2825 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2826 }
2827 }
2828 WREG32(RLC_UCODE_ADDR, 0);
2829
2830 r600_rlc_start(rdev);
2831
2832 return 0;
2833}
2834
2835static void r600_enable_interrupts(struct radeon_device *rdev)
2836{
2837 u32 ih_cntl = RREG32(IH_CNTL);
2838 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2839
2840 ih_cntl |= ENABLE_INTR;
2841 ih_rb_cntl |= IH_RB_ENABLE;
2842 WREG32(IH_CNTL, ih_cntl);
2843 WREG32(IH_RB_CNTL, ih_rb_cntl);
2844 rdev->ih.enabled = true;
2845}
2846
2847void r600_disable_interrupts(struct radeon_device *rdev)
2848{
2849 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2850 u32 ih_cntl = RREG32(IH_CNTL);
2851
2852 ih_rb_cntl &= ~IH_RB_ENABLE;
2853 ih_cntl &= ~ENABLE_INTR;
2854 WREG32(IH_RB_CNTL, ih_rb_cntl);
2855 WREG32(IH_CNTL, ih_cntl);
2856 /* set rptr, wptr to 0 */
2857 WREG32(IH_RB_RPTR, 0);
2858 WREG32(IH_RB_WPTR, 0);
2859 rdev->ih.enabled = false;
2860 rdev->ih.wptr = 0;
2861 rdev->ih.rptr = 0;
2862}
2863
2864static void r600_disable_interrupt_state(struct radeon_device *rdev)
2865{
2866 u32 tmp;
2867
2868 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
2869 WREG32(GRBM_INT_CNTL, 0);
2870 WREG32(DxMODE_INT_MASK, 0);
2871 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
2872 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
2873 if (ASIC_IS_DCE3(rdev)) {
2874 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
2875 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
2876 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2877 WREG32(DC_HPD1_INT_CONTROL, tmp);
2878 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2879 WREG32(DC_HPD2_INT_CONTROL, tmp);
2880 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2881 WREG32(DC_HPD3_INT_CONTROL, tmp);
2882 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2883 WREG32(DC_HPD4_INT_CONTROL, tmp);
2884 if (ASIC_IS_DCE32(rdev)) {
2885 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2886 WREG32(DC_HPD5_INT_CONTROL, tmp);
2887 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2888 WREG32(DC_HPD6_INT_CONTROL, tmp);
2889 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2890 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
2891 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2892 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
2893 } else {
2894 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2895 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
2896 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2897 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
2898 }
2899 } else {
2900 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2901 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2902 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
2903 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
2904 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
2905 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
2906 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
2907 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
2908 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2909 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
2910 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2911 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
2912 }
2913}
2914
2915int r600_irq_init(struct radeon_device *rdev)
2916{
2917 int ret = 0;
2918 int rb_bufsz;
2919 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
2920
2921 /* allocate ring */
2922 ret = r600_ih_ring_alloc(rdev);
2923 if (ret)
2924 return ret;
2925
2926 /* disable irqs */
2927 r600_disable_interrupts(rdev);
2928
2929 /* init rlc */
2930 ret = r600_rlc_init(rdev);
2931 if (ret) {
2932 r600_ih_ring_fini(rdev);
2933 return ret;
2934 }
2935
2936 /* setup interrupt control */
2937 /* set dummy read address to ring address */
2938 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
2939 interrupt_cntl = RREG32(INTERRUPT_CNTL);
2940 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
2941 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
2942 */
2943 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
2944 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
2945 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
2946 WREG32(INTERRUPT_CNTL, interrupt_cntl);
2947
2948 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
2949 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
2950
2951 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
2952 IH_WPTR_OVERFLOW_CLEAR |
2953 (rb_bufsz << 1));
2954
2955 if (rdev->wb.enabled)
2956 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
2957
2958 /* set the writeback address whether it's enabled or not */
2959 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
2960 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
2961
2962 WREG32(IH_RB_CNTL, ih_rb_cntl);
2963
2964 /* set rptr, wptr to 0 */
2965 WREG32(IH_RB_RPTR, 0);
2966 WREG32(IH_RB_WPTR, 0);
2967
2968 /* Default settings for IH_CNTL (disabled at first) */
2969 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
2970 /* RPTR_REARM only works if msi's are enabled */
2971 if (rdev->msi_enabled)
2972 ih_cntl |= RPTR_REARM;
2973 WREG32(IH_CNTL, ih_cntl);
2974
2975 /* force the active interrupt state to all disabled */
2976 if (rdev->family >= CHIP_CEDAR)
2977 evergreen_disable_interrupt_state(rdev);
2978 else
2979 r600_disable_interrupt_state(rdev);
2980
2981 /* at this point everything should be setup correctly to enable master */
2982 pci_set_master(rdev->pdev);
2983
2984 /* enable irqs */
2985 r600_enable_interrupts(rdev);
2986
2987 return ret;
2988}
2989
2990void r600_irq_suspend(struct radeon_device *rdev)
2991{
2992 r600_irq_disable(rdev);
2993 r600_rlc_stop(rdev);
2994}
2995
2996void r600_irq_fini(struct radeon_device *rdev)
2997{
2998 r600_irq_suspend(rdev);
2999 r600_ih_ring_fini(rdev);
3000}
3001
3002int r600_irq_set(struct radeon_device *rdev)
3003{
3004 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3005 u32 mode_int = 0;
3006 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
3007 u32 grbm_int_cntl = 0;
3008 u32 hdmi0, hdmi1;
3009 u32 d1grph = 0, d2grph = 0;
3010
3011 if (!rdev->irq.installed) {
3012 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
3013 return -EINVAL;
3014 }
3015 /* don't enable anything if the ih is disabled */
3016 if (!rdev->ih.enabled) {
3017 r600_disable_interrupts(rdev);
3018 /* force the active interrupt state to all disabled */
3019 r600_disable_interrupt_state(rdev);
3020 return 0;
3021 }
3022
3023 if (ASIC_IS_DCE3(rdev)) {
3024 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3025 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3026 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3027 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3028 if (ASIC_IS_DCE32(rdev)) {
3029 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3030 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
3031 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3032 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3033 } else {
3034 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3035 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3036 }
3037 } else {
3038 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3039 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3040 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3041 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3042 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3043 }
3044
3045 if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
3046 DRM_DEBUG("r600_irq_set: sw int\n");
3047 cp_int_cntl |= RB_INT_ENABLE;
3048 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
3049 }
3050 if (rdev->irq.crtc_vblank_int[0] ||
3051 rdev->irq.pflip[0]) {
3052 DRM_DEBUG("r600_irq_set: vblank 0\n");
3053 mode_int |= D1MODE_VBLANK_INT_MASK;
3054 }
3055 if (rdev->irq.crtc_vblank_int[1] ||
3056 rdev->irq.pflip[1]) {
3057 DRM_DEBUG("r600_irq_set: vblank 1\n");
3058 mode_int |= D2MODE_VBLANK_INT_MASK;
3059 }
3060 if (rdev->irq.hpd[0]) {
3061 DRM_DEBUG("r600_irq_set: hpd 1\n");
3062 hpd1 |= DC_HPDx_INT_EN;
3063 }
3064 if (rdev->irq.hpd[1]) {
3065 DRM_DEBUG("r600_irq_set: hpd 2\n");
3066 hpd2 |= DC_HPDx_INT_EN;
3067 }
3068 if (rdev->irq.hpd[2]) {
3069 DRM_DEBUG("r600_irq_set: hpd 3\n");
3070 hpd3 |= DC_HPDx_INT_EN;
3071 }
3072 if (rdev->irq.hpd[3]) {
3073 DRM_DEBUG("r600_irq_set: hpd 4\n");
3074 hpd4 |= DC_HPDx_INT_EN;
3075 }
3076 if (rdev->irq.hpd[4]) {
3077 DRM_DEBUG("r600_irq_set: hpd 5\n");
3078 hpd5 |= DC_HPDx_INT_EN;
3079 }
3080 if (rdev->irq.hpd[5]) {
3081 DRM_DEBUG("r600_irq_set: hpd 6\n");
3082 hpd6 |= DC_HPDx_INT_EN;
3083 }
3084 if (rdev->irq.afmt[0]) {
3085 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3086 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
3087 }
3088 if (rdev->irq.afmt[1]) {
3089 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3090 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
3091 }
3092 if (rdev->irq.gui_idle) {
3093 DRM_DEBUG("gui idle\n");
3094 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
3095 }
3096
3097 WREG32(CP_INT_CNTL, cp_int_cntl);
3098 WREG32(DxMODE_INT_MASK, mode_int);
3099 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3100 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
3101 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
3102 if (ASIC_IS_DCE3(rdev)) {
3103 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3104 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3105 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3106 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3107 if (ASIC_IS_DCE32(rdev)) {
3108 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3109 WREG32(DC_HPD6_INT_CONTROL, hpd6);
3110 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3111 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
3112 } else {
3113 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3114 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
3115 }
3116 } else {
3117 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3118 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3119 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
3120 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3121 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
3122 }
3123
3124 return 0;
3125}
3126
3127static void r600_irq_ack(struct radeon_device *rdev)
3128{
3129 u32 tmp;
3130
3131 if (ASIC_IS_DCE3(rdev)) {
3132 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3133 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3134 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
3135 if (ASIC_IS_DCE32(rdev)) {
3136 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3137 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
3138 } else {
3139 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3140 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3141 }
3142 } else {
3143 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3144 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3145 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
3146 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3147 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
3148 }
3149 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3150 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
3151
3152 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3153 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3154 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3155 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3156 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
3157 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
3158 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
3159 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
3160 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
3161 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
3162 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
3163 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
3164 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3165 if (ASIC_IS_DCE3(rdev)) {
3166 tmp = RREG32(DC_HPD1_INT_CONTROL);
3167 tmp |= DC_HPDx_INT_ACK;
3168 WREG32(DC_HPD1_INT_CONTROL, tmp);
3169 } else {
3170 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3171 tmp |= DC_HPDx_INT_ACK;
3172 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3173 }
3174 }
3175 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3176 if (ASIC_IS_DCE3(rdev)) {
3177 tmp = RREG32(DC_HPD2_INT_CONTROL);
3178 tmp |= DC_HPDx_INT_ACK;
3179 WREG32(DC_HPD2_INT_CONTROL, tmp);
3180 } else {
3181 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3182 tmp |= DC_HPDx_INT_ACK;
3183 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3184 }
3185 }
3186 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3187 if (ASIC_IS_DCE3(rdev)) {
3188 tmp = RREG32(DC_HPD3_INT_CONTROL);
3189 tmp |= DC_HPDx_INT_ACK;
3190 WREG32(DC_HPD3_INT_CONTROL, tmp);
3191 } else {
3192 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3193 tmp |= DC_HPDx_INT_ACK;
3194 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3195 }
3196 }
3197 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3198 tmp = RREG32(DC_HPD4_INT_CONTROL);
3199 tmp |= DC_HPDx_INT_ACK;
3200 WREG32(DC_HPD4_INT_CONTROL, tmp);
3201 }
3202 if (ASIC_IS_DCE32(rdev)) {
3203 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3204 tmp = RREG32(DC_HPD5_INT_CONTROL);
3205 tmp |= DC_HPDx_INT_ACK;
3206 WREG32(DC_HPD5_INT_CONTROL, tmp);
3207 }
3208 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3209 tmp = RREG32(DC_HPD5_INT_CONTROL);
3210 tmp |= DC_HPDx_INT_ACK;
3211 WREG32(DC_HPD6_INT_CONTROL, tmp);
3212 }
3213 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
3214 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
3215 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
3216 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3217 }
3218 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
3219 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
3220 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
3221 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
3222 }
3223 } else {
3224 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3225 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3226 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3227 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3228 }
3229 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3230 if (ASIC_IS_DCE3(rdev)) {
3231 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3232 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3233 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3234 } else {
3235 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3236 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3237 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3238 }
3239 }
3240 }
3241}
3242
3243void r600_irq_disable(struct radeon_device *rdev)
3244{
3245 r600_disable_interrupts(rdev);
3246 /* Wait and acknowledge irq */
3247 mdelay(1);
3248 r600_irq_ack(rdev);
3249 r600_disable_interrupt_state(rdev);
3250}
3251
3252static u32 r600_get_ih_wptr(struct radeon_device *rdev)
3253{
3254 u32 wptr, tmp;
3255
3256 if (rdev->wb.enabled)
3257 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
3258 else
3259 wptr = RREG32(IH_RB_WPTR);
3260
3261 if (wptr & RB_OVERFLOW) {
3262 /* When a ring buffer overflow happen start parsing interrupt
3263 * from the last not overwritten vector (wptr + 16). Hopefully
3264 * this should allow us to catchup.
3265 */
3266 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3267 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3268 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
3269 tmp = RREG32(IH_RB_CNTL);
3270 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3271 WREG32(IH_RB_CNTL, tmp);
3272 }
3273 return (wptr & rdev->ih.ptr_mask);
3274}
3275
3276/* r600 IV Ring
3277 * Each IV ring entry is 128 bits:
3278 * [7:0] - interrupt source id
3279 * [31:8] - reserved
3280 * [59:32] - interrupt source data
3281 * [127:60] - reserved
3282 *
3283 * The basic interrupt vector entries
3284 * are decoded as follows:
3285 * src_id src_data description
3286 * 1 0 D1 Vblank
3287 * 1 1 D1 Vline
3288 * 5 0 D2 Vblank
3289 * 5 1 D2 Vline
3290 * 19 0 FP Hot plug detection A
3291 * 19 1 FP Hot plug detection B
3292 * 19 2 DAC A auto-detection
3293 * 19 3 DAC B auto-detection
3294 * 21 4 HDMI block A
3295 * 21 5 HDMI block B
3296 * 176 - CP_INT RB
3297 * 177 - CP_INT IB1
3298 * 178 - CP_INT IB2
3299 * 181 - EOP Interrupt
3300 * 233 - GUI Idle
3301 *
3302 * Note, these are based on r600 and may need to be
3303 * adjusted or added to on newer asics
3304 */
3305
3306int r600_irq_process(struct radeon_device *rdev)
3307{
3308 u32 wptr;
3309 u32 rptr;
3310 u32 src_id, src_data;
3311 u32 ring_index;
3312 unsigned long flags;
3313 bool queue_hotplug = false;
3314 bool queue_hdmi = false;
3315
3316 if (!rdev->ih.enabled || rdev->shutdown)
3317 return IRQ_NONE;
3318
3319 /* No MSIs, need a dummy read to flush PCI DMAs */
3320 if (!rdev->msi_enabled)
3321 RREG32(IH_RB_WPTR);
3322
3323 wptr = r600_get_ih_wptr(rdev);
3324 rptr = rdev->ih.rptr;
3325 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3326
3327 spin_lock_irqsave(&rdev->ih.lock, flags);
3328
3329 if (rptr == wptr) {
3330 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3331 return IRQ_NONE;
3332 }
3333
3334restart_ih:
3335 /* Order reading of wptr vs. reading of IH ring data */
3336 rmb();
3337
3338 /* display interrupts */
3339 r600_irq_ack(rdev);
3340
3341 rdev->ih.wptr = wptr;
3342 while (rptr != wptr) {
3343 /* wptr/rptr are in bytes! */
3344 ring_index = rptr / 4;
3345 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3346 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
3347
3348 switch (src_id) {
3349 case 1: /* D1 vblank/vline */
3350 switch (src_data) {
3351 case 0: /* D1 vblank */
3352 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
3353 if (rdev->irq.crtc_vblank_int[0]) {
3354 drm_handle_vblank(rdev->ddev, 0);
3355 rdev->pm.vblank_sync = true;
3356 wake_up(&rdev->irq.vblank_queue);
3357 }
3358 if (rdev->irq.pflip[0])
3359 radeon_crtc_handle_flip(rdev, 0);
3360 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
3361 DRM_DEBUG("IH: D1 vblank\n");
3362 }
3363 break;
3364 case 1: /* D1 vline */
3365 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3366 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
3367 DRM_DEBUG("IH: D1 vline\n");
3368 }
3369 break;
3370 default:
3371 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3372 break;
3373 }
3374 break;
3375 case 5: /* D2 vblank/vline */
3376 switch (src_data) {
3377 case 0: /* D2 vblank */
3378 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
3379 if (rdev->irq.crtc_vblank_int[1]) {
3380 drm_handle_vblank(rdev->ddev, 1);
3381 rdev->pm.vblank_sync = true;
3382 wake_up(&rdev->irq.vblank_queue);
3383 }
3384 if (rdev->irq.pflip[1])
3385 radeon_crtc_handle_flip(rdev, 1);
3386 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
3387 DRM_DEBUG("IH: D2 vblank\n");
3388 }
3389 break;
3390 case 1: /* D1 vline */
3391 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3392 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
3393 DRM_DEBUG("IH: D2 vline\n");
3394 }
3395 break;
3396 default:
3397 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3398 break;
3399 }
3400 break;
3401 case 19: /* HPD/DAC hotplug */
3402 switch (src_data) {
3403 case 0:
3404 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3405 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
3406 queue_hotplug = true;
3407 DRM_DEBUG("IH: HPD1\n");
3408 }
3409 break;
3410 case 1:
3411 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3412 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
3413 queue_hotplug = true;
3414 DRM_DEBUG("IH: HPD2\n");
3415 }
3416 break;
3417 case 4:
3418 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3419 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
3420 queue_hotplug = true;
3421 DRM_DEBUG("IH: HPD3\n");
3422 }
3423 break;
3424 case 5:
3425 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3426 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
3427 queue_hotplug = true;
3428 DRM_DEBUG("IH: HPD4\n");
3429 }
3430 break;
3431 case 10:
3432 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3433 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
3434 queue_hotplug = true;
3435 DRM_DEBUG("IH: HPD5\n");
3436 }
3437 break;
3438 case 12:
3439 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3440 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
3441 queue_hotplug = true;
3442 DRM_DEBUG("IH: HPD6\n");
3443 }
3444 break;
3445 default:
3446 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3447 break;
3448 }
3449 break;
3450 case 21: /* hdmi */
3451 switch (src_data) {
3452 case 4:
3453 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3454 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3455 queue_hdmi = true;
3456 DRM_DEBUG("IH: HDMI0\n");
3457 }
3458 break;
3459 case 5:
3460 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3461 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3462 queue_hdmi = true;
3463 DRM_DEBUG("IH: HDMI1\n");
3464 }
3465 break;
3466 default:
3467 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
3468 break;
3469 }
3470 break;
3471 case 176: /* CP_INT in ring buffer */
3472 case 177: /* CP_INT in IB1 */
3473 case 178: /* CP_INT in IB2 */
3474 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
3475 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
3476 break;
3477 case 181: /* CP EOP event */
3478 DRM_DEBUG("IH: CP EOP\n");
3479 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
3480 break;
3481 case 233: /* GUI IDLE */
3482 DRM_DEBUG("IH: GUI idle\n");
3483 rdev->pm.gui_idle = true;
3484 wake_up(&rdev->irq.idle_queue);
3485 break;
3486 default:
3487 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3488 break;
3489 }
3490
3491 /* wptr/rptr are in bytes! */
3492 rptr += 16;
3493 rptr &= rdev->ih.ptr_mask;
3494 }
3495 /* make sure wptr hasn't changed while processing */
3496 wptr = r600_get_ih_wptr(rdev);
3497 if (wptr != rdev->ih.wptr)
3498 goto restart_ih;
3499 if (queue_hotplug)
3500 schedule_work(&rdev->hotplug_work);
3501 if (queue_hdmi)
3502 schedule_work(&rdev->audio_work);
3503 rdev->ih.rptr = rptr;
3504 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3505 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3506 return IRQ_HANDLED;
3507}
3508
3509/*
3510 * Debugfs info
3511 */
3512#if defined(CONFIG_DEBUG_FS)
3513
3514static int r600_debugfs_mc_info(struct seq_file *m, void *data)
3515{
3516 struct drm_info_node *node = (struct drm_info_node *) m->private;
3517 struct drm_device *dev = node->minor->dev;
3518 struct radeon_device *rdev = dev->dev_private;
3519
3520 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
3521 DREG32_SYS(m, rdev, VM_L2_STATUS);
3522 return 0;
3523}
3524
3525static struct drm_info_list r600_mc_info_list[] = {
3526 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
3527};
3528#endif
3529
3530int r600_debugfs_mc_info_init(struct radeon_device *rdev)
3531{
3532#if defined(CONFIG_DEBUG_FS)
3533 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
3534#else
3535 return 0;
3536#endif
3537}
3538
3539/**
3540 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
3541 * rdev: radeon device structure
3542 * bo: buffer object struct which userspace is waiting for idle
3543 *
3544 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
3545 * through ring buffer, this leads to corruption in rendering, see
3546 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
3547 * directly perform HDP flush by writing register through MMIO.
3548 */
3549void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
3550{
3551 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
3552 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
3553 * This seems to cause problems on some AGP cards. Just use the old
3554 * method for them.
3555 */
3556 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
3557 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
3558 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
3559 u32 tmp;
3560
3561 WREG32(HDP_DEBUG1, 0);
3562 tmp = readl((void __iomem *)ptr);
3563 } else
3564 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
3565}
3566
3567void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
3568{
3569 u32 link_width_cntl, mask, target_reg;
3570
3571 if (rdev->flags & RADEON_IS_IGP)
3572 return;
3573
3574 if (!(rdev->flags & RADEON_IS_PCIE))
3575 return;
3576
3577 /* x2 cards have a special sequence */
3578 if (ASIC_IS_X2(rdev))
3579 return;
3580
3581 /* FIXME wait for idle */
3582
3583 switch (lanes) {
3584 case 0:
3585 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
3586 break;
3587 case 1:
3588 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
3589 break;
3590 case 2:
3591 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
3592 break;
3593 case 4:
3594 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
3595 break;
3596 case 8:
3597 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
3598 break;
3599 case 12:
3600 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
3601 break;
3602 case 16:
3603 default:
3604 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
3605 break;
3606 }
3607
3608 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
3609
3610 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
3611 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
3612 return;
3613
3614 if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
3615 return;
3616
3617 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
3618 RADEON_PCIE_LC_RECONFIG_NOW |
3619 R600_PCIE_LC_RENEGOTIATE_EN |
3620 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
3621 link_width_cntl |= mask;
3622
3623 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3624
3625 /* some northbridges can renegotiate the link rather than requiring
3626 * a complete re-config.
3627 * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
3628 */
3629 if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
3630 link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
3631 else
3632 link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
3633
3634 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
3635 RADEON_PCIE_LC_RECONFIG_NOW));
3636
3637 if (rdev->family >= CHIP_RV770)
3638 target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
3639 else
3640 target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
3641
3642 /* wait for lane set to complete */
3643 link_width_cntl = RREG32(target_reg);
3644 while (link_width_cntl == 0xffffffff)
3645 link_width_cntl = RREG32(target_reg);
3646
3647}
3648
3649int r600_get_pcie_lanes(struct radeon_device *rdev)
3650{
3651 u32 link_width_cntl;
3652
3653 if (rdev->flags & RADEON_IS_IGP)
3654 return 0;
3655
3656 if (!(rdev->flags & RADEON_IS_PCIE))
3657 return 0;
3658
3659 /* x2 cards have a special sequence */
3660 if (ASIC_IS_X2(rdev))
3661 return 0;
3662
3663 /* FIXME wait for idle */
3664
3665 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
3666
3667 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
3668 case RADEON_PCIE_LC_LINK_WIDTH_X0:
3669 return 0;
3670 case RADEON_PCIE_LC_LINK_WIDTH_X1:
3671 return 1;
3672 case RADEON_PCIE_LC_LINK_WIDTH_X2:
3673 return 2;
3674 case RADEON_PCIE_LC_LINK_WIDTH_X4:
3675 return 4;
3676 case RADEON_PCIE_LC_LINK_WIDTH_X8:
3677 return 8;
3678 case RADEON_PCIE_LC_LINK_WIDTH_X16:
3679 default:
3680 return 16;
3681 }
3682}
3683
3684static void r600_pcie_gen2_enable(struct radeon_device *rdev)
3685{
3686 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
3687 u16 link_cntl2;
3688
3689 if (radeon_pcie_gen2 == 0)
3690 return;
3691
3692 if (rdev->flags & RADEON_IS_IGP)
3693 return;
3694
3695 if (!(rdev->flags & RADEON_IS_PCIE))
3696 return;
3697
3698 /* x2 cards have a special sequence */
3699 if (ASIC_IS_X2(rdev))
3700 return;
3701
3702 /* only RV6xx+ chips are supported */
3703 if (rdev->family <= CHIP_R600)
3704 return;
3705
3706 /* 55 nm r6xx asics */
3707 if ((rdev->family == CHIP_RV670) ||
3708 (rdev->family == CHIP_RV620) ||
3709 (rdev->family == CHIP_RV635)) {
3710 /* advertise upconfig capability */
3711 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3712 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3713 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3714 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3715 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
3716 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
3717 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
3718 LC_RECONFIG_ARC_MISSING_ESCAPE);
3719 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
3720 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3721 } else {
3722 link_width_cntl |= LC_UPCONFIGURE_DIS;
3723 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3724 }
3725 }
3726
3727 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3728 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
3729 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
3730
3731 /* 55 nm r6xx asics */
3732 if ((rdev->family == CHIP_RV670) ||
3733 (rdev->family == CHIP_RV620) ||
3734 (rdev->family == CHIP_RV635)) {
3735 WREG32(MM_CFGREGS_CNTL, 0x8);
3736 link_cntl2 = RREG32(0x4088);
3737 WREG32(MM_CFGREGS_CNTL, 0);
3738 /* not supported yet */
3739 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
3740 return;
3741 }
3742
3743 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
3744 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
3745 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
3746 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
3747 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
3748 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3749
3750 tmp = RREG32(0x541c);
3751 WREG32(0x541c, tmp | 0x8);
3752 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
3753 link_cntl2 = RREG16(0x4088);
3754 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
3755 link_cntl2 |= 0x2;
3756 WREG16(0x4088, link_cntl2);
3757 WREG32(MM_CFGREGS_CNTL, 0);
3758
3759 if ((rdev->family == CHIP_RV670) ||
3760 (rdev->family == CHIP_RV620) ||
3761 (rdev->family == CHIP_RV635)) {
3762 training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
3763 training_cntl &= ~LC_POINT_7_PLUS_EN;
3764 WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
3765 } else {
3766 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3767 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
3768 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3769 }
3770
3771 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3772 speed_cntl |= LC_GEN2_EN_STRAP;
3773 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3774
3775 } else {
3776 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3777 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
3778 if (1)
3779 link_width_cntl |= LC_UPCONFIGURE_DIS;
3780 else
3781 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3782 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3783 }
3784}