Linux Audio

Check our new training course

Loading...
v4.6
   1/*
   2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
   3 * Copyright (c) 2007-2008 Intel Corporation
   4 *   Jesse Barnes <jesse.barnes@intel.com>
   5 * Copyright 2010 Red Hat, Inc.
   6 *
   7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
   8 * FB layer.
   9 *   Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
  10 *
  11 * Permission is hereby granted, free of charge, to any person obtaining a
  12 * copy of this software and associated documentation files (the "Software"),
  13 * to deal in the Software without restriction, including without limitation
  14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
  15 * and/or sell copies of the Software, and to permit persons to whom the
  16 * Software is furnished to do so, subject to the following conditions:
  17 *
  18 * The above copyright notice and this permission notice (including the
  19 * next paragraph) shall be included in all copies or substantial portions
  20 * of the Software.
  21 *
  22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  28 * DEALINGS IN THE SOFTWARE.
  29 */
  30#include <linux/kernel.h>
  31#include <linux/slab.h>
  32#include <linux/hdmi.h>
  33#include <linux/i2c.h>
  34#include <linux/module.h>
  35#include <linux/vga_switcheroo.h>
  36#include <drm/drmP.h>
  37#include <drm/drm_edid.h>
  38#include <drm/drm_displayid.h>
  39
  40#define version_greater(edid, maj, min) \
  41	(((edid)->version > (maj)) || \
  42	 ((edid)->version == (maj) && (edid)->revision > (min)))
  43
  44#define EDID_EST_TIMINGS 16
  45#define EDID_STD_TIMINGS 8
  46#define EDID_DETAILED_TIMINGS 4
  47
  48/*
  49 * EDID blocks out in the wild have a variety of bugs, try to collect
  50 * them here (note that userspace may work around broken monitors first,
  51 * but fixes should make their way here so that the kernel "just works"
  52 * on as many displays as possible).
  53 */
  54
  55/* First detailed mode wrong, use largest 60Hz mode */
  56#define EDID_QUIRK_PREFER_LARGE_60		(1 << 0)
  57/* Reported 135MHz pixel clock is too high, needs adjustment */
  58#define EDID_QUIRK_135_CLOCK_TOO_HIGH		(1 << 1)
  59/* Prefer the largest mode at 75 Hz */
  60#define EDID_QUIRK_PREFER_LARGE_75		(1 << 2)
  61/* Detail timing is in cm not mm */
  62#define EDID_QUIRK_DETAILED_IN_CM		(1 << 3)
  63/* Detailed timing descriptors have bogus size values, so just take the
  64 * maximum size and use that.
  65 */
  66#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE	(1 << 4)
  67/* Monitor forgot to set the first detailed is preferred bit. */
  68#define EDID_QUIRK_FIRST_DETAILED_PREFERRED	(1 << 5)
  69/* use +hsync +vsync for detailed mode */
  70#define EDID_QUIRK_DETAILED_SYNC_PP		(1 << 6)
  71/* Force reduced-blanking timings for detailed modes */
  72#define EDID_QUIRK_FORCE_REDUCED_BLANKING	(1 << 7)
  73/* Force 8bpc */
  74#define EDID_QUIRK_FORCE_8BPC			(1 << 8)
  75/* Force 12bpc */
  76#define EDID_QUIRK_FORCE_12BPC			(1 << 9)
  77
  78struct detailed_mode_closure {
  79	struct drm_connector *connector;
  80	struct edid *edid;
  81	bool preferred;
  82	u32 quirks;
  83	int modes;
  84};
  85
  86#define LEVEL_DMT	0
  87#define LEVEL_GTF	1
  88#define LEVEL_GTF2	2
  89#define LEVEL_CVT	3
  90
  91static struct edid_quirk {
  92	char vendor[4];
  93	int product_id;
  94	u32 quirks;
  95} edid_quirk_list[] = {
  96	/* Acer AL1706 */
  97	{ "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
  98	/* Acer F51 */
  99	{ "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
 100	/* Unknown Acer */
 101	{ "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
 102
 103	/* Belinea 10 15 55 */
 104	{ "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
 105	{ "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
 106
 107	/* Envision Peripherals, Inc. EN-7100e */
 108	{ "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
 109	/* Envision EN2028 */
 110	{ "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
 111
 112	/* Funai Electronics PM36B */
 113	{ "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
 114	  EDID_QUIRK_DETAILED_IN_CM },
 115
 116	/* LG Philips LCD LP154W01-A5 */
 117	{ "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
 118	{ "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
 119
 120	/* Philips 107p5 CRT */
 121	{ "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
 122
 123	/* Proview AY765C */
 124	{ "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
 125
 126	/* Samsung SyncMaster 205BW.  Note: irony */
 127	{ "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
 128	/* Samsung SyncMaster 22[5-6]BW */
 129	{ "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
 130	{ "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
 131
 132	/* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
 133	{ "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
 134
 135	/* ViewSonic VA2026w */
 136	{ "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
 137
 138	/* Medion MD 30217 PG */
 139	{ "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
 140
 141	/* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
 142	{ "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
 143};
 144
 145/*
 146 * Autogenerated from the DMT spec.
 147 * This table is copied from xfree86/modes/xf86EdidModes.c.
 148 */
 149static const struct drm_display_mode drm_dmt_modes[] = {
 150	/* 0x01 - 640x350@85Hz */
 151	{ DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
 152		   736, 832, 0, 350, 382, 385, 445, 0,
 153		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 154	/* 0x02 - 640x400@85Hz */
 155	{ DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
 156		   736, 832, 0, 400, 401, 404, 445, 0,
 157		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 158	/* 0x03 - 720x400@85Hz */
 159	{ DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
 160		   828, 936, 0, 400, 401, 404, 446, 0,
 161		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 162	/* 0x04 - 640x480@60Hz */
 163	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
 164		   752, 800, 0, 480, 490, 492, 525, 0,
 165		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
 166	/* 0x05 - 640x480@72Hz */
 167	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
 168		   704, 832, 0, 480, 489, 492, 520, 0,
 169		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
 170	/* 0x06 - 640x480@75Hz */
 171	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
 172		   720, 840, 0, 480, 481, 484, 500, 0,
 173		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
 174	/* 0x07 - 640x480@85Hz */
 175	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
 176		   752, 832, 0, 480, 481, 484, 509, 0,
 177		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
 178	/* 0x08 - 800x600@56Hz */
 179	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
 180		   896, 1024, 0, 600, 601, 603, 625, 0,
 181		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 182	/* 0x09 - 800x600@60Hz */
 183	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
 184		   968, 1056, 0, 600, 601, 605, 628, 0,
 185		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 186	/* 0x0a - 800x600@72Hz */
 187	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
 188		   976, 1040, 0, 600, 637, 643, 666, 0,
 189		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 190	/* 0x0b - 800x600@75Hz */
 191	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
 192		   896, 1056, 0, 600, 601, 604, 625, 0,
 193		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 194	/* 0x0c - 800x600@85Hz */
 195	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
 196		   896, 1048, 0, 600, 601, 604, 631, 0,
 197		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 198	/* 0x0d - 800x600@120Hz RB */
 199	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
 200		   880, 960, 0, 600, 603, 607, 636, 0,
 201		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 202	/* 0x0e - 848x480@60Hz */
 203	{ DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
 204		   976, 1088, 0, 480, 486, 494, 517, 0,
 205		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 206	/* 0x0f - 1024x768@43Hz, interlace */
 207	{ DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
 208		   1208, 1264, 0, 768, 768, 776, 817, 0,
 209		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
 210		   DRM_MODE_FLAG_INTERLACE) },
 211	/* 0x10 - 1024x768@60Hz */
 212	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
 213		   1184, 1344, 0, 768, 771, 777, 806, 0,
 214		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
 215	/* 0x11 - 1024x768@70Hz */
 216	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
 217		   1184, 1328, 0, 768, 771, 777, 806, 0,
 218		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
 219	/* 0x12 - 1024x768@75Hz */
 220	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
 221		   1136, 1312, 0, 768, 769, 772, 800, 0,
 222		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 223	/* 0x13 - 1024x768@85Hz */
 224	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
 225		   1168, 1376, 0, 768, 769, 772, 808, 0,
 226		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 227	/* 0x14 - 1024x768@120Hz RB */
 228	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
 229		   1104, 1184, 0, 768, 771, 775, 813, 0,
 230		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 231	/* 0x15 - 1152x864@75Hz */
 232	{ DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
 233		   1344, 1600, 0, 864, 865, 868, 900, 0,
 234		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 235	/* 0x55 - 1280x720@60Hz */
 236	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
 237		   1430, 1650, 0, 720, 725, 730, 750, 0,
 238		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 239	/* 0x16 - 1280x768@60Hz RB */
 240	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
 241		   1360, 1440, 0, 768, 771, 778, 790, 0,
 242		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 243	/* 0x17 - 1280x768@60Hz */
 244	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
 245		   1472, 1664, 0, 768, 771, 778, 798, 0,
 246		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 247	/* 0x18 - 1280x768@75Hz */
 248	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
 249		   1488, 1696, 0, 768, 771, 778, 805, 0,
 250		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 251	/* 0x19 - 1280x768@85Hz */
 252	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
 253		   1496, 1712, 0, 768, 771, 778, 809, 0,
 254		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 255	/* 0x1a - 1280x768@120Hz RB */
 256	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
 257		   1360, 1440, 0, 768, 771, 778, 813, 0,
 258		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 259	/* 0x1b - 1280x800@60Hz RB */
 260	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
 261		   1360, 1440, 0, 800, 803, 809, 823, 0,
 262		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 263	/* 0x1c - 1280x800@60Hz */
 264	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
 265		   1480, 1680, 0, 800, 803, 809, 831, 0,
 266		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 267	/* 0x1d - 1280x800@75Hz */
 268	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
 269		   1488, 1696, 0, 800, 803, 809, 838, 0,
 270		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 271	/* 0x1e - 1280x800@85Hz */
 272	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
 273		   1496, 1712, 0, 800, 803, 809, 843, 0,
 274		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 275	/* 0x1f - 1280x800@120Hz RB */
 276	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
 277		   1360, 1440, 0, 800, 803, 809, 847, 0,
 278		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 279	/* 0x20 - 1280x960@60Hz */
 280	{ DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
 281		   1488, 1800, 0, 960, 961, 964, 1000, 0,
 282		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 283	/* 0x21 - 1280x960@85Hz */
 284	{ DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
 285		   1504, 1728, 0, 960, 961, 964, 1011, 0,
 286		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 287	/* 0x22 - 1280x960@120Hz RB */
 288	{ DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
 289		   1360, 1440, 0, 960, 963, 967, 1017, 0,
 290		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 291	/* 0x23 - 1280x1024@60Hz */
 292	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
 293		   1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
 294		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 295	/* 0x24 - 1280x1024@75Hz */
 296	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
 297		   1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
 298		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 299	/* 0x25 - 1280x1024@85Hz */
 300	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
 301		   1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
 302		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 303	/* 0x26 - 1280x1024@120Hz RB */
 304	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
 305		   1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
 306		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 307	/* 0x27 - 1360x768@60Hz */
 308	{ DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
 309		   1536, 1792, 0, 768, 771, 777, 795, 0,
 310		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 311	/* 0x28 - 1360x768@120Hz RB */
 312	{ DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
 313		   1440, 1520, 0, 768, 771, 776, 813, 0,
 314		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 315	/* 0x51 - 1366x768@60Hz */
 316	{ DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
 317		   1579, 1792, 0, 768, 771, 774, 798, 0,
 318		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 319	/* 0x56 - 1366x768@60Hz */
 320	{ DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
 321		   1436, 1500, 0, 768, 769, 772, 800, 0,
 322		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 323	/* 0x29 - 1400x1050@60Hz RB */
 324	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
 325		   1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
 326		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 327	/* 0x2a - 1400x1050@60Hz */
 328	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
 329		   1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
 330		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 331	/* 0x2b - 1400x1050@75Hz */
 332	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
 333		   1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
 334		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 335	/* 0x2c - 1400x1050@85Hz */
 336	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
 337		   1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
 338		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 339	/* 0x2d - 1400x1050@120Hz RB */
 340	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
 341		   1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
 342		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 343	/* 0x2e - 1440x900@60Hz RB */
 344	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
 345		   1520, 1600, 0, 900, 903, 909, 926, 0,
 346		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 347	/* 0x2f - 1440x900@60Hz */
 348	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
 349		   1672, 1904, 0, 900, 903, 909, 934, 0,
 350		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 351	/* 0x30 - 1440x900@75Hz */
 352	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
 353		   1688, 1936, 0, 900, 903, 909, 942, 0,
 354		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 355	/* 0x31 - 1440x900@85Hz */
 356	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
 357		   1696, 1952, 0, 900, 903, 909, 948, 0,
 358		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 359	/* 0x32 - 1440x900@120Hz RB */
 360	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
 361		   1520, 1600, 0, 900, 903, 909, 953, 0,
 362		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 363	/* 0x53 - 1600x900@60Hz */
 364	{ DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
 365		   1704, 1800, 0, 900, 901, 904, 1000, 0,
 366		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 367	/* 0x33 - 1600x1200@60Hz */
 368	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
 369		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
 370		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 371	/* 0x34 - 1600x1200@65Hz */
 372	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
 373		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
 374		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 375	/* 0x35 - 1600x1200@70Hz */
 376	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
 377		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
 378		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 379	/* 0x36 - 1600x1200@75Hz */
 380	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
 381		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
 382		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 383	/* 0x37 - 1600x1200@85Hz */
 384	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
 385		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
 386		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 387	/* 0x38 - 1600x1200@120Hz RB */
 388	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
 389		   1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
 390		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 391	/* 0x39 - 1680x1050@60Hz RB */
 392	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
 393		   1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
 394		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 395	/* 0x3a - 1680x1050@60Hz */
 396	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
 397		   1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
 398		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 399	/* 0x3b - 1680x1050@75Hz */
 400	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
 401		   1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
 402		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 403	/* 0x3c - 1680x1050@85Hz */
 404	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
 405		   1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
 406		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 407	/* 0x3d - 1680x1050@120Hz RB */
 408	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
 409		   1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
 410		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 411	/* 0x3e - 1792x1344@60Hz */
 412	{ DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
 413		   2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
 414		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 415	/* 0x3f - 1792x1344@75Hz */
 416	{ DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
 417		   2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
 418		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 419	/* 0x40 - 1792x1344@120Hz RB */
 420	{ DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
 421		   1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
 422		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 423	/* 0x41 - 1856x1392@60Hz */
 424	{ DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
 425		   2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
 426		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 427	/* 0x42 - 1856x1392@75Hz */
 428	{ DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
 429		   2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
 430		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 431	/* 0x43 - 1856x1392@120Hz RB */
 432	{ DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
 433		   1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
 434		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 435	/* 0x52 - 1920x1080@60Hz */
 436	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
 437		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
 438		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
 439	/* 0x44 - 1920x1200@60Hz RB */
 440	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
 441		   2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
 442		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 443	/* 0x45 - 1920x1200@60Hz */
 444	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
 445		   2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
 446		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 447	/* 0x46 - 1920x1200@75Hz */
 448	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
 449		   2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
 450		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 451	/* 0x47 - 1920x1200@85Hz */
 452	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
 453		   2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
 454		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 455	/* 0x48 - 1920x1200@120Hz RB */
 456	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
 457		   2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
 458		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 459	/* 0x49 - 1920x1440@60Hz */
 460	{ DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
 461		   2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
 462		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 463	/* 0x4a - 1920x1440@75Hz */
 464	{ DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
 465		   2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
 466		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 467	/* 0x4b - 1920x1440@120Hz RB */
 468	{ DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
 469		   2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
 470		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 471	/* 0x54 - 2048x1152@60Hz */
 472	{ DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
 473		   2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
 474		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 475	/* 0x4c - 2560x1600@60Hz RB */
 476	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
 477		   2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
 478		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 479	/* 0x4d - 2560x1600@60Hz */
 480	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
 481		   3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
 482		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 483	/* 0x4e - 2560x1600@75Hz */
 484	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
 485		   3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
 486		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 487	/* 0x4f - 2560x1600@85Hz */
 488	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
 489		   3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
 490		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 491	/* 0x50 - 2560x1600@120Hz RB */
 492	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
 493		   2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
 494		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 495	/* 0x57 - 4096x2160@60Hz RB */
 496	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
 497		   4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
 498		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 499	/* 0x58 - 4096x2160@59.94Hz RB */
 500	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
 501		   4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
 502		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 503};
 504
 505/*
 506 * These more or less come from the DMT spec.  The 720x400 modes are
 507 * inferred from historical 80x25 practice.  The 640x480@67 and 832x624@75
 508 * modes are old-school Mac modes.  The EDID spec says the 1152x864@75 mode
 509 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
 510 * mode.
 511 *
 512 * The DMT modes have been fact-checked; the rest are mild guesses.
 513 */
 514static const struct drm_display_mode edid_est_modes[] = {
 515	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
 516		   968, 1056, 0, 600, 601, 605, 628, 0,
 517		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
 518	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
 519		   896, 1024, 0, 600, 601, 603,  625, 0,
 520		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
 521	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
 522		   720, 840, 0, 480, 481, 484, 500, 0,
 523		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
 524	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
 525		   704,  832, 0, 480, 489, 492, 520, 0,
 526		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
 527	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
 528		   768,  864, 0, 480, 483, 486, 525, 0,
 529		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
 530	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
 531		   752, 800, 0, 480, 490, 492, 525, 0,
 532		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
 533	{ DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
 534		   846, 900, 0, 400, 421, 423,  449, 0,
 535		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
 536	{ DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
 537		   846,  900, 0, 400, 412, 414, 449, 0,
 538		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
 539	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
 540		   1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
 541		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
 542	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
 543		   1136, 1312, 0,  768, 769, 772, 800, 0,
 544		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
 545	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
 546		   1184, 1328, 0,  768, 771, 777, 806, 0,
 547		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
 548	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
 549		   1184, 1344, 0,  768, 771, 777, 806, 0,
 550		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
 551	{ DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
 552		   1208, 1264, 0, 768, 768, 776, 817, 0,
 553		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
 554	{ DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
 555		   928, 1152, 0, 624, 625, 628, 667, 0,
 556		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
 557	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
 558		   896, 1056, 0, 600, 601, 604,  625, 0,
 559		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
 560	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
 561		   976, 1040, 0, 600, 637, 643, 666, 0,
 562		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
 563	{ DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
 564		   1344, 1600, 0,  864, 865, 868, 900, 0,
 565		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
 566};
 567
 568struct minimode {
 569	short w;
 570	short h;
 571	short r;
 572	short rb;
 573};
 574
 575static const struct minimode est3_modes[] = {
 576	/* byte 6 */
 577	{ 640, 350, 85, 0 },
 578	{ 640, 400, 85, 0 },
 579	{ 720, 400, 85, 0 },
 580	{ 640, 480, 85, 0 },
 581	{ 848, 480, 60, 0 },
 582	{ 800, 600, 85, 0 },
 583	{ 1024, 768, 85, 0 },
 584	{ 1152, 864, 75, 0 },
 585	/* byte 7 */
 586	{ 1280, 768, 60, 1 },
 587	{ 1280, 768, 60, 0 },
 588	{ 1280, 768, 75, 0 },
 589	{ 1280, 768, 85, 0 },
 590	{ 1280, 960, 60, 0 },
 591	{ 1280, 960, 85, 0 },
 592	{ 1280, 1024, 60, 0 },
 593	{ 1280, 1024, 85, 0 },
 594	/* byte 8 */
 595	{ 1360, 768, 60, 0 },
 596	{ 1440, 900, 60, 1 },
 597	{ 1440, 900, 60, 0 },
 598	{ 1440, 900, 75, 0 },
 599	{ 1440, 900, 85, 0 },
 600	{ 1400, 1050, 60, 1 },
 601	{ 1400, 1050, 60, 0 },
 602	{ 1400, 1050, 75, 0 },
 603	/* byte 9 */
 604	{ 1400, 1050, 85, 0 },
 605	{ 1680, 1050, 60, 1 },
 606	{ 1680, 1050, 60, 0 },
 607	{ 1680, 1050, 75, 0 },
 608	{ 1680, 1050, 85, 0 },
 609	{ 1600, 1200, 60, 0 },
 610	{ 1600, 1200, 65, 0 },
 611	{ 1600, 1200, 70, 0 },
 612	/* byte 10 */
 613	{ 1600, 1200, 75, 0 },
 614	{ 1600, 1200, 85, 0 },
 615	{ 1792, 1344, 60, 0 },
 616	{ 1792, 1344, 75, 0 },
 617	{ 1856, 1392, 60, 0 },
 618	{ 1856, 1392, 75, 0 },
 619	{ 1920, 1200, 60, 1 },
 620	{ 1920, 1200, 60, 0 },
 621	/* byte 11 */
 622	{ 1920, 1200, 75, 0 },
 623	{ 1920, 1200, 85, 0 },
 624	{ 1920, 1440, 60, 0 },
 625	{ 1920, 1440, 75, 0 },
 626};
 627
 628static const struct minimode extra_modes[] = {
 629	{ 1024, 576,  60, 0 },
 630	{ 1366, 768,  60, 0 },
 631	{ 1600, 900,  60, 0 },
 632	{ 1680, 945,  60, 0 },
 633	{ 1920, 1080, 60, 0 },
 634	{ 2048, 1152, 60, 0 },
 635	{ 2048, 1536, 60, 0 },
 636};
 637
 638/*
 639 * Probably taken from CEA-861 spec.
 640 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
 641 *
 642 * Index using the VIC.
 643 */
 644static const struct drm_display_mode edid_cea_modes[] = {
 645	/* 0 - dummy, VICs start at 1 */
 646	{ },
 647	/* 1 - 640x480@60Hz */
 648	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
 649		   752, 800, 0, 480, 490, 492, 525, 0,
 650		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 651	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 652	/* 2 - 720x480@60Hz */
 653	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
 654		   798, 858, 0, 480, 489, 495, 525, 0,
 655		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 656	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 657	/* 3 - 720x480@60Hz */
 658	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
 659		   798, 858, 0, 480, 489, 495, 525, 0,
 660		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 661	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 662	/* 4 - 1280x720@60Hz */
 663	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
 664		   1430, 1650, 0, 720, 725, 730, 750, 0,
 665		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 666	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 667	/* 5 - 1920x1080i@60Hz */
 668	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
 669		   2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
 670		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
 671			DRM_MODE_FLAG_INTERLACE),
 672	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 673	/* 6 - 720(1440)x480i@60Hz */
 674	{ DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
 675		   801, 858, 0, 480, 488, 494, 525, 0,
 676		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 677			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 678	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 679	/* 7 - 720(1440)x480i@60Hz */
 680	{ DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
 681		   801, 858, 0, 480, 488, 494, 525, 0,
 682		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 683			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 684	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 685	/* 8 - 720(1440)x240@60Hz */
 686	{ DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
 687		   801, 858, 0, 240, 244, 247, 262, 0,
 688		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 689			DRM_MODE_FLAG_DBLCLK),
 690	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 691	/* 9 - 720(1440)x240@60Hz */
 692	{ DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
 693		   801, 858, 0, 240, 244, 247, 262, 0,
 694		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 695			DRM_MODE_FLAG_DBLCLK),
 696	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 697	/* 10 - 2880x480i@60Hz */
 698	{ DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
 699		   3204, 3432, 0, 480, 488, 494, 525, 0,
 700		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 701			DRM_MODE_FLAG_INTERLACE),
 702	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 703	/* 11 - 2880x480i@60Hz */
 704	{ DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
 705		   3204, 3432, 0, 480, 488, 494, 525, 0,
 706		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 707			DRM_MODE_FLAG_INTERLACE),
 708	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 709	/* 12 - 2880x240@60Hz */
 710	{ DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
 711		   3204, 3432, 0, 240, 244, 247, 262, 0,
 712		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 713	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 714	/* 13 - 2880x240@60Hz */
 715	{ DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
 716		   3204, 3432, 0, 240, 244, 247, 262, 0,
 717		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 718	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 719	/* 14 - 1440x480@60Hz */
 720	{ DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
 721		   1596, 1716, 0, 480, 489, 495, 525, 0,
 722		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 723	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 724	/* 15 - 1440x480@60Hz */
 725	{ DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
 726		   1596, 1716, 0, 480, 489, 495, 525, 0,
 727		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 728	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 729	/* 16 - 1920x1080@60Hz */
 730	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
 731		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
 732		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 733	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 734	/* 17 - 720x576@50Hz */
 735	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
 736		   796, 864, 0, 576, 581, 586, 625, 0,
 737		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 738	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 739	/* 18 - 720x576@50Hz */
 740	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
 741		   796, 864, 0, 576, 581, 586, 625, 0,
 742		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 743	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 744	/* 19 - 1280x720@50Hz */
 745	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
 746		   1760, 1980, 0, 720, 725, 730, 750, 0,
 747		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 748	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 749	/* 20 - 1920x1080i@50Hz */
 750	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
 751		   2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
 752		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
 753			DRM_MODE_FLAG_INTERLACE),
 754	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 755	/* 21 - 720(1440)x576i@50Hz */
 756	{ DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
 757		   795, 864, 0, 576, 580, 586, 625, 0,
 758		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 759			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 760	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 761	/* 22 - 720(1440)x576i@50Hz */
 762	{ DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
 763		   795, 864, 0, 576, 580, 586, 625, 0,
 764		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 765			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 766	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 767	/* 23 - 720(1440)x288@50Hz */
 768	{ DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
 769		   795, 864, 0, 288, 290, 293, 312, 0,
 770		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 771			DRM_MODE_FLAG_DBLCLK),
 772	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 773	/* 24 - 720(1440)x288@50Hz */
 774	{ DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
 775		   795, 864, 0, 288, 290, 293, 312, 0,
 776		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 777			DRM_MODE_FLAG_DBLCLK),
 778	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 779	/* 25 - 2880x576i@50Hz */
 780	{ DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
 781		   3180, 3456, 0, 576, 580, 586, 625, 0,
 782		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 783			DRM_MODE_FLAG_INTERLACE),
 784	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 785	/* 26 - 2880x576i@50Hz */
 786	{ DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
 787		   3180, 3456, 0, 576, 580, 586, 625, 0,
 788		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 789			DRM_MODE_FLAG_INTERLACE),
 790	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 791	/* 27 - 2880x288@50Hz */
 792	{ DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
 793		   3180, 3456, 0, 288, 290, 293, 312, 0,
 794		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 795	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 796	/* 28 - 2880x288@50Hz */
 797	{ DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
 798		   3180, 3456, 0, 288, 290, 293, 312, 0,
 799		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 800	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 801	/* 29 - 1440x576@50Hz */
 802	{ DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
 803		   1592, 1728, 0, 576, 581, 586, 625, 0,
 804		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 805	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 806	/* 30 - 1440x576@50Hz */
 807	{ DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
 808		   1592, 1728, 0, 576, 581, 586, 625, 0,
 809		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 810	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 811	/* 31 - 1920x1080@50Hz */
 812	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
 813		   2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
 814		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 815	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 816	/* 32 - 1920x1080@24Hz */
 817	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
 818		   2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
 819		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 820	  .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 821	/* 33 - 1920x1080@25Hz */
 822	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
 823		   2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
 824		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 825	  .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 826	/* 34 - 1920x1080@30Hz */
 827	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
 828		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
 829		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 830	  .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 831	/* 35 - 2880x480@60Hz */
 832	{ DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
 833		   3192, 3432, 0, 480, 489, 495, 525, 0,
 834		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 835	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 836	/* 36 - 2880x480@60Hz */
 837	{ DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
 838		   3192, 3432, 0, 480, 489, 495, 525, 0,
 839		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 840	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 841	/* 37 - 2880x576@50Hz */
 842	{ DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
 843		   3184, 3456, 0, 576, 581, 586, 625, 0,
 844		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 845	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 846	/* 38 - 2880x576@50Hz */
 847	{ DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
 848		   3184, 3456, 0, 576, 581, 586, 625, 0,
 849		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 850	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 851	/* 39 - 1920x1080i@50Hz */
 852	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
 853		   2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
 854		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
 855			DRM_MODE_FLAG_INTERLACE),
 856	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 857	/* 40 - 1920x1080i@100Hz */
 858	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
 859		   2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
 860		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
 861			DRM_MODE_FLAG_INTERLACE),
 862	  .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 863	/* 41 - 1280x720@100Hz */
 864	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
 865		   1760, 1980, 0, 720, 725, 730, 750, 0,
 866		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 867	  .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 868	/* 42 - 720x576@100Hz */
 869	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
 870		   796, 864, 0, 576, 581, 586, 625, 0,
 871		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 872	  .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 873	/* 43 - 720x576@100Hz */
 874	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
 875		   796, 864, 0, 576, 581, 586, 625, 0,
 876		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 877	  .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 878	/* 44 - 720(1440)x576i@100Hz */
 879	{ DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
 880		   795, 864, 0, 576, 580, 586, 625, 0,
 881		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 882			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 883	  .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 884	/* 45 - 720(1440)x576i@100Hz */
 885	{ DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
 886		   795, 864, 0, 576, 580, 586, 625, 0,
 887		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 888			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 889	  .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 890	/* 46 - 1920x1080i@120Hz */
 891	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
 892		   2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
 893		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
 894			DRM_MODE_FLAG_INTERLACE),
 895	  .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 896	/* 47 - 1280x720@120Hz */
 897	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
 898		   1430, 1650, 0, 720, 725, 730, 750, 0,
 899		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 900	  .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 901	/* 48 - 720x480@120Hz */
 902	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
 903		   798, 858, 0, 480, 489, 495, 525, 0,
 904		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 905	  .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 906	/* 49 - 720x480@120Hz */
 907	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
 908		   798, 858, 0, 480, 489, 495, 525, 0,
 909		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 910	  .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 911	/* 50 - 720(1440)x480i@120Hz */
 912	{ DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
 913		   801, 858, 0, 480, 488, 494, 525, 0,
 914		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 915			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 916	  .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 917	/* 51 - 720(1440)x480i@120Hz */
 918	{ DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
 919		   801, 858, 0, 480, 488, 494, 525, 0,
 920		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 921			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 922	  .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 923	/* 52 - 720x576@200Hz */
 924	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
 925		   796, 864, 0, 576, 581, 586, 625, 0,
 926		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 927	  .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 928	/* 53 - 720x576@200Hz */
 929	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
 930		   796, 864, 0, 576, 581, 586, 625, 0,
 931		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 932	  .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 933	/* 54 - 720(1440)x576i@200Hz */
 934	{ DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
 935		   795, 864, 0, 576, 580, 586, 625, 0,
 936		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 937			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 938	  .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 939	/* 55 - 720(1440)x576i@200Hz */
 940	{ DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
 941		   795, 864, 0, 576, 580, 586, 625, 0,
 942		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 943			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 944	  .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 945	/* 56 - 720x480@240Hz */
 946	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
 947		   798, 858, 0, 480, 489, 495, 525, 0,
 948		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 949	  .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 950	/* 57 - 720x480@240Hz */
 951	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
 952		   798, 858, 0, 480, 489, 495, 525, 0,
 953		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 954	  .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 955	/* 58 - 720(1440)x480i@240 */
 956	{ DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
 957		   801, 858, 0, 480, 488, 494, 525, 0,
 958		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 959			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 960	  .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 961	/* 59 - 720(1440)x480i@240 */
 962	{ DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
 963		   801, 858, 0, 480, 488, 494, 525, 0,
 964		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 965			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 966	  .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 967	/* 60 - 1280x720@24Hz */
 968	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
 969		   3080, 3300, 0, 720, 725, 730, 750, 0,
 970		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 971	  .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 972	/* 61 - 1280x720@25Hz */
 973	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
 974		   3740, 3960, 0, 720, 725, 730, 750, 0,
 975		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 976	  .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 977	/* 62 - 1280x720@30Hz */
 978	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
 979		   3080, 3300, 0, 720, 725, 730, 750, 0,
 980		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 981	  .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 982	/* 63 - 1920x1080@120Hz */
 983	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
 984		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
 985		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 986	 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 987	/* 64 - 1920x1080@100Hz */
 988	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
 989		   2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
 990		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 991	 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 992};
 993
 994/*
 995 * HDMI 1.4 4k modes. Index using the VIC.
 996 */
 997static const struct drm_display_mode edid_4k_modes[] = {
 998	/* 0 - dummy, VICs start at 1 */
 999	{ },
1000	/* 1 - 3840x2160@30Hz */
1001	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1002		   3840, 4016, 4104, 4400, 0,
1003		   2160, 2168, 2178, 2250, 0,
1004		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1005	  .vrefresh = 30, },
1006	/* 2 - 3840x2160@25Hz */
1007	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1008		   3840, 4896, 4984, 5280, 0,
1009		   2160, 2168, 2178, 2250, 0,
1010		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1011	  .vrefresh = 25, },
1012	/* 3 - 3840x2160@24Hz */
1013	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1014		   3840, 5116, 5204, 5500, 0,
1015		   2160, 2168, 2178, 2250, 0,
1016		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1017	  .vrefresh = 24, },
1018	/* 4 - 4096x2160@24Hz (SMPTE) */
1019	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1020		   4096, 5116, 5204, 5500, 0,
1021		   2160, 2168, 2178, 2250, 0,
1022		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1023	  .vrefresh = 24, },
1024};
1025
1026/*** DDC fetch and block validation ***/
1027
1028static const u8 edid_header[] = {
1029	0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1030};
1031
1032/**
1033 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1034 * @raw_edid: pointer to raw base EDID block
1035 *
1036 * Sanity check the header of the base EDID block.
1037 *
1038 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
1039 */
1040int drm_edid_header_is_valid(const u8 *raw_edid)
1041{
1042	int i, score = 0;
1043
1044	for (i = 0; i < sizeof(edid_header); i++)
1045		if (raw_edid[i] == edid_header[i])
1046			score++;
1047
1048	return score;
1049}
1050EXPORT_SYMBOL(drm_edid_header_is_valid);
1051
1052static int edid_fixup __read_mostly = 6;
1053module_param_named(edid_fixup, edid_fixup, int, 0400);
1054MODULE_PARM_DESC(edid_fixup,
1055		 "Minimum number of valid EDID header bytes (0-8, default 6)");
1056
1057static void drm_get_displayid(struct drm_connector *connector,
1058			      struct edid *edid);
1059
1060static int drm_edid_block_checksum(const u8 *raw_edid)
 
1061{
1062	int i;
1063	u8 csum = 0;
1064	for (i = 0; i < EDID_LENGTH; i++)
1065		csum += raw_edid[i];
1066
1067	return csum;
1068}
1069
1070static bool drm_edid_is_zero(const u8 *in_edid, int length)
1071{
1072	if (memchr_inv(in_edid, 0, length))
1073		return false;
1074
1075	return true;
1076}
1077
1078/**
1079 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1080 * @raw_edid: pointer to raw EDID block
1081 * @block: type of block to validate (0 for base, extension otherwise)
1082 * @print_bad_edid: if true, dump bad EDID blocks to the console
1083 * @edid_corrupt: if true, the header or checksum is invalid
1084 *
1085 * Validate a base or extension EDID block and optionally dump bad blocks to
1086 * the console.
1087 *
1088 * Return: True if the block is valid, false otherwise.
1089 */
1090bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1091			  bool *edid_corrupt)
1092{
1093	u8 csum;
1094	struct edid *edid = (struct edid *)raw_edid;
1095
1096	if (WARN_ON(!raw_edid))
1097		return false;
1098
1099	if (edid_fixup > 8 || edid_fixup < 0)
1100		edid_fixup = 6;
1101
1102	if (block == 0) {
1103		int score = drm_edid_header_is_valid(raw_edid);
1104		if (score == 8) {
1105			if (edid_corrupt)
1106				*edid_corrupt = false;
1107		} else if (score >= edid_fixup) {
1108			/* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1109			 * The corrupt flag needs to be set here otherwise, the
1110			 * fix-up code here will correct the problem, the
1111			 * checksum is correct and the test fails
1112			 */
1113			if (edid_corrupt)
1114				*edid_corrupt = true;
1115			DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1116			memcpy(raw_edid, edid_header, sizeof(edid_header));
1117		} else {
1118			if (edid_corrupt)
1119				*edid_corrupt = true;
1120			goto bad;
1121		}
1122	}
1123
1124	csum = drm_edid_block_checksum(raw_edid);
 
1125	if (csum) {
1126		if (print_bad_edid) {
1127			DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
1128		}
1129
1130		if (edid_corrupt)
1131			*edid_corrupt = true;
1132
1133		/* allow CEA to slide through, switches mangle this */
1134		if (raw_edid[0] != 0x02)
1135			goto bad;
1136	}
1137
1138	/* per-block-type checks */
1139	switch (raw_edid[0]) {
1140	case 0: /* base */
1141		if (edid->version != 1) {
1142			DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
1143			goto bad;
1144		}
1145
1146		if (edid->revision > 4)
1147			DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1148		break;
1149
1150	default:
1151		break;
1152	}
1153
1154	return true;
1155
1156bad:
1157	if (print_bad_edid) {
1158		if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
1159			printk(KERN_ERR "EDID block is all zeroes\n");
1160		} else {
1161			printk(KERN_ERR "Raw EDID:\n");
1162			print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
1163			       raw_edid, EDID_LENGTH, false);
1164		}
1165	}
1166	return false;
1167}
1168EXPORT_SYMBOL(drm_edid_block_valid);
1169
1170/**
1171 * drm_edid_is_valid - sanity check EDID data
1172 * @edid: EDID data
1173 *
1174 * Sanity-check an entire EDID record (including extensions)
1175 *
1176 * Return: True if the EDID data is valid, false otherwise.
1177 */
1178bool drm_edid_is_valid(struct edid *edid)
1179{
1180	int i;
1181	u8 *raw = (u8 *)edid;
1182
1183	if (!edid)
1184		return false;
1185
1186	for (i = 0; i <= edid->extensions; i++)
1187		if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
1188			return false;
1189
1190	return true;
1191}
1192EXPORT_SYMBOL(drm_edid_is_valid);
1193
1194#define DDC_SEGMENT_ADDR 0x30
1195/**
1196 * drm_do_probe_ddc_edid() - get EDID information via I2C
1197 * @data: I2C device adapter
 
1198 * @buf: EDID data buffer to be filled
1199 * @block: 128 byte EDID block to start fetching from
1200 * @len: EDID data buffer length to fetch
1201 *
1202 * Try to fetch EDID information by calling I2C driver functions.
1203 *
1204 * Return: 0 on success or -1 on failure.
 
 
1205 */
1206static int
1207drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
 
1208{
1209	struct i2c_adapter *adapter = data;
1210	unsigned char start = block * EDID_LENGTH;
1211	unsigned char segment = block >> 1;
1212	unsigned char xfers = segment ? 3 : 2;
1213	int ret, retries = 5;
1214
1215	/*
1216	 * The core I2C driver will automatically retry the transfer if the
1217	 * adapter reports EAGAIN. However, we find that bit-banging transfers
1218	 * are susceptible to errors under a heavily loaded machine and
1219	 * generate spurious NAKs and timeouts. Retrying the transfer
1220	 * of the individual block a few times seems to overcome this.
1221	 */
1222	do {
1223		struct i2c_msg msgs[] = {
1224			{
1225				.addr	= DDC_SEGMENT_ADDR,
1226				.flags	= 0,
1227				.len	= 1,
1228				.buf	= &segment,
1229			}, {
1230				.addr	= DDC_ADDR,
1231				.flags	= 0,
1232				.len	= 1,
1233				.buf	= &start,
1234			}, {
1235				.addr	= DDC_ADDR,
1236				.flags	= I2C_M_RD,
1237				.len	= len,
1238				.buf	= buf,
1239			}
1240		};
1241
1242		/*
1243		 * Avoid sending the segment addr to not upset non-compliant
1244		 * DDC monitors.
1245		 */
1246		ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1247
1248		if (ret == -ENXIO) {
1249			DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1250					adapter->name);
1251			break;
1252		}
1253	} while (ret != xfers && --retries);
1254
1255	return ret == xfers ? 0 : -1;
1256}
1257
1258/**
1259 * drm_do_get_edid - get EDID data using a custom EDID block read function
1260 * @connector: connector we're probing
1261 * @get_edid_block: EDID block read function
1262 * @data: private data passed to the block read function
1263 *
1264 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1265 * exposes a different interface to read EDID blocks this function can be used
1266 * to get EDID data using a custom block read function.
1267 *
1268 * As in the general case the DDC bus is accessible by the kernel at the I2C
1269 * level, drivers must make all reasonable efforts to expose it as an I2C
1270 * adapter and use drm_get_edid() instead of abusing this function.
1271 *
1272 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1273 */
1274struct edid *drm_do_get_edid(struct drm_connector *connector,
1275	int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1276			      size_t len),
1277	void *data)
1278{
1279	int i, j = 0, valid_extensions = 0;
1280	u8 *block, *new;
1281	bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
1282
1283	if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
1284		return NULL;
1285
1286	/* base block fetch */
1287	for (i = 0; i < 4; i++) {
1288		if (get_edid_block(data, block, 0, EDID_LENGTH))
1289			goto out;
1290		if (drm_edid_block_valid(block, 0, print_bad_edid,
1291					 &connector->edid_corrupt))
1292			break;
1293		if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
1294			connector->null_edid_counter++;
1295			goto carp;
1296		}
1297	}
1298	if (i == 4)
1299		goto carp;
1300
1301	/* if there's no extensions, we're done */
1302	if (block[0x7e] == 0)
1303		return (struct edid *)block;
1304
1305	new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
1306	if (!new)
1307		goto out;
1308	block = new;
1309
1310	for (j = 1; j <= block[0x7e]; j++) {
1311		for (i = 0; i < 4; i++) {
1312			if (get_edid_block(data,
1313				  block + (valid_extensions + 1) * EDID_LENGTH,
1314				  j, EDID_LENGTH))
1315				goto out;
1316			if (drm_edid_block_valid(block + (valid_extensions + 1)
1317						 * EDID_LENGTH, j,
1318						 print_bad_edid,
1319						 NULL)) {
1320				valid_extensions++;
1321				break;
1322			}
1323		}
1324
1325		if (i == 4 && print_bad_edid) {
1326			dev_warn(connector->dev->dev,
1327			 "%s: Ignoring invalid EDID block %d.\n",
1328			 connector->name, j);
1329
1330			connector->bad_edid_counter++;
1331		}
1332	}
1333
1334	if (valid_extensions != block[0x7e]) {
1335		block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
1336		block[0x7e] = valid_extensions;
1337		new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1338		if (!new)
1339			goto out;
1340		block = new;
1341	}
1342
1343	return (struct edid *)block;
1344
1345carp:
1346	if (print_bad_edid) {
1347		dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
1348			 connector->name, j);
1349	}
1350	connector->bad_edid_counter++;
1351
1352out:
1353	kfree(block);
1354	return NULL;
1355}
1356EXPORT_SYMBOL_GPL(drm_do_get_edid);
1357
1358/**
1359 * drm_probe_ddc() - probe DDC presence
1360 * @adapter: I2C adapter to probe
 
 
1361 *
1362 * Return: True on success, false on failure.
1363 */
1364bool
1365drm_probe_ddc(struct i2c_adapter *adapter)
1366{
1367	unsigned char out;
1368
1369	return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1370}
1371EXPORT_SYMBOL(drm_probe_ddc);
1372
1373/**
1374 * drm_get_edid - get EDID data, if available
1375 * @connector: connector we're probing
1376 * @adapter: I2C adapter to use for DDC
1377 *
1378 * Poke the given I2C channel to grab EDID data if possible.  If found,
1379 * attach it to the connector.
1380 *
1381 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1382 */
1383struct edid *drm_get_edid(struct drm_connector *connector,
1384			  struct i2c_adapter *adapter)
1385{
1386	struct edid *edid;
1387
1388	if (!drm_probe_ddc(adapter))
1389		return NULL;
1390
1391	edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1392	if (edid)
1393		drm_get_displayid(connector, edid);
1394	return edid;
1395}
1396EXPORT_SYMBOL(drm_get_edid);
1397
1398/**
1399 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
1400 * @connector: connector we're probing
1401 * @adapter: I2C adapter to use for DDC
1402 *
1403 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
1404 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
1405 * switch DDC to the GPU which is retrieving EDID.
1406 *
1407 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
1408 */
1409struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
1410				     struct i2c_adapter *adapter)
1411{
1412	struct pci_dev *pdev = connector->dev->pdev;
1413	struct edid *edid;
1414
1415	vga_switcheroo_lock_ddc(pdev);
1416	edid = drm_get_edid(connector, adapter);
1417	vga_switcheroo_unlock_ddc(pdev);
1418
1419	return edid;
1420}
1421EXPORT_SYMBOL(drm_get_edid_switcheroo);
1422
1423/**
1424 * drm_edid_duplicate - duplicate an EDID and the extensions
1425 * @edid: EDID to duplicate
1426 *
1427 * Return: Pointer to duplicated EDID or NULL on allocation failure.
1428 */
1429struct edid *drm_edid_duplicate(const struct edid *edid)
1430{
1431	return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1432}
1433EXPORT_SYMBOL(drm_edid_duplicate);
1434
1435/*** EDID parsing ***/
1436
1437/**
1438 * edid_vendor - match a string against EDID's obfuscated vendor field
1439 * @edid: EDID to match
1440 * @vendor: vendor string
1441 *
1442 * Returns true if @vendor is in @edid, false otherwise
1443 */
1444static bool edid_vendor(struct edid *edid, char *vendor)
1445{
1446	char edid_vendor[3];
1447
1448	edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1449	edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1450			  ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
1451	edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
1452
1453	return !strncmp(edid_vendor, vendor, 3);
1454}
1455
1456/**
1457 * edid_get_quirks - return quirk flags for a given EDID
1458 * @edid: EDID to process
1459 *
1460 * This tells subsequent routines what fixes they need to apply.
1461 */
1462static u32 edid_get_quirks(struct edid *edid)
1463{
1464	struct edid_quirk *quirk;
1465	int i;
1466
1467	for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1468		quirk = &edid_quirk_list[i];
1469
1470		if (edid_vendor(edid, quirk->vendor) &&
1471		    (EDID_PRODUCT_ID(edid) == quirk->product_id))
1472			return quirk->quirks;
1473	}
1474
1475	return 0;
1476}
1477
1478#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
1479#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
1480
1481/**
1482 * edid_fixup_preferred - set preferred modes based on quirk list
1483 * @connector: has mode list to fix up
1484 * @quirks: quirks list
1485 *
1486 * Walk the mode list for @connector, clearing the preferred status
1487 * on existing modes and setting it anew for the right mode ala @quirks.
1488 */
1489static void edid_fixup_preferred(struct drm_connector *connector,
1490				 u32 quirks)
1491{
1492	struct drm_display_mode *t, *cur_mode, *preferred_mode;
1493	int target_refresh = 0;
1494	int cur_vrefresh, preferred_vrefresh;
1495
1496	if (list_empty(&connector->probed_modes))
1497		return;
1498
1499	if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1500		target_refresh = 60;
1501	if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1502		target_refresh = 75;
1503
1504	preferred_mode = list_first_entry(&connector->probed_modes,
1505					  struct drm_display_mode, head);
1506
1507	list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1508		cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1509
1510		if (cur_mode == preferred_mode)
1511			continue;
1512
1513		/* Largest mode is preferred */
1514		if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1515			preferred_mode = cur_mode;
1516
1517		cur_vrefresh = cur_mode->vrefresh ?
1518			cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1519		preferred_vrefresh = preferred_mode->vrefresh ?
1520			preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
1521		/* At a given size, try to get closest to target refresh */
1522		if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
1523		    MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1524		    MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
1525			preferred_mode = cur_mode;
1526		}
1527	}
1528
1529	preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1530}
1531
1532static bool
1533mode_is_rb(const struct drm_display_mode *mode)
1534{
1535	return (mode->htotal - mode->hdisplay == 160) &&
1536	       (mode->hsync_end - mode->hdisplay == 80) &&
1537	       (mode->hsync_end - mode->hsync_start == 32) &&
1538	       (mode->vsync_start - mode->vdisplay == 3);
1539}
1540
1541/*
1542 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1543 * @dev: Device to duplicate against
1544 * @hsize: Mode width
1545 * @vsize: Mode height
1546 * @fresh: Mode refresh rate
1547 * @rb: Mode reduced-blanking-ness
1548 *
1549 * Walk the DMT mode list looking for a match for the given parameters.
1550 *
1551 * Return: A newly allocated copy of the mode, or NULL if not found.
1552 */
1553struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
1554					   int hsize, int vsize, int fresh,
1555					   bool rb)
1556{
1557	int i;
1558
1559	for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
1560		const struct drm_display_mode *ptr = &drm_dmt_modes[i];
1561		if (hsize != ptr->hdisplay)
1562			continue;
1563		if (vsize != ptr->vdisplay)
1564			continue;
1565		if (fresh != drm_mode_vrefresh(ptr))
1566			continue;
1567		if (rb != mode_is_rb(ptr))
1568			continue;
1569
1570		return drm_mode_duplicate(dev, ptr);
1571	}
1572
1573	return NULL;
1574}
1575EXPORT_SYMBOL(drm_mode_find_dmt);
1576
1577typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1578
1579static void
1580cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1581{
1582	int i, n = 0;
1583	u8 d = ext[0x02];
1584	u8 *det_base = ext + d;
1585
1586	n = (127 - d) / 18;
1587	for (i = 0; i < n; i++)
1588		cb((struct detailed_timing *)(det_base + 18 * i), closure);
1589}
1590
1591static void
1592vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1593{
1594	unsigned int i, n = min((int)ext[0x02], 6);
1595	u8 *det_base = ext + 5;
1596
1597	if (ext[0x01] != 1)
1598		return; /* unknown version */
1599
1600	for (i = 0; i < n; i++)
1601		cb((struct detailed_timing *)(det_base + 18 * i), closure);
1602}
1603
1604static void
1605drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1606{
1607	int i;
1608	struct edid *edid = (struct edid *)raw_edid;
1609
1610	if (edid == NULL)
1611		return;
1612
1613	for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1614		cb(&(edid->detailed_timings[i]), closure);
1615
1616	for (i = 1; i <= raw_edid[0x7e]; i++) {
1617		u8 *ext = raw_edid + (i * EDID_LENGTH);
1618		switch (*ext) {
1619		case CEA_EXT:
1620			cea_for_each_detailed_block(ext, cb, closure);
1621			break;
1622		case VTB_EXT:
1623			vtb_for_each_detailed_block(ext, cb, closure);
1624			break;
1625		default:
1626			break;
1627		}
1628	}
1629}
1630
1631static void
1632is_rb(struct detailed_timing *t, void *data)
1633{
1634	u8 *r = (u8 *)t;
1635	if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1636		if (r[15] & 0x10)
1637			*(bool *)data = true;
1638}
1639
1640/* EDID 1.4 defines this explicitly.  For EDID 1.3, we guess, badly. */
1641static bool
1642drm_monitor_supports_rb(struct edid *edid)
1643{
1644	if (edid->revision >= 4) {
1645		bool ret = false;
1646		drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1647		return ret;
1648	}
1649
1650	return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1651}
1652
1653static void
1654find_gtf2(struct detailed_timing *t, void *data)
1655{
1656	u8 *r = (u8 *)t;
1657	if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1658		*(u8 **)data = r;
1659}
1660
1661/* Secondary GTF curve kicks in above some break frequency */
1662static int
1663drm_gtf2_hbreak(struct edid *edid)
1664{
1665	u8 *r = NULL;
1666	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1667	return r ? (r[12] * 2) : 0;
1668}
1669
1670static int
1671drm_gtf2_2c(struct edid *edid)
1672{
1673	u8 *r = NULL;
1674	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1675	return r ? r[13] : 0;
1676}
1677
1678static int
1679drm_gtf2_m(struct edid *edid)
1680{
1681	u8 *r = NULL;
1682	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1683	return r ? (r[15] << 8) + r[14] : 0;
1684}
1685
1686static int
1687drm_gtf2_k(struct edid *edid)
1688{
1689	u8 *r = NULL;
1690	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1691	return r ? r[16] : 0;
1692}
1693
1694static int
1695drm_gtf2_2j(struct edid *edid)
1696{
1697	u8 *r = NULL;
1698	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1699	return r ? r[17] : 0;
1700}
1701
1702/**
1703 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1704 * @edid: EDID block to scan
1705 */
1706static int standard_timing_level(struct edid *edid)
1707{
1708	if (edid->revision >= 2) {
1709		if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1710			return LEVEL_CVT;
1711		if (drm_gtf2_hbreak(edid))
1712			return LEVEL_GTF2;
1713		return LEVEL_GTF;
1714	}
1715	return LEVEL_DMT;
1716}
1717
1718/*
1719 * 0 is reserved.  The spec says 0x01 fill for unused timings.  Some old
1720 * monitors fill with ascii space (0x20) instead.
1721 */
1722static int
1723bad_std_timing(u8 a, u8 b)
1724{
1725	return (a == 0x00 && b == 0x00) ||
1726	       (a == 0x01 && b == 0x01) ||
1727	       (a == 0x20 && b == 0x20);
1728}
1729
1730/**
1731 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
1732 * @connector: connector of for the EDID block
1733 * @edid: EDID block to scan
1734 * @t: standard timing params
 
1735 *
1736 * Take the standard timing params (in this case width, aspect, and refresh)
1737 * and convert them into a real mode using CVT/GTF/DMT.
1738 */
1739static struct drm_display_mode *
1740drm_mode_std(struct drm_connector *connector, struct edid *edid,
1741	     struct std_timing *t)
1742{
1743	struct drm_device *dev = connector->dev;
1744	struct drm_display_mode *m, *mode = NULL;
1745	int hsize, vsize;
1746	int vrefresh_rate;
1747	unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
1748		>> EDID_TIMING_ASPECT_SHIFT;
1749	unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
1750		>> EDID_TIMING_VFREQ_SHIFT;
1751	int timing_level = standard_timing_level(edid);
1752
1753	if (bad_std_timing(t->hsize, t->vfreq_aspect))
1754		return NULL;
1755
1756	/* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
1757	hsize = t->hsize * 8 + 248;
1758	/* vrefresh_rate = vfreq + 60 */
1759	vrefresh_rate = vfreq + 60;
1760	/* the vdisplay is calculated based on the aspect ratio */
1761	if (aspect_ratio == 0) {
1762		if (edid->revision < 3)
1763			vsize = hsize;
1764		else
1765			vsize = (hsize * 10) / 16;
1766	} else if (aspect_ratio == 1)
1767		vsize = (hsize * 3) / 4;
1768	else if (aspect_ratio == 2)
1769		vsize = (hsize * 4) / 5;
1770	else
1771		vsize = (hsize * 9) / 16;
1772
1773	/* HDTV hack, part 1 */
1774	if (vrefresh_rate == 60 &&
1775	    ((hsize == 1360 && vsize == 765) ||
1776	     (hsize == 1368 && vsize == 769))) {
1777		hsize = 1366;
1778		vsize = 768;
1779	}
1780
1781	/*
1782	 * If this connector already has a mode for this size and refresh
1783	 * rate (because it came from detailed or CVT info), use that
1784	 * instead.  This way we don't have to guess at interlace or
1785	 * reduced blanking.
1786	 */
1787	list_for_each_entry(m, &connector->probed_modes, head)
1788		if (m->hdisplay == hsize && m->vdisplay == vsize &&
1789		    drm_mode_vrefresh(m) == vrefresh_rate)
1790			return NULL;
1791
1792	/* HDTV hack, part 2 */
1793	if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
1794		mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
1795				    false);
1796		mode->hdisplay = 1366;
1797		mode->hsync_start = mode->hsync_start - 1;
1798		mode->hsync_end = mode->hsync_end - 1;
1799		return mode;
1800	}
1801
1802	/* check whether it can be found in default mode table */
1803	if (drm_monitor_supports_rb(edid)) {
1804		mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
1805					 true);
1806		if (mode)
1807			return mode;
1808	}
1809	mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
1810	if (mode)
1811		return mode;
1812
1813	/* okay, generate it */
1814	switch (timing_level) {
1815	case LEVEL_DMT:
1816		break;
1817	case LEVEL_GTF:
1818		mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
1819		break;
1820	case LEVEL_GTF2:
1821		/*
1822		 * This is potentially wrong if there's ever a monitor with
1823		 * more than one ranges section, each claiming a different
1824		 * secondary GTF curve.  Please don't do that.
1825		 */
1826		mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
1827		if (!mode)
1828			return NULL;
1829		if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
1830			drm_mode_destroy(dev, mode);
1831			mode = drm_gtf_mode_complex(dev, hsize, vsize,
1832						    vrefresh_rate, 0, 0,
1833						    drm_gtf2_m(edid),
1834						    drm_gtf2_2c(edid),
1835						    drm_gtf2_k(edid),
1836						    drm_gtf2_2j(edid));
1837		}
1838		break;
1839	case LEVEL_CVT:
1840		mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
1841				    false);
1842		break;
1843	}
1844	return mode;
1845}
1846
1847/*
1848 * EDID is delightfully ambiguous about how interlaced modes are to be
1849 * encoded.  Our internal representation is of frame height, but some
1850 * HDTV detailed timings are encoded as field height.
1851 *
1852 * The format list here is from CEA, in frame size.  Technically we
1853 * should be checking refresh rate too.  Whatever.
1854 */
1855static void
1856drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
1857			    struct detailed_pixel_timing *pt)
1858{
1859	int i;
1860	static const struct {
1861		int w, h;
1862	} cea_interlaced[] = {
1863		{ 1920, 1080 },
1864		{  720,  480 },
1865		{ 1440,  480 },
1866		{ 2880,  480 },
1867		{  720,  576 },
1868		{ 1440,  576 },
1869		{ 2880,  576 },
1870	};
1871
1872	if (!(pt->misc & DRM_EDID_PT_INTERLACED))
1873		return;
1874
1875	for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
1876		if ((mode->hdisplay == cea_interlaced[i].w) &&
1877		    (mode->vdisplay == cea_interlaced[i].h / 2)) {
1878			mode->vdisplay *= 2;
1879			mode->vsync_start *= 2;
1880			mode->vsync_end *= 2;
1881			mode->vtotal *= 2;
1882			mode->vtotal |= 1;
1883		}
1884	}
1885
1886	mode->flags |= DRM_MODE_FLAG_INTERLACE;
1887}
1888
1889/**
1890 * drm_mode_detailed - create a new mode from an EDID detailed timing section
1891 * @dev: DRM device (needed to create new mode)
1892 * @edid: EDID block
1893 * @timing: EDID detailed timing info
1894 * @quirks: quirks to apply
1895 *
1896 * An EDID detailed timing block contains enough info for us to create and
1897 * return a new struct drm_display_mode.
1898 */
1899static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
1900						  struct edid *edid,
1901						  struct detailed_timing *timing,
1902						  u32 quirks)
1903{
1904	struct drm_display_mode *mode;
1905	struct detailed_pixel_timing *pt = &timing->data.pixel_data;
1906	unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
1907	unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
1908	unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
1909	unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
1910	unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
1911	unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
1912	unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
1913	unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
1914
1915	/* ignore tiny modes */
1916	if (hactive < 64 || vactive < 64)
1917		return NULL;
1918
1919	if (pt->misc & DRM_EDID_PT_STEREO) {
1920		DRM_DEBUG_KMS("stereo mode not supported\n");
1921		return NULL;
1922	}
1923	if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
1924		DRM_DEBUG_KMS("composite sync not supported\n");
1925	}
1926
1927	/* it is incorrect if hsync/vsync width is zero */
1928	if (!hsync_pulse_width || !vsync_pulse_width) {
1929		DRM_DEBUG_KMS("Incorrect Detailed timing. "
1930				"Wrong Hsync/Vsync pulse width\n");
1931		return NULL;
1932	}
1933
1934	if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
1935		mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
1936		if (!mode)
1937			return NULL;
1938
1939		goto set_size;
1940	}
1941
1942	mode = drm_mode_create(dev);
1943	if (!mode)
1944		return NULL;
1945
1946	if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
1947		timing->pixel_clock = cpu_to_le16(1088);
1948
1949	mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
1950
1951	mode->hdisplay = hactive;
1952	mode->hsync_start = mode->hdisplay + hsync_offset;
1953	mode->hsync_end = mode->hsync_start + hsync_pulse_width;
1954	mode->htotal = mode->hdisplay + hblank;
1955
1956	mode->vdisplay = vactive;
1957	mode->vsync_start = mode->vdisplay + vsync_offset;
1958	mode->vsync_end = mode->vsync_start + vsync_pulse_width;
1959	mode->vtotal = mode->vdisplay + vblank;
1960
1961	/* Some EDIDs have bogus h/vtotal values */
1962	if (mode->hsync_end > mode->htotal)
1963		mode->htotal = mode->hsync_end + 1;
1964	if (mode->vsync_end > mode->vtotal)
1965		mode->vtotal = mode->vsync_end + 1;
1966
1967	drm_mode_do_interlace_quirk(mode, pt);
1968
1969	if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
1970		pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
1971	}
1972
1973	mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
1974		DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
1975	mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
1976		DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
1977
1978set_size:
1979	mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
1980	mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
1981
1982	if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
1983		mode->width_mm *= 10;
1984		mode->height_mm *= 10;
1985	}
1986
1987	if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
1988		mode->width_mm = edid->width_cm * 10;
1989		mode->height_mm = edid->height_cm * 10;
1990	}
1991
1992	mode->type = DRM_MODE_TYPE_DRIVER;
1993	mode->vrefresh = drm_mode_vrefresh(mode);
1994	drm_mode_set_name(mode);
1995
1996	return mode;
1997}
1998
1999static bool
2000mode_in_hsync_range(const struct drm_display_mode *mode,
2001		    struct edid *edid, u8 *t)
2002{
2003	int hsync, hmin, hmax;
2004
2005	hmin = t[7];
2006	if (edid->revision >= 4)
2007	    hmin += ((t[4] & 0x04) ? 255 : 0);
2008	hmax = t[8];
2009	if (edid->revision >= 4)
2010	    hmax += ((t[4] & 0x08) ? 255 : 0);
2011	hsync = drm_mode_hsync(mode);
2012
2013	return (hsync <= hmax && hsync >= hmin);
2014}
2015
2016static bool
2017mode_in_vsync_range(const struct drm_display_mode *mode,
2018		    struct edid *edid, u8 *t)
2019{
2020	int vsync, vmin, vmax;
2021
2022	vmin = t[5];
2023	if (edid->revision >= 4)
2024	    vmin += ((t[4] & 0x01) ? 255 : 0);
2025	vmax = t[6];
2026	if (edid->revision >= 4)
2027	    vmax += ((t[4] & 0x02) ? 255 : 0);
2028	vsync = drm_mode_vrefresh(mode);
2029
2030	return (vsync <= vmax && vsync >= vmin);
2031}
2032
2033static u32
2034range_pixel_clock(struct edid *edid, u8 *t)
2035{
2036	/* unspecified */
2037	if (t[9] == 0 || t[9] == 255)
2038		return 0;
2039
2040	/* 1.4 with CVT support gives us real precision, yay */
2041	if (edid->revision >= 4 && t[10] == 0x04)
2042		return (t[9] * 10000) - ((t[12] >> 2) * 250);
2043
2044	/* 1.3 is pathetic, so fuzz up a bit */
2045	return t[9] * 10000 + 5001;
2046}
2047
2048static bool
2049mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
2050	      struct detailed_timing *timing)
2051{
2052	u32 max_clock;
2053	u8 *t = (u8 *)timing;
2054
2055	if (!mode_in_hsync_range(mode, edid, t))
2056		return false;
2057
2058	if (!mode_in_vsync_range(mode, edid, t))
2059		return false;
2060
2061	if ((max_clock = range_pixel_clock(edid, t)))
2062		if (mode->clock > max_clock)
2063			return false;
2064
2065	/* 1.4 max horizontal check */
2066	if (edid->revision >= 4 && t[10] == 0x04)
2067		if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2068			return false;
2069
2070	if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2071		return false;
2072
2073	return true;
2074}
2075
2076static bool valid_inferred_mode(const struct drm_connector *connector,
2077				const struct drm_display_mode *mode)
2078{
2079	const struct drm_display_mode *m;
2080	bool ok = false;
2081
2082	list_for_each_entry(m, &connector->probed_modes, head) {
2083		if (mode->hdisplay == m->hdisplay &&
2084		    mode->vdisplay == m->vdisplay &&
2085		    drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2086			return false; /* duplicated */
2087		if (mode->hdisplay <= m->hdisplay &&
2088		    mode->vdisplay <= m->vdisplay)
2089			ok = true;
2090	}
2091	return ok;
2092}
2093
2094static int
2095drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2096			struct detailed_timing *timing)
2097{
2098	int i, modes = 0;
2099	struct drm_display_mode *newmode;
2100	struct drm_device *dev = connector->dev;
2101
2102	for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
2103		if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2104		    valid_inferred_mode(connector, drm_dmt_modes + i)) {
2105			newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2106			if (newmode) {
2107				drm_mode_probed_add(connector, newmode);
2108				modes++;
2109			}
2110		}
2111	}
2112
2113	return modes;
2114}
2115
2116/* fix up 1366x768 mode from 1368x768;
2117 * GFT/CVT can't express 1366 width which isn't dividable by 8
2118 */
2119static void fixup_mode_1366x768(struct drm_display_mode *mode)
2120{
2121	if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2122		mode->hdisplay = 1366;
2123		mode->hsync_start--;
2124		mode->hsync_end--;
2125		drm_mode_set_name(mode);
2126	}
2127}
2128
2129static int
2130drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2131			struct detailed_timing *timing)
2132{
2133	int i, modes = 0;
2134	struct drm_display_mode *newmode;
2135	struct drm_device *dev = connector->dev;
2136
2137	for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
2138		const struct minimode *m = &extra_modes[i];
2139		newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
2140		if (!newmode)
2141			return modes;
2142
2143		fixup_mode_1366x768(newmode);
2144		if (!mode_in_range(newmode, edid, timing) ||
2145		    !valid_inferred_mode(connector, newmode)) {
2146			drm_mode_destroy(dev, newmode);
2147			continue;
2148		}
2149
2150		drm_mode_probed_add(connector, newmode);
2151		modes++;
2152	}
2153
2154	return modes;
2155}
2156
2157static int
2158drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2159			struct detailed_timing *timing)
2160{
2161	int i, modes = 0;
2162	struct drm_display_mode *newmode;
2163	struct drm_device *dev = connector->dev;
2164	bool rb = drm_monitor_supports_rb(edid);
2165
2166	for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
2167		const struct minimode *m = &extra_modes[i];
2168		newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
2169		if (!newmode)
2170			return modes;
2171
2172		fixup_mode_1366x768(newmode);
2173		if (!mode_in_range(newmode, edid, timing) ||
2174		    !valid_inferred_mode(connector, newmode)) {
2175			drm_mode_destroy(dev, newmode);
2176			continue;
2177		}
2178
2179		drm_mode_probed_add(connector, newmode);
2180		modes++;
2181	}
2182
2183	return modes;
2184}
2185
2186static void
2187do_inferred_modes(struct detailed_timing *timing, void *c)
2188{
2189	struct detailed_mode_closure *closure = c;
2190	struct detailed_non_pixel *data = &timing->data.other_data;
2191	struct detailed_data_monitor_range *range = &data->data.range;
2192
2193	if (data->type != EDID_DETAIL_MONITOR_RANGE)
2194		return;
2195
2196	closure->modes += drm_dmt_modes_for_range(closure->connector,
2197						  closure->edid,
2198						  timing);
2199	
2200	if (!version_greater(closure->edid, 1, 1))
2201		return; /* GTF not defined yet */
2202
2203	switch (range->flags) {
2204	case 0x02: /* secondary gtf, XXX could do more */
2205	case 0x00: /* default gtf */
2206		closure->modes += drm_gtf_modes_for_range(closure->connector,
2207							  closure->edid,
2208							  timing);
2209		break;
2210	case 0x04: /* cvt, only in 1.4+ */
2211		if (!version_greater(closure->edid, 1, 3))
2212			break;
2213
2214		closure->modes += drm_cvt_modes_for_range(closure->connector,
2215							  closure->edid,
2216							  timing);
2217		break;
2218	case 0x01: /* just the ranges, no formula */
2219	default:
2220		break;
2221	}
2222}
2223
2224static int
2225add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2226{
2227	struct detailed_mode_closure closure = {
2228		.connector = connector,
2229		.edid = edid,
2230	};
2231
2232	if (version_greater(edid, 1, 0))
2233		drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2234					    &closure);
2235
2236	return closure.modes;
2237}
2238
2239static int
2240drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2241{
2242	int i, j, m, modes = 0;
2243	struct drm_display_mode *mode;
2244	u8 *est = ((u8 *)timing) + 6;
2245
2246	for (i = 0; i < 6; i++) {
2247		for (j = 7; j >= 0; j--) {
2248			m = (i * 8) + (7 - j);
2249			if (m >= ARRAY_SIZE(est3_modes))
2250				break;
2251			if (est[i] & (1 << j)) {
2252				mode = drm_mode_find_dmt(connector->dev,
2253							 est3_modes[m].w,
2254							 est3_modes[m].h,
2255							 est3_modes[m].r,
2256							 est3_modes[m].rb);
2257				if (mode) {
2258					drm_mode_probed_add(connector, mode);
2259					modes++;
2260				}
2261			}
2262		}
2263	}
2264
2265	return modes;
2266}
2267
2268static void
2269do_established_modes(struct detailed_timing *timing, void *c)
2270{
2271	struct detailed_mode_closure *closure = c;
2272	struct detailed_non_pixel *data = &timing->data.other_data;
2273
2274	if (data->type == EDID_DETAIL_EST_TIMINGS)
2275		closure->modes += drm_est3_modes(closure->connector, timing);
2276}
2277
2278/**
2279 * add_established_modes - get est. modes from EDID and add them
2280 * @connector: connector to add mode(s) to
2281 * @edid: EDID block to scan
2282 *
2283 * Each EDID block contains a bitmap of the supported "established modes" list
2284 * (defined above).  Tease them out and add them to the global modes list.
2285 */
2286static int
2287add_established_modes(struct drm_connector *connector, struct edid *edid)
2288{
2289	struct drm_device *dev = connector->dev;
2290	unsigned long est_bits = edid->established_timings.t1 |
2291		(edid->established_timings.t2 << 8) |
2292		((edid->established_timings.mfg_rsvd & 0x80) << 9);
2293	int i, modes = 0;
2294	struct detailed_mode_closure closure = {
2295		.connector = connector,
2296		.edid = edid,
2297	};
2298
2299	for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2300		if (est_bits & (1<<i)) {
2301			struct drm_display_mode *newmode;
2302			newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2303			if (newmode) {
2304				drm_mode_probed_add(connector, newmode);
2305				modes++;
2306			}
2307		}
2308	}
2309
2310	if (version_greater(edid, 1, 0))
2311		    drm_for_each_detailed_block((u8 *)edid,
2312						do_established_modes, &closure);
2313
2314	return modes + closure.modes;
2315}
2316
2317static void
2318do_standard_modes(struct detailed_timing *timing, void *c)
2319{
2320	struct detailed_mode_closure *closure = c;
2321	struct detailed_non_pixel *data = &timing->data.other_data;
2322	struct drm_connector *connector = closure->connector;
2323	struct edid *edid = closure->edid;
2324
2325	if (data->type == EDID_DETAIL_STD_MODES) {
2326		int i;
2327		for (i = 0; i < 6; i++) {
2328			struct std_timing *std;
2329			struct drm_display_mode *newmode;
2330
2331			std = &data->data.timings[i];
2332			newmode = drm_mode_std(connector, edid, std);
 
2333			if (newmode) {
2334				drm_mode_probed_add(connector, newmode);
2335				closure->modes++;
2336			}
2337		}
2338	}
2339}
2340
2341/**
2342 * add_standard_modes - get std. modes from EDID and add them
2343 * @connector: connector to add mode(s) to
2344 * @edid: EDID block to scan
2345 *
2346 * Standard modes can be calculated using the appropriate standard (DMT,
2347 * GTF or CVT. Grab them from @edid and add them to the list.
2348 */
2349static int
2350add_standard_modes(struct drm_connector *connector, struct edid *edid)
2351{
2352	int i, modes = 0;
2353	struct detailed_mode_closure closure = {
2354		.connector = connector,
2355		.edid = edid,
2356	};
2357
2358	for (i = 0; i < EDID_STD_TIMINGS; i++) {
2359		struct drm_display_mode *newmode;
2360
2361		newmode = drm_mode_std(connector, edid,
2362				       &edid->standard_timings[i]);
 
2363		if (newmode) {
2364			drm_mode_probed_add(connector, newmode);
2365			modes++;
2366		}
2367	}
2368
2369	if (version_greater(edid, 1, 0))
2370		drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2371					    &closure);
2372
2373	/* XXX should also look for standard codes in VTB blocks */
2374
2375	return modes + closure.modes;
2376}
2377
2378static int drm_cvt_modes(struct drm_connector *connector,
2379			 struct detailed_timing *timing)
2380{
2381	int i, j, modes = 0;
2382	struct drm_display_mode *newmode;
2383	struct drm_device *dev = connector->dev;
2384	struct cvt_timing *cvt;
2385	const int rates[] = { 60, 85, 75, 60, 50 };
2386	const u8 empty[3] = { 0, 0, 0 };
2387
2388	for (i = 0; i < 4; i++) {
2389		int uninitialized_var(width), height;
2390		cvt = &(timing->data.other_data.data.cvt[i]);
2391
2392		if (!memcmp(cvt->code, empty, 3))
2393			continue;
2394
2395		height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
2396		switch (cvt->code[1] & 0x0c) {
2397		case 0x00:
2398			width = height * 4 / 3;
2399			break;
2400		case 0x04:
2401			width = height * 16 / 9;
2402			break;
2403		case 0x08:
2404			width = height * 16 / 10;
2405			break;
2406		case 0x0c:
2407			width = height * 15 / 9;
2408			break;
2409		}
2410
2411		for (j = 1; j < 5; j++) {
2412			if (cvt->code[2] & (1 << j)) {
2413				newmode = drm_cvt_mode(dev, width, height,
2414						       rates[j], j == 0,
2415						       false, false);
2416				if (newmode) {
2417					drm_mode_probed_add(connector, newmode);
2418					modes++;
2419				}
2420			}
2421		}
2422	}
2423
2424	return modes;
2425}
2426
2427static void
2428do_cvt_mode(struct detailed_timing *timing, void *c)
2429{
2430	struct detailed_mode_closure *closure = c;
2431	struct detailed_non_pixel *data = &timing->data.other_data;
2432
2433	if (data->type == EDID_DETAIL_CVT_3BYTE)
2434		closure->modes += drm_cvt_modes(closure->connector, timing);
2435}
2436
2437static int
2438add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2439{	
2440	struct detailed_mode_closure closure = {
2441		.connector = connector,
2442		.edid = edid,
2443	};
2444
2445	if (version_greater(edid, 1, 2))
2446		drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
2447
2448	/* XXX should also look for CVT codes in VTB blocks */
2449
2450	return closure.modes;
2451}
2452
2453static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
2454
2455static void
2456do_detailed_mode(struct detailed_timing *timing, void *c)
2457{
2458	struct detailed_mode_closure *closure = c;
2459	struct drm_display_mode *newmode;
2460
2461	if (timing->pixel_clock) {
2462		newmode = drm_mode_detailed(closure->connector->dev,
2463					    closure->edid, timing,
2464					    closure->quirks);
2465		if (!newmode)
2466			return;
2467
2468		if (closure->preferred)
2469			newmode->type |= DRM_MODE_TYPE_PREFERRED;
2470
2471		/*
2472		 * Detailed modes are limited to 10kHz pixel clock resolution,
2473		 * so fix up anything that looks like CEA/HDMI mode, but the clock
2474		 * is just slightly off.
2475		 */
2476		fixup_detailed_cea_mode_clock(newmode);
2477
2478		drm_mode_probed_add(closure->connector, newmode);
2479		closure->modes++;
2480		closure->preferred = 0;
2481	}
2482}
2483
2484/*
2485 * add_detailed_modes - Add modes from detailed timings
2486 * @connector: attached connector
2487 * @edid: EDID block to scan
2488 * @quirks: quirks to apply
2489 */
2490static int
2491add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2492		   u32 quirks)
2493{
2494	struct detailed_mode_closure closure = {
2495		.connector = connector,
2496		.edid = edid,
2497		.preferred = 1,
2498		.quirks = quirks,
 
2499	};
2500
2501	if (closure.preferred && !version_greater(edid, 1, 3))
2502		closure.preferred =
2503		    (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
2504
2505	drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
2506
2507	return closure.modes;
2508}
2509
2510#define AUDIO_BLOCK	0x01
2511#define VIDEO_BLOCK     0x02
2512#define VENDOR_BLOCK    0x03
2513#define SPEAKER_BLOCK	0x04
2514#define VIDEO_CAPABILITY_BLOCK	0x07
2515#define EDID_BASIC_AUDIO	(1 << 6)
2516#define EDID_CEA_YCRCB444	(1 << 5)
2517#define EDID_CEA_YCRCB422	(1 << 4)
2518#define EDID_CEA_VCDB_QS	(1 << 6)
2519
2520/*
2521 * Search EDID for CEA extension block.
2522 */
2523static u8 *drm_find_edid_extension(struct edid *edid, int ext_id)
2524{
2525	u8 *edid_ext = NULL;
2526	int i;
2527
2528	/* No EDID or EDID extensions */
2529	if (edid == NULL || edid->extensions == 0)
2530		return NULL;
2531
2532	/* Find CEA extension */
2533	for (i = 0; i < edid->extensions; i++) {
2534		edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
2535		if (edid_ext[0] == ext_id)
2536			break;
2537	}
2538
2539	if (i == edid->extensions)
2540		return NULL;
2541
2542	return edid_ext;
2543}
2544
2545static u8 *drm_find_cea_extension(struct edid *edid)
2546{
2547	return drm_find_edid_extension(edid, CEA_EXT);
2548}
2549
2550static u8 *drm_find_displayid_extension(struct edid *edid)
2551{
2552	return drm_find_edid_extension(edid, DISPLAYID_EXT);
2553}
2554
2555/*
2556 * Calculate the alternate clock for the CEA mode
2557 * (60Hz vs. 59.94Hz etc.)
2558 */
2559static unsigned int
2560cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2561{
2562	unsigned int clock = cea_mode->clock;
2563
2564	if (cea_mode->vrefresh % 6 != 0)
2565		return clock;
2566
2567	/*
2568	 * edid_cea_modes contains the 59.94Hz
2569	 * variant for 240 and 480 line modes,
2570	 * and the 60Hz variant otherwise.
2571	 */
2572	if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
2573		clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
2574	else
2575		clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
2576
2577	return clock;
2578}
2579
2580static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
2581					     unsigned int clock_tolerance)
2582{
2583	u8 vic;
2584
2585	if (!to_match->clock)
2586		return 0;
2587
2588	for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2589		const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
2590		unsigned int clock1, clock2;
2591
2592		/* Check both 60Hz and 59.94Hz */
2593		clock1 = cea_mode->clock;
2594		clock2 = cea_mode_alternate_clock(cea_mode);
2595
2596		if (abs(to_match->clock - clock1) > clock_tolerance &&
2597		    abs(to_match->clock - clock2) > clock_tolerance)
2598			continue;
2599
2600		if (drm_mode_equal_no_clocks(to_match, cea_mode))
2601			return vic;
2602	}
2603
2604	return 0;
2605}
2606
2607/**
2608 * drm_match_cea_mode - look for a CEA mode matching given mode
2609 * @to_match: display mode
2610 *
2611 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
2612 * mode.
2613 */
2614u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
2615{
2616	u8 vic;
2617
2618	if (!to_match->clock)
2619		return 0;
2620
2621	for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2622		const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
2623		unsigned int clock1, clock2;
2624
2625		/* Check both 60Hz and 59.94Hz */
2626		clock1 = cea_mode->clock;
2627		clock2 = cea_mode_alternate_clock(cea_mode);
2628
2629		if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2630		     KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
2631		    drm_mode_equal_no_clocks_no_stereo(to_match, cea_mode))
2632			return vic;
2633	}
2634	return 0;
2635}
2636EXPORT_SYMBOL(drm_match_cea_mode);
2637
2638static bool drm_valid_cea_vic(u8 vic)
2639{
2640	return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes);
2641}
2642
2643/**
2644 * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
2645 * the input VIC from the CEA mode list
2646 * @video_code: ID given to each of the CEA modes
2647 *
2648 * Returns picture aspect ratio
2649 */
2650enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
2651{
2652	return edid_cea_modes[video_code].picture_aspect_ratio;
2653}
2654EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
2655
2656/*
2657 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
2658 * specific block).
2659 *
2660 * It's almost like cea_mode_alternate_clock(), we just need to add an
2661 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
2662 * one.
2663 */
2664static unsigned int
2665hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2666{
2667	if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2668		return hdmi_mode->clock;
2669
2670	return cea_mode_alternate_clock(hdmi_mode);
2671}
2672
2673static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
2674					      unsigned int clock_tolerance)
2675{
2676	u8 vic;
2677
2678	if (!to_match->clock)
2679		return 0;
2680
2681	for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2682		const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
2683		unsigned int clock1, clock2;
2684
2685		/* Make sure to also match alternate clocks */
2686		clock1 = hdmi_mode->clock;
2687		clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2688
2689		if (abs(to_match->clock - clock1) > clock_tolerance &&
2690		    abs(to_match->clock - clock2) > clock_tolerance)
2691			continue;
2692
2693		if (drm_mode_equal_no_clocks(to_match, hdmi_mode))
2694			return vic;
2695	}
2696
2697	return 0;
2698}
2699
2700/*
2701 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
2702 * @to_match: display mode
2703 *
2704 * An HDMI mode is one defined in the HDMI vendor specific block.
2705 *
2706 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
2707 */
2708static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
2709{
2710	u8 vic;
2711
2712	if (!to_match->clock)
2713		return 0;
2714
2715	for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2716		const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
2717		unsigned int clock1, clock2;
2718
2719		/* Make sure to also match alternate clocks */
2720		clock1 = hdmi_mode->clock;
2721		clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2722
2723		if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2724		     KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
2725		    drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
2726			return vic;
2727	}
2728	return 0;
2729}
2730
2731static bool drm_valid_hdmi_vic(u8 vic)
2732{
2733	return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
2734}
2735
2736static int
2737add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
2738{
2739	struct drm_device *dev = connector->dev;
2740	struct drm_display_mode *mode, *tmp;
2741	LIST_HEAD(list);
2742	int modes = 0;
2743
2744	/* Don't add CEA modes if the CEA extension block is missing */
2745	if (!drm_find_cea_extension(edid))
2746		return 0;
2747
2748	/*
2749	 * Go through all probed modes and create a new mode
2750	 * with the alternate clock for certain CEA modes.
2751	 */
2752	list_for_each_entry(mode, &connector->probed_modes, head) {
2753		const struct drm_display_mode *cea_mode = NULL;
2754		struct drm_display_mode *newmode;
2755		u8 vic = drm_match_cea_mode(mode);
2756		unsigned int clock1, clock2;
2757
2758		if (drm_valid_cea_vic(vic)) {
2759			cea_mode = &edid_cea_modes[vic];
2760			clock2 = cea_mode_alternate_clock(cea_mode);
2761		} else {
2762			vic = drm_match_hdmi_mode(mode);
2763			if (drm_valid_hdmi_vic(vic)) {
2764				cea_mode = &edid_4k_modes[vic];
2765				clock2 = hdmi_mode_alternate_clock(cea_mode);
2766			}
2767		}
2768
2769		if (!cea_mode)
2770			continue;
2771
2772		clock1 = cea_mode->clock;
2773
2774		if (clock1 == clock2)
2775			continue;
2776
2777		if (mode->clock != clock1 && mode->clock != clock2)
2778			continue;
2779
2780		newmode = drm_mode_duplicate(dev, cea_mode);
2781		if (!newmode)
2782			continue;
2783
2784		/* Carry over the stereo flags */
2785		newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
2786
2787		/*
2788		 * The current mode could be either variant. Make
2789		 * sure to pick the "other" clock for the new mode.
2790		 */
2791		if (mode->clock != clock1)
2792			newmode->clock = clock1;
2793		else
2794			newmode->clock = clock2;
2795
2796		list_add_tail(&newmode->head, &list);
2797	}
2798
2799	list_for_each_entry_safe(mode, tmp, &list, head) {
2800		list_del(&mode->head);
2801		drm_mode_probed_add(connector, mode);
2802		modes++;
2803	}
2804
2805	return modes;
2806}
2807
2808static struct drm_display_mode *
2809drm_display_mode_from_vic_index(struct drm_connector *connector,
2810				const u8 *video_db, u8 video_len,
2811				u8 video_index)
2812{
2813	struct drm_device *dev = connector->dev;
2814	struct drm_display_mode *newmode;
2815	u8 vic;
2816
2817	if (video_db == NULL || video_index >= video_len)
2818		return NULL;
2819
2820	/* CEA modes are numbered 1..127 */
2821	vic = (video_db[video_index] & 127);
2822	if (!drm_valid_cea_vic(vic))
2823		return NULL;
2824
2825	newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
2826	if (!newmode)
2827		return NULL;
2828
2829	newmode->vrefresh = 0;
2830
2831	return newmode;
2832}
2833
2834static int
2835do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
2836{
2837	int i, modes = 0;
2838
2839	for (i = 0; i < len; i++) {
2840		struct drm_display_mode *mode;
2841		mode = drm_display_mode_from_vic_index(connector, db, len, i);
2842		if (mode) {
2843			drm_mode_probed_add(connector, mode);
2844			modes++;
2845		}
2846	}
2847
2848	return modes;
2849}
2850
2851struct stereo_mandatory_mode {
2852	int width, height, vrefresh;
2853	unsigned int flags;
2854};
2855
2856static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
2857	{ 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2858	{ 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
2859	{ 1920, 1080, 50,
2860	  DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
2861	{ 1920, 1080, 60,
2862	  DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
2863	{ 1280, 720,  50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2864	{ 1280, 720,  50, DRM_MODE_FLAG_3D_FRAME_PACKING },
2865	{ 1280, 720,  60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2866	{ 1280, 720,  60, DRM_MODE_FLAG_3D_FRAME_PACKING }
2867};
2868
2869static bool
2870stereo_match_mandatory(const struct drm_display_mode *mode,
2871		       const struct stereo_mandatory_mode *stereo_mode)
2872{
2873	unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
2874
2875	return mode->hdisplay == stereo_mode->width &&
2876	       mode->vdisplay == stereo_mode->height &&
2877	       interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
2878	       drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
2879}
2880
2881static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
2882{
2883	struct drm_device *dev = connector->dev;
2884	const struct drm_display_mode *mode;
2885	struct list_head stereo_modes;
2886	int modes = 0, i;
2887
2888	INIT_LIST_HEAD(&stereo_modes);
2889
2890	list_for_each_entry(mode, &connector->probed_modes, head) {
2891		for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
2892			const struct stereo_mandatory_mode *mandatory;
2893			struct drm_display_mode *new_mode;
2894
2895			if (!stereo_match_mandatory(mode,
2896						    &stereo_mandatory_modes[i]))
2897				continue;
2898
2899			mandatory = &stereo_mandatory_modes[i];
2900			new_mode = drm_mode_duplicate(dev, mode);
2901			if (!new_mode)
2902				continue;
2903
2904			new_mode->flags |= mandatory->flags;
2905			list_add_tail(&new_mode->head, &stereo_modes);
2906			modes++;
2907		}
2908	}
2909
2910	list_splice_tail(&stereo_modes, &connector->probed_modes);
2911
2912	return modes;
2913}
2914
2915static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
2916{
2917	struct drm_device *dev = connector->dev;
2918	struct drm_display_mode *newmode;
2919
2920	if (!drm_valid_hdmi_vic(vic)) {
 
2921		DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
2922		return 0;
2923	}
2924
2925	newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
2926	if (!newmode)
2927		return 0;
2928
2929	drm_mode_probed_add(connector, newmode);
2930
2931	return 1;
2932}
2933
2934static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
2935			       const u8 *video_db, u8 video_len, u8 video_index)
2936{
2937	struct drm_display_mode *newmode;
2938	int modes = 0;
2939
2940	if (structure & (1 << 0)) {
2941		newmode = drm_display_mode_from_vic_index(connector, video_db,
2942							  video_len,
2943							  video_index);
2944		if (newmode) {
2945			newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
2946			drm_mode_probed_add(connector, newmode);
2947			modes++;
2948		}
2949	}
2950	if (structure & (1 << 6)) {
2951		newmode = drm_display_mode_from_vic_index(connector, video_db,
2952							  video_len,
2953							  video_index);
2954		if (newmode) {
2955			newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
2956			drm_mode_probed_add(connector, newmode);
2957			modes++;
2958		}
2959	}
2960	if (structure & (1 << 8)) {
2961		newmode = drm_display_mode_from_vic_index(connector, video_db,
2962							  video_len,
2963							  video_index);
2964		if (newmode) {
2965			newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
2966			drm_mode_probed_add(connector, newmode);
2967			modes++;
2968		}
2969	}
2970
2971	return modes;
2972}
2973
2974/*
2975 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
2976 * @connector: connector corresponding to the HDMI sink
2977 * @db: start of the CEA vendor specific block
2978 * @len: length of the CEA block payload, ie. one can access up to db[len]
2979 *
2980 * Parses the HDMI VSDB looking for modes to add to @connector. This function
2981 * also adds the stereo 3d modes when applicable.
2982 */
2983static int
2984do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
2985		   const u8 *video_db, u8 video_len)
2986{
2987	int modes = 0, offset = 0, i, multi_present = 0, multi_len;
2988	u8 vic_len, hdmi_3d_len = 0;
2989	u16 mask;
2990	u16 structure_all;
2991
2992	if (len < 8)
2993		goto out;
2994
2995	/* no HDMI_Video_Present */
2996	if (!(db[8] & (1 << 5)))
2997		goto out;
2998
2999	/* Latency_Fields_Present */
3000	if (db[8] & (1 << 7))
3001		offset += 2;
3002
3003	/* I_Latency_Fields_Present */
3004	if (db[8] & (1 << 6))
3005		offset += 2;
3006
3007	/* the declared length is not long enough for the 2 first bytes
3008	 * of additional video format capabilities */
3009	if (len < (8 + offset + 2))
3010		goto out;
3011
3012	/* 3D_Present */
3013	offset++;
3014	if (db[8 + offset] & (1 << 7)) {
3015		modes += add_hdmi_mandatory_stereo_modes(connector);
3016
3017		/* 3D_Multi_present */
3018		multi_present = (db[8 + offset] & 0x60) >> 5;
3019	}
3020
3021	offset++;
3022	vic_len = db[8 + offset] >> 5;
3023	hdmi_3d_len = db[8 + offset] & 0x1f;
3024
3025	for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
3026		u8 vic;
3027
3028		vic = db[9 + offset + i];
3029		modes += add_hdmi_mode(connector, vic);
3030	}
3031	offset += 1 + vic_len;
3032
3033	if (multi_present == 1)
3034		multi_len = 2;
3035	else if (multi_present == 2)
3036		multi_len = 4;
3037	else
3038		multi_len = 0;
3039
3040	if (len < (8 + offset + hdmi_3d_len - 1))
3041		goto out;
3042
3043	if (hdmi_3d_len < multi_len)
3044		goto out;
3045
3046	if (multi_present == 1 || multi_present == 2) {
3047		/* 3D_Structure_ALL */
3048		structure_all = (db[8 + offset] << 8) | db[9 + offset];
3049
3050		/* check if 3D_MASK is present */
3051		if (multi_present == 2)
3052			mask = (db[10 + offset] << 8) | db[11 + offset];
3053		else
3054			mask = 0xffff;
3055
3056		for (i = 0; i < 16; i++) {
3057			if (mask & (1 << i))
3058				modes += add_3d_struct_modes(connector,
3059						structure_all,
3060						video_db,
3061						video_len, i);
3062		}
3063	}
3064
3065	offset += multi_len;
3066
3067	for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3068		int vic_index;
3069		struct drm_display_mode *newmode = NULL;
3070		unsigned int newflag = 0;
3071		bool detail_present;
3072
3073		detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3074
3075		if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3076			break;
3077
3078		/* 2D_VIC_order_X */
3079		vic_index = db[8 + offset + i] >> 4;
3080
3081		/* 3D_Structure_X */
3082		switch (db[8 + offset + i] & 0x0f) {
3083		case 0:
3084			newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3085			break;
3086		case 6:
3087			newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3088			break;
3089		case 8:
3090			/* 3D_Detail_X */
3091			if ((db[9 + offset + i] >> 4) == 1)
3092				newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3093			break;
3094		}
3095
3096		if (newflag != 0) {
3097			newmode = drm_display_mode_from_vic_index(connector,
3098								  video_db,
3099								  video_len,
3100								  vic_index);
3101
3102			if (newmode) {
3103				newmode->flags |= newflag;
3104				drm_mode_probed_add(connector, newmode);
3105				modes++;
3106			}
3107		}
3108
3109		if (detail_present)
3110			i++;
3111	}
3112
3113out:
3114	return modes;
3115}
3116
3117static int
3118cea_db_payload_len(const u8 *db)
3119{
3120	return db[0] & 0x1f;
3121}
3122
3123static int
3124cea_db_tag(const u8 *db)
3125{
3126	return db[0] >> 5;
3127}
3128
3129static int
3130cea_revision(const u8 *cea)
3131{
3132	return cea[1];
3133}
3134
3135static int
3136cea_db_offsets(const u8 *cea, int *start, int *end)
3137{
3138	/* Data block offset in CEA extension block */
3139	*start = 4;
3140	*end = cea[2];
3141	if (*end == 0)
3142		*end = 127;
3143	if (*end < 4 || *end > 127)
3144		return -ERANGE;
3145	return 0;
3146}
3147
3148static bool cea_db_is_hdmi_vsdb(const u8 *db)
3149{
3150	int hdmi_id;
3151
3152	if (cea_db_tag(db) != VENDOR_BLOCK)
3153		return false;
3154
3155	if (cea_db_payload_len(db) < 5)
3156		return false;
3157
3158	hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3159
3160	return hdmi_id == HDMI_IEEE_OUI;
3161}
3162
3163#define for_each_cea_db(cea, i, start, end) \
3164	for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
3165
3166static int
3167add_cea_modes(struct drm_connector *connector, struct edid *edid)
3168{
3169	const u8 *cea = drm_find_cea_extension(edid);
3170	const u8 *db, *hdmi = NULL, *video = NULL;
3171	u8 dbl, hdmi_len, video_len = 0;
3172	int modes = 0;
3173
3174	if (cea && cea_revision(cea) >= 3) {
3175		int i, start, end;
3176
3177		if (cea_db_offsets(cea, &start, &end))
3178			return 0;
3179
3180		for_each_cea_db(cea, i, start, end) {
3181			db = &cea[i];
3182			dbl = cea_db_payload_len(db);
3183
3184			if (cea_db_tag(db) == VIDEO_BLOCK) {
3185				video = db + 1;
3186				video_len = dbl;
3187				modes += do_cea_modes(connector, video, dbl);
3188			}
3189			else if (cea_db_is_hdmi_vsdb(db)) {
3190				hdmi = db;
3191				hdmi_len = dbl;
3192			}
3193		}
3194	}
3195
3196	/*
3197	 * We parse the HDMI VSDB after having added the cea modes as we will
3198	 * be patching their flags when the sink supports stereo 3D.
3199	 */
3200	if (hdmi)
3201		modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
3202					    video_len);
3203
3204	return modes;
3205}
3206
3207static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
3208{
3209	const struct drm_display_mode *cea_mode;
3210	int clock1, clock2, clock;
3211	u8 vic;
3212	const char *type;
3213
3214	/*
3215	 * allow 5kHz clock difference either way to account for
3216	 * the 10kHz clock resolution limit of detailed timings.
3217	 */
3218	vic = drm_match_cea_mode_clock_tolerance(mode, 5);
3219	if (drm_valid_cea_vic(vic)) {
3220		type = "CEA";
3221		cea_mode = &edid_cea_modes[vic];
3222		clock1 = cea_mode->clock;
3223		clock2 = cea_mode_alternate_clock(cea_mode);
3224	} else {
3225		vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
3226		if (drm_valid_hdmi_vic(vic)) {
3227			type = "HDMI";
3228			cea_mode = &edid_4k_modes[vic];
3229			clock1 = cea_mode->clock;
3230			clock2 = hdmi_mode_alternate_clock(cea_mode);
3231		} else {
3232			return;
3233		}
3234	}
3235
3236	/* pick whichever is closest */
3237	if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
3238		clock = clock1;
3239	else
3240		clock = clock2;
3241
3242	if (mode->clock == clock)
3243		return;
3244
3245	DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
3246		  type, vic, mode->clock, clock);
3247	mode->clock = clock;
3248}
3249
3250static void
3251parse_hdmi_vsdb(struct drm_connector *connector, const u8 *db)
3252{
3253	u8 len = cea_db_payload_len(db);
3254
3255	if (len >= 6) {
3256		connector->eld[5] |= (db[6] >> 7) << 1;  /* Supports_AI */
3257		connector->dvi_dual = db[6] & 1;
3258	}
3259	if (len >= 7)
3260		connector->max_tmds_clock = db[7] * 5;
3261	if (len >= 8) {
3262		connector->latency_present[0] = db[8] >> 7;
3263		connector->latency_present[1] = (db[8] >> 6) & 1;
3264	}
3265	if (len >= 9)
3266		connector->video_latency[0] = db[9];
3267	if (len >= 10)
3268		connector->audio_latency[0] = db[10];
3269	if (len >= 11)
3270		connector->video_latency[1] = db[11];
3271	if (len >= 12)
3272		connector->audio_latency[1] = db[12];
3273
3274	DRM_DEBUG_KMS("HDMI: DVI dual %d, "
3275		    "max TMDS clock %d, "
3276		    "latency present %d %d, "
3277		    "video latency %d %d, "
3278		    "audio latency %d %d\n",
3279		    connector->dvi_dual,
3280		    connector->max_tmds_clock,
3281	      (int) connector->latency_present[0],
3282	      (int) connector->latency_present[1],
3283		    connector->video_latency[0],
3284		    connector->video_latency[1],
3285		    connector->audio_latency[0],
3286		    connector->audio_latency[1]);
3287}
3288
3289static void
3290monitor_name(struct detailed_timing *t, void *data)
3291{
3292	if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3293		*(u8 **)data = t->data.other_data.data.str.str;
3294}
3295
3296/**
3297 * drm_edid_to_eld - build ELD from EDID
3298 * @connector: connector corresponding to the HDMI/DP sink
3299 * @edid: EDID to parse
3300 *
3301 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
3302 * Conn_Type, HDCP and Port_ID ELD fields are left for the graphics driver to
3303 * fill in.
 
 
3304 */
3305void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
3306{
3307	uint8_t *eld = connector->eld;
3308	u8 *cea;
3309	u8 *name;
3310	u8 *db;
3311	int total_sad_count = 0;
3312	int mnl;
3313	int dbl;
3314
3315	memset(eld, 0, sizeof(connector->eld));
3316
3317	cea = drm_find_cea_extension(edid);
3318	if (!cea) {
3319		DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3320		return;
3321	}
3322
3323	name = NULL;
3324	drm_for_each_detailed_block((u8 *)edid, monitor_name, &name);
3325	/* max: 13 bytes EDID, 16 bytes ELD */
3326	for (mnl = 0; name && mnl < 13; mnl++) {
3327		if (name[mnl] == 0x0a)
3328			break;
3329		eld[20 + mnl] = name[mnl];
3330	}
3331	eld[4] = (cea[1] << 5) | mnl;
3332	DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
3333
3334	eld[0] = 2 << 3;		/* ELD version: 2 */
3335
3336	eld[16] = edid->mfg_id[0];
3337	eld[17] = edid->mfg_id[1];
3338	eld[18] = edid->prod_code[0];
3339	eld[19] = edid->prod_code[1];
3340
3341	if (cea_revision(cea) >= 3) {
3342		int i, start, end;
3343
3344		if (cea_db_offsets(cea, &start, &end)) {
3345			start = 0;
3346			end = 0;
3347		}
3348
3349		for_each_cea_db(cea, i, start, end) {
3350			db = &cea[i];
3351			dbl = cea_db_payload_len(db);
3352
3353			switch (cea_db_tag(db)) {
3354				int sad_count;
3355
3356			case AUDIO_BLOCK:
3357				/* Audio Data Block, contains SADs */
3358				sad_count = min(dbl / 3, 15 - total_sad_count);
3359				if (sad_count >= 1)
3360					memcpy(eld + 20 + mnl + total_sad_count * 3,
3361					       &db[1], sad_count * 3);
3362				total_sad_count += sad_count;
3363				break;
3364			case SPEAKER_BLOCK:
3365				/* Speaker Allocation Data Block */
3366				if (dbl >= 1)
3367					eld[7] = db[1];
3368				break;
3369			case VENDOR_BLOCK:
3370				/* HDMI Vendor-Specific Data Block */
3371				if (cea_db_is_hdmi_vsdb(db))
3372					parse_hdmi_vsdb(connector, db);
3373				break;
3374			default:
3375				break;
3376			}
3377		}
3378	}
3379	eld[5] |= total_sad_count << 4;
3380
3381	eld[DRM_ELD_BASELINE_ELD_LEN] =
3382		DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
3383
3384	DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
3385		      drm_eld_size(eld), total_sad_count);
3386}
3387EXPORT_SYMBOL(drm_edid_to_eld);
3388
3389/**
3390 * drm_edid_to_sad - extracts SADs from EDID
3391 * @edid: EDID to parse
3392 * @sads: pointer that will be set to the extracted SADs
3393 *
3394 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
 
3395 *
3396 * Note: The returned pointer needs to be freed using kfree().
3397 *
3398 * Return: The number of found SADs or negative number on error.
3399 */
3400int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3401{
3402	int count = 0;
3403	int i, start, end, dbl;
3404	u8 *cea;
3405
3406	cea = drm_find_cea_extension(edid);
3407	if (!cea) {
3408		DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3409		return -ENOENT;
3410	}
3411
3412	if (cea_revision(cea) < 3) {
3413		DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3414		return -ENOTSUPP;
3415	}
3416
3417	if (cea_db_offsets(cea, &start, &end)) {
3418		DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3419		return -EPROTO;
3420	}
3421
3422	for_each_cea_db(cea, i, start, end) {
3423		u8 *db = &cea[i];
3424
3425		if (cea_db_tag(db) == AUDIO_BLOCK) {
3426			int j;
3427			dbl = cea_db_payload_len(db);
3428
3429			count = dbl / 3; /* SAD is 3B */
3430			*sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
3431			if (!*sads)
3432				return -ENOMEM;
3433			for (j = 0; j < count; j++) {
3434				u8 *sad = &db[1 + j * 3];
3435
3436				(*sads)[j].format = (sad[0] & 0x78) >> 3;
3437				(*sads)[j].channels = sad[0] & 0x7;
3438				(*sads)[j].freq = sad[1] & 0x7F;
3439				(*sads)[j].byte2 = sad[2];
3440			}
3441			break;
3442		}
3443	}
3444
3445	return count;
3446}
3447EXPORT_SYMBOL(drm_edid_to_sad);
3448
3449/**
3450 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
3451 * @edid: EDID to parse
3452 * @sadb: pointer to the speaker block
3453 *
3454 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
 
3455 *
3456 * Note: The returned pointer needs to be freed using kfree().
3457 *
3458 * Return: The number of found Speaker Allocation Blocks or negative number on
3459 * error.
3460 */
3461int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
3462{
3463	int count = 0;
3464	int i, start, end, dbl;
3465	const u8 *cea;
3466
3467	cea = drm_find_cea_extension(edid);
3468	if (!cea) {
3469		DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3470		return -ENOENT;
3471	}
3472
3473	if (cea_revision(cea) < 3) {
3474		DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3475		return -ENOTSUPP;
3476	}
3477
3478	if (cea_db_offsets(cea, &start, &end)) {
3479		DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3480		return -EPROTO;
3481	}
3482
3483	for_each_cea_db(cea, i, start, end) {
3484		const u8 *db = &cea[i];
3485
3486		if (cea_db_tag(db) == SPEAKER_BLOCK) {
3487			dbl = cea_db_payload_len(db);
3488
3489			/* Speaker Allocation Data Block */
3490			if (dbl == 3) {
3491				*sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
3492				if (!*sadb)
3493					return -ENOMEM;
 
3494				count = dbl;
3495				break;
3496			}
3497		}
3498	}
3499
3500	return count;
3501}
3502EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
3503
3504/**
3505 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
3506 * @connector: connector associated with the HDMI/DP sink
3507 * @mode: the display mode
3508 *
3509 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
3510 * the sink doesn't support audio or video.
3511 */
3512int drm_av_sync_delay(struct drm_connector *connector,
3513		      const struct drm_display_mode *mode)
3514{
3515	int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
3516	int a, v;
3517
3518	if (!connector->latency_present[0])
3519		return 0;
3520	if (!connector->latency_present[1])
3521		i = 0;
3522
3523	a = connector->audio_latency[i];
3524	v = connector->video_latency[i];
3525
3526	/*
3527	 * HDMI/DP sink doesn't support audio or video?
3528	 */
3529	if (a == 255 || v == 255)
3530		return 0;
3531
3532	/*
3533	 * Convert raw EDID values to millisecond.
3534	 * Treat unknown latency as 0ms.
3535	 */
3536	if (a)
3537		a = min(2 * (a - 1), 500);
3538	if (v)
3539		v = min(2 * (v - 1), 500);
3540
3541	return max(v - a, 0);
3542}
3543EXPORT_SYMBOL(drm_av_sync_delay);
3544
3545/**
3546 * drm_select_eld - select one ELD from multiple HDMI/DP sinks
3547 * @encoder: the encoder just changed display mode
 
3548 *
3549 * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
3550 * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
3551 *
3552 * Return: The connector associated with the first HDMI/DP sink that has ELD
3553 * attached to it.
3554 */
3555struct drm_connector *drm_select_eld(struct drm_encoder *encoder)
 
3556{
3557	struct drm_connector *connector;
3558	struct drm_device *dev = encoder->dev;
3559
3560	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
3561	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3562
3563	drm_for_each_connector(connector, dev)
3564		if (connector->encoder == encoder && connector->eld[0])
3565			return connector;
3566
3567	return NULL;
3568}
3569EXPORT_SYMBOL(drm_select_eld);
3570
3571/**
3572 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
3573 * @edid: monitor EDID information
3574 *
3575 * Parse the CEA extension according to CEA-861-B.
3576 *
3577 * Return: True if the monitor is HDMI, false if not or unknown.
3578 */
3579bool drm_detect_hdmi_monitor(struct edid *edid)
3580{
3581	u8 *edid_ext;
3582	int i;
3583	int start_offset, end_offset;
3584
3585	edid_ext = drm_find_cea_extension(edid);
3586	if (!edid_ext)
3587		return false;
3588
3589	if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3590		return false;
3591
3592	/*
3593	 * Because HDMI identifier is in Vendor Specific Block,
3594	 * search it from all data blocks of CEA extension.
3595	 */
3596	for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3597		if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
3598			return true;
3599	}
3600
3601	return false;
3602}
3603EXPORT_SYMBOL(drm_detect_hdmi_monitor);
3604
3605/**
3606 * drm_detect_monitor_audio - check monitor audio capability
3607 * @edid: EDID block to scan
3608 *
3609 * Monitor should have CEA extension block.
3610 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
3611 * audio' only. If there is any audio extension block and supported
3612 * audio format, assume at least 'basic audio' support, even if 'basic
3613 * audio' is not defined in EDID.
3614 *
3615 * Return: True if the monitor supports audio, false otherwise.
3616 */
3617bool drm_detect_monitor_audio(struct edid *edid)
3618{
3619	u8 *edid_ext;
3620	int i, j;
3621	bool has_audio = false;
3622	int start_offset, end_offset;
3623
3624	edid_ext = drm_find_cea_extension(edid);
3625	if (!edid_ext)
3626		goto end;
3627
3628	has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
3629
3630	if (has_audio) {
3631		DRM_DEBUG_KMS("Monitor has basic audio support\n");
3632		goto end;
3633	}
3634
3635	if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3636		goto end;
3637
3638	for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3639		if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
3640			has_audio = true;
3641			for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
3642				DRM_DEBUG_KMS("CEA audio format %d\n",
3643					      (edid_ext[i + j] >> 3) & 0xf);
3644			goto end;
3645		}
3646	}
3647end:
3648	return has_audio;
3649}
3650EXPORT_SYMBOL(drm_detect_monitor_audio);
3651
3652/**
3653 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
3654 * @edid: EDID block to scan
3655 *
3656 * Check whether the monitor reports the RGB quantization range selection
3657 * as supported. The AVI infoframe can then be used to inform the monitor
3658 * which quantization range (full or limited) is used.
3659 *
3660 * Return: True if the RGB quantization range is selectable, false otherwise.
3661 */
3662bool drm_rgb_quant_range_selectable(struct edid *edid)
3663{
3664	u8 *edid_ext;
3665	int i, start, end;
3666
3667	edid_ext = drm_find_cea_extension(edid);
3668	if (!edid_ext)
3669		return false;
3670
3671	if (cea_db_offsets(edid_ext, &start, &end))
3672		return false;
3673
3674	for_each_cea_db(edid_ext, i, start, end) {
3675		if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
3676		    cea_db_payload_len(&edid_ext[i]) == 2) {
3677			DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
3678			return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
3679		}
3680	}
3681
3682	return false;
3683}
3684EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
3685
3686/**
3687 * drm_assign_hdmi_deep_color_info - detect whether monitor supports
3688 * hdmi deep color modes and update drm_display_info if so.
3689 * @edid: monitor EDID information
3690 * @info: Updated with maximum supported deep color bpc and color format
3691 *        if deep color supported.
3692 * @connector: DRM connector, used only for debug output
3693 *
3694 * Parse the CEA extension according to CEA-861-B.
3695 * Return true if HDMI deep color supported, false if not or unknown.
3696 */
3697static bool drm_assign_hdmi_deep_color_info(struct edid *edid,
3698                                            struct drm_display_info *info,
3699                                            struct drm_connector *connector)
3700{
3701	u8 *edid_ext, *hdmi;
3702	int i;
3703	int start_offset, end_offset;
3704	unsigned int dc_bpc = 0;
3705
3706	edid_ext = drm_find_cea_extension(edid);
3707	if (!edid_ext)
3708		return false;
3709
3710	if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3711		return false;
3712
3713	/*
3714	 * Because HDMI identifier is in Vendor Specific Block,
3715	 * search it from all data blocks of CEA extension.
3716	 */
3717	for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3718		if (cea_db_is_hdmi_vsdb(&edid_ext[i])) {
3719			/* HDMI supports at least 8 bpc */
3720			info->bpc = 8;
3721
3722			hdmi = &edid_ext[i];
3723			if (cea_db_payload_len(hdmi) < 6)
3724				return false;
3725
3726			if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
3727				dc_bpc = 10;
3728				info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
3729				DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
3730						  connector->name);
3731			}
3732
3733			if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
3734				dc_bpc = 12;
3735				info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
3736				DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
3737						  connector->name);
3738			}
3739
3740			if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
3741				dc_bpc = 16;
3742				info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
3743				DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
3744						  connector->name);
3745			}
3746
3747			if (dc_bpc > 0) {
3748				DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
3749						  connector->name, dc_bpc);
3750				info->bpc = dc_bpc;
3751
3752				/*
3753				 * Deep color support mandates RGB444 support for all video
3754				 * modes and forbids YCRCB422 support for all video modes per
3755				 * HDMI 1.3 spec.
3756				 */
3757				info->color_formats = DRM_COLOR_FORMAT_RGB444;
3758
3759				/* YCRCB444 is optional according to spec. */
3760				if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
3761					info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3762					DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
3763							  connector->name);
3764				}
3765
3766				/*
3767				 * Spec says that if any deep color mode is supported at all,
3768				 * then deep color 36 bit must be supported.
3769				 */
3770				if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
3771					DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
3772							  connector->name);
3773				}
3774
3775				return true;
3776			}
3777			else {
3778				DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
3779						  connector->name);
3780			}
3781		}
3782	}
3783
3784	return false;
3785}
3786
3787/**
3788 * drm_add_display_info - pull display info out if present
3789 * @edid: EDID data
3790 * @info: display info (attached to connector)
3791 * @connector: connector whose edid is used to build display info
3792 *
3793 * Grab any available display info and stuff it into the drm_display_info
3794 * structure that's part of the connector.  Useful for tracking bpp and
3795 * color spaces.
3796 */
3797static void drm_add_display_info(struct edid *edid,
3798                                 struct drm_display_info *info,
3799                                 struct drm_connector *connector)
3800{
3801	u8 *edid_ext;
3802
3803	info->width_mm = edid->width_cm * 10;
3804	info->height_mm = edid->height_cm * 10;
3805
3806	/* driver figures it out in this case */
3807	info->bpc = 0;
3808	info->color_formats = 0;
3809
3810	if (edid->revision < 3)
3811		return;
3812
3813	if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
3814		return;
3815
3816	/* Get data from CEA blocks if present */
3817	edid_ext = drm_find_cea_extension(edid);
3818	if (edid_ext) {
3819		info->cea_rev = edid_ext[1];
3820
3821		/* The existence of a CEA block should imply RGB support */
3822		info->color_formats = DRM_COLOR_FORMAT_RGB444;
3823		if (edid_ext[3] & EDID_CEA_YCRCB444)
3824			info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3825		if (edid_ext[3] & EDID_CEA_YCRCB422)
3826			info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
3827	}
3828
3829	/* HDMI deep color modes supported? Assign to info, if so */
3830	drm_assign_hdmi_deep_color_info(edid, info, connector);
3831
3832	/* Only defined for 1.4 with digital displays */
3833	if (edid->revision < 4)
3834		return;
3835
3836	switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
3837	case DRM_EDID_DIGITAL_DEPTH_6:
3838		info->bpc = 6;
3839		break;
3840	case DRM_EDID_DIGITAL_DEPTH_8:
3841		info->bpc = 8;
3842		break;
3843	case DRM_EDID_DIGITAL_DEPTH_10:
3844		info->bpc = 10;
3845		break;
3846	case DRM_EDID_DIGITAL_DEPTH_12:
3847		info->bpc = 12;
3848		break;
3849	case DRM_EDID_DIGITAL_DEPTH_14:
3850		info->bpc = 14;
3851		break;
3852	case DRM_EDID_DIGITAL_DEPTH_16:
3853		info->bpc = 16;
3854		break;
3855	case DRM_EDID_DIGITAL_DEPTH_UNDEF:
3856	default:
3857		info->bpc = 0;
3858		break;
3859	}
3860
3861	DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
3862			  connector->name, info->bpc);
3863
3864	info->color_formats |= DRM_COLOR_FORMAT_RGB444;
3865	if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
3866		info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3867	if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
3868		info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
3869}
3870
3871/**
3872 * drm_add_edid_modes - add modes from EDID data, if available
3873 * @connector: connector we're probing
3874 * @edid: EDID data
3875 *
3876 * Add the specified modes to the connector's mode list.
3877 *
3878 * Return: The number of modes added or 0 if we couldn't find any.
3879 */
3880int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
3881{
3882	int num_modes = 0;
3883	u32 quirks;
3884
3885	if (edid == NULL) {
3886		return 0;
3887	}
3888	if (!drm_edid_is_valid(edid)) {
3889		dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
3890			 connector->name);
3891		return 0;
3892	}
3893
3894	quirks = edid_get_quirks(edid);
3895
3896	/*
3897	 * EDID spec says modes should be preferred in this order:
3898	 * - preferred detailed mode
3899	 * - other detailed modes from base block
3900	 * - detailed modes from extension blocks
3901	 * - CVT 3-byte code modes
3902	 * - standard timing codes
3903	 * - established timing codes
3904	 * - modes inferred from GTF or CVT range information
3905	 *
3906	 * We get this pretty much right.
3907	 *
3908	 * XXX order for additional mode types in extension blocks?
3909	 */
3910	num_modes += add_detailed_modes(connector, edid, quirks);
3911	num_modes += add_cvt_modes(connector, edid);
3912	num_modes += add_standard_modes(connector, edid);
3913	num_modes += add_established_modes(connector, edid);
3914	num_modes += add_cea_modes(connector, edid);
3915	num_modes += add_alternate_cea_modes(connector, edid);
3916	if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
3917		num_modes += add_inferred_modes(connector, edid);
 
 
3918
3919	if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
3920		edid_fixup_preferred(connector, quirks);
3921
3922	drm_add_display_info(edid, &connector->display_info, connector);
3923
3924	if (quirks & EDID_QUIRK_FORCE_8BPC)
3925		connector->display_info.bpc = 8;
3926
3927	if (quirks & EDID_QUIRK_FORCE_12BPC)
3928		connector->display_info.bpc = 12;
3929
3930	return num_modes;
3931}
3932EXPORT_SYMBOL(drm_add_edid_modes);
3933
3934/**
3935 * drm_add_modes_noedid - add modes for the connectors without EDID
3936 * @connector: connector we're probing
3937 * @hdisplay: the horizontal display limit
3938 * @vdisplay: the vertical display limit
3939 *
3940 * Add the specified modes to the connector's mode list. Only when the
3941 * hdisplay/vdisplay is not beyond the given limit, it will be added.
3942 *
3943 * Return: The number of modes added or 0 if we couldn't find any.
3944 */
3945int drm_add_modes_noedid(struct drm_connector *connector,
3946			int hdisplay, int vdisplay)
3947{
3948	int i, count, num_modes = 0;
3949	struct drm_display_mode *mode;
3950	struct drm_device *dev = connector->dev;
3951
3952	count = ARRAY_SIZE(drm_dmt_modes);
3953	if (hdisplay < 0)
3954		hdisplay = 0;
3955	if (vdisplay < 0)
3956		vdisplay = 0;
3957
3958	for (i = 0; i < count; i++) {
3959		const struct drm_display_mode *ptr = &drm_dmt_modes[i];
3960		if (hdisplay && vdisplay) {
3961			/*
3962			 * Only when two are valid, they will be used to check
3963			 * whether the mode should be added to the mode list of
3964			 * the connector.
3965			 */
3966			if (ptr->hdisplay > hdisplay ||
3967					ptr->vdisplay > vdisplay)
3968				continue;
3969		}
3970		if (drm_mode_vrefresh(ptr) > 61)
3971			continue;
3972		mode = drm_mode_duplicate(dev, ptr);
3973		if (mode) {
3974			drm_mode_probed_add(connector, mode);
3975			num_modes++;
3976		}
3977	}
3978	return num_modes;
3979}
3980EXPORT_SYMBOL(drm_add_modes_noedid);
3981
3982/**
3983 * drm_set_preferred_mode - Sets the preferred mode of a connector
3984 * @connector: connector whose mode list should be processed
3985 * @hpref: horizontal resolution of preferred mode
3986 * @vpref: vertical resolution of preferred mode
3987 *
3988 * Marks a mode as preferred if it matches the resolution specified by @hpref
3989 * and @vpref.
3990 */
3991void drm_set_preferred_mode(struct drm_connector *connector,
3992			   int hpref, int vpref)
3993{
3994	struct drm_display_mode *mode;
3995
3996	list_for_each_entry(mode, &connector->probed_modes, head) {
3997		if (mode->hdisplay == hpref &&
3998		    mode->vdisplay == vpref)
3999			mode->type |= DRM_MODE_TYPE_PREFERRED;
4000	}
4001}
4002EXPORT_SYMBOL(drm_set_preferred_mode);
4003
4004/**
4005 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
4006 *                                              data from a DRM display mode
4007 * @frame: HDMI AVI infoframe
4008 * @mode: DRM display mode
4009 *
4010 * Return: 0 on success or a negative error code on failure.
4011 */
4012int
4013drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
4014					 const struct drm_display_mode *mode)
4015{
4016	int err;
4017
4018	if (!frame || !mode)
4019		return -EINVAL;
4020
4021	err = hdmi_avi_infoframe_init(frame);
4022	if (err < 0)
4023		return err;
4024
4025	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
4026		frame->pixel_repeat = 1;
4027
4028	frame->video_code = drm_match_cea_mode(mode);
4029
4030	frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
4031
4032	/*
4033	 * Populate picture aspect ratio from either
4034	 * user input (if specified) or from the CEA mode list.
4035	 */
4036	if (mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_4_3 ||
4037		mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_16_9)
4038		frame->picture_aspect = mode->picture_aspect_ratio;
4039	else if (frame->video_code > 0)
4040		frame->picture_aspect = drm_get_cea_aspect_ratio(
4041						frame->video_code);
4042
4043	frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
4044	frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
4045
4046	return 0;
4047}
4048EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
4049
4050static enum hdmi_3d_structure
4051s3d_structure_from_display_mode(const struct drm_display_mode *mode)
4052{
4053	u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
4054
4055	switch (layout) {
4056	case DRM_MODE_FLAG_3D_FRAME_PACKING:
4057		return HDMI_3D_STRUCTURE_FRAME_PACKING;
4058	case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
4059		return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
4060	case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
4061		return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
4062	case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
4063		return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
4064	case DRM_MODE_FLAG_3D_L_DEPTH:
4065		return HDMI_3D_STRUCTURE_L_DEPTH;
4066	case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
4067		return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
4068	case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
4069		return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
4070	case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
4071		return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
4072	default:
4073		return HDMI_3D_STRUCTURE_INVALID;
4074	}
4075}
4076
4077/**
4078 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
4079 * data from a DRM display mode
4080 * @frame: HDMI vendor infoframe
4081 * @mode: DRM display mode
4082 *
4083 * Note that there's is a need to send HDMI vendor infoframes only when using a
4084 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
4085 * function will return -EINVAL, error that can be safely ignored.
4086 *
4087 * Return: 0 on success or a negative error code on failure.
4088 */
4089int
4090drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
4091					    const struct drm_display_mode *mode)
4092{
4093	int err;
4094	u32 s3d_flags;
4095	u8 vic;
4096
4097	if (!frame || !mode)
4098		return -EINVAL;
4099
4100	vic = drm_match_hdmi_mode(mode);
4101	s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
4102
4103	if (!vic && !s3d_flags)
4104		return -EINVAL;
4105
4106	if (vic && s3d_flags)
4107		return -EINVAL;
4108
4109	err = hdmi_vendor_infoframe_init(frame);
4110	if (err < 0)
4111		return err;
4112
4113	if (vic)
4114		frame->vic = vic;
4115	else
4116		frame->s3d_struct = s3d_structure_from_display_mode(mode);
4117
4118	return 0;
4119}
4120EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
4121
4122static int drm_parse_display_id(struct drm_connector *connector,
4123				u8 *displayid, int length,
4124				bool is_edid_extension)
4125{
4126	/* if this is an EDID extension the first byte will be 0x70 */
4127	int idx = 0;
4128	struct displayid_hdr *base;
4129	struct displayid_block *block;
4130	u8 csum = 0;
4131	int i;
4132
4133	if (is_edid_extension)
4134		idx = 1;
4135
4136	base = (struct displayid_hdr *)&displayid[idx];
4137
4138	DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
4139		      base->rev, base->bytes, base->prod_id, base->ext_count);
4140
4141	if (base->bytes + 5 > length - idx)
4142		return -EINVAL;
4143
4144	for (i = idx; i <= base->bytes + 5; i++) {
4145		csum += displayid[i];
4146	}
4147	if (csum) {
4148		DRM_ERROR("DisplayID checksum invalid, remainder is %d\n", csum);
4149		return -EINVAL;
4150	}
4151
4152	block = (struct displayid_block *)&displayid[idx + 4];
4153	DRM_DEBUG_KMS("block id %d, rev %d, len %d\n",
4154		      block->tag, block->rev, block->num_bytes);
4155
4156	switch (block->tag) {
4157	case DATA_BLOCK_TILED_DISPLAY: {
4158		struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
4159
4160		u16 w, h;
4161		u8 tile_v_loc, tile_h_loc;
4162		u8 num_v_tile, num_h_tile;
4163		struct drm_tile_group *tg;
4164
4165		w = tile->tile_size[0] | tile->tile_size[1] << 8;
4166		h = tile->tile_size[2] | tile->tile_size[3] << 8;
4167
4168		num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
4169		num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
4170		tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
4171		tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
4172
4173		connector->has_tile = true;
4174		if (tile->tile_cap & 0x80)
4175			connector->tile_is_single_monitor = true;
4176
4177		connector->num_h_tile = num_h_tile + 1;
4178		connector->num_v_tile = num_v_tile + 1;
4179		connector->tile_h_loc = tile_h_loc;
4180		connector->tile_v_loc = tile_v_loc;
4181		connector->tile_h_size = w + 1;
4182		connector->tile_v_size = h + 1;
4183
4184		DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
4185		DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
4186		DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
4187		       num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
4188		DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
4189
4190		tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
4191		if (!tg) {
4192			tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
4193		}
4194		if (!tg)
4195			return -ENOMEM;
4196
4197		if (connector->tile_group != tg) {
4198			/* if we haven't got a pointer,
4199			   take the reference, drop ref to old tile group */
4200			if (connector->tile_group) {
4201				drm_mode_put_tile_group(connector->dev, connector->tile_group);
4202			}
4203			connector->tile_group = tg;
4204		} else
4205			/* if same tile group, then release the ref we just took. */
4206			drm_mode_put_tile_group(connector->dev, tg);
4207	}
4208		break;
4209	default:
4210		printk("unknown displayid tag %d\n", block->tag);
4211		break;
4212	}
4213	return 0;
4214}
4215
4216static void drm_get_displayid(struct drm_connector *connector,
4217			      struct edid *edid)
4218{
4219	void *displayid = NULL;
4220	int ret;
4221	connector->has_tile = false;
4222	displayid = drm_find_displayid_extension(edid);
4223	if (!displayid) {
4224		/* drop reference to any tile group we had */
4225		goto out_drop_ref;
4226	}
4227
4228	ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
4229	if (ret < 0)
4230		goto out_drop_ref;
4231	if (!connector->has_tile)
4232		goto out_drop_ref;
4233	return;
4234out_drop_ref:
4235	if (connector->tile_group) {
4236		drm_mode_put_tile_group(connector->dev, connector->tile_group);
4237		connector->tile_group = NULL;
4238	}
4239	return;
4240}
v3.15
   1/*
   2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
   3 * Copyright (c) 2007-2008 Intel Corporation
   4 *   Jesse Barnes <jesse.barnes@intel.com>
   5 * Copyright 2010 Red Hat, Inc.
   6 *
   7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
   8 * FB layer.
   9 *   Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
  10 *
  11 * Permission is hereby granted, free of charge, to any person obtaining a
  12 * copy of this software and associated documentation files (the "Software"),
  13 * to deal in the Software without restriction, including without limitation
  14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
  15 * and/or sell copies of the Software, and to permit persons to whom the
  16 * Software is furnished to do so, subject to the following conditions:
  17 *
  18 * The above copyright notice and this permission notice (including the
  19 * next paragraph) shall be included in all copies or substantial portions
  20 * of the Software.
  21 *
  22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  28 * DEALINGS IN THE SOFTWARE.
  29 */
  30#include <linux/kernel.h>
  31#include <linux/slab.h>
  32#include <linux/hdmi.h>
  33#include <linux/i2c.h>
  34#include <linux/module.h>
 
  35#include <drm/drmP.h>
  36#include <drm/drm_edid.h>
 
  37
  38#define version_greater(edid, maj, min) \
  39	(((edid)->version > (maj)) || \
  40	 ((edid)->version == (maj) && (edid)->revision > (min)))
  41
  42#define EDID_EST_TIMINGS 16
  43#define EDID_STD_TIMINGS 8
  44#define EDID_DETAILED_TIMINGS 4
  45
  46/*
  47 * EDID blocks out in the wild have a variety of bugs, try to collect
  48 * them here (note that userspace may work around broken monitors first,
  49 * but fixes should make their way here so that the kernel "just works"
  50 * on as many displays as possible).
  51 */
  52
  53/* First detailed mode wrong, use largest 60Hz mode */
  54#define EDID_QUIRK_PREFER_LARGE_60		(1 << 0)
  55/* Reported 135MHz pixel clock is too high, needs adjustment */
  56#define EDID_QUIRK_135_CLOCK_TOO_HIGH		(1 << 1)
  57/* Prefer the largest mode at 75 Hz */
  58#define EDID_QUIRK_PREFER_LARGE_75		(1 << 2)
  59/* Detail timing is in cm not mm */
  60#define EDID_QUIRK_DETAILED_IN_CM		(1 << 3)
  61/* Detailed timing descriptors have bogus size values, so just take the
  62 * maximum size and use that.
  63 */
  64#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE	(1 << 4)
  65/* Monitor forgot to set the first detailed is preferred bit. */
  66#define EDID_QUIRK_FIRST_DETAILED_PREFERRED	(1 << 5)
  67/* use +hsync +vsync for detailed mode */
  68#define EDID_QUIRK_DETAILED_SYNC_PP		(1 << 6)
  69/* Force reduced-blanking timings for detailed modes */
  70#define EDID_QUIRK_FORCE_REDUCED_BLANKING	(1 << 7)
  71/* Force 8bpc */
  72#define EDID_QUIRK_FORCE_8BPC			(1 << 8)
 
 
  73
  74struct detailed_mode_closure {
  75	struct drm_connector *connector;
  76	struct edid *edid;
  77	bool preferred;
  78	u32 quirks;
  79	int modes;
  80};
  81
  82#define LEVEL_DMT	0
  83#define LEVEL_GTF	1
  84#define LEVEL_GTF2	2
  85#define LEVEL_CVT	3
  86
  87static struct edid_quirk {
  88	char vendor[4];
  89	int product_id;
  90	u32 quirks;
  91} edid_quirk_list[] = {
  92	/* Acer AL1706 */
  93	{ "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
  94	/* Acer F51 */
  95	{ "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
  96	/* Unknown Acer */
  97	{ "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  98
  99	/* Belinea 10 15 55 */
 100	{ "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
 101	{ "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
 102
 103	/* Envision Peripherals, Inc. EN-7100e */
 104	{ "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
 105	/* Envision EN2028 */
 106	{ "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
 107
 108	/* Funai Electronics PM36B */
 109	{ "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
 110	  EDID_QUIRK_DETAILED_IN_CM },
 111
 112	/* LG Philips LCD LP154W01-A5 */
 113	{ "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
 114	{ "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
 115
 116	/* Philips 107p5 CRT */
 117	{ "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
 118
 119	/* Proview AY765C */
 120	{ "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
 121
 122	/* Samsung SyncMaster 205BW.  Note: irony */
 123	{ "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
 124	/* Samsung SyncMaster 22[5-6]BW */
 125	{ "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
 126	{ "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
 127
 
 
 
 128	/* ViewSonic VA2026w */
 129	{ "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
 130
 131	/* Medion MD 30217 PG */
 132	{ "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
 133
 134	/* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
 135	{ "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
 136};
 137
 138/*
 139 * Autogenerated from the DMT spec.
 140 * This table is copied from xfree86/modes/xf86EdidModes.c.
 141 */
 142static const struct drm_display_mode drm_dmt_modes[] = {
 143	/* 640x350@85Hz */
 144	{ DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
 145		   736, 832, 0, 350, 382, 385, 445, 0,
 146		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 147	/* 640x400@85Hz */
 148	{ DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
 149		   736, 832, 0, 400, 401, 404, 445, 0,
 150		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 151	/* 720x400@85Hz */
 152	{ DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
 153		   828, 936, 0, 400, 401, 404, 446, 0,
 154		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 155	/* 640x480@60Hz */
 156	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
 157		   752, 800, 0, 480, 489, 492, 525, 0,
 158		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
 159	/* 640x480@72Hz */
 160	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
 161		   704, 832, 0, 480, 489, 492, 520, 0,
 162		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
 163	/* 640x480@75Hz */
 164	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
 165		   720, 840, 0, 480, 481, 484, 500, 0,
 166		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
 167	/* 640x480@85Hz */
 168	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
 169		   752, 832, 0, 480, 481, 484, 509, 0,
 170		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
 171	/* 800x600@56Hz */
 172	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
 173		   896, 1024, 0, 600, 601, 603, 625, 0,
 174		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 175	/* 800x600@60Hz */
 176	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
 177		   968, 1056, 0, 600, 601, 605, 628, 0,
 178		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 179	/* 800x600@72Hz */
 180	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
 181		   976, 1040, 0, 600, 637, 643, 666, 0,
 182		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 183	/* 800x600@75Hz */
 184	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
 185		   896, 1056, 0, 600, 601, 604, 625, 0,
 186		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 187	/* 800x600@85Hz */
 188	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
 189		   896, 1048, 0, 600, 601, 604, 631, 0,
 190		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 191	/* 800x600@120Hz RB */
 192	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
 193		   880, 960, 0, 600, 603, 607, 636, 0,
 194		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 195	/* 848x480@60Hz */
 196	{ DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
 197		   976, 1088, 0, 480, 486, 494, 517, 0,
 198		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 199	/* 1024x768@43Hz, interlace */
 200	{ DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
 201		   1208, 1264, 0, 768, 768, 772, 817, 0,
 202		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
 203			DRM_MODE_FLAG_INTERLACE) },
 204	/* 1024x768@60Hz */
 205	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
 206		   1184, 1344, 0, 768, 771, 777, 806, 0,
 207		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
 208	/* 1024x768@70Hz */
 209	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
 210		   1184, 1328, 0, 768, 771, 777, 806, 0,
 211		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
 212	/* 1024x768@75Hz */
 213	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
 214		   1136, 1312, 0, 768, 769, 772, 800, 0,
 215		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 216	/* 1024x768@85Hz */
 217	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
 218		   1168, 1376, 0, 768, 769, 772, 808, 0,
 219		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 220	/* 1024x768@120Hz RB */
 221	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
 222		   1104, 1184, 0, 768, 771, 775, 813, 0,
 223		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 224	/* 1152x864@75Hz */
 225	{ DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
 226		   1344, 1600, 0, 864, 865, 868, 900, 0,
 227		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 228	/* 1280x768@60Hz RB */
 
 
 
 
 229	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
 230		   1360, 1440, 0, 768, 771, 778, 790, 0,
 231		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 232	/* 1280x768@60Hz */
 233	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
 234		   1472, 1664, 0, 768, 771, 778, 798, 0,
 235		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 236	/* 1280x768@75Hz */
 237	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
 238		   1488, 1696, 0, 768, 771, 778, 805, 0,
 239		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 240	/* 1280x768@85Hz */
 241	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
 242		   1496, 1712, 0, 768, 771, 778, 809, 0,
 243		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 244	/* 1280x768@120Hz RB */
 245	{ DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
 246		   1360, 1440, 0, 768, 771, 778, 813, 0,
 247		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 248	/* 1280x800@60Hz RB */
 249	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
 250		   1360, 1440, 0, 800, 803, 809, 823, 0,
 251		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 252	/* 1280x800@60Hz */
 253	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
 254		   1480, 1680, 0, 800, 803, 809, 831, 0,
 255		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 256	/* 1280x800@75Hz */
 257	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
 258		   1488, 1696, 0, 800, 803, 809, 838, 0,
 259		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 260	/* 1280x800@85Hz */
 261	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
 262		   1496, 1712, 0, 800, 803, 809, 843, 0,
 263		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 264	/* 1280x800@120Hz RB */
 265	{ DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
 266		   1360, 1440, 0, 800, 803, 809, 847, 0,
 267		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 268	/* 1280x960@60Hz */
 269	{ DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
 270		   1488, 1800, 0, 960, 961, 964, 1000, 0,
 271		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 272	/* 1280x960@85Hz */
 273	{ DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
 274		   1504, 1728, 0, 960, 961, 964, 1011, 0,
 275		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 276	/* 1280x960@120Hz RB */
 277	{ DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
 278		   1360, 1440, 0, 960, 963, 967, 1017, 0,
 279		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 280	/* 1280x1024@60Hz */
 281	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
 282		   1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
 283		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 284	/* 1280x1024@75Hz */
 285	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
 286		   1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
 287		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 288	/* 1280x1024@85Hz */
 289	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
 290		   1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
 291		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 292	/* 1280x1024@120Hz RB */
 293	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
 294		   1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
 295		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 296	/* 1360x768@60Hz */
 297	{ DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
 298		   1536, 1792, 0, 768, 771, 777, 795, 0,
 299		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 300	/* 1360x768@120Hz RB */
 301	{ DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
 302		   1440, 1520, 0, 768, 771, 776, 813, 0,
 303		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 304	/* 1400x1050@60Hz RB */
 
 
 
 
 
 
 
 
 305	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
 306		   1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
 307		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 308	/* 1400x1050@60Hz */
 309	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
 310		   1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
 311		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 312	/* 1400x1050@75Hz */
 313	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
 314		   1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
 315		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 316	/* 1400x1050@85Hz */
 317	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
 318		   1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
 319		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 320	/* 1400x1050@120Hz RB */
 321	{ DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
 322		   1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
 323		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 324	/* 1440x900@60Hz RB */
 325	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
 326		   1520, 1600, 0, 900, 903, 909, 926, 0,
 327		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 328	/* 1440x900@60Hz */
 329	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
 330		   1672, 1904, 0, 900, 903, 909, 934, 0,
 331		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 332	/* 1440x900@75Hz */
 333	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
 334		   1688, 1936, 0, 900, 903, 909, 942, 0,
 335		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 336	/* 1440x900@85Hz */
 337	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
 338		   1696, 1952, 0, 900, 903, 909, 948, 0,
 339		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 340	/* 1440x900@120Hz RB */
 341	{ DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
 342		   1520, 1600, 0, 900, 903, 909, 953, 0,
 343		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 344	/* 1600x1200@60Hz */
 
 
 
 
 345	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
 346		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
 347		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 348	/* 1600x1200@65Hz */
 349	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
 350		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
 351		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 352	/* 1600x1200@70Hz */
 353	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
 354		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
 355		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 356	/* 1600x1200@75Hz */
 357	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
 358		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
 359		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 360	/* 1600x1200@85Hz */
 361	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
 362		   1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
 363		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
 364	/* 1600x1200@120Hz RB */
 365	{ DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
 366		   1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
 367		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 368	/* 1680x1050@60Hz RB */
 369	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
 370		   1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
 371		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 372	/* 1680x1050@60Hz */
 373	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
 374		   1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
 375		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 376	/* 1680x1050@75Hz */
 377	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
 378		   1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
 379		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 380	/* 1680x1050@85Hz */
 381	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
 382		   1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
 383		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 384	/* 1680x1050@120Hz RB */
 385	{ DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
 386		   1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
 387		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 388	/* 1792x1344@60Hz */
 389	{ DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
 390		   2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
 391		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 392	/* 1792x1344@75Hz */
 393	{ DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
 394		   2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
 395		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 396	/* 1792x1344@120Hz RB */
 397	{ DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
 398		   1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
 399		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 400	/* 1856x1392@60Hz */
 401	{ DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
 402		   2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
 403		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 404	/* 1856x1392@75Hz */
 405	{ DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
 406		   2208, 2560, 0, 1392, 1395, 1399, 1500, 0,
 407		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 408	/* 1856x1392@120Hz RB */
 409	{ DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
 410		   1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
 411		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 412	/* 1920x1200@60Hz RB */
 
 
 
 
 413	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
 414		   2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
 415		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 416	/* 1920x1200@60Hz */
 417	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
 418		   2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
 419		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 420	/* 1920x1200@75Hz */
 421	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
 422		   2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
 423		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 424	/* 1920x1200@85Hz */
 425	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
 426		   2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
 427		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 428	/* 1920x1200@120Hz RB */
 429	{ DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
 430		   2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
 431		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 432	/* 1920x1440@60Hz */
 433	{ DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
 434		   2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
 435		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 436	/* 1920x1440@75Hz */
 437	{ DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
 438		   2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
 439		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 440	/* 1920x1440@120Hz RB */
 441	{ DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
 442		   2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
 443		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 444	/* 2560x1600@60Hz RB */
 
 
 
 
 445	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
 446		   2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
 447		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 448	/* 2560x1600@60Hz */
 449	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
 450		   3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
 451		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 452	/* 2560x1600@75HZ */
 453	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
 454		   3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
 455		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 456	/* 2560x1600@85HZ */
 457	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
 458		   3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
 459		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
 460	/* 2560x1600@120Hz RB */
 461	{ DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
 462		   2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
 463		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
 
 
 
 
 
 
 
 
 464};
 465
 466/*
 467 * These more or less come from the DMT spec.  The 720x400 modes are
 468 * inferred from historical 80x25 practice.  The 640x480@67 and 832x624@75
 469 * modes are old-school Mac modes.  The EDID spec says the 1152x864@75 mode
 470 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
 471 * mode.
 472 *
 473 * The DMT modes have been fact-checked; the rest are mild guesses.
 474 */
 475static const struct drm_display_mode edid_est_modes[] = {
 476	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
 477		   968, 1056, 0, 600, 601, 605, 628, 0,
 478		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
 479	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
 480		   896, 1024, 0, 600, 601, 603,  625, 0,
 481		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
 482	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
 483		   720, 840, 0, 480, 481, 484, 500, 0,
 484		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
 485	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
 486		   704,  832, 0, 480, 489, 491, 520, 0,
 487		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
 488	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
 489		   768,  864, 0, 480, 483, 486, 525, 0,
 490		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
 491	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25200, 640, 656,
 492		   752, 800, 0, 480, 490, 492, 525, 0,
 493		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
 494	{ DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
 495		   846, 900, 0, 400, 421, 423,  449, 0,
 496		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
 497	{ DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
 498		   846,  900, 0, 400, 412, 414, 449, 0,
 499		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
 500	{ DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
 501		   1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
 502		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
 503	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78800, 1024, 1040,
 504		   1136, 1312, 0,  768, 769, 772, 800, 0,
 505		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
 506	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
 507		   1184, 1328, 0,  768, 771, 777, 806, 0,
 508		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
 509	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
 510		   1184, 1344, 0,  768, 771, 777, 806, 0,
 511		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
 512	{ DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
 513		   1208, 1264, 0, 768, 768, 776, 817, 0,
 514		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
 515	{ DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
 516		   928, 1152, 0, 624, 625, 628, 667, 0,
 517		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
 518	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
 519		   896, 1056, 0, 600, 601, 604,  625, 0,
 520		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
 521	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
 522		   976, 1040, 0, 600, 637, 643, 666, 0,
 523		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
 524	{ DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
 525		   1344, 1600, 0,  864, 865, 868, 900, 0,
 526		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
 527};
 528
 529struct minimode {
 530	short w;
 531	short h;
 532	short r;
 533	short rb;
 534};
 535
 536static const struct minimode est3_modes[] = {
 537	/* byte 6 */
 538	{ 640, 350, 85, 0 },
 539	{ 640, 400, 85, 0 },
 540	{ 720, 400, 85, 0 },
 541	{ 640, 480, 85, 0 },
 542	{ 848, 480, 60, 0 },
 543	{ 800, 600, 85, 0 },
 544	{ 1024, 768, 85, 0 },
 545	{ 1152, 864, 75, 0 },
 546	/* byte 7 */
 547	{ 1280, 768, 60, 1 },
 548	{ 1280, 768, 60, 0 },
 549	{ 1280, 768, 75, 0 },
 550	{ 1280, 768, 85, 0 },
 551	{ 1280, 960, 60, 0 },
 552	{ 1280, 960, 85, 0 },
 553	{ 1280, 1024, 60, 0 },
 554	{ 1280, 1024, 85, 0 },
 555	/* byte 8 */
 556	{ 1360, 768, 60, 0 },
 557	{ 1440, 900, 60, 1 },
 558	{ 1440, 900, 60, 0 },
 559	{ 1440, 900, 75, 0 },
 560	{ 1440, 900, 85, 0 },
 561	{ 1400, 1050, 60, 1 },
 562	{ 1400, 1050, 60, 0 },
 563	{ 1400, 1050, 75, 0 },
 564	/* byte 9 */
 565	{ 1400, 1050, 85, 0 },
 566	{ 1680, 1050, 60, 1 },
 567	{ 1680, 1050, 60, 0 },
 568	{ 1680, 1050, 75, 0 },
 569	{ 1680, 1050, 85, 0 },
 570	{ 1600, 1200, 60, 0 },
 571	{ 1600, 1200, 65, 0 },
 572	{ 1600, 1200, 70, 0 },
 573	/* byte 10 */
 574	{ 1600, 1200, 75, 0 },
 575	{ 1600, 1200, 85, 0 },
 576	{ 1792, 1344, 60, 0 },
 577	{ 1792, 1344, 75, 0 },
 578	{ 1856, 1392, 60, 0 },
 579	{ 1856, 1392, 75, 0 },
 580	{ 1920, 1200, 60, 1 },
 581	{ 1920, 1200, 60, 0 },
 582	/* byte 11 */
 583	{ 1920, 1200, 75, 0 },
 584	{ 1920, 1200, 85, 0 },
 585	{ 1920, 1440, 60, 0 },
 586	{ 1920, 1440, 75, 0 },
 587};
 588
 589static const struct minimode extra_modes[] = {
 590	{ 1024, 576,  60, 0 },
 591	{ 1366, 768,  60, 0 },
 592	{ 1600, 900,  60, 0 },
 593	{ 1680, 945,  60, 0 },
 594	{ 1920, 1080, 60, 0 },
 595	{ 2048, 1152, 60, 0 },
 596	{ 2048, 1536, 60, 0 },
 597};
 598
 599/*
 600 * Probably taken from CEA-861 spec.
 601 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
 
 
 602 */
 603static const struct drm_display_mode edid_cea_modes[] = {
 
 
 604	/* 1 - 640x480@60Hz */
 605	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
 606		   752, 800, 0, 480, 490, 492, 525, 0,
 607		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 608	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 609	/* 2 - 720x480@60Hz */
 610	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
 611		   798, 858, 0, 480, 489, 495, 525, 0,
 612		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 613	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 614	/* 3 - 720x480@60Hz */
 615	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
 616		   798, 858, 0, 480, 489, 495, 525, 0,
 617		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 618	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 619	/* 4 - 1280x720@60Hz */
 620	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
 621		   1430, 1650, 0, 720, 725, 730, 750, 0,
 622		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 623	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 624	/* 5 - 1920x1080i@60Hz */
 625	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
 626		   2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
 627		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
 628			DRM_MODE_FLAG_INTERLACE),
 629	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 630	/* 6 - 1440x480i@60Hz */
 631	{ DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
 632		   1602, 1716, 0, 480, 488, 494, 525, 0,
 633		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 634			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 635	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 636	/* 7 - 1440x480i@60Hz */
 637	{ DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
 638		   1602, 1716, 0, 480, 488, 494, 525, 0,
 639		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 640			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 641	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 642	/* 8 - 1440x240@60Hz */
 643	{ DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
 644		   1602, 1716, 0, 240, 244, 247, 262, 0,
 645		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 646			DRM_MODE_FLAG_DBLCLK),
 647	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 648	/* 9 - 1440x240@60Hz */
 649	{ DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
 650		   1602, 1716, 0, 240, 244, 247, 262, 0,
 651		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 652			DRM_MODE_FLAG_DBLCLK),
 653	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 654	/* 10 - 2880x480i@60Hz */
 655	{ DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
 656		   3204, 3432, 0, 480, 488, 494, 525, 0,
 657		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 658			DRM_MODE_FLAG_INTERLACE),
 659	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 660	/* 11 - 2880x480i@60Hz */
 661	{ DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
 662		   3204, 3432, 0, 480, 488, 494, 525, 0,
 663		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 664			DRM_MODE_FLAG_INTERLACE),
 665	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 666	/* 12 - 2880x240@60Hz */
 667	{ DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
 668		   3204, 3432, 0, 240, 244, 247, 262, 0,
 669		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 670	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 671	/* 13 - 2880x240@60Hz */
 672	{ DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
 673		   3204, 3432, 0, 240, 244, 247, 262, 0,
 674		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 675	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 676	/* 14 - 1440x480@60Hz */
 677	{ DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
 678		   1596, 1716, 0, 480, 489, 495, 525, 0,
 679		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 680	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 681	/* 15 - 1440x480@60Hz */
 682	{ DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
 683		   1596, 1716, 0, 480, 489, 495, 525, 0,
 684		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 685	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 686	/* 16 - 1920x1080@60Hz */
 687	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
 688		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
 689		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 690	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 691	/* 17 - 720x576@50Hz */
 692	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
 693		   796, 864, 0, 576, 581, 586, 625, 0,
 694		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 695	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 696	/* 18 - 720x576@50Hz */
 697	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
 698		   796, 864, 0, 576, 581, 586, 625, 0,
 699		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 700	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 701	/* 19 - 1280x720@50Hz */
 702	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
 703		   1760, 1980, 0, 720, 725, 730, 750, 0,
 704		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 705	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 706	/* 20 - 1920x1080i@50Hz */
 707	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
 708		   2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
 709		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
 710			DRM_MODE_FLAG_INTERLACE),
 711	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 712	/* 21 - 1440x576i@50Hz */
 713	{ DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
 714		   1590, 1728, 0, 576, 580, 586, 625, 0,
 715		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 716			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 717	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 718	/* 22 - 1440x576i@50Hz */
 719	{ DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
 720		   1590, 1728, 0, 576, 580, 586, 625, 0,
 721		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 722			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 723	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 724	/* 23 - 1440x288@50Hz */
 725	{ DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
 726		   1590, 1728, 0, 288, 290, 293, 312, 0,
 727		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 728			DRM_MODE_FLAG_DBLCLK),
 729	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 730	/* 24 - 1440x288@50Hz */
 731	{ DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
 732		   1590, 1728, 0, 288, 290, 293, 312, 0,
 733		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 734			DRM_MODE_FLAG_DBLCLK),
 735	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 736	/* 25 - 2880x576i@50Hz */
 737	{ DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
 738		   3180, 3456, 0, 576, 580, 586, 625, 0,
 739		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 740			DRM_MODE_FLAG_INTERLACE),
 741	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 742	/* 26 - 2880x576i@50Hz */
 743	{ DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
 744		   3180, 3456, 0, 576, 580, 586, 625, 0,
 745		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 746			DRM_MODE_FLAG_INTERLACE),
 747	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 748	/* 27 - 2880x288@50Hz */
 749	{ DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
 750		   3180, 3456, 0, 288, 290, 293, 312, 0,
 751		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 752	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 753	/* 28 - 2880x288@50Hz */
 754	{ DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
 755		   3180, 3456, 0, 288, 290, 293, 312, 0,
 756		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 757	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 758	/* 29 - 1440x576@50Hz */
 759	{ DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
 760		   1592, 1728, 0, 576, 581, 586, 625, 0,
 761		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 762	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 763	/* 30 - 1440x576@50Hz */
 764	{ DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
 765		   1592, 1728, 0, 576, 581, 586, 625, 0,
 766		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 767	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 768	/* 31 - 1920x1080@50Hz */
 769	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
 770		   2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
 771		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 772	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 773	/* 32 - 1920x1080@24Hz */
 774	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
 775		   2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
 776		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 777	  .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 778	/* 33 - 1920x1080@25Hz */
 779	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
 780		   2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
 781		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 782	  .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 783	/* 34 - 1920x1080@30Hz */
 784	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
 785		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
 786		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 787	  .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 788	/* 35 - 2880x480@60Hz */
 789	{ DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
 790		   3192, 3432, 0, 480, 489, 495, 525, 0,
 791		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 792	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 793	/* 36 - 2880x480@60Hz */
 794	{ DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
 795		   3192, 3432, 0, 480, 489, 495, 525, 0,
 796		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 797	  .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 798	/* 37 - 2880x576@50Hz */
 799	{ DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
 800		   3184, 3456, 0, 576, 581, 586, 625, 0,
 801		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 802	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 803	/* 38 - 2880x576@50Hz */
 804	{ DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
 805		   3184, 3456, 0, 576, 581, 586, 625, 0,
 806		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 807	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 808	/* 39 - 1920x1080i@50Hz */
 809	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
 810		   2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
 811		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
 812			DRM_MODE_FLAG_INTERLACE),
 813	  .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 814	/* 40 - 1920x1080i@100Hz */
 815	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
 816		   2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
 817		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
 818			DRM_MODE_FLAG_INTERLACE),
 819	  .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 820	/* 41 - 1280x720@100Hz */
 821	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
 822		   1760, 1980, 0, 720, 725, 730, 750, 0,
 823		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 824	  .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 825	/* 42 - 720x576@100Hz */
 826	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
 827		   796, 864, 0, 576, 581, 586, 625, 0,
 828		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 829	  .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 830	/* 43 - 720x576@100Hz */
 831	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
 832		   796, 864, 0, 576, 581, 586, 625, 0,
 833		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 834	  .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 835	/* 44 - 1440x576i@100Hz */
 836	{ DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
 837		   1590, 1728, 0, 576, 580, 586, 625, 0,
 838		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 839			DRM_MODE_FLAG_DBLCLK),
 840	  .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 841	/* 45 - 1440x576i@100Hz */
 842	{ DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
 843		   1590, 1728, 0, 576, 580, 586, 625, 0,
 844		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 845			DRM_MODE_FLAG_DBLCLK),
 846	  .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 847	/* 46 - 1920x1080i@120Hz */
 848	{ DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
 849		   2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
 850		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
 851			DRM_MODE_FLAG_INTERLACE),
 852	  .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 853	/* 47 - 1280x720@120Hz */
 854	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
 855		   1430, 1650, 0, 720, 725, 730, 750, 0,
 856		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 857	  .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 858	/* 48 - 720x480@120Hz */
 859	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
 860		   798, 858, 0, 480, 489, 495, 525, 0,
 861		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 862	  .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 863	/* 49 - 720x480@120Hz */
 864	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
 865		   798, 858, 0, 480, 489, 495, 525, 0,
 866		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 867	  .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 868	/* 50 - 1440x480i@120Hz */
 869	{ DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
 870		   1602, 1716, 0, 480, 488, 494, 525, 0,
 871		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 872			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 873	  .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 874	/* 51 - 1440x480i@120Hz */
 875	{ DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
 876		   1602, 1716, 0, 480, 488, 494, 525, 0,
 877		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 878			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 879	  .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 880	/* 52 - 720x576@200Hz */
 881	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
 882		   796, 864, 0, 576, 581, 586, 625, 0,
 883		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 884	  .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 885	/* 53 - 720x576@200Hz */
 886	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
 887		   796, 864, 0, 576, 581, 586, 625, 0,
 888		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 889	  .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 890	/* 54 - 1440x576i@200Hz */
 891	{ DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
 892		   1590, 1728, 0, 576, 580, 586, 625, 0,
 893		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 894			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 895	  .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 896	/* 55 - 1440x576i@200Hz */
 897	{ DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
 898		   1590, 1728, 0, 576, 580, 586, 625, 0,
 899		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 900			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 901	  .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 902	/* 56 - 720x480@240Hz */
 903	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
 904		   798, 858, 0, 480, 489, 495, 525, 0,
 905		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 906	  .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 907	/* 57 - 720x480@240Hz */
 908	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
 909		   798, 858, 0, 480, 489, 495, 525, 0,
 910		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
 911	  .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 912	/* 58 - 1440x480i@240 */
 913	{ DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
 914		   1602, 1716, 0, 480, 488, 494, 525, 0,
 915		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 916			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 917	  .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
 918	/* 59 - 1440x480i@240 */
 919	{ DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
 920		   1602, 1716, 0, 480, 488, 494, 525, 0,
 921		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
 922			DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
 923	  .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 924	/* 60 - 1280x720@24Hz */
 925	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
 926		   3080, 3300, 0, 720, 725, 730, 750, 0,
 927		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 928	  .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 929	/* 61 - 1280x720@25Hz */
 930	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
 931		   3740, 3960, 0, 720, 725, 730, 750, 0,
 932		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 933	  .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 934	/* 62 - 1280x720@30Hz */
 935	{ DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
 936		   3080, 3300, 0, 720, 725, 730, 750, 0,
 937		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 938	  .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 939	/* 63 - 1920x1080@120Hz */
 940	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
 941		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
 942		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 943	 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 944	/* 64 - 1920x1080@100Hz */
 945	{ DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
 946		   2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
 947		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 948	 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
 949};
 950
 951/*
 952 * HDMI 1.4 4k modes.
 953 */
 954static const struct drm_display_mode edid_4k_modes[] = {
 
 
 955	/* 1 - 3840x2160@30Hz */
 956	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
 957		   3840, 4016, 4104, 4400, 0,
 958		   2160, 2168, 2178, 2250, 0,
 959		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 960	  .vrefresh = 30, },
 961	/* 2 - 3840x2160@25Hz */
 962	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
 963		   3840, 4896, 4984, 5280, 0,
 964		   2160, 2168, 2178, 2250, 0,
 965		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 966	  .vrefresh = 25, },
 967	/* 3 - 3840x2160@24Hz */
 968	{ DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
 969		   3840, 5116, 5204, 5500, 0,
 970		   2160, 2168, 2178, 2250, 0,
 971		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 972	  .vrefresh = 24, },
 973	/* 4 - 4096x2160@24Hz (SMPTE) */
 974	{ DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
 975		   4096, 5116, 5204, 5500, 0,
 976		   2160, 2168, 2178, 2250, 0,
 977		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
 978	  .vrefresh = 24, },
 979};
 980
 981/*** DDC fetch and block validation ***/
 982
 983static const u8 edid_header[] = {
 984	0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
 985};
 986
 987 /*
 988 * Sanity check the header of the base EDID block.  Return 8 if the header
 989 * is perfect, down to 0 if it's totally wrong.
 
 
 
 
 990 */
 991int drm_edid_header_is_valid(const u8 *raw_edid)
 992{
 993	int i, score = 0;
 994
 995	for (i = 0; i < sizeof(edid_header); i++)
 996		if (raw_edid[i] == edid_header[i])
 997			score++;
 998
 999	return score;
1000}
1001EXPORT_SYMBOL(drm_edid_header_is_valid);
1002
1003static int edid_fixup __read_mostly = 6;
1004module_param_named(edid_fixup, edid_fixup, int, 0400);
1005MODULE_PARM_DESC(edid_fixup,
1006		 "Minimum number of valid EDID header bytes (0-8, default 6)");
1007
1008/*
1009 * Sanity check the EDID block (base or extension).  Return 0 if the block
1010 * doesn't check out, or 1 if it's valid.
1011 */
1012bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid)
1013{
1014	int i;
1015	u8 csum = 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1016	struct edid *edid = (struct edid *)raw_edid;
1017
1018	if (WARN_ON(!raw_edid))
1019		return false;
1020
1021	if (edid_fixup > 8 || edid_fixup < 0)
1022		edid_fixup = 6;
1023
1024	if (block == 0) {
1025		int score = drm_edid_header_is_valid(raw_edid);
1026		if (score == 8) ;
1027		else if (score >= edid_fixup) {
 
 
 
 
 
 
 
 
 
1028			DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1029			memcpy(raw_edid, edid_header, sizeof(edid_header));
1030		} else {
 
 
1031			goto bad;
1032		}
1033	}
1034
1035	for (i = 0; i < EDID_LENGTH; i++)
1036		csum += raw_edid[i];
1037	if (csum) {
1038		if (print_bad_edid) {
1039			DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
1040		}
1041
 
 
 
1042		/* allow CEA to slide through, switches mangle this */
1043		if (raw_edid[0] != 0x02)
1044			goto bad;
1045	}
1046
1047	/* per-block-type checks */
1048	switch (raw_edid[0]) {
1049	case 0: /* base */
1050		if (edid->version != 1) {
1051			DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
1052			goto bad;
1053		}
1054
1055		if (edid->revision > 4)
1056			DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1057		break;
1058
1059	default:
1060		break;
1061	}
1062
1063	return true;
1064
1065bad:
1066	if (print_bad_edid) {
1067		printk(KERN_ERR "Raw EDID:\n");
1068		print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
 
 
 
1069			       raw_edid, EDID_LENGTH, false);
 
1070	}
1071	return false;
1072}
1073EXPORT_SYMBOL(drm_edid_block_valid);
1074
1075/**
1076 * drm_edid_is_valid - sanity check EDID data
1077 * @edid: EDID data
1078 *
1079 * Sanity-check an entire EDID record (including extensions)
 
 
1080 */
1081bool drm_edid_is_valid(struct edid *edid)
1082{
1083	int i;
1084	u8 *raw = (u8 *)edid;
1085
1086	if (!edid)
1087		return false;
1088
1089	for (i = 0; i <= edid->extensions; i++)
1090		if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true))
1091			return false;
1092
1093	return true;
1094}
1095EXPORT_SYMBOL(drm_edid_is_valid);
1096
1097#define DDC_SEGMENT_ADDR 0x30
1098/**
1099 * Get EDID information via I2C.
1100 *
1101 * @adapter : i2c device adaptor
1102 * @buf: EDID data buffer to be filled
1103 * @block: 128 byte EDID block to start fetching from
1104 * @len: EDID data buffer length to fetch
1105 *
1106 * Returns:
1107 *
1108 * 0 on success or -1 on failure.
1109 *
1110 * Try to fetch EDID information by calling i2c driver function.
1111 */
1112static int
1113drm_do_probe_ddc_edid(struct i2c_adapter *adapter, unsigned char *buf,
1114		      int block, int len)
1115{
 
1116	unsigned char start = block * EDID_LENGTH;
1117	unsigned char segment = block >> 1;
1118	unsigned char xfers = segment ? 3 : 2;
1119	int ret, retries = 5;
1120
1121	/* The core i2c driver will automatically retry the transfer if the
 
1122	 * adapter reports EAGAIN. However, we find that bit-banging transfers
1123	 * are susceptible to errors under a heavily loaded machine and
1124	 * generate spurious NAKs and timeouts. Retrying the transfer
1125	 * of the individual block a few times seems to overcome this.
1126	 */
1127	do {
1128		struct i2c_msg msgs[] = {
1129			{
1130				.addr	= DDC_SEGMENT_ADDR,
1131				.flags	= 0,
1132				.len	= 1,
1133				.buf	= &segment,
1134			}, {
1135				.addr	= DDC_ADDR,
1136				.flags	= 0,
1137				.len	= 1,
1138				.buf	= &start,
1139			}, {
1140				.addr	= DDC_ADDR,
1141				.flags	= I2C_M_RD,
1142				.len	= len,
1143				.buf	= buf,
1144			}
1145		};
1146
1147	/*
1148	 * Avoid sending the segment addr to not upset non-compliant ddc
1149	 * monitors.
1150	 */
1151		ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1152
1153		if (ret == -ENXIO) {
1154			DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1155					adapter->name);
1156			break;
1157		}
1158	} while (ret != xfers && --retries);
1159
1160	return ret == xfers ? 0 : -1;
1161}
1162
1163static bool drm_edid_is_zero(u8 *in_edid, int length)
1164{
1165	if (memchr_inv(in_edid, 0, length))
1166		return false;
1167
1168	return true;
1169}
1170
1171static u8 *
1172drm_do_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
 
 
 
 
 
 
 
 
 
 
1173{
1174	int i, j = 0, valid_extensions = 0;
1175	u8 *block, *new;
1176	bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
1177
1178	if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
1179		return NULL;
1180
1181	/* base block fetch */
1182	for (i = 0; i < 4; i++) {
1183		if (drm_do_probe_ddc_edid(adapter, block, 0, EDID_LENGTH))
1184			goto out;
1185		if (drm_edid_block_valid(block, 0, print_bad_edid))
 
1186			break;
1187		if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
1188			connector->null_edid_counter++;
1189			goto carp;
1190		}
1191	}
1192	if (i == 4)
1193		goto carp;
1194
1195	/* if there's no extensions, we're done */
1196	if (block[0x7e] == 0)
1197		return block;
1198
1199	new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
1200	if (!new)
1201		goto out;
1202	block = new;
1203
1204	for (j = 1; j <= block[0x7e]; j++) {
1205		for (i = 0; i < 4; i++) {
1206			if (drm_do_probe_ddc_edid(adapter,
1207				  block + (valid_extensions + 1) * EDID_LENGTH,
1208				  j, EDID_LENGTH))
1209				goto out;
1210			if (drm_edid_block_valid(block + (valid_extensions + 1) * EDID_LENGTH, j, print_bad_edid)) {
 
 
 
1211				valid_extensions++;
1212				break;
1213			}
1214		}
1215
1216		if (i == 4 && print_bad_edid) {
1217			dev_warn(connector->dev->dev,
1218			 "%s: Ignoring invalid EDID block %d.\n",
1219			 drm_get_connector_name(connector), j);
1220
1221			connector->bad_edid_counter++;
1222		}
1223	}
1224
1225	if (valid_extensions != block[0x7e]) {
1226		block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
1227		block[0x7e] = valid_extensions;
1228		new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1229		if (!new)
1230			goto out;
1231		block = new;
1232	}
1233
1234	return block;
1235
1236carp:
1237	if (print_bad_edid) {
1238		dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
1239			 drm_get_connector_name(connector), j);
1240	}
1241	connector->bad_edid_counter++;
1242
1243out:
1244	kfree(block);
1245	return NULL;
1246}
 
1247
1248/**
1249 * Probe DDC presence.
1250 * @adapter: i2c adapter to probe
1251 *
1252 * Returns:
1253 *
1254 * 1 on success
1255 */
1256bool
1257drm_probe_ddc(struct i2c_adapter *adapter)
1258{
1259	unsigned char out;
1260
1261	return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1262}
1263EXPORT_SYMBOL(drm_probe_ddc);
1264
1265/**
1266 * drm_get_edid - get EDID data, if available
1267 * @connector: connector we're probing
1268 * @adapter: i2c adapter to use for DDC
1269 *
1270 * Poke the given i2c channel to grab EDID data if possible.  If found,
1271 * attach it to the connector.
1272 *
1273 * Return edid data or NULL if we couldn't find any.
1274 */
1275struct edid *drm_get_edid(struct drm_connector *connector,
1276			  struct i2c_adapter *adapter)
1277{
1278	struct edid *edid = NULL;
1279
1280	if (drm_probe_ddc(adapter))
1281		edid = (struct edid *)drm_do_get_edid(connector, adapter);
1282
 
 
 
1283	return edid;
1284}
1285EXPORT_SYMBOL(drm_get_edid);
1286
1287/**
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1288 * drm_edid_duplicate - duplicate an EDID and the extensions
1289 * @edid: EDID to duplicate
1290 *
1291 * Return duplicate edid or NULL on allocation failure.
1292 */
1293struct edid *drm_edid_duplicate(const struct edid *edid)
1294{
1295	return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1296}
1297EXPORT_SYMBOL(drm_edid_duplicate);
1298
1299/*** EDID parsing ***/
1300
1301/**
1302 * edid_vendor - match a string against EDID's obfuscated vendor field
1303 * @edid: EDID to match
1304 * @vendor: vendor string
1305 *
1306 * Returns true if @vendor is in @edid, false otherwise
1307 */
1308static bool edid_vendor(struct edid *edid, char *vendor)
1309{
1310	char edid_vendor[3];
1311
1312	edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1313	edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1314			  ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
1315	edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
1316
1317	return !strncmp(edid_vendor, vendor, 3);
1318}
1319
1320/**
1321 * edid_get_quirks - return quirk flags for a given EDID
1322 * @edid: EDID to process
1323 *
1324 * This tells subsequent routines what fixes they need to apply.
1325 */
1326static u32 edid_get_quirks(struct edid *edid)
1327{
1328	struct edid_quirk *quirk;
1329	int i;
1330
1331	for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1332		quirk = &edid_quirk_list[i];
1333
1334		if (edid_vendor(edid, quirk->vendor) &&
1335		    (EDID_PRODUCT_ID(edid) == quirk->product_id))
1336			return quirk->quirks;
1337	}
1338
1339	return 0;
1340}
1341
1342#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
1343#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
1344
1345/**
1346 * edid_fixup_preferred - set preferred modes based on quirk list
1347 * @connector: has mode list to fix up
1348 * @quirks: quirks list
1349 *
1350 * Walk the mode list for @connector, clearing the preferred status
1351 * on existing modes and setting it anew for the right mode ala @quirks.
1352 */
1353static void edid_fixup_preferred(struct drm_connector *connector,
1354				 u32 quirks)
1355{
1356	struct drm_display_mode *t, *cur_mode, *preferred_mode;
1357	int target_refresh = 0;
1358	int cur_vrefresh, preferred_vrefresh;
1359
1360	if (list_empty(&connector->probed_modes))
1361		return;
1362
1363	if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1364		target_refresh = 60;
1365	if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1366		target_refresh = 75;
1367
1368	preferred_mode = list_first_entry(&connector->probed_modes,
1369					  struct drm_display_mode, head);
1370
1371	list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1372		cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1373
1374		if (cur_mode == preferred_mode)
1375			continue;
1376
1377		/* Largest mode is preferred */
1378		if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1379			preferred_mode = cur_mode;
1380
1381		cur_vrefresh = cur_mode->vrefresh ?
1382			cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1383		preferred_vrefresh = preferred_mode->vrefresh ?
1384			preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
1385		/* At a given size, try to get closest to target refresh */
1386		if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
1387		    MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1388		    MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
1389			preferred_mode = cur_mode;
1390		}
1391	}
1392
1393	preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1394}
1395
1396static bool
1397mode_is_rb(const struct drm_display_mode *mode)
1398{
1399	return (mode->htotal - mode->hdisplay == 160) &&
1400	       (mode->hsync_end - mode->hdisplay == 80) &&
1401	       (mode->hsync_end - mode->hsync_start == 32) &&
1402	       (mode->vsync_start - mode->vdisplay == 3);
1403}
1404
1405/*
1406 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1407 * @dev: Device to duplicate against
1408 * @hsize: Mode width
1409 * @vsize: Mode height
1410 * @fresh: Mode refresh rate
1411 * @rb: Mode reduced-blanking-ness
1412 *
1413 * Walk the DMT mode list looking for a match for the given parameters.
1414 * Return a newly allocated copy of the mode, or NULL if not found.
 
1415 */
1416struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
1417					   int hsize, int vsize, int fresh,
1418					   bool rb)
1419{
1420	int i;
1421
1422	for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
1423		const struct drm_display_mode *ptr = &drm_dmt_modes[i];
1424		if (hsize != ptr->hdisplay)
1425			continue;
1426		if (vsize != ptr->vdisplay)
1427			continue;
1428		if (fresh != drm_mode_vrefresh(ptr))
1429			continue;
1430		if (rb != mode_is_rb(ptr))
1431			continue;
1432
1433		return drm_mode_duplicate(dev, ptr);
1434	}
1435
1436	return NULL;
1437}
1438EXPORT_SYMBOL(drm_mode_find_dmt);
1439
1440typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1441
1442static void
1443cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1444{
1445	int i, n = 0;
1446	u8 d = ext[0x02];
1447	u8 *det_base = ext + d;
1448
1449	n = (127 - d) / 18;
1450	for (i = 0; i < n; i++)
1451		cb((struct detailed_timing *)(det_base + 18 * i), closure);
1452}
1453
1454static void
1455vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1456{
1457	unsigned int i, n = min((int)ext[0x02], 6);
1458	u8 *det_base = ext + 5;
1459
1460	if (ext[0x01] != 1)
1461		return; /* unknown version */
1462
1463	for (i = 0; i < n; i++)
1464		cb((struct detailed_timing *)(det_base + 18 * i), closure);
1465}
1466
1467static void
1468drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1469{
1470	int i;
1471	struct edid *edid = (struct edid *)raw_edid;
1472
1473	if (edid == NULL)
1474		return;
1475
1476	for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1477		cb(&(edid->detailed_timings[i]), closure);
1478
1479	for (i = 1; i <= raw_edid[0x7e]; i++) {
1480		u8 *ext = raw_edid + (i * EDID_LENGTH);
1481		switch (*ext) {
1482		case CEA_EXT:
1483			cea_for_each_detailed_block(ext, cb, closure);
1484			break;
1485		case VTB_EXT:
1486			vtb_for_each_detailed_block(ext, cb, closure);
1487			break;
1488		default:
1489			break;
1490		}
1491	}
1492}
1493
1494static void
1495is_rb(struct detailed_timing *t, void *data)
1496{
1497	u8 *r = (u8 *)t;
1498	if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1499		if (r[15] & 0x10)
1500			*(bool *)data = true;
1501}
1502
1503/* EDID 1.4 defines this explicitly.  For EDID 1.3, we guess, badly. */
1504static bool
1505drm_monitor_supports_rb(struct edid *edid)
1506{
1507	if (edid->revision >= 4) {
1508		bool ret = false;
1509		drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1510		return ret;
1511	}
1512
1513	return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1514}
1515
1516static void
1517find_gtf2(struct detailed_timing *t, void *data)
1518{
1519	u8 *r = (u8 *)t;
1520	if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1521		*(u8 **)data = r;
1522}
1523
1524/* Secondary GTF curve kicks in above some break frequency */
1525static int
1526drm_gtf2_hbreak(struct edid *edid)
1527{
1528	u8 *r = NULL;
1529	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1530	return r ? (r[12] * 2) : 0;
1531}
1532
1533static int
1534drm_gtf2_2c(struct edid *edid)
1535{
1536	u8 *r = NULL;
1537	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1538	return r ? r[13] : 0;
1539}
1540
1541static int
1542drm_gtf2_m(struct edid *edid)
1543{
1544	u8 *r = NULL;
1545	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1546	return r ? (r[15] << 8) + r[14] : 0;
1547}
1548
1549static int
1550drm_gtf2_k(struct edid *edid)
1551{
1552	u8 *r = NULL;
1553	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1554	return r ? r[16] : 0;
1555}
1556
1557static int
1558drm_gtf2_2j(struct edid *edid)
1559{
1560	u8 *r = NULL;
1561	drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1562	return r ? r[17] : 0;
1563}
1564
1565/**
1566 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1567 * @edid: EDID block to scan
1568 */
1569static int standard_timing_level(struct edid *edid)
1570{
1571	if (edid->revision >= 2) {
1572		if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1573			return LEVEL_CVT;
1574		if (drm_gtf2_hbreak(edid))
1575			return LEVEL_GTF2;
1576		return LEVEL_GTF;
1577	}
1578	return LEVEL_DMT;
1579}
1580
1581/*
1582 * 0 is reserved.  The spec says 0x01 fill for unused timings.  Some old
1583 * monitors fill with ascii space (0x20) instead.
1584 */
1585static int
1586bad_std_timing(u8 a, u8 b)
1587{
1588	return (a == 0x00 && b == 0x00) ||
1589	       (a == 0x01 && b == 0x01) ||
1590	       (a == 0x20 && b == 0x20);
1591}
1592
1593/**
1594 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
1595 * @connector: connector of for the EDID block
1596 * @edid: EDID block to scan
1597 * @t: standard timing params
1598 * @revision: standard timing level
1599 *
1600 * Take the standard timing params (in this case width, aspect, and refresh)
1601 * and convert them into a real mode using CVT/GTF/DMT.
1602 */
1603static struct drm_display_mode *
1604drm_mode_std(struct drm_connector *connector, struct edid *edid,
1605	     struct std_timing *t, int revision)
1606{
1607	struct drm_device *dev = connector->dev;
1608	struct drm_display_mode *m, *mode = NULL;
1609	int hsize, vsize;
1610	int vrefresh_rate;
1611	unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
1612		>> EDID_TIMING_ASPECT_SHIFT;
1613	unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
1614		>> EDID_TIMING_VFREQ_SHIFT;
1615	int timing_level = standard_timing_level(edid);
1616
1617	if (bad_std_timing(t->hsize, t->vfreq_aspect))
1618		return NULL;
1619
1620	/* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
1621	hsize = t->hsize * 8 + 248;
1622	/* vrefresh_rate = vfreq + 60 */
1623	vrefresh_rate = vfreq + 60;
1624	/* the vdisplay is calculated based on the aspect ratio */
1625	if (aspect_ratio == 0) {
1626		if (revision < 3)
1627			vsize = hsize;
1628		else
1629			vsize = (hsize * 10) / 16;
1630	} else if (aspect_ratio == 1)
1631		vsize = (hsize * 3) / 4;
1632	else if (aspect_ratio == 2)
1633		vsize = (hsize * 4) / 5;
1634	else
1635		vsize = (hsize * 9) / 16;
1636
1637	/* HDTV hack, part 1 */
1638	if (vrefresh_rate == 60 &&
1639	    ((hsize == 1360 && vsize == 765) ||
1640	     (hsize == 1368 && vsize == 769))) {
1641		hsize = 1366;
1642		vsize = 768;
1643	}
1644
1645	/*
1646	 * If this connector already has a mode for this size and refresh
1647	 * rate (because it came from detailed or CVT info), use that
1648	 * instead.  This way we don't have to guess at interlace or
1649	 * reduced blanking.
1650	 */
1651	list_for_each_entry(m, &connector->probed_modes, head)
1652		if (m->hdisplay == hsize && m->vdisplay == vsize &&
1653		    drm_mode_vrefresh(m) == vrefresh_rate)
1654			return NULL;
1655
1656	/* HDTV hack, part 2 */
1657	if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
1658		mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
1659				    false);
1660		mode->hdisplay = 1366;
1661		mode->hsync_start = mode->hsync_start - 1;
1662		mode->hsync_end = mode->hsync_end - 1;
1663		return mode;
1664	}
1665
1666	/* check whether it can be found in default mode table */
1667	if (drm_monitor_supports_rb(edid)) {
1668		mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
1669					 true);
1670		if (mode)
1671			return mode;
1672	}
1673	mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
1674	if (mode)
1675		return mode;
1676
1677	/* okay, generate it */
1678	switch (timing_level) {
1679	case LEVEL_DMT:
1680		break;
1681	case LEVEL_GTF:
1682		mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
1683		break;
1684	case LEVEL_GTF2:
1685		/*
1686		 * This is potentially wrong if there's ever a monitor with
1687		 * more than one ranges section, each claiming a different
1688		 * secondary GTF curve.  Please don't do that.
1689		 */
1690		mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
1691		if (!mode)
1692			return NULL;
1693		if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
1694			drm_mode_destroy(dev, mode);
1695			mode = drm_gtf_mode_complex(dev, hsize, vsize,
1696						    vrefresh_rate, 0, 0,
1697						    drm_gtf2_m(edid),
1698						    drm_gtf2_2c(edid),
1699						    drm_gtf2_k(edid),
1700						    drm_gtf2_2j(edid));
1701		}
1702		break;
1703	case LEVEL_CVT:
1704		mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
1705				    false);
1706		break;
1707	}
1708	return mode;
1709}
1710
1711/*
1712 * EDID is delightfully ambiguous about how interlaced modes are to be
1713 * encoded.  Our internal representation is of frame height, but some
1714 * HDTV detailed timings are encoded as field height.
1715 *
1716 * The format list here is from CEA, in frame size.  Technically we
1717 * should be checking refresh rate too.  Whatever.
1718 */
1719static void
1720drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
1721			    struct detailed_pixel_timing *pt)
1722{
1723	int i;
1724	static const struct {
1725		int w, h;
1726	} cea_interlaced[] = {
1727		{ 1920, 1080 },
1728		{  720,  480 },
1729		{ 1440,  480 },
1730		{ 2880,  480 },
1731		{  720,  576 },
1732		{ 1440,  576 },
1733		{ 2880,  576 },
1734	};
1735
1736	if (!(pt->misc & DRM_EDID_PT_INTERLACED))
1737		return;
1738
1739	for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
1740		if ((mode->hdisplay == cea_interlaced[i].w) &&
1741		    (mode->vdisplay == cea_interlaced[i].h / 2)) {
1742			mode->vdisplay *= 2;
1743			mode->vsync_start *= 2;
1744			mode->vsync_end *= 2;
1745			mode->vtotal *= 2;
1746			mode->vtotal |= 1;
1747		}
1748	}
1749
1750	mode->flags |= DRM_MODE_FLAG_INTERLACE;
1751}
1752
1753/**
1754 * drm_mode_detailed - create a new mode from an EDID detailed timing section
1755 * @dev: DRM device (needed to create new mode)
1756 * @edid: EDID block
1757 * @timing: EDID detailed timing info
1758 * @quirks: quirks to apply
1759 *
1760 * An EDID detailed timing block contains enough info for us to create and
1761 * return a new struct drm_display_mode.
1762 */
1763static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
1764						  struct edid *edid,
1765						  struct detailed_timing *timing,
1766						  u32 quirks)
1767{
1768	struct drm_display_mode *mode;
1769	struct detailed_pixel_timing *pt = &timing->data.pixel_data;
1770	unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
1771	unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
1772	unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
1773	unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
1774	unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
1775	unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
1776	unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
1777	unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
1778
1779	/* ignore tiny modes */
1780	if (hactive < 64 || vactive < 64)
1781		return NULL;
1782
1783	if (pt->misc & DRM_EDID_PT_STEREO) {
1784		DRM_DEBUG_KMS("stereo mode not supported\n");
1785		return NULL;
1786	}
1787	if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
1788		DRM_DEBUG_KMS("composite sync not supported\n");
1789	}
1790
1791	/* it is incorrect if hsync/vsync width is zero */
1792	if (!hsync_pulse_width || !vsync_pulse_width) {
1793		DRM_DEBUG_KMS("Incorrect Detailed timing. "
1794				"Wrong Hsync/Vsync pulse width\n");
1795		return NULL;
1796	}
1797
1798	if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
1799		mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
1800		if (!mode)
1801			return NULL;
1802
1803		goto set_size;
1804	}
1805
1806	mode = drm_mode_create(dev);
1807	if (!mode)
1808		return NULL;
1809
1810	if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
1811		timing->pixel_clock = cpu_to_le16(1088);
1812
1813	mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
1814
1815	mode->hdisplay = hactive;
1816	mode->hsync_start = mode->hdisplay + hsync_offset;
1817	mode->hsync_end = mode->hsync_start + hsync_pulse_width;
1818	mode->htotal = mode->hdisplay + hblank;
1819
1820	mode->vdisplay = vactive;
1821	mode->vsync_start = mode->vdisplay + vsync_offset;
1822	mode->vsync_end = mode->vsync_start + vsync_pulse_width;
1823	mode->vtotal = mode->vdisplay + vblank;
1824
1825	/* Some EDIDs have bogus h/vtotal values */
1826	if (mode->hsync_end > mode->htotal)
1827		mode->htotal = mode->hsync_end + 1;
1828	if (mode->vsync_end > mode->vtotal)
1829		mode->vtotal = mode->vsync_end + 1;
1830
1831	drm_mode_do_interlace_quirk(mode, pt);
1832
1833	if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
1834		pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
1835	}
1836
1837	mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
1838		DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
1839	mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
1840		DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
1841
1842set_size:
1843	mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
1844	mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
1845
1846	if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
1847		mode->width_mm *= 10;
1848		mode->height_mm *= 10;
1849	}
1850
1851	if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
1852		mode->width_mm = edid->width_cm * 10;
1853		mode->height_mm = edid->height_cm * 10;
1854	}
1855
1856	mode->type = DRM_MODE_TYPE_DRIVER;
1857	mode->vrefresh = drm_mode_vrefresh(mode);
1858	drm_mode_set_name(mode);
1859
1860	return mode;
1861}
1862
1863static bool
1864mode_in_hsync_range(const struct drm_display_mode *mode,
1865		    struct edid *edid, u8 *t)
1866{
1867	int hsync, hmin, hmax;
1868
1869	hmin = t[7];
1870	if (edid->revision >= 4)
1871	    hmin += ((t[4] & 0x04) ? 255 : 0);
1872	hmax = t[8];
1873	if (edid->revision >= 4)
1874	    hmax += ((t[4] & 0x08) ? 255 : 0);
1875	hsync = drm_mode_hsync(mode);
1876
1877	return (hsync <= hmax && hsync >= hmin);
1878}
1879
1880static bool
1881mode_in_vsync_range(const struct drm_display_mode *mode,
1882		    struct edid *edid, u8 *t)
1883{
1884	int vsync, vmin, vmax;
1885
1886	vmin = t[5];
1887	if (edid->revision >= 4)
1888	    vmin += ((t[4] & 0x01) ? 255 : 0);
1889	vmax = t[6];
1890	if (edid->revision >= 4)
1891	    vmax += ((t[4] & 0x02) ? 255 : 0);
1892	vsync = drm_mode_vrefresh(mode);
1893
1894	return (vsync <= vmax && vsync >= vmin);
1895}
1896
1897static u32
1898range_pixel_clock(struct edid *edid, u8 *t)
1899{
1900	/* unspecified */
1901	if (t[9] == 0 || t[9] == 255)
1902		return 0;
1903
1904	/* 1.4 with CVT support gives us real precision, yay */
1905	if (edid->revision >= 4 && t[10] == 0x04)
1906		return (t[9] * 10000) - ((t[12] >> 2) * 250);
1907
1908	/* 1.3 is pathetic, so fuzz up a bit */
1909	return t[9] * 10000 + 5001;
1910}
1911
1912static bool
1913mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
1914	      struct detailed_timing *timing)
1915{
1916	u32 max_clock;
1917	u8 *t = (u8 *)timing;
1918
1919	if (!mode_in_hsync_range(mode, edid, t))
1920		return false;
1921
1922	if (!mode_in_vsync_range(mode, edid, t))
1923		return false;
1924
1925	if ((max_clock = range_pixel_clock(edid, t)))
1926		if (mode->clock > max_clock)
1927			return false;
1928
1929	/* 1.4 max horizontal check */
1930	if (edid->revision >= 4 && t[10] == 0x04)
1931		if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
1932			return false;
1933
1934	if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
1935		return false;
1936
1937	return true;
1938}
1939
1940static bool valid_inferred_mode(const struct drm_connector *connector,
1941				const struct drm_display_mode *mode)
1942{
1943	struct drm_display_mode *m;
1944	bool ok = false;
1945
1946	list_for_each_entry(m, &connector->probed_modes, head) {
1947		if (mode->hdisplay == m->hdisplay &&
1948		    mode->vdisplay == m->vdisplay &&
1949		    drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
1950			return false; /* duplicated */
1951		if (mode->hdisplay <= m->hdisplay &&
1952		    mode->vdisplay <= m->vdisplay)
1953			ok = true;
1954	}
1955	return ok;
1956}
1957
1958static int
1959drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
1960			struct detailed_timing *timing)
1961{
1962	int i, modes = 0;
1963	struct drm_display_mode *newmode;
1964	struct drm_device *dev = connector->dev;
1965
1966	for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
1967		if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
1968		    valid_inferred_mode(connector, drm_dmt_modes + i)) {
1969			newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
1970			if (newmode) {
1971				drm_mode_probed_add(connector, newmode);
1972				modes++;
1973			}
1974		}
1975	}
1976
1977	return modes;
1978}
1979
1980/* fix up 1366x768 mode from 1368x768;
1981 * GFT/CVT can't express 1366 width which isn't dividable by 8
1982 */
1983static void fixup_mode_1366x768(struct drm_display_mode *mode)
1984{
1985	if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
1986		mode->hdisplay = 1366;
1987		mode->hsync_start--;
1988		mode->hsync_end--;
1989		drm_mode_set_name(mode);
1990	}
1991}
1992
1993static int
1994drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
1995			struct detailed_timing *timing)
1996{
1997	int i, modes = 0;
1998	struct drm_display_mode *newmode;
1999	struct drm_device *dev = connector->dev;
2000
2001	for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
2002		const struct minimode *m = &extra_modes[i];
2003		newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
2004		if (!newmode)
2005			return modes;
2006
2007		fixup_mode_1366x768(newmode);
2008		if (!mode_in_range(newmode, edid, timing) ||
2009		    !valid_inferred_mode(connector, newmode)) {
2010			drm_mode_destroy(dev, newmode);
2011			continue;
2012		}
2013
2014		drm_mode_probed_add(connector, newmode);
2015		modes++;
2016	}
2017
2018	return modes;
2019}
2020
2021static int
2022drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2023			struct detailed_timing *timing)
2024{
2025	int i, modes = 0;
2026	struct drm_display_mode *newmode;
2027	struct drm_device *dev = connector->dev;
2028	bool rb = drm_monitor_supports_rb(edid);
2029
2030	for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
2031		const struct minimode *m = &extra_modes[i];
2032		newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
2033		if (!newmode)
2034			return modes;
2035
2036		fixup_mode_1366x768(newmode);
2037		if (!mode_in_range(newmode, edid, timing) ||
2038		    !valid_inferred_mode(connector, newmode)) {
2039			drm_mode_destroy(dev, newmode);
2040			continue;
2041		}
2042
2043		drm_mode_probed_add(connector, newmode);
2044		modes++;
2045	}
2046
2047	return modes;
2048}
2049
2050static void
2051do_inferred_modes(struct detailed_timing *timing, void *c)
2052{
2053	struct detailed_mode_closure *closure = c;
2054	struct detailed_non_pixel *data = &timing->data.other_data;
2055	struct detailed_data_monitor_range *range = &data->data.range;
2056
2057	if (data->type != EDID_DETAIL_MONITOR_RANGE)
2058		return;
2059
2060	closure->modes += drm_dmt_modes_for_range(closure->connector,
2061						  closure->edid,
2062						  timing);
2063	
2064	if (!version_greater(closure->edid, 1, 1))
2065		return; /* GTF not defined yet */
2066
2067	switch (range->flags) {
2068	case 0x02: /* secondary gtf, XXX could do more */
2069	case 0x00: /* default gtf */
2070		closure->modes += drm_gtf_modes_for_range(closure->connector,
2071							  closure->edid,
2072							  timing);
2073		break;
2074	case 0x04: /* cvt, only in 1.4+ */
2075		if (!version_greater(closure->edid, 1, 3))
2076			break;
2077
2078		closure->modes += drm_cvt_modes_for_range(closure->connector,
2079							  closure->edid,
2080							  timing);
2081		break;
2082	case 0x01: /* just the ranges, no formula */
2083	default:
2084		break;
2085	}
2086}
2087
2088static int
2089add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2090{
2091	struct detailed_mode_closure closure = {
2092		connector, edid, 0, 0, 0
 
2093	};
2094
2095	if (version_greater(edid, 1, 0))
2096		drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2097					    &closure);
2098
2099	return closure.modes;
2100}
2101
2102static int
2103drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2104{
2105	int i, j, m, modes = 0;
2106	struct drm_display_mode *mode;
2107	u8 *est = ((u8 *)timing) + 5;
2108
2109	for (i = 0; i < 6; i++) {
2110		for (j = 7; j >= 0; j--) {
2111			m = (i * 8) + (7 - j);
2112			if (m >= ARRAY_SIZE(est3_modes))
2113				break;
2114			if (est[i] & (1 << j)) {
2115				mode = drm_mode_find_dmt(connector->dev,
2116							 est3_modes[m].w,
2117							 est3_modes[m].h,
2118							 est3_modes[m].r,
2119							 est3_modes[m].rb);
2120				if (mode) {
2121					drm_mode_probed_add(connector, mode);
2122					modes++;
2123				}
2124			}
2125		}
2126	}
2127
2128	return modes;
2129}
2130
2131static void
2132do_established_modes(struct detailed_timing *timing, void *c)
2133{
2134	struct detailed_mode_closure *closure = c;
2135	struct detailed_non_pixel *data = &timing->data.other_data;
2136
2137	if (data->type == EDID_DETAIL_EST_TIMINGS)
2138		closure->modes += drm_est3_modes(closure->connector, timing);
2139}
2140
2141/**
2142 * add_established_modes - get est. modes from EDID and add them
2143 * @connector: connector of for the EDID block
2144 * @edid: EDID block to scan
2145 *
2146 * Each EDID block contains a bitmap of the supported "established modes" list
2147 * (defined above).  Tease them out and add them to the global modes list.
2148 */
2149static int
2150add_established_modes(struct drm_connector *connector, struct edid *edid)
2151{
2152	struct drm_device *dev = connector->dev;
2153	unsigned long est_bits = edid->established_timings.t1 |
2154		(edid->established_timings.t2 << 8) |
2155		((edid->established_timings.mfg_rsvd & 0x80) << 9);
2156	int i, modes = 0;
2157	struct detailed_mode_closure closure = {
2158		connector, edid, 0, 0, 0
 
2159	};
2160
2161	for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2162		if (est_bits & (1<<i)) {
2163			struct drm_display_mode *newmode;
2164			newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2165			if (newmode) {
2166				drm_mode_probed_add(connector, newmode);
2167				modes++;
2168			}
2169		}
2170	}
2171
2172	if (version_greater(edid, 1, 0))
2173		    drm_for_each_detailed_block((u8 *)edid,
2174						do_established_modes, &closure);
2175
2176	return modes + closure.modes;
2177}
2178
2179static void
2180do_standard_modes(struct detailed_timing *timing, void *c)
2181{
2182	struct detailed_mode_closure *closure = c;
2183	struct detailed_non_pixel *data = &timing->data.other_data;
2184	struct drm_connector *connector = closure->connector;
2185	struct edid *edid = closure->edid;
2186
2187	if (data->type == EDID_DETAIL_STD_MODES) {
2188		int i;
2189		for (i = 0; i < 6; i++) {
2190			struct std_timing *std;
2191			struct drm_display_mode *newmode;
2192
2193			std = &data->data.timings[i];
2194			newmode = drm_mode_std(connector, edid, std,
2195					       edid->revision);
2196			if (newmode) {
2197				drm_mode_probed_add(connector, newmode);
2198				closure->modes++;
2199			}
2200		}
2201	}
2202}
2203
2204/**
2205 * add_standard_modes - get std. modes from EDID and add them
2206 * @connector: connector of for the EDID block
2207 * @edid: EDID block to scan
2208 *
2209 * Standard modes can be calculated using the appropriate standard (DMT,
2210 * GTF or CVT. Grab them from @edid and add them to the list.
2211 */
2212static int
2213add_standard_modes(struct drm_connector *connector, struct edid *edid)
2214{
2215	int i, modes = 0;
2216	struct detailed_mode_closure closure = {
2217		connector, edid, 0, 0, 0
 
2218	};
2219
2220	for (i = 0; i < EDID_STD_TIMINGS; i++) {
2221		struct drm_display_mode *newmode;
2222
2223		newmode = drm_mode_std(connector, edid,
2224				       &edid->standard_timings[i],
2225				       edid->revision);
2226		if (newmode) {
2227			drm_mode_probed_add(connector, newmode);
2228			modes++;
2229		}
2230	}
2231
2232	if (version_greater(edid, 1, 0))
2233		drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2234					    &closure);
2235
2236	/* XXX should also look for standard codes in VTB blocks */
2237
2238	return modes + closure.modes;
2239}
2240
2241static int drm_cvt_modes(struct drm_connector *connector,
2242			 struct detailed_timing *timing)
2243{
2244	int i, j, modes = 0;
2245	struct drm_display_mode *newmode;
2246	struct drm_device *dev = connector->dev;
2247	struct cvt_timing *cvt;
2248	const int rates[] = { 60, 85, 75, 60, 50 };
2249	const u8 empty[3] = { 0, 0, 0 };
2250
2251	for (i = 0; i < 4; i++) {
2252		int uninitialized_var(width), height;
2253		cvt = &(timing->data.other_data.data.cvt[i]);
2254
2255		if (!memcmp(cvt->code, empty, 3))
2256			continue;
2257
2258		height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
2259		switch (cvt->code[1] & 0x0c) {
2260		case 0x00:
2261			width = height * 4 / 3;
2262			break;
2263		case 0x04:
2264			width = height * 16 / 9;
2265			break;
2266		case 0x08:
2267			width = height * 16 / 10;
2268			break;
2269		case 0x0c:
2270			width = height * 15 / 9;
2271			break;
2272		}
2273
2274		for (j = 1; j < 5; j++) {
2275			if (cvt->code[2] & (1 << j)) {
2276				newmode = drm_cvt_mode(dev, width, height,
2277						       rates[j], j == 0,
2278						       false, false);
2279				if (newmode) {
2280					drm_mode_probed_add(connector, newmode);
2281					modes++;
2282				}
2283			}
2284		}
2285	}
2286
2287	return modes;
2288}
2289
2290static void
2291do_cvt_mode(struct detailed_timing *timing, void *c)
2292{
2293	struct detailed_mode_closure *closure = c;
2294	struct detailed_non_pixel *data = &timing->data.other_data;
2295
2296	if (data->type == EDID_DETAIL_CVT_3BYTE)
2297		closure->modes += drm_cvt_modes(closure->connector, timing);
2298}
2299
2300static int
2301add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2302{	
2303	struct detailed_mode_closure closure = {
2304		connector, edid, 0, 0, 0
 
2305	};
2306
2307	if (version_greater(edid, 1, 2))
2308		drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
2309
2310	/* XXX should also look for CVT codes in VTB blocks */
2311
2312	return closure.modes;
2313}
2314
 
 
2315static void
2316do_detailed_mode(struct detailed_timing *timing, void *c)
2317{
2318	struct detailed_mode_closure *closure = c;
2319	struct drm_display_mode *newmode;
2320
2321	if (timing->pixel_clock) {
2322		newmode = drm_mode_detailed(closure->connector->dev,
2323					    closure->edid, timing,
2324					    closure->quirks);
2325		if (!newmode)
2326			return;
2327
2328		if (closure->preferred)
2329			newmode->type |= DRM_MODE_TYPE_PREFERRED;
2330
 
 
 
 
 
 
 
2331		drm_mode_probed_add(closure->connector, newmode);
2332		closure->modes++;
2333		closure->preferred = 0;
2334	}
2335}
2336
2337/*
2338 * add_detailed_modes - Add modes from detailed timings
2339 * @connector: attached connector
2340 * @edid: EDID block to scan
2341 * @quirks: quirks to apply
2342 */
2343static int
2344add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2345		   u32 quirks)
2346{
2347	struct detailed_mode_closure closure = {
2348		connector,
2349		edid,
2350		1,
2351		quirks,
2352		0
2353	};
2354
2355	if (closure.preferred && !version_greater(edid, 1, 3))
2356		closure.preferred =
2357		    (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
2358
2359	drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
2360
2361	return closure.modes;
2362}
2363
2364#define AUDIO_BLOCK	0x01
2365#define VIDEO_BLOCK     0x02
2366#define VENDOR_BLOCK    0x03
2367#define SPEAKER_BLOCK	0x04
2368#define VIDEO_CAPABILITY_BLOCK	0x07
2369#define EDID_BASIC_AUDIO	(1 << 6)
2370#define EDID_CEA_YCRCB444	(1 << 5)
2371#define EDID_CEA_YCRCB422	(1 << 4)
2372#define EDID_CEA_VCDB_QS	(1 << 6)
2373
2374/*
2375 * Search EDID for CEA extension block.
2376 */
2377static u8 *drm_find_cea_extension(struct edid *edid)
2378{
2379	u8 *edid_ext = NULL;
2380	int i;
2381
2382	/* No EDID or EDID extensions */
2383	if (edid == NULL || edid->extensions == 0)
2384		return NULL;
2385
2386	/* Find CEA extension */
2387	for (i = 0; i < edid->extensions; i++) {
2388		edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
2389		if (edid_ext[0] == CEA_EXT)
2390			break;
2391	}
2392
2393	if (i == edid->extensions)
2394		return NULL;
2395
2396	return edid_ext;
2397}
2398
 
 
 
 
 
 
 
 
 
 
2399/*
2400 * Calculate the alternate clock for the CEA mode
2401 * (60Hz vs. 59.94Hz etc.)
2402 */
2403static unsigned int
2404cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2405{
2406	unsigned int clock = cea_mode->clock;
2407
2408	if (cea_mode->vrefresh % 6 != 0)
2409		return clock;
2410
2411	/*
2412	 * edid_cea_modes contains the 59.94Hz
2413	 * variant for 240 and 480 line modes,
2414	 * and the 60Hz variant otherwise.
2415	 */
2416	if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
2417		clock = clock * 1001 / 1000;
2418	else
2419		clock = DIV_ROUND_UP(clock * 1000, 1001);
2420
2421	return clock;
2422}
2423
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2424/**
2425 * drm_match_cea_mode - look for a CEA mode matching given mode
2426 * @to_match: display mode
2427 *
2428 * Returns the CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
2429 * mode.
2430 */
2431u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
2432{
2433	u8 mode;
2434
2435	if (!to_match->clock)
2436		return 0;
2437
2438	for (mode = 0; mode < ARRAY_SIZE(edid_cea_modes); mode++) {
2439		const struct drm_display_mode *cea_mode = &edid_cea_modes[mode];
2440		unsigned int clock1, clock2;
2441
2442		/* Check both 60Hz and 59.94Hz */
2443		clock1 = cea_mode->clock;
2444		clock2 = cea_mode_alternate_clock(cea_mode);
2445
2446		if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2447		     KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
2448		    drm_mode_equal_no_clocks_no_stereo(to_match, cea_mode))
2449			return mode + 1;
2450	}
2451	return 0;
2452}
2453EXPORT_SYMBOL(drm_match_cea_mode);
2454
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2455/*
2456 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
2457 * specific block).
2458 *
2459 * It's almost like cea_mode_alternate_clock(), we just need to add an
2460 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
2461 * one.
2462 */
2463static unsigned int
2464hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2465{
2466	if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2467		return hdmi_mode->clock;
2468
2469	return cea_mode_alternate_clock(hdmi_mode);
2470}
2471
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2472/*
2473 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
2474 * @to_match: display mode
2475 *
2476 * An HDMI mode is one defined in the HDMI vendor specific block.
2477 *
2478 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
2479 */
2480static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
2481{
2482	u8 mode;
2483
2484	if (!to_match->clock)
2485		return 0;
2486
2487	for (mode = 0; mode < ARRAY_SIZE(edid_4k_modes); mode++) {
2488		const struct drm_display_mode *hdmi_mode = &edid_4k_modes[mode];
2489		unsigned int clock1, clock2;
2490
2491		/* Make sure to also match alternate clocks */
2492		clock1 = hdmi_mode->clock;
2493		clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2494
2495		if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2496		     KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
2497		    drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
2498			return mode + 1;
2499	}
2500	return 0;
2501}
2502
 
 
 
 
 
2503static int
2504add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
2505{
2506	struct drm_device *dev = connector->dev;
2507	struct drm_display_mode *mode, *tmp;
2508	LIST_HEAD(list);
2509	int modes = 0;
2510
2511	/* Don't add CEA modes if the CEA extension block is missing */
2512	if (!drm_find_cea_extension(edid))
2513		return 0;
2514
2515	/*
2516	 * Go through all probed modes and create a new mode
2517	 * with the alternate clock for certain CEA modes.
2518	 */
2519	list_for_each_entry(mode, &connector->probed_modes, head) {
2520		const struct drm_display_mode *cea_mode = NULL;
2521		struct drm_display_mode *newmode;
2522		u8 mode_idx = drm_match_cea_mode(mode) - 1;
2523		unsigned int clock1, clock2;
2524
2525		if (mode_idx < ARRAY_SIZE(edid_cea_modes)) {
2526			cea_mode = &edid_cea_modes[mode_idx];
2527			clock2 = cea_mode_alternate_clock(cea_mode);
2528		} else {
2529			mode_idx = drm_match_hdmi_mode(mode) - 1;
2530			if (mode_idx < ARRAY_SIZE(edid_4k_modes)) {
2531				cea_mode = &edid_4k_modes[mode_idx];
2532				clock2 = hdmi_mode_alternate_clock(cea_mode);
2533			}
2534		}
2535
2536		if (!cea_mode)
2537			continue;
2538
2539		clock1 = cea_mode->clock;
2540
2541		if (clock1 == clock2)
2542			continue;
2543
2544		if (mode->clock != clock1 && mode->clock != clock2)
2545			continue;
2546
2547		newmode = drm_mode_duplicate(dev, cea_mode);
2548		if (!newmode)
2549			continue;
2550
2551		/* Carry over the stereo flags */
2552		newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
2553
2554		/*
2555		 * The current mode could be either variant. Make
2556		 * sure to pick the "other" clock for the new mode.
2557		 */
2558		if (mode->clock != clock1)
2559			newmode->clock = clock1;
2560		else
2561			newmode->clock = clock2;
2562
2563		list_add_tail(&newmode->head, &list);
2564	}
2565
2566	list_for_each_entry_safe(mode, tmp, &list, head) {
2567		list_del(&mode->head);
2568		drm_mode_probed_add(connector, mode);
2569		modes++;
2570	}
2571
2572	return modes;
2573}
2574
2575static struct drm_display_mode *
2576drm_display_mode_from_vic_index(struct drm_connector *connector,
2577				const u8 *video_db, u8 video_len,
2578				u8 video_index)
2579{
2580	struct drm_device *dev = connector->dev;
2581	struct drm_display_mode *newmode;
2582	u8 cea_mode;
2583
2584	if (video_db == NULL || video_index >= video_len)
2585		return NULL;
2586
2587	/* CEA modes are numbered 1..127 */
2588	cea_mode = (video_db[video_index] & 127) - 1;
2589	if (cea_mode >= ARRAY_SIZE(edid_cea_modes))
2590		return NULL;
2591
2592	newmode = drm_mode_duplicate(dev, &edid_cea_modes[cea_mode]);
2593	if (!newmode)
2594		return NULL;
2595
2596	newmode->vrefresh = 0;
2597
2598	return newmode;
2599}
2600
2601static int
2602do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
2603{
2604	int i, modes = 0;
2605
2606	for (i = 0; i < len; i++) {
2607		struct drm_display_mode *mode;
2608		mode = drm_display_mode_from_vic_index(connector, db, len, i);
2609		if (mode) {
2610			drm_mode_probed_add(connector, mode);
2611			modes++;
2612		}
2613	}
2614
2615	return modes;
2616}
2617
2618struct stereo_mandatory_mode {
2619	int width, height, vrefresh;
2620	unsigned int flags;
2621};
2622
2623static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
2624	{ 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2625	{ 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
2626	{ 1920, 1080, 50,
2627	  DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
2628	{ 1920, 1080, 60,
2629	  DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
2630	{ 1280, 720,  50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2631	{ 1280, 720,  50, DRM_MODE_FLAG_3D_FRAME_PACKING },
2632	{ 1280, 720,  60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2633	{ 1280, 720,  60, DRM_MODE_FLAG_3D_FRAME_PACKING }
2634};
2635
2636static bool
2637stereo_match_mandatory(const struct drm_display_mode *mode,
2638		       const struct stereo_mandatory_mode *stereo_mode)
2639{
2640	unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
2641
2642	return mode->hdisplay == stereo_mode->width &&
2643	       mode->vdisplay == stereo_mode->height &&
2644	       interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
2645	       drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
2646}
2647
2648static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
2649{
2650	struct drm_device *dev = connector->dev;
2651	const struct drm_display_mode *mode;
2652	struct list_head stereo_modes;
2653	int modes = 0, i;
2654
2655	INIT_LIST_HEAD(&stereo_modes);
2656
2657	list_for_each_entry(mode, &connector->probed_modes, head) {
2658		for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
2659			const struct stereo_mandatory_mode *mandatory;
2660			struct drm_display_mode *new_mode;
2661
2662			if (!stereo_match_mandatory(mode,
2663						    &stereo_mandatory_modes[i]))
2664				continue;
2665
2666			mandatory = &stereo_mandatory_modes[i];
2667			new_mode = drm_mode_duplicate(dev, mode);
2668			if (!new_mode)
2669				continue;
2670
2671			new_mode->flags |= mandatory->flags;
2672			list_add_tail(&new_mode->head, &stereo_modes);
2673			modes++;
2674		}
2675	}
2676
2677	list_splice_tail(&stereo_modes, &connector->probed_modes);
2678
2679	return modes;
2680}
2681
2682static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
2683{
2684	struct drm_device *dev = connector->dev;
2685	struct drm_display_mode *newmode;
2686
2687	vic--; /* VICs start at 1 */
2688	if (vic >= ARRAY_SIZE(edid_4k_modes)) {
2689		DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
2690		return 0;
2691	}
2692
2693	newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
2694	if (!newmode)
2695		return 0;
2696
2697	drm_mode_probed_add(connector, newmode);
2698
2699	return 1;
2700}
2701
2702static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
2703			       const u8 *video_db, u8 video_len, u8 video_index)
2704{
2705	struct drm_display_mode *newmode;
2706	int modes = 0;
2707
2708	if (structure & (1 << 0)) {
2709		newmode = drm_display_mode_from_vic_index(connector, video_db,
2710							  video_len,
2711							  video_index);
2712		if (newmode) {
2713			newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
2714			drm_mode_probed_add(connector, newmode);
2715			modes++;
2716		}
2717	}
2718	if (structure & (1 << 6)) {
2719		newmode = drm_display_mode_from_vic_index(connector, video_db,
2720							  video_len,
2721							  video_index);
2722		if (newmode) {
2723			newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
2724			drm_mode_probed_add(connector, newmode);
2725			modes++;
2726		}
2727	}
2728	if (structure & (1 << 8)) {
2729		newmode = drm_display_mode_from_vic_index(connector, video_db,
2730							  video_len,
2731							  video_index);
2732		if (newmode) {
2733			newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
2734			drm_mode_probed_add(connector, newmode);
2735			modes++;
2736		}
2737	}
2738
2739	return modes;
2740}
2741
2742/*
2743 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
2744 * @connector: connector corresponding to the HDMI sink
2745 * @db: start of the CEA vendor specific block
2746 * @len: length of the CEA block payload, ie. one can access up to db[len]
2747 *
2748 * Parses the HDMI VSDB looking for modes to add to @connector. This function
2749 * also adds the stereo 3d modes when applicable.
2750 */
2751static int
2752do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
2753		   const u8 *video_db, u8 video_len)
2754{
2755	int modes = 0, offset = 0, i, multi_present = 0, multi_len;
2756	u8 vic_len, hdmi_3d_len = 0;
2757	u16 mask;
2758	u16 structure_all;
2759
2760	if (len < 8)
2761		goto out;
2762
2763	/* no HDMI_Video_Present */
2764	if (!(db[8] & (1 << 5)))
2765		goto out;
2766
2767	/* Latency_Fields_Present */
2768	if (db[8] & (1 << 7))
2769		offset += 2;
2770
2771	/* I_Latency_Fields_Present */
2772	if (db[8] & (1 << 6))
2773		offset += 2;
2774
2775	/* the declared length is not long enough for the 2 first bytes
2776	 * of additional video format capabilities */
2777	if (len < (8 + offset + 2))
2778		goto out;
2779
2780	/* 3D_Present */
2781	offset++;
2782	if (db[8 + offset] & (1 << 7)) {
2783		modes += add_hdmi_mandatory_stereo_modes(connector);
2784
2785		/* 3D_Multi_present */
2786		multi_present = (db[8 + offset] & 0x60) >> 5;
2787	}
2788
2789	offset++;
2790	vic_len = db[8 + offset] >> 5;
2791	hdmi_3d_len = db[8 + offset] & 0x1f;
2792
2793	for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
2794		u8 vic;
2795
2796		vic = db[9 + offset + i];
2797		modes += add_hdmi_mode(connector, vic);
2798	}
2799	offset += 1 + vic_len;
2800
2801	if (multi_present == 1)
2802		multi_len = 2;
2803	else if (multi_present == 2)
2804		multi_len = 4;
2805	else
2806		multi_len = 0;
2807
2808	if (len < (8 + offset + hdmi_3d_len - 1))
2809		goto out;
2810
2811	if (hdmi_3d_len < multi_len)
2812		goto out;
2813
2814	if (multi_present == 1 || multi_present == 2) {
2815		/* 3D_Structure_ALL */
2816		structure_all = (db[8 + offset] << 8) | db[9 + offset];
2817
2818		/* check if 3D_MASK is present */
2819		if (multi_present == 2)
2820			mask = (db[10 + offset] << 8) | db[11 + offset];
2821		else
2822			mask = 0xffff;
2823
2824		for (i = 0; i < 16; i++) {
2825			if (mask & (1 << i))
2826				modes += add_3d_struct_modes(connector,
2827						structure_all,
2828						video_db,
2829						video_len, i);
2830		}
2831	}
2832
2833	offset += multi_len;
2834
2835	for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
2836		int vic_index;
2837		struct drm_display_mode *newmode = NULL;
2838		unsigned int newflag = 0;
2839		bool detail_present;
2840
2841		detail_present = ((db[8 + offset + i] & 0x0f) > 7);
2842
2843		if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
2844			break;
2845
2846		/* 2D_VIC_order_X */
2847		vic_index = db[8 + offset + i] >> 4;
2848
2849		/* 3D_Structure_X */
2850		switch (db[8 + offset + i] & 0x0f) {
2851		case 0:
2852			newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
2853			break;
2854		case 6:
2855			newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
2856			break;
2857		case 8:
2858			/* 3D_Detail_X */
2859			if ((db[9 + offset + i] >> 4) == 1)
2860				newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
2861			break;
2862		}
2863
2864		if (newflag != 0) {
2865			newmode = drm_display_mode_from_vic_index(connector,
2866								  video_db,
2867								  video_len,
2868								  vic_index);
2869
2870			if (newmode) {
2871				newmode->flags |= newflag;
2872				drm_mode_probed_add(connector, newmode);
2873				modes++;
2874			}
2875		}
2876
2877		if (detail_present)
2878			i++;
2879	}
2880
2881out:
2882	return modes;
2883}
2884
2885static int
2886cea_db_payload_len(const u8 *db)
2887{
2888	return db[0] & 0x1f;
2889}
2890
2891static int
2892cea_db_tag(const u8 *db)
2893{
2894	return db[0] >> 5;
2895}
2896
2897static int
2898cea_revision(const u8 *cea)
2899{
2900	return cea[1];
2901}
2902
2903static int
2904cea_db_offsets(const u8 *cea, int *start, int *end)
2905{
2906	/* Data block offset in CEA extension block */
2907	*start = 4;
2908	*end = cea[2];
2909	if (*end == 0)
2910		*end = 127;
2911	if (*end < 4 || *end > 127)
2912		return -ERANGE;
2913	return 0;
2914}
2915
2916static bool cea_db_is_hdmi_vsdb(const u8 *db)
2917{
2918	int hdmi_id;
2919
2920	if (cea_db_tag(db) != VENDOR_BLOCK)
2921		return false;
2922
2923	if (cea_db_payload_len(db) < 5)
2924		return false;
2925
2926	hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
2927
2928	return hdmi_id == HDMI_IEEE_OUI;
2929}
2930
2931#define for_each_cea_db(cea, i, start, end) \
2932	for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
2933
2934static int
2935add_cea_modes(struct drm_connector *connector, struct edid *edid)
2936{
2937	const u8 *cea = drm_find_cea_extension(edid);
2938	const u8 *db, *hdmi = NULL, *video = NULL;
2939	u8 dbl, hdmi_len, video_len = 0;
2940	int modes = 0;
2941
2942	if (cea && cea_revision(cea) >= 3) {
2943		int i, start, end;
2944
2945		if (cea_db_offsets(cea, &start, &end))
2946			return 0;
2947
2948		for_each_cea_db(cea, i, start, end) {
2949			db = &cea[i];
2950			dbl = cea_db_payload_len(db);
2951
2952			if (cea_db_tag(db) == VIDEO_BLOCK) {
2953				video = db + 1;
2954				video_len = dbl;
2955				modes += do_cea_modes(connector, video, dbl);
2956			}
2957			else if (cea_db_is_hdmi_vsdb(db)) {
2958				hdmi = db;
2959				hdmi_len = dbl;
2960			}
2961		}
2962	}
2963
2964	/*
2965	 * We parse the HDMI VSDB after having added the cea modes as we will
2966	 * be patching their flags when the sink supports stereo 3D.
2967	 */
2968	if (hdmi)
2969		modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
2970					    video_len);
2971
2972	return modes;
2973}
2974
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2975static void
2976parse_hdmi_vsdb(struct drm_connector *connector, const u8 *db)
2977{
2978	u8 len = cea_db_payload_len(db);
2979
2980	if (len >= 6) {
2981		connector->eld[5] |= (db[6] >> 7) << 1;  /* Supports_AI */
2982		connector->dvi_dual = db[6] & 1;
2983	}
2984	if (len >= 7)
2985		connector->max_tmds_clock = db[7] * 5;
2986	if (len >= 8) {
2987		connector->latency_present[0] = db[8] >> 7;
2988		connector->latency_present[1] = (db[8] >> 6) & 1;
2989	}
2990	if (len >= 9)
2991		connector->video_latency[0] = db[9];
2992	if (len >= 10)
2993		connector->audio_latency[0] = db[10];
2994	if (len >= 11)
2995		connector->video_latency[1] = db[11];
2996	if (len >= 12)
2997		connector->audio_latency[1] = db[12];
2998
2999	DRM_DEBUG_KMS("HDMI: DVI dual %d, "
3000		    "max TMDS clock %d, "
3001		    "latency present %d %d, "
3002		    "video latency %d %d, "
3003		    "audio latency %d %d\n",
3004		    connector->dvi_dual,
3005		    connector->max_tmds_clock,
3006	      (int) connector->latency_present[0],
3007	      (int) connector->latency_present[1],
3008		    connector->video_latency[0],
3009		    connector->video_latency[1],
3010		    connector->audio_latency[0],
3011		    connector->audio_latency[1]);
3012}
3013
3014static void
3015monitor_name(struct detailed_timing *t, void *data)
3016{
3017	if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3018		*(u8 **)data = t->data.other_data.data.str.str;
3019}
3020
3021/**
3022 * drm_edid_to_eld - build ELD from EDID
3023 * @connector: connector corresponding to the HDMI/DP sink
3024 * @edid: EDID to parse
3025 *
3026 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver.
3027 * Some ELD fields are left to the graphics driver caller:
3028 * - Conn_Type
3029 * - HDCP
3030 * - Port_ID
3031 */
3032void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
3033{
3034	uint8_t *eld = connector->eld;
3035	u8 *cea;
3036	u8 *name;
3037	u8 *db;
3038	int sad_count = 0;
3039	int mnl;
3040	int dbl;
3041
3042	memset(eld, 0, sizeof(connector->eld));
3043
3044	cea = drm_find_cea_extension(edid);
3045	if (!cea) {
3046		DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3047		return;
3048	}
3049
3050	name = NULL;
3051	drm_for_each_detailed_block((u8 *)edid, monitor_name, &name);
 
3052	for (mnl = 0; name && mnl < 13; mnl++) {
3053		if (name[mnl] == 0x0a)
3054			break;
3055		eld[20 + mnl] = name[mnl];
3056	}
3057	eld[4] = (cea[1] << 5) | mnl;
3058	DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
3059
3060	eld[0] = 2 << 3;		/* ELD version: 2 */
3061
3062	eld[16] = edid->mfg_id[0];
3063	eld[17] = edid->mfg_id[1];
3064	eld[18] = edid->prod_code[0];
3065	eld[19] = edid->prod_code[1];
3066
3067	if (cea_revision(cea) >= 3) {
3068		int i, start, end;
3069
3070		if (cea_db_offsets(cea, &start, &end)) {
3071			start = 0;
3072			end = 0;
3073		}
3074
3075		for_each_cea_db(cea, i, start, end) {
3076			db = &cea[i];
3077			dbl = cea_db_payload_len(db);
3078
3079			switch (cea_db_tag(db)) {
 
 
3080			case AUDIO_BLOCK:
3081				/* Audio Data Block, contains SADs */
3082				sad_count = dbl / 3;
3083				if (dbl >= 1)
3084					memcpy(eld + 20 + mnl, &db[1], dbl);
 
 
3085				break;
3086			case SPEAKER_BLOCK:
3087				/* Speaker Allocation Data Block */
3088				if (dbl >= 1)
3089					eld[7] = db[1];
3090				break;
3091			case VENDOR_BLOCK:
3092				/* HDMI Vendor-Specific Data Block */
3093				if (cea_db_is_hdmi_vsdb(db))
3094					parse_hdmi_vsdb(connector, db);
3095				break;
3096			default:
3097				break;
3098			}
3099		}
3100	}
3101	eld[5] |= sad_count << 4;
3102	eld[2] = (20 + mnl + sad_count * 3 + 3) / 4;
 
 
3103
3104	DRM_DEBUG_KMS("ELD size %d, SAD count %d\n", (int)eld[2], sad_count);
 
3105}
3106EXPORT_SYMBOL(drm_edid_to_eld);
3107
3108/**
3109 * drm_edid_to_sad - extracts SADs from EDID
3110 * @edid: EDID to parse
3111 * @sads: pointer that will be set to the extracted SADs
3112 *
3113 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
3114 * Note: returned pointer needs to be kfreed
3115 *
3116 * Return number of found SADs or negative number on error.
 
 
3117 */
3118int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3119{
3120	int count = 0;
3121	int i, start, end, dbl;
3122	u8 *cea;
3123
3124	cea = drm_find_cea_extension(edid);
3125	if (!cea) {
3126		DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3127		return -ENOENT;
3128	}
3129
3130	if (cea_revision(cea) < 3) {
3131		DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3132		return -ENOTSUPP;
3133	}
3134
3135	if (cea_db_offsets(cea, &start, &end)) {
3136		DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3137		return -EPROTO;
3138	}
3139
3140	for_each_cea_db(cea, i, start, end) {
3141		u8 *db = &cea[i];
3142
3143		if (cea_db_tag(db) == AUDIO_BLOCK) {
3144			int j;
3145			dbl = cea_db_payload_len(db);
3146
3147			count = dbl / 3; /* SAD is 3B */
3148			*sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
3149			if (!*sads)
3150				return -ENOMEM;
3151			for (j = 0; j < count; j++) {
3152				u8 *sad = &db[1 + j * 3];
3153
3154				(*sads)[j].format = (sad[0] & 0x78) >> 3;
3155				(*sads)[j].channels = sad[0] & 0x7;
3156				(*sads)[j].freq = sad[1] & 0x7F;
3157				(*sads)[j].byte2 = sad[2];
3158			}
3159			break;
3160		}
3161	}
3162
3163	return count;
3164}
3165EXPORT_SYMBOL(drm_edid_to_sad);
3166
3167/**
3168 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
3169 * @edid: EDID to parse
3170 * @sadb: pointer to the speaker block
3171 *
3172 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
3173 * Note: returned pointer needs to be kfreed
3174 *
3175 * Return number of found Speaker Allocation Blocks or negative number on error.
 
 
 
3176 */
3177int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
3178{
3179	int count = 0;
3180	int i, start, end, dbl;
3181	const u8 *cea;
3182
3183	cea = drm_find_cea_extension(edid);
3184	if (!cea) {
3185		DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3186		return -ENOENT;
3187	}
3188
3189	if (cea_revision(cea) < 3) {
3190		DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3191		return -ENOTSUPP;
3192	}
3193
3194	if (cea_db_offsets(cea, &start, &end)) {
3195		DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3196		return -EPROTO;
3197	}
3198
3199	for_each_cea_db(cea, i, start, end) {
3200		const u8 *db = &cea[i];
3201
3202		if (cea_db_tag(db) == SPEAKER_BLOCK) {
3203			dbl = cea_db_payload_len(db);
3204
3205			/* Speaker Allocation Data Block */
3206			if (dbl == 3) {
3207				*sadb = kmalloc(dbl, GFP_KERNEL);
3208				if (!*sadb)
3209					return -ENOMEM;
3210				memcpy(*sadb, &db[1], dbl);
3211				count = dbl;
3212				break;
3213			}
3214		}
3215	}
3216
3217	return count;
3218}
3219EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
3220
3221/**
3222 * drm_av_sync_delay - HDMI/DP sink audio-video sync delay in millisecond
3223 * @connector: connector associated with the HDMI/DP sink
3224 * @mode: the display mode
 
 
 
3225 */
3226int drm_av_sync_delay(struct drm_connector *connector,
3227		      struct drm_display_mode *mode)
3228{
3229	int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
3230	int a, v;
3231
3232	if (!connector->latency_present[0])
3233		return 0;
3234	if (!connector->latency_present[1])
3235		i = 0;
3236
3237	a = connector->audio_latency[i];
3238	v = connector->video_latency[i];
3239
3240	/*
3241	 * HDMI/DP sink doesn't support audio or video?
3242	 */
3243	if (a == 255 || v == 255)
3244		return 0;
3245
3246	/*
3247	 * Convert raw EDID values to millisecond.
3248	 * Treat unknown latency as 0ms.
3249	 */
3250	if (a)
3251		a = min(2 * (a - 1), 500);
3252	if (v)
3253		v = min(2 * (v - 1), 500);
3254
3255	return max(v - a, 0);
3256}
3257EXPORT_SYMBOL(drm_av_sync_delay);
3258
3259/**
3260 * drm_select_eld - select one ELD from multiple HDMI/DP sinks
3261 * @encoder: the encoder just changed display mode
3262 * @mode: the adjusted display mode
3263 *
3264 * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
3265 * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
 
 
 
3266 */
3267struct drm_connector *drm_select_eld(struct drm_encoder *encoder,
3268				     struct drm_display_mode *mode)
3269{
3270	struct drm_connector *connector;
3271	struct drm_device *dev = encoder->dev;
3272
3273	list_for_each_entry(connector, &dev->mode_config.connector_list, head)
 
 
 
3274		if (connector->encoder == encoder && connector->eld[0])
3275			return connector;
3276
3277	return NULL;
3278}
3279EXPORT_SYMBOL(drm_select_eld);
3280
3281/**
3282 * drm_detect_hdmi_monitor - detect whether monitor is hdmi.
3283 * @edid: monitor EDID information
3284 *
3285 * Parse the CEA extension according to CEA-861-B.
3286 * Return true if HDMI, false if not or unknown.
 
3287 */
3288bool drm_detect_hdmi_monitor(struct edid *edid)
3289{
3290	u8 *edid_ext;
3291	int i;
3292	int start_offset, end_offset;
3293
3294	edid_ext = drm_find_cea_extension(edid);
3295	if (!edid_ext)
3296		return false;
3297
3298	if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3299		return false;
3300
3301	/*
3302	 * Because HDMI identifier is in Vendor Specific Block,
3303	 * search it from all data blocks of CEA extension.
3304	 */
3305	for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3306		if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
3307			return true;
3308	}
3309
3310	return false;
3311}
3312EXPORT_SYMBOL(drm_detect_hdmi_monitor);
3313
3314/**
3315 * drm_detect_monitor_audio - check monitor audio capability
3316 * @edid: EDID block to scan
3317 *
3318 * Monitor should have CEA extension block.
3319 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
3320 * audio' only. If there is any audio extension block and supported
3321 * audio format, assume at least 'basic audio' support, even if 'basic
3322 * audio' is not defined in EDID.
3323 *
 
3324 */
3325bool drm_detect_monitor_audio(struct edid *edid)
3326{
3327	u8 *edid_ext;
3328	int i, j;
3329	bool has_audio = false;
3330	int start_offset, end_offset;
3331
3332	edid_ext = drm_find_cea_extension(edid);
3333	if (!edid_ext)
3334		goto end;
3335
3336	has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
3337
3338	if (has_audio) {
3339		DRM_DEBUG_KMS("Monitor has basic audio support\n");
3340		goto end;
3341	}
3342
3343	if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3344		goto end;
3345
3346	for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3347		if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
3348			has_audio = true;
3349			for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
3350				DRM_DEBUG_KMS("CEA audio format %d\n",
3351					      (edid_ext[i + j] >> 3) & 0xf);
3352			goto end;
3353		}
3354	}
3355end:
3356	return has_audio;
3357}
3358EXPORT_SYMBOL(drm_detect_monitor_audio);
3359
3360/**
3361 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
3362 * @edid: EDID block to scan
3363 *
3364 * Check whether the monitor reports the RGB quantization range selection
3365 * as supported. The AVI infoframe can then be used to inform the monitor
3366 * which quantization range (full or limited) is used.
 
 
3367 */
3368bool drm_rgb_quant_range_selectable(struct edid *edid)
3369{
3370	u8 *edid_ext;
3371	int i, start, end;
3372
3373	edid_ext = drm_find_cea_extension(edid);
3374	if (!edid_ext)
3375		return false;
3376
3377	if (cea_db_offsets(edid_ext, &start, &end))
3378		return false;
3379
3380	for_each_cea_db(edid_ext, i, start, end) {
3381		if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
3382		    cea_db_payload_len(&edid_ext[i]) == 2) {
3383			DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
3384			return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
3385		}
3386	}
3387
3388	return false;
3389}
3390EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
3391
3392/**
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3393 * drm_add_display_info - pull display info out if present
3394 * @edid: EDID data
3395 * @info: display info (attached to connector)
 
3396 *
3397 * Grab any available display info and stuff it into the drm_display_info
3398 * structure that's part of the connector.  Useful for tracking bpp and
3399 * color spaces.
3400 */
3401static void drm_add_display_info(struct edid *edid,
3402				 struct drm_display_info *info)
 
3403{
3404	u8 *edid_ext;
3405
3406	info->width_mm = edid->width_cm * 10;
3407	info->height_mm = edid->height_cm * 10;
3408
3409	/* driver figures it out in this case */
3410	info->bpc = 0;
3411	info->color_formats = 0;
3412
3413	if (edid->revision < 3)
3414		return;
3415
3416	if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
3417		return;
3418
3419	/* Get data from CEA blocks if present */
3420	edid_ext = drm_find_cea_extension(edid);
3421	if (edid_ext) {
3422		info->cea_rev = edid_ext[1];
3423
3424		/* The existence of a CEA block should imply RGB support */
3425		info->color_formats = DRM_COLOR_FORMAT_RGB444;
3426		if (edid_ext[3] & EDID_CEA_YCRCB444)
3427			info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3428		if (edid_ext[3] & EDID_CEA_YCRCB422)
3429			info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
3430	}
3431
 
 
 
3432	/* Only defined for 1.4 with digital displays */
3433	if (edid->revision < 4)
3434		return;
3435
3436	switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
3437	case DRM_EDID_DIGITAL_DEPTH_6:
3438		info->bpc = 6;
3439		break;
3440	case DRM_EDID_DIGITAL_DEPTH_8:
3441		info->bpc = 8;
3442		break;
3443	case DRM_EDID_DIGITAL_DEPTH_10:
3444		info->bpc = 10;
3445		break;
3446	case DRM_EDID_DIGITAL_DEPTH_12:
3447		info->bpc = 12;
3448		break;
3449	case DRM_EDID_DIGITAL_DEPTH_14:
3450		info->bpc = 14;
3451		break;
3452	case DRM_EDID_DIGITAL_DEPTH_16:
3453		info->bpc = 16;
3454		break;
3455	case DRM_EDID_DIGITAL_DEPTH_UNDEF:
3456	default:
3457		info->bpc = 0;
3458		break;
3459	}
3460
 
 
 
3461	info->color_formats |= DRM_COLOR_FORMAT_RGB444;
3462	if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
3463		info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3464	if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
3465		info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
3466}
3467
3468/**
3469 * drm_add_edid_modes - add modes from EDID data, if available
3470 * @connector: connector we're probing
3471 * @edid: edid data
3472 *
3473 * Add the specified modes to the connector's mode list.
3474 *
3475 * Return number of modes added or 0 if we couldn't find any.
3476 */
3477int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
3478{
3479	int num_modes = 0;
3480	u32 quirks;
3481
3482	if (edid == NULL) {
3483		return 0;
3484	}
3485	if (!drm_edid_is_valid(edid)) {
3486		dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
3487			 drm_get_connector_name(connector));
3488		return 0;
3489	}
3490
3491	quirks = edid_get_quirks(edid);
3492
3493	/*
3494	 * EDID spec says modes should be preferred in this order:
3495	 * - preferred detailed mode
3496	 * - other detailed modes from base block
3497	 * - detailed modes from extension blocks
3498	 * - CVT 3-byte code modes
3499	 * - standard timing codes
3500	 * - established timing codes
3501	 * - modes inferred from GTF or CVT range information
3502	 *
3503	 * We get this pretty much right.
3504	 *
3505	 * XXX order for additional mode types in extension blocks?
3506	 */
3507	num_modes += add_detailed_modes(connector, edid, quirks);
3508	num_modes += add_cvt_modes(connector, edid);
3509	num_modes += add_standard_modes(connector, edid);
3510	num_modes += add_established_modes(connector, edid);
 
 
3511	if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
3512		num_modes += add_inferred_modes(connector, edid);
3513	num_modes += add_cea_modes(connector, edid);
3514	num_modes += add_alternate_cea_modes(connector, edid);
3515
3516	if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
3517		edid_fixup_preferred(connector, quirks);
3518
3519	drm_add_display_info(edid, &connector->display_info);
3520
3521	if (quirks & EDID_QUIRK_FORCE_8BPC)
3522		connector->display_info.bpc = 8;
3523
 
 
 
3524	return num_modes;
3525}
3526EXPORT_SYMBOL(drm_add_edid_modes);
3527
3528/**
3529 * drm_add_modes_noedid - add modes for the connectors without EDID
3530 * @connector: connector we're probing
3531 * @hdisplay: the horizontal display limit
3532 * @vdisplay: the vertical display limit
3533 *
3534 * Add the specified modes to the connector's mode list. Only when the
3535 * hdisplay/vdisplay is not beyond the given limit, it will be added.
3536 *
3537 * Return number of modes added or 0 if we couldn't find any.
3538 */
3539int drm_add_modes_noedid(struct drm_connector *connector,
3540			int hdisplay, int vdisplay)
3541{
3542	int i, count, num_modes = 0;
3543	struct drm_display_mode *mode;
3544	struct drm_device *dev = connector->dev;
3545
3546	count = sizeof(drm_dmt_modes) / sizeof(struct drm_display_mode);
3547	if (hdisplay < 0)
3548		hdisplay = 0;
3549	if (vdisplay < 0)
3550		vdisplay = 0;
3551
3552	for (i = 0; i < count; i++) {
3553		const struct drm_display_mode *ptr = &drm_dmt_modes[i];
3554		if (hdisplay && vdisplay) {
3555			/*
3556			 * Only when two are valid, they will be used to check
3557			 * whether the mode should be added to the mode list of
3558			 * the connector.
3559			 */
3560			if (ptr->hdisplay > hdisplay ||
3561					ptr->vdisplay > vdisplay)
3562				continue;
3563		}
3564		if (drm_mode_vrefresh(ptr) > 61)
3565			continue;
3566		mode = drm_mode_duplicate(dev, ptr);
3567		if (mode) {
3568			drm_mode_probed_add(connector, mode);
3569			num_modes++;
3570		}
3571	}
3572	return num_modes;
3573}
3574EXPORT_SYMBOL(drm_add_modes_noedid);
3575
 
 
 
 
 
 
 
 
 
3576void drm_set_preferred_mode(struct drm_connector *connector,
3577			   int hpref, int vpref)
3578{
3579	struct drm_display_mode *mode;
3580
3581	list_for_each_entry(mode, &connector->probed_modes, head) {
3582		if (mode->hdisplay  == hpref &&
3583		    mode->vdisplay == vpref)
3584			mode->type |= DRM_MODE_TYPE_PREFERRED;
3585	}
3586}
3587EXPORT_SYMBOL(drm_set_preferred_mode);
3588
3589/**
3590 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
3591 *                                              data from a DRM display mode
3592 * @frame: HDMI AVI infoframe
3593 * @mode: DRM display mode
3594 *
3595 * Returns 0 on success or a negative error code on failure.
3596 */
3597int
3598drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
3599					 const struct drm_display_mode *mode)
3600{
3601	int err;
3602
3603	if (!frame || !mode)
3604		return -EINVAL;
3605
3606	err = hdmi_avi_infoframe_init(frame);
3607	if (err < 0)
3608		return err;
3609
3610	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
3611		frame->pixel_repeat = 1;
3612
3613	frame->video_code = drm_match_cea_mode(mode);
3614
3615	frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
 
 
 
 
 
 
 
 
 
 
 
 
3616	frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
3617	frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
3618
3619	return 0;
3620}
3621EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
3622
3623static enum hdmi_3d_structure
3624s3d_structure_from_display_mode(const struct drm_display_mode *mode)
3625{
3626	u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
3627
3628	switch (layout) {
3629	case DRM_MODE_FLAG_3D_FRAME_PACKING:
3630		return HDMI_3D_STRUCTURE_FRAME_PACKING;
3631	case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
3632		return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
3633	case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
3634		return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
3635	case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
3636		return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
3637	case DRM_MODE_FLAG_3D_L_DEPTH:
3638		return HDMI_3D_STRUCTURE_L_DEPTH;
3639	case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
3640		return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
3641	case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
3642		return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
3643	case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
3644		return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
3645	default:
3646		return HDMI_3D_STRUCTURE_INVALID;
3647	}
3648}
3649
3650/**
3651 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
3652 * data from a DRM display mode
3653 * @frame: HDMI vendor infoframe
3654 * @mode: DRM display mode
3655 *
3656 * Note that there's is a need to send HDMI vendor infoframes only when using a
3657 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
3658 * function will return -EINVAL, error that can be safely ignored.
3659 *
3660 * Returns 0 on success or a negative error code on failure.
3661 */
3662int
3663drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
3664					    const struct drm_display_mode *mode)
3665{
3666	int err;
3667	u32 s3d_flags;
3668	u8 vic;
3669
3670	if (!frame || !mode)
3671		return -EINVAL;
3672
3673	vic = drm_match_hdmi_mode(mode);
3674	s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
3675
3676	if (!vic && !s3d_flags)
3677		return -EINVAL;
3678
3679	if (vic && s3d_flags)
3680		return -EINVAL;
3681
3682	err = hdmi_vendor_infoframe_init(frame);
3683	if (err < 0)
3684		return err;
3685
3686	if (vic)
3687		frame->vic = vic;
3688	else
3689		frame->s3d_struct = s3d_structure_from_display_mode(mode);
3690
3691	return 0;
3692}
3693EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);