Linux Audio

Check our new training course

Loading...
v4.17
   1// SPDX-License-Identifier: GPL-2.0
   2/*
   3 * Copyright (C) 1992, 1998-2006 Linus Torvalds, Ingo Molnar
   4 * Copyright (C) 2005-2006, Thomas Gleixner, Russell King
   5 *
   6 * This file contains the core interrupt handling code, for irq-chip based
   7 * architectures. Detailed information is available in
   8 * Documentation/core-api/genericirq.rst
   9 */
  10
  11#include <linux/irq.h>
  12#include <linux/msi.h>
  13#include <linux/module.h>
  14#include <linux/interrupt.h>
  15#include <linux/kernel_stat.h>
  16#include <linux/irqdomain.h>
  17
  18#include <trace/events/irq.h>
  19
  20#include "internals.h"
  21
  22static irqreturn_t bad_chained_irq(int irq, void *dev_id)
  23{
  24	WARN_ONCE(1, "Chained irq %d should not call an action\n", irq);
  25	return IRQ_NONE;
  26}
  27
  28/*
  29 * Chained handlers should never call action on their IRQ. This default
  30 * action will emit warning if such thing happens.
  31 */
  32struct irqaction chained_action = {
  33	.handler = bad_chained_irq,
  34};
  35
  36/**
  37 *	irq_set_chip - set the irq chip for an irq
  38 *	@irq:	irq number
  39 *	@chip:	pointer to irq chip description structure
  40 */
  41int irq_set_chip(unsigned int irq, struct irq_chip *chip)
  42{
  43	unsigned long flags;
  44	struct irq_desc *desc = irq_get_desc_lock(irq, &flags, 0);
  45
  46	if (!desc)
  47		return -EINVAL;
  48
  49	if (!chip)
  50		chip = &no_irq_chip;
  51
  52	desc->irq_data.chip = chip;
  53	irq_put_desc_unlock(desc, flags);
  54	/*
  55	 * For !CONFIG_SPARSE_IRQ make the irq show up in
  56	 * allocated_irqs.
  57	 */
  58	irq_mark_irq(irq);
  59	return 0;
  60}
  61EXPORT_SYMBOL(irq_set_chip);
  62
  63/**
  64 *	irq_set_type - set the irq trigger type for an irq
  65 *	@irq:	irq number
  66 *	@type:	IRQ_TYPE_{LEVEL,EDGE}_* value - see include/linux/irq.h
  67 */
  68int irq_set_irq_type(unsigned int irq, unsigned int type)
  69{
  70	unsigned long flags;
  71	struct irq_desc *desc = irq_get_desc_buslock(irq, &flags, IRQ_GET_DESC_CHECK_GLOBAL);
  72	int ret = 0;
  73
  74	if (!desc)
  75		return -EINVAL;
  76
  77	ret = __irq_set_trigger(desc, type);
  78	irq_put_desc_busunlock(desc, flags);
  79	return ret;
  80}
  81EXPORT_SYMBOL(irq_set_irq_type);
  82
  83/**
  84 *	irq_set_handler_data - set irq handler data for an irq
  85 *	@irq:	Interrupt number
  86 *	@data:	Pointer to interrupt specific data
  87 *
  88 *	Set the hardware irq controller data for an irq
  89 */
  90int irq_set_handler_data(unsigned int irq, void *data)
  91{
  92	unsigned long flags;
  93	struct irq_desc *desc = irq_get_desc_lock(irq, &flags, 0);
  94
  95	if (!desc)
  96		return -EINVAL;
  97	desc->irq_common_data.handler_data = data;
  98	irq_put_desc_unlock(desc, flags);
  99	return 0;
 100}
 101EXPORT_SYMBOL(irq_set_handler_data);
 102
 103/**
 104 *	irq_set_msi_desc_off - set MSI descriptor data for an irq at offset
 105 *	@irq_base:	Interrupt number base
 106 *	@irq_offset:	Interrupt number offset
 107 *	@entry:		Pointer to MSI descriptor data
 108 *
 109 *	Set the MSI descriptor entry for an irq at offset
 110 */
 111int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
 112			 struct msi_desc *entry)
 113{
 114	unsigned long flags;
 115	struct irq_desc *desc = irq_get_desc_lock(irq_base + irq_offset, &flags, IRQ_GET_DESC_CHECK_GLOBAL);
 116
 117	if (!desc)
 118		return -EINVAL;
 119	desc->irq_common_data.msi_desc = entry;
 120	if (entry && !irq_offset)
 121		entry->irq = irq_base;
 122	irq_put_desc_unlock(desc, flags);
 123	return 0;
 124}
 125
 126/**
 127 *	irq_set_msi_desc - set MSI descriptor data for an irq
 128 *	@irq:	Interrupt number
 129 *	@entry:	Pointer to MSI descriptor data
 130 *
 131 *	Set the MSI descriptor entry for an irq
 132 */
 133int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry)
 134{
 135	return irq_set_msi_desc_off(irq, 0, entry);
 136}
 137
 138/**
 139 *	irq_set_chip_data - set irq chip data for an irq
 140 *	@irq:	Interrupt number
 141 *	@data:	Pointer to chip specific data
 142 *
 143 *	Set the hardware irq chip data for an irq
 144 */
 145int irq_set_chip_data(unsigned int irq, void *data)
 146{
 147	unsigned long flags;
 148	struct irq_desc *desc = irq_get_desc_lock(irq, &flags, 0);
 149
 150	if (!desc)
 151		return -EINVAL;
 152	desc->irq_data.chip_data = data;
 153	irq_put_desc_unlock(desc, flags);
 154	return 0;
 155}
 156EXPORT_SYMBOL(irq_set_chip_data);
 157
 158struct irq_data *irq_get_irq_data(unsigned int irq)
 159{
 160	struct irq_desc *desc = irq_to_desc(irq);
 161
 162	return desc ? &desc->irq_data : NULL;
 163}
 164EXPORT_SYMBOL_GPL(irq_get_irq_data);
 165
 166static void irq_state_clr_disabled(struct irq_desc *desc)
 167{
 168	irqd_clear(&desc->irq_data, IRQD_IRQ_DISABLED);
 169}
 170
 171static void irq_state_clr_masked(struct irq_desc *desc)
 172{
 173	irqd_clear(&desc->irq_data, IRQD_IRQ_MASKED);
 174}
 175
 176static void irq_state_clr_started(struct irq_desc *desc)
 177{
 178	irqd_clear(&desc->irq_data, IRQD_IRQ_STARTED);
 179}
 180
 181static void irq_state_set_started(struct irq_desc *desc)
 182{
 183	irqd_set(&desc->irq_data, IRQD_IRQ_STARTED);
 184}
 185
 186enum {
 187	IRQ_STARTUP_NORMAL,
 188	IRQ_STARTUP_MANAGED,
 189	IRQ_STARTUP_ABORT,
 190};
 191
 192#ifdef CONFIG_SMP
 193static int
 194__irq_startup_managed(struct irq_desc *desc, struct cpumask *aff, bool force)
 
 195{
 196	struct irq_data *d = irq_desc_get_irq_data(desc);
 197
 198	if (!irqd_affinity_is_managed(d))
 199		return IRQ_STARTUP_NORMAL;
 200
 201	irqd_clr_managed_shutdown(d);
 202
 203	if (cpumask_any_and(aff, cpu_online_mask) >= nr_cpu_ids) {
 204		/*
 205		 * Catch code which fiddles with enable_irq() on a managed
 206		 * and potentially shutdown IRQ. Chained interrupt
 207		 * installment or irq auto probing should not happen on
 208		 * managed irqs either.
 209		 */
 210		if (WARN_ON_ONCE(force))
 211			return IRQ_STARTUP_ABORT;
 212		/*
 213		 * The interrupt was requested, but there is no online CPU
 214		 * in it's affinity mask. Put it into managed shutdown
 215		 * state and let the cpu hotplug mechanism start it up once
 216		 * a CPU in the mask becomes available.
 217		 */
 218		return IRQ_STARTUP_ABORT;
 219	}
 220	/*
 221	 * Managed interrupts have reserved resources, so this should not
 222	 * happen.
 223	 */
 224	if (WARN_ON(irq_domain_activate_irq(d, false)))
 225		return IRQ_STARTUP_ABORT;
 226	return IRQ_STARTUP_MANAGED;
 227}
 228#else
 229static __always_inline int
 230__irq_startup_managed(struct irq_desc *desc, struct cpumask *aff, bool force)
 
 231{
 232	return IRQ_STARTUP_NORMAL;
 233}
 234#endif
 235
 236static int __irq_startup(struct irq_desc *desc)
 237{
 238	struct irq_data *d = irq_desc_get_irq_data(desc);
 239	int ret = 0;
 240
 241	/* Warn if this interrupt is not activated but try nevertheless */
 242	WARN_ON_ONCE(!irqd_is_activated(d));
 243
 244	if (d->chip->irq_startup) {
 245		ret = d->chip->irq_startup(d);
 246		irq_state_clr_disabled(desc);
 247		irq_state_clr_masked(desc);
 248	} else {
 249		irq_enable(desc);
 250	}
 251	irq_state_set_started(desc);
 252	return ret;
 253}
 254
 255int irq_startup(struct irq_desc *desc, bool resend, bool force)
 256{
 257	struct irq_data *d = irq_desc_get_irq_data(desc);
 258	struct cpumask *aff = irq_data_get_affinity_mask(d);
 259	int ret = 0;
 260
 261	desc->depth = 0;
 262
 263	if (irqd_is_started(d)) {
 264		irq_enable(desc);
 265	} else {
 266		switch (__irq_startup_managed(desc, aff, force)) {
 267		case IRQ_STARTUP_NORMAL:
 
 
 268			ret = __irq_startup(desc);
 269			irq_setup_affinity(desc);
 
 270			break;
 271		case IRQ_STARTUP_MANAGED:
 272			irq_do_set_affinity(d, aff, false);
 273			ret = __irq_startup(desc);
 274			break;
 275		case IRQ_STARTUP_ABORT:
 276			irqd_set_managed_shutdown(d);
 277			return 0;
 278		}
 279	}
 280	if (resend)
 281		check_irq_resend(desc);
 282
 283	return ret;
 284}
 285
 286int irq_activate(struct irq_desc *desc)
 287{
 288	struct irq_data *d = irq_desc_get_irq_data(desc);
 289
 290	if (!irqd_affinity_is_managed(d))
 291		return irq_domain_activate_irq(d, false);
 292	return 0;
 293}
 294
 295int irq_activate_and_startup(struct irq_desc *desc, bool resend)
 296{
 297	if (WARN_ON(irq_activate(desc)))
 298		return 0;
 299	return irq_startup(desc, resend, IRQ_START_FORCE);
 300}
 301
 302static void __irq_disable(struct irq_desc *desc, bool mask);
 303
 304void irq_shutdown(struct irq_desc *desc)
 305{
 306	if (irqd_is_started(&desc->irq_data)) {
 
 307		desc->depth = 1;
 308		if (desc->irq_data.chip->irq_shutdown) {
 309			desc->irq_data.chip->irq_shutdown(&desc->irq_data);
 310			irq_state_set_disabled(desc);
 311			irq_state_set_masked(desc);
 312		} else {
 313			__irq_disable(desc, true);
 314		}
 315		irq_state_clr_started(desc);
 316	}
 
 
 
 
 
 
 317	/*
 318	 * This must be called even if the interrupt was never started up,
 319	 * because the activation can happen before the interrupt is
 320	 * available for request/startup. It has it's own state tracking so
 321	 * it's safe to call it unconditionally.
 322	 */
 323	irq_domain_deactivate_irq(&desc->irq_data);
 324}
 325
 326void irq_enable(struct irq_desc *desc)
 327{
 328	if (!irqd_irq_disabled(&desc->irq_data)) {
 329		unmask_irq(desc);
 330	} else {
 331		irq_state_clr_disabled(desc);
 332		if (desc->irq_data.chip->irq_enable) {
 333			desc->irq_data.chip->irq_enable(&desc->irq_data);
 334			irq_state_clr_masked(desc);
 335		} else {
 336			unmask_irq(desc);
 337		}
 338	}
 339}
 340
 341static void __irq_disable(struct irq_desc *desc, bool mask)
 342{
 343	if (irqd_irq_disabled(&desc->irq_data)) {
 344		if (mask)
 345			mask_irq(desc);
 346	} else {
 347		irq_state_set_disabled(desc);
 348		if (desc->irq_data.chip->irq_disable) {
 349			desc->irq_data.chip->irq_disable(&desc->irq_data);
 350			irq_state_set_masked(desc);
 351		} else if (mask) {
 352			mask_irq(desc);
 353		}
 354	}
 355}
 356
 357/**
 358 * irq_disable - Mark interrupt disabled
 359 * @desc:	irq descriptor which should be disabled
 360 *
 361 * If the chip does not implement the irq_disable callback, we
 362 * use a lazy disable approach. That means we mark the interrupt
 363 * disabled, but leave the hardware unmasked. That's an
 364 * optimization because we avoid the hardware access for the
 365 * common case where no interrupt happens after we marked it
 366 * disabled. If an interrupt happens, then the interrupt flow
 367 * handler masks the line at the hardware level and marks it
 368 * pending.
 369 *
 370 * If the interrupt chip does not implement the irq_disable callback,
 371 * a driver can disable the lazy approach for a particular irq line by
 372 * calling 'irq_set_status_flags(irq, IRQ_DISABLE_UNLAZY)'. This can
 373 * be used for devices which cannot disable the interrupt at the
 374 * device level under certain circumstances and have to use
 375 * disable_irq[_nosync] instead.
 376 */
 377void irq_disable(struct irq_desc *desc)
 378{
 379	__irq_disable(desc, irq_settings_disable_unlazy(desc));
 380}
 381
 382void irq_percpu_enable(struct irq_desc *desc, unsigned int cpu)
 383{
 384	if (desc->irq_data.chip->irq_enable)
 385		desc->irq_data.chip->irq_enable(&desc->irq_data);
 386	else
 387		desc->irq_data.chip->irq_unmask(&desc->irq_data);
 388	cpumask_set_cpu(cpu, desc->percpu_enabled);
 389}
 390
 391void irq_percpu_disable(struct irq_desc *desc, unsigned int cpu)
 392{
 393	if (desc->irq_data.chip->irq_disable)
 394		desc->irq_data.chip->irq_disable(&desc->irq_data);
 395	else
 396		desc->irq_data.chip->irq_mask(&desc->irq_data);
 397	cpumask_clear_cpu(cpu, desc->percpu_enabled);
 398}
 399
 400static inline void mask_ack_irq(struct irq_desc *desc)
 401{
 402	if (desc->irq_data.chip->irq_mask_ack) {
 403		desc->irq_data.chip->irq_mask_ack(&desc->irq_data);
 404		irq_state_set_masked(desc);
 405	} else {
 406		mask_irq(desc);
 407		if (desc->irq_data.chip->irq_ack)
 408			desc->irq_data.chip->irq_ack(&desc->irq_data);
 409	}
 410}
 411
 412void mask_irq(struct irq_desc *desc)
 413{
 414	if (irqd_irq_masked(&desc->irq_data))
 415		return;
 416
 417	if (desc->irq_data.chip->irq_mask) {
 418		desc->irq_data.chip->irq_mask(&desc->irq_data);
 419		irq_state_set_masked(desc);
 420	}
 421}
 422
 423void unmask_irq(struct irq_desc *desc)
 424{
 425	if (!irqd_irq_masked(&desc->irq_data))
 426		return;
 427
 428	if (desc->irq_data.chip->irq_unmask) {
 429		desc->irq_data.chip->irq_unmask(&desc->irq_data);
 430		irq_state_clr_masked(desc);
 431	}
 432}
 433
 434void unmask_threaded_irq(struct irq_desc *desc)
 435{
 436	struct irq_chip *chip = desc->irq_data.chip;
 437
 438	if (chip->flags & IRQCHIP_EOI_THREADED)
 439		chip->irq_eoi(&desc->irq_data);
 440
 441	unmask_irq(desc);
 442}
 443
 444/*
 445 *	handle_nested_irq - Handle a nested irq from a irq thread
 446 *	@irq:	the interrupt number
 447 *
 448 *	Handle interrupts which are nested into a threaded interrupt
 449 *	handler. The handler function is called inside the calling
 450 *	threads context.
 451 */
 452void handle_nested_irq(unsigned int irq)
 453{
 454	struct irq_desc *desc = irq_to_desc(irq);
 455	struct irqaction *action;
 456	irqreturn_t action_ret;
 457
 458	might_sleep();
 459
 460	raw_spin_lock_irq(&desc->lock);
 461
 462	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 463
 464	action = desc->action;
 465	if (unlikely(!action || irqd_irq_disabled(&desc->irq_data))) {
 466		desc->istate |= IRQS_PENDING;
 467		goto out_unlock;
 
 468	}
 469
 470	kstat_incr_irqs_this_cpu(desc);
 471	irqd_set(&desc->irq_data, IRQD_IRQ_INPROGRESS);
 472	raw_spin_unlock_irq(&desc->lock);
 473
 474	action_ret = IRQ_NONE;
 475	for_each_action_of_desc(desc, action)
 476		action_ret |= action->thread_fn(action->irq, action->dev_id);
 477
 478	if (!noirqdebug)
 479		note_interrupt(desc, action_ret);
 480
 481	raw_spin_lock_irq(&desc->lock);
 482	irqd_clear(&desc->irq_data, IRQD_IRQ_INPROGRESS);
 483
 484out_unlock:
 485	raw_spin_unlock_irq(&desc->lock);
 486}
 487EXPORT_SYMBOL_GPL(handle_nested_irq);
 488
 489static bool irq_check_poll(struct irq_desc *desc)
 490{
 491	if (!(desc->istate & IRQS_POLL_INPROGRESS))
 492		return false;
 493	return irq_wait_for_poll(desc);
 494}
 495
 496static bool irq_may_run(struct irq_desc *desc)
 497{
 498	unsigned int mask = IRQD_IRQ_INPROGRESS | IRQD_WAKEUP_ARMED;
 499
 500	/*
 501	 * If the interrupt is not in progress and is not an armed
 502	 * wakeup interrupt, proceed.
 503	 */
 504	if (!irqd_has_set(&desc->irq_data, mask))
 505		return true;
 506
 507	/*
 508	 * If the interrupt is an armed wakeup source, mark it pending
 509	 * and suspended, disable it and notify the pm core about the
 510	 * event.
 511	 */
 512	if (irq_pm_check_wakeup(desc))
 513		return false;
 514
 515	/*
 516	 * Handle a potential concurrent poll on a different core.
 517	 */
 518	return irq_check_poll(desc);
 519}
 520
 521/**
 522 *	handle_simple_irq - Simple and software-decoded IRQs.
 523 *	@desc:	the interrupt description structure for this irq
 524 *
 525 *	Simple interrupts are either sent from a demultiplexing interrupt
 526 *	handler or come from hardware, where no interrupt hardware control
 527 *	is necessary.
 528 *
 529 *	Note: The caller is expected to handle the ack, clear, mask and
 530 *	unmask issues if necessary.
 531 */
 532void handle_simple_irq(struct irq_desc *desc)
 533{
 534	raw_spin_lock(&desc->lock);
 535
 536	if (!irq_may_run(desc))
 537		goto out_unlock;
 538
 539	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 540
 541	if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
 542		desc->istate |= IRQS_PENDING;
 543		goto out_unlock;
 544	}
 545
 546	kstat_incr_irqs_this_cpu(desc);
 547	handle_irq_event(desc);
 548
 549out_unlock:
 550	raw_spin_unlock(&desc->lock);
 551}
 552EXPORT_SYMBOL_GPL(handle_simple_irq);
 553
 554/**
 555 *	handle_untracked_irq - Simple and software-decoded IRQs.
 556 *	@desc:	the interrupt description structure for this irq
 557 *
 558 *	Untracked interrupts are sent from a demultiplexing interrupt
 559 *	handler when the demultiplexer does not know which device it its
 560 *	multiplexed irq domain generated the interrupt. IRQ's handled
 561 *	through here are not subjected to stats tracking, randomness, or
 562 *	spurious interrupt detection.
 563 *
 564 *	Note: Like handle_simple_irq, the caller is expected to handle
 565 *	the ack, clear, mask and unmask issues if necessary.
 566 */
 567void handle_untracked_irq(struct irq_desc *desc)
 568{
 569	unsigned int flags = 0;
 570
 571	raw_spin_lock(&desc->lock);
 572
 573	if (!irq_may_run(desc))
 574		goto out_unlock;
 575
 576	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 577
 578	if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
 579		desc->istate |= IRQS_PENDING;
 580		goto out_unlock;
 581	}
 582
 583	desc->istate &= ~IRQS_PENDING;
 584	irqd_set(&desc->irq_data, IRQD_IRQ_INPROGRESS);
 585	raw_spin_unlock(&desc->lock);
 586
 587	__handle_irq_event_percpu(desc, &flags);
 588
 589	raw_spin_lock(&desc->lock);
 590	irqd_clear(&desc->irq_data, IRQD_IRQ_INPROGRESS);
 591
 592out_unlock:
 593	raw_spin_unlock(&desc->lock);
 594}
 595EXPORT_SYMBOL_GPL(handle_untracked_irq);
 596
 597/*
 598 * Called unconditionally from handle_level_irq() and only for oneshot
 599 * interrupts from handle_fasteoi_irq()
 600 */
 601static void cond_unmask_irq(struct irq_desc *desc)
 602{
 603	/*
 604	 * We need to unmask in the following cases:
 605	 * - Standard level irq (IRQF_ONESHOT is not set)
 606	 * - Oneshot irq which did not wake the thread (caused by a
 607	 *   spurious interrupt or a primary handler handling it
 608	 *   completely).
 609	 */
 610	if (!irqd_irq_disabled(&desc->irq_data) &&
 611	    irqd_irq_masked(&desc->irq_data) && !desc->threads_oneshot)
 612		unmask_irq(desc);
 613}
 614
 615/**
 616 *	handle_level_irq - Level type irq handler
 617 *	@desc:	the interrupt description structure for this irq
 618 *
 619 *	Level type interrupts are active as long as the hardware line has
 620 *	the active level. This may require to mask the interrupt and unmask
 621 *	it after the associated handler has acknowledged the device, so the
 622 *	interrupt line is back to inactive.
 623 */
 624void handle_level_irq(struct irq_desc *desc)
 625{
 626	raw_spin_lock(&desc->lock);
 627	mask_ack_irq(desc);
 628
 629	if (!irq_may_run(desc))
 630		goto out_unlock;
 631
 632	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 633
 634	/*
 635	 * If its disabled or no action available
 636	 * keep it masked and get out of here
 637	 */
 638	if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
 639		desc->istate |= IRQS_PENDING;
 640		goto out_unlock;
 641	}
 642
 643	kstat_incr_irqs_this_cpu(desc);
 644	handle_irq_event(desc);
 645
 646	cond_unmask_irq(desc);
 647
 648out_unlock:
 649	raw_spin_unlock(&desc->lock);
 650}
 651EXPORT_SYMBOL_GPL(handle_level_irq);
 652
 653#ifdef CONFIG_IRQ_PREFLOW_FASTEOI
 654static inline void preflow_handler(struct irq_desc *desc)
 655{
 656	if (desc->preflow_handler)
 657		desc->preflow_handler(&desc->irq_data);
 658}
 659#else
 660static inline void preflow_handler(struct irq_desc *desc) { }
 661#endif
 662
 663static void cond_unmask_eoi_irq(struct irq_desc *desc, struct irq_chip *chip)
 664{
 665	if (!(desc->istate & IRQS_ONESHOT)) {
 666		chip->irq_eoi(&desc->irq_data);
 667		return;
 668	}
 669	/*
 670	 * We need to unmask in the following cases:
 671	 * - Oneshot irq which did not wake the thread (caused by a
 672	 *   spurious interrupt or a primary handler handling it
 673	 *   completely).
 674	 */
 675	if (!irqd_irq_disabled(&desc->irq_data) &&
 676	    irqd_irq_masked(&desc->irq_data) && !desc->threads_oneshot) {
 677		chip->irq_eoi(&desc->irq_data);
 678		unmask_irq(desc);
 679	} else if (!(chip->flags & IRQCHIP_EOI_THREADED)) {
 680		chip->irq_eoi(&desc->irq_data);
 681	}
 682}
 683
 684/**
 685 *	handle_fasteoi_irq - irq handler for transparent controllers
 686 *	@desc:	the interrupt description structure for this irq
 687 *
 688 *	Only a single callback will be issued to the chip: an ->eoi()
 689 *	call when the interrupt has been serviced. This enables support
 690 *	for modern forms of interrupt handlers, which handle the flow
 691 *	details in hardware, transparently.
 692 */
 693void handle_fasteoi_irq(struct irq_desc *desc)
 694{
 695	struct irq_chip *chip = desc->irq_data.chip;
 696
 697	raw_spin_lock(&desc->lock);
 698
 699	if (!irq_may_run(desc))
 
 
 
 
 
 
 
 700		goto out;
 
 701
 702	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 703
 704	/*
 705	 * If its disabled or no action available
 706	 * then mask it and get out of here:
 707	 */
 708	if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
 709		desc->istate |= IRQS_PENDING;
 710		mask_irq(desc);
 711		goto out;
 712	}
 713
 714	kstat_incr_irqs_this_cpu(desc);
 715	if (desc->istate & IRQS_ONESHOT)
 716		mask_irq(desc);
 717
 718	preflow_handler(desc);
 719	handle_irq_event(desc);
 720
 721	cond_unmask_eoi_irq(desc, chip);
 722
 
 
 
 
 
 
 723	raw_spin_unlock(&desc->lock);
 724	return;
 725out:
 726	if (!(chip->flags & IRQCHIP_EOI_IF_HANDLED))
 727		chip->irq_eoi(&desc->irq_data);
 728	raw_spin_unlock(&desc->lock);
 729}
 730EXPORT_SYMBOL_GPL(handle_fasteoi_irq);
 731
 732/**
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 733 *	handle_edge_irq - edge type IRQ handler
 734 *	@desc:	the interrupt description structure for this irq
 735 *
 736 *	Interrupt occures on the falling and/or rising edge of a hardware
 737 *	signal. The occurrence is latched into the irq controller hardware
 738 *	and must be acked in order to be reenabled. After the ack another
 739 *	interrupt can happen on the same source even before the first one
 740 *	is handled by the associated event handler. If this happens it
 741 *	might be necessary to disable (mask) the interrupt depending on the
 742 *	controller hardware. This requires to reenable the interrupt inside
 743 *	of the loop which handles the interrupts which have arrived while
 744 *	the handler was running. If all pending interrupts are handled, the
 745 *	loop is left.
 746 */
 747void handle_edge_irq(struct irq_desc *desc)
 748{
 749	raw_spin_lock(&desc->lock);
 750
 751	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 752
 753	if (!irq_may_run(desc)) {
 754		desc->istate |= IRQS_PENDING;
 755		mask_ack_irq(desc);
 756		goto out_unlock;
 757	}
 758
 759	/*
 760	 * If its disabled or no action available then mask it and get
 761	 * out of here.
 762	 */
 763	if (irqd_irq_disabled(&desc->irq_data) || !desc->action) {
 764		desc->istate |= IRQS_PENDING;
 765		mask_ack_irq(desc);
 766		goto out_unlock;
 767	}
 768
 769	kstat_incr_irqs_this_cpu(desc);
 770
 771	/* Start handling the irq */
 772	desc->irq_data.chip->irq_ack(&desc->irq_data);
 773
 774	do {
 775		if (unlikely(!desc->action)) {
 776			mask_irq(desc);
 777			goto out_unlock;
 778		}
 779
 780		/*
 781		 * When another irq arrived while we were handling
 782		 * one, we could have masked the irq.
 783		 * Renable it, if it was not disabled in meantime.
 784		 */
 785		if (unlikely(desc->istate & IRQS_PENDING)) {
 786			if (!irqd_irq_disabled(&desc->irq_data) &&
 787			    irqd_irq_masked(&desc->irq_data))
 788				unmask_irq(desc);
 789		}
 790
 791		handle_irq_event(desc);
 792
 793	} while ((desc->istate & IRQS_PENDING) &&
 794		 !irqd_irq_disabled(&desc->irq_data));
 795
 796out_unlock:
 797	raw_spin_unlock(&desc->lock);
 798}
 799EXPORT_SYMBOL(handle_edge_irq);
 800
 801#ifdef CONFIG_IRQ_EDGE_EOI_HANDLER
 802/**
 803 *	handle_edge_eoi_irq - edge eoi type IRQ handler
 804 *	@desc:	the interrupt description structure for this irq
 805 *
 806 * Similar as the above handle_edge_irq, but using eoi and w/o the
 807 * mask/unmask logic.
 808 */
 809void handle_edge_eoi_irq(struct irq_desc *desc)
 810{
 811	struct irq_chip *chip = irq_desc_get_chip(desc);
 812
 813	raw_spin_lock(&desc->lock);
 814
 815	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 816
 817	if (!irq_may_run(desc)) {
 818		desc->istate |= IRQS_PENDING;
 819		goto out_eoi;
 820	}
 821
 822	/*
 823	 * If its disabled or no action available then mask it and get
 824	 * out of here.
 825	 */
 826	if (irqd_irq_disabled(&desc->irq_data) || !desc->action) {
 827		desc->istate |= IRQS_PENDING;
 828		goto out_eoi;
 829	}
 830
 831	kstat_incr_irqs_this_cpu(desc);
 832
 833	do {
 834		if (unlikely(!desc->action))
 835			goto out_eoi;
 836
 837		handle_irq_event(desc);
 838
 839	} while ((desc->istate & IRQS_PENDING) &&
 840		 !irqd_irq_disabled(&desc->irq_data));
 841
 842out_eoi:
 843	chip->irq_eoi(&desc->irq_data);
 844	raw_spin_unlock(&desc->lock);
 845}
 846#endif
 847
 848/**
 849 *	handle_percpu_irq - Per CPU local irq handler
 850 *	@desc:	the interrupt description structure for this irq
 851 *
 852 *	Per CPU interrupts on SMP machines without locking requirements
 853 */
 854void handle_percpu_irq(struct irq_desc *desc)
 855{
 856	struct irq_chip *chip = irq_desc_get_chip(desc);
 857
 858	kstat_incr_irqs_this_cpu(desc);
 
 
 
 
 859
 860	if (chip->irq_ack)
 861		chip->irq_ack(&desc->irq_data);
 862
 863	handle_irq_event_percpu(desc);
 864
 865	if (chip->irq_eoi)
 866		chip->irq_eoi(&desc->irq_data);
 867}
 868
 869/**
 870 * handle_percpu_devid_irq - Per CPU local irq handler with per cpu dev ids
 871 * @desc:	the interrupt description structure for this irq
 872 *
 873 * Per CPU interrupts on SMP machines without locking requirements. Same as
 874 * handle_percpu_irq() above but with the following extras:
 875 *
 876 * action->percpu_dev_id is a pointer to percpu variables which
 877 * contain the real device id for the cpu on which this handler is
 878 * called
 879 */
 880void handle_percpu_devid_irq(struct irq_desc *desc)
 881{
 882	struct irq_chip *chip = irq_desc_get_chip(desc);
 883	struct irqaction *action = desc->action;
 884	unsigned int irq = irq_desc_get_irq(desc);
 885	irqreturn_t res;
 886
 887	kstat_incr_irqs_this_cpu(desc);
 
 
 
 
 888
 889	if (chip->irq_ack)
 890		chip->irq_ack(&desc->irq_data);
 891
 892	if (likely(action)) {
 893		trace_irq_handler_entry(irq, action);
 894		res = action->handler(irq, raw_cpu_ptr(action->percpu_dev_id));
 895		trace_irq_handler_exit(irq, action, res);
 896	} else {
 897		unsigned int cpu = smp_processor_id();
 898		bool enabled = cpumask_test_cpu(cpu, desc->percpu_enabled);
 899
 900		if (enabled)
 901			irq_percpu_disable(desc, cpu);
 902
 903		pr_err_once("Spurious%s percpu IRQ%u on CPU%u\n",
 904			    enabled ? " and unmasked" : "", irq, cpu);
 905	}
 906
 907	if (chip->irq_eoi)
 908		chip->irq_eoi(&desc->irq_data);
 909}
 910
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 911static void
 912__irq_do_set_handler(struct irq_desc *desc, irq_flow_handler_t handle,
 913		     int is_chained, const char *name)
 914{
 915	if (!handle) {
 916		handle = handle_bad_irq;
 917	} else {
 918		struct irq_data *irq_data = &desc->irq_data;
 919#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
 920		/*
 921		 * With hierarchical domains we might run into a
 922		 * situation where the outermost chip is not yet set
 923		 * up, but the inner chips are there.  Instead of
 924		 * bailing we install the handler, but obviously we
 925		 * cannot enable/startup the interrupt at this point.
 926		 */
 927		while (irq_data) {
 928			if (irq_data->chip != &no_irq_chip)
 929				break;
 930			/*
 931			 * Bail out if the outer chip is not set up
 932			 * and the interrrupt supposed to be started
 933			 * right away.
 934			 */
 935			if (WARN_ON(is_chained))
 936				return;
 937			/* Try the parent */
 938			irq_data = irq_data->parent_data;
 939		}
 940#endif
 941		if (WARN_ON(!irq_data || irq_data->chip == &no_irq_chip))
 942			return;
 943	}
 944
 945	/* Uninstall? */
 946	if (handle == handle_bad_irq) {
 947		if (desc->irq_data.chip != &no_irq_chip)
 948			mask_ack_irq(desc);
 949		irq_state_set_disabled(desc);
 950		if (is_chained)
 951			desc->action = NULL;
 
 
 952		desc->depth = 1;
 953	}
 954	desc->handle_irq = handle;
 955	desc->name = name;
 956
 957	if (handle != handle_bad_irq && is_chained) {
 958		unsigned int type = irqd_get_trigger_type(&desc->irq_data);
 959
 960		/*
 961		 * We're about to start this interrupt immediately,
 962		 * hence the need to set the trigger configuration.
 963		 * But the .set_type callback may have overridden the
 964		 * flow handler, ignoring that we're dealing with a
 965		 * chained interrupt. Reset it immediately because we
 966		 * do know better.
 967		 */
 968		if (type != IRQ_TYPE_NONE) {
 969			__irq_set_trigger(desc, type);
 970			desc->handle_irq = handle;
 971		}
 972
 973		irq_settings_set_noprobe(desc);
 974		irq_settings_set_norequest(desc);
 975		irq_settings_set_nothread(desc);
 976		desc->action = &chained_action;
 
 977		irq_activate_and_startup(desc, IRQ_RESEND);
 978	}
 979}
 980
 981void
 982__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
 983		  const char *name)
 984{
 985	unsigned long flags;
 986	struct irq_desc *desc = irq_get_desc_buslock(irq, &flags, 0);
 987
 988	if (!desc)
 989		return;
 990
 991	__irq_do_set_handler(desc, handle, is_chained, name);
 992	irq_put_desc_busunlock(desc, flags);
 993}
 994EXPORT_SYMBOL_GPL(__irq_set_handler);
 995
 996void
 997irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
 998				 void *data)
 999{
1000	unsigned long flags;
1001	struct irq_desc *desc = irq_get_desc_buslock(irq, &flags, 0);
1002
1003	if (!desc)
1004		return;
1005
1006	desc->irq_common_data.handler_data = data;
1007	__irq_do_set_handler(desc, handle, 1, NULL);
1008
1009	irq_put_desc_busunlock(desc, flags);
1010}
1011EXPORT_SYMBOL_GPL(irq_set_chained_handler_and_data);
1012
1013void
1014irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
1015			      irq_flow_handler_t handle, const char *name)
1016{
1017	irq_set_chip(irq, chip);
1018	__irq_set_handler(irq, handle, 0, name);
1019}
1020EXPORT_SYMBOL_GPL(irq_set_chip_and_handler_name);
1021
1022void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set)
1023{
1024	unsigned long flags, trigger, tmp;
1025	struct irq_desc *desc = irq_get_desc_lock(irq, &flags, 0);
1026
1027	if (!desc)
1028		return;
1029
1030	/*
1031	 * Warn when a driver sets the no autoenable flag on an already
1032	 * active interrupt.
1033	 */
1034	WARN_ON_ONCE(!desc->depth && (set & _IRQ_NOAUTOEN));
1035
1036	irq_settings_clr_and_set(desc, clr, set);
1037
1038	trigger = irqd_get_trigger_type(&desc->irq_data);
1039
1040	irqd_clear(&desc->irq_data, IRQD_NO_BALANCING | IRQD_PER_CPU |
1041		   IRQD_TRIGGER_MASK | IRQD_LEVEL | IRQD_MOVE_PCNTXT);
1042	if (irq_settings_has_no_balance_set(desc))
1043		irqd_set(&desc->irq_data, IRQD_NO_BALANCING);
1044	if (irq_settings_is_per_cpu(desc))
1045		irqd_set(&desc->irq_data, IRQD_PER_CPU);
1046	if (irq_settings_can_move_pcntxt(desc))
1047		irqd_set(&desc->irq_data, IRQD_MOVE_PCNTXT);
1048	if (irq_settings_is_level(desc))
1049		irqd_set(&desc->irq_data, IRQD_LEVEL);
1050
1051	tmp = irq_settings_get_trigger_mask(desc);
1052	if (tmp != IRQ_TYPE_NONE)
1053		trigger = tmp;
1054
1055	irqd_set(&desc->irq_data, trigger);
1056
1057	irq_put_desc_unlock(desc, flags);
1058}
1059EXPORT_SYMBOL_GPL(irq_modify_status);
1060
 
1061/**
1062 *	irq_cpu_online - Invoke all irq_cpu_online functions.
1063 *
1064 *	Iterate through all irqs and invoke the chip.irq_cpu_online()
1065 *	for each.
1066 */
1067void irq_cpu_online(void)
1068{
1069	struct irq_desc *desc;
1070	struct irq_chip *chip;
1071	unsigned long flags;
1072	unsigned int irq;
1073
1074	for_each_active_irq(irq) {
1075		desc = irq_to_desc(irq);
1076		if (!desc)
1077			continue;
1078
1079		raw_spin_lock_irqsave(&desc->lock, flags);
1080
1081		chip = irq_data_get_irq_chip(&desc->irq_data);
1082		if (chip && chip->irq_cpu_online &&
1083		    (!(chip->flags & IRQCHIP_ONOFFLINE_ENABLED) ||
1084		     !irqd_irq_disabled(&desc->irq_data)))
1085			chip->irq_cpu_online(&desc->irq_data);
1086
1087		raw_spin_unlock_irqrestore(&desc->lock, flags);
1088	}
1089}
1090
1091/**
1092 *	irq_cpu_offline - Invoke all irq_cpu_offline functions.
1093 *
1094 *	Iterate through all irqs and invoke the chip.irq_cpu_offline()
1095 *	for each.
1096 */
1097void irq_cpu_offline(void)
1098{
1099	struct irq_desc *desc;
1100	struct irq_chip *chip;
1101	unsigned long flags;
1102	unsigned int irq;
1103
1104	for_each_active_irq(irq) {
1105		desc = irq_to_desc(irq);
1106		if (!desc)
1107			continue;
1108
1109		raw_spin_lock_irqsave(&desc->lock, flags);
1110
1111		chip = irq_data_get_irq_chip(&desc->irq_data);
1112		if (chip && chip->irq_cpu_offline &&
1113		    (!(chip->flags & IRQCHIP_ONOFFLINE_ENABLED) ||
1114		     !irqd_irq_disabled(&desc->irq_data)))
1115			chip->irq_cpu_offline(&desc->irq_data);
1116
1117		raw_spin_unlock_irqrestore(&desc->lock, flags);
1118	}
1119}
 
1120
1121#ifdef	CONFIG_IRQ_DOMAIN_HIERARCHY
1122
1123#ifdef CONFIG_IRQ_FASTEOI_HIERARCHY_HANDLERS
1124/**
1125 *	handle_fasteoi_ack_irq - irq handler for edge hierarchy
1126 *	stacked on transparent controllers
1127 *
1128 *	@desc:	the interrupt description structure for this irq
1129 *
1130 *	Like handle_fasteoi_irq(), but for use with hierarchy where
1131 *	the irq_chip also needs to have its ->irq_ack() function
1132 *	called.
1133 */
1134void handle_fasteoi_ack_irq(struct irq_desc *desc)
1135{
1136	struct irq_chip *chip = desc->irq_data.chip;
1137
1138	raw_spin_lock(&desc->lock);
1139
1140	if (!irq_may_run(desc))
1141		goto out;
1142
1143	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
1144
1145	/*
1146	 * If its disabled or no action available
1147	 * then mask it and get out of here:
1148	 */
1149	if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
1150		desc->istate |= IRQS_PENDING;
1151		mask_irq(desc);
1152		goto out;
1153	}
1154
1155	kstat_incr_irqs_this_cpu(desc);
1156	if (desc->istate & IRQS_ONESHOT)
1157		mask_irq(desc);
1158
1159	/* Start handling the irq */
1160	desc->irq_data.chip->irq_ack(&desc->irq_data);
1161
1162	preflow_handler(desc);
1163	handle_irq_event(desc);
1164
1165	cond_unmask_eoi_irq(desc, chip);
1166
1167	raw_spin_unlock(&desc->lock);
1168	return;
1169out:
1170	if (!(chip->flags & IRQCHIP_EOI_IF_HANDLED))
1171		chip->irq_eoi(&desc->irq_data);
1172	raw_spin_unlock(&desc->lock);
1173}
1174EXPORT_SYMBOL_GPL(handle_fasteoi_ack_irq);
1175
1176/**
1177 *	handle_fasteoi_mask_irq - irq handler for level hierarchy
1178 *	stacked on transparent controllers
1179 *
1180 *	@desc:	the interrupt description structure for this irq
1181 *
1182 *	Like handle_fasteoi_irq(), but for use with hierarchy where
1183 *	the irq_chip also needs to have its ->irq_mask_ack() function
1184 *	called.
1185 */
1186void handle_fasteoi_mask_irq(struct irq_desc *desc)
1187{
1188	struct irq_chip *chip = desc->irq_data.chip;
1189
1190	raw_spin_lock(&desc->lock);
1191	mask_ack_irq(desc);
1192
1193	if (!irq_may_run(desc))
1194		goto out;
1195
1196	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
1197
1198	/*
1199	 * If its disabled or no action available
1200	 * then mask it and get out of here:
1201	 */
1202	if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
1203		desc->istate |= IRQS_PENDING;
1204		mask_irq(desc);
1205		goto out;
1206	}
1207
1208	kstat_incr_irqs_this_cpu(desc);
1209	if (desc->istate & IRQS_ONESHOT)
1210		mask_irq(desc);
1211
1212	preflow_handler(desc);
1213	handle_irq_event(desc);
1214
1215	cond_unmask_eoi_irq(desc, chip);
1216
1217	raw_spin_unlock(&desc->lock);
1218	return;
1219out:
1220	if (!(chip->flags & IRQCHIP_EOI_IF_HANDLED))
1221		chip->irq_eoi(&desc->irq_data);
1222	raw_spin_unlock(&desc->lock);
1223}
1224EXPORT_SYMBOL_GPL(handle_fasteoi_mask_irq);
1225
1226#endif /* CONFIG_IRQ_FASTEOI_HIERARCHY_HANDLERS */
1227
1228/**
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1229 * irq_chip_enable_parent - Enable the parent interrupt (defaults to unmask if
1230 * NULL)
1231 * @data:	Pointer to interrupt specific data
1232 */
1233void irq_chip_enable_parent(struct irq_data *data)
1234{
1235	data = data->parent_data;
1236	if (data->chip->irq_enable)
1237		data->chip->irq_enable(data);
1238	else
1239		data->chip->irq_unmask(data);
1240}
1241EXPORT_SYMBOL_GPL(irq_chip_enable_parent);
1242
1243/**
1244 * irq_chip_disable_parent - Disable the parent interrupt (defaults to mask if
1245 * NULL)
1246 * @data:	Pointer to interrupt specific data
1247 */
1248void irq_chip_disable_parent(struct irq_data *data)
1249{
1250	data = data->parent_data;
1251	if (data->chip->irq_disable)
1252		data->chip->irq_disable(data);
1253	else
1254		data->chip->irq_mask(data);
1255}
1256EXPORT_SYMBOL_GPL(irq_chip_disable_parent);
1257
1258/**
1259 * irq_chip_ack_parent - Acknowledge the parent interrupt
1260 * @data:	Pointer to interrupt specific data
1261 */
1262void irq_chip_ack_parent(struct irq_data *data)
1263{
1264	data = data->parent_data;
1265	data->chip->irq_ack(data);
1266}
1267EXPORT_SYMBOL_GPL(irq_chip_ack_parent);
1268
1269/**
1270 * irq_chip_mask_parent - Mask the parent interrupt
1271 * @data:	Pointer to interrupt specific data
1272 */
1273void irq_chip_mask_parent(struct irq_data *data)
1274{
1275	data = data->parent_data;
1276	data->chip->irq_mask(data);
1277}
1278EXPORT_SYMBOL_GPL(irq_chip_mask_parent);
1279
1280/**
 
 
 
 
 
 
 
 
 
 
 
1281 * irq_chip_unmask_parent - Unmask the parent interrupt
1282 * @data:	Pointer to interrupt specific data
1283 */
1284void irq_chip_unmask_parent(struct irq_data *data)
1285{
1286	data = data->parent_data;
1287	data->chip->irq_unmask(data);
1288}
1289EXPORT_SYMBOL_GPL(irq_chip_unmask_parent);
1290
1291/**
1292 * irq_chip_eoi_parent - Invoke EOI on the parent interrupt
1293 * @data:	Pointer to interrupt specific data
1294 */
1295void irq_chip_eoi_parent(struct irq_data *data)
1296{
1297	data = data->parent_data;
1298	data->chip->irq_eoi(data);
1299}
1300EXPORT_SYMBOL_GPL(irq_chip_eoi_parent);
1301
1302/**
1303 * irq_chip_set_affinity_parent - Set affinity on the parent interrupt
1304 * @data:	Pointer to interrupt specific data
1305 * @dest:	The affinity mask to set
1306 * @force:	Flag to enforce setting (disable online checks)
1307 *
1308 * Conditinal, as the underlying parent chip might not implement it.
1309 */
1310int irq_chip_set_affinity_parent(struct irq_data *data,
1311				 const struct cpumask *dest, bool force)
1312{
1313	data = data->parent_data;
1314	if (data->chip->irq_set_affinity)
1315		return data->chip->irq_set_affinity(data, dest, force);
1316
1317	return -ENOSYS;
1318}
1319EXPORT_SYMBOL_GPL(irq_chip_set_affinity_parent);
1320
1321/**
1322 * irq_chip_set_type_parent - Set IRQ type on the parent interrupt
1323 * @data:	Pointer to interrupt specific data
1324 * @type:	IRQ_TYPE_{LEVEL,EDGE}_* value - see include/linux/irq.h
1325 *
1326 * Conditional, as the underlying parent chip might not implement it.
1327 */
1328int irq_chip_set_type_parent(struct irq_data *data, unsigned int type)
1329{
1330	data = data->parent_data;
1331
1332	if (data->chip->irq_set_type)
1333		return data->chip->irq_set_type(data, type);
1334
1335	return -ENOSYS;
1336}
1337EXPORT_SYMBOL_GPL(irq_chip_set_type_parent);
1338
1339/**
1340 * irq_chip_retrigger_hierarchy - Retrigger an interrupt in hardware
1341 * @data:	Pointer to interrupt specific data
1342 *
1343 * Iterate through the domain hierarchy of the interrupt and check
1344 * whether a hw retrigger function exists. If yes, invoke it.
1345 */
1346int irq_chip_retrigger_hierarchy(struct irq_data *data)
1347{
1348	for (data = data->parent_data; data; data = data->parent_data)
1349		if (data->chip && data->chip->irq_retrigger)
1350			return data->chip->irq_retrigger(data);
1351
1352	return 0;
1353}
 
1354
1355/**
1356 * irq_chip_set_vcpu_affinity_parent - Set vcpu affinity on the parent interrupt
1357 * @data:	Pointer to interrupt specific data
1358 * @vcpu_info:	The vcpu affinity information
1359 */
1360int irq_chip_set_vcpu_affinity_parent(struct irq_data *data, void *vcpu_info)
1361{
1362	data = data->parent_data;
1363	if (data->chip->irq_set_vcpu_affinity)
1364		return data->chip->irq_set_vcpu_affinity(data, vcpu_info);
1365
1366	return -ENOSYS;
1367}
1368
1369/**
1370 * irq_chip_set_wake_parent - Set/reset wake-up on the parent interrupt
1371 * @data:	Pointer to interrupt specific data
1372 * @on:		Whether to set or reset the wake-up capability of this irq
1373 *
1374 * Conditional, as the underlying parent chip might not implement it.
1375 */
1376int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on)
1377{
1378	data = data->parent_data;
 
 
 
 
1379	if (data->chip->irq_set_wake)
1380		return data->chip->irq_set_wake(data, on);
1381
1382	return -ENOSYS;
1383}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1384#endif
1385
1386/**
1387 * irq_chip_compose_msi_msg - Componse msi message for a irq chip
1388 * @data:	Pointer to interrupt specific data
1389 * @msg:	Pointer to the MSI message
1390 *
1391 * For hierarchical domains we find the first chip in the hierarchy
1392 * which implements the irq_compose_msi_msg callback. For non
1393 * hierarchical we use the top level chip.
1394 */
1395int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
1396{
1397	struct irq_data *pos = NULL;
1398
1399#ifdef	CONFIG_IRQ_DOMAIN_HIERARCHY
1400	for (; data; data = data->parent_data)
1401#endif
1402		if (data->chip && data->chip->irq_compose_msi_msg)
1403			pos = data;
 
 
1404	if (!pos)
1405		return -ENOSYS;
1406
1407	pos->chip->irq_compose_msi_msg(pos, msg);
1408
1409	return 0;
1410}
1411
 
 
 
 
 
 
 
 
1412/**
1413 * irq_chip_pm_get - Enable power for an IRQ chip
1414 * @data:	Pointer to interrupt specific data
1415 *
1416 * Enable the power to the IRQ chip referenced by the interrupt data
1417 * structure.
1418 */
1419int irq_chip_pm_get(struct irq_data *data)
1420{
1421	int retval;
 
1422
1423	if (IS_ENABLED(CONFIG_PM) && data->chip->parent_device) {
1424		retval = pm_runtime_get_sync(data->chip->parent_device);
1425		if (retval < 0) {
1426			pm_runtime_put_noidle(data->chip->parent_device);
1427			return retval;
1428		}
1429	}
1430
1431	return 0;
1432}
1433
1434/**
1435 * irq_chip_pm_put - Disable power for an IRQ chip
1436 * @data:	Pointer to interrupt specific data
1437 *
1438 * Disable the power to the IRQ chip referenced by the interrupt data
1439 * structure, belongs. Note that power will only be disabled, once this
1440 * function has been called for all IRQs that have called irq_chip_pm_get().
1441 */
1442int irq_chip_pm_put(struct irq_data *data)
1443{
 
1444	int retval = 0;
1445
1446	if (IS_ENABLED(CONFIG_PM) && data->chip->parent_device)
1447		retval = pm_runtime_put(data->chip->parent_device);
1448
1449	return (retval < 0) ? retval : 0;
1450}
v6.9.4
   1// SPDX-License-Identifier: GPL-2.0
   2/*
   3 * Copyright (C) 1992, 1998-2006 Linus Torvalds, Ingo Molnar
   4 * Copyright (C) 2005-2006, Thomas Gleixner, Russell King
   5 *
   6 * This file contains the core interrupt handling code, for irq-chip based
   7 * architectures. Detailed information is available in
   8 * Documentation/core-api/genericirq.rst
   9 */
  10
  11#include <linux/irq.h>
  12#include <linux/msi.h>
  13#include <linux/module.h>
  14#include <linux/interrupt.h>
  15#include <linux/kernel_stat.h>
  16#include <linux/irqdomain.h>
  17
  18#include <trace/events/irq.h>
  19
  20#include "internals.h"
  21
  22static irqreturn_t bad_chained_irq(int irq, void *dev_id)
  23{
  24	WARN_ONCE(1, "Chained irq %d should not call an action\n", irq);
  25	return IRQ_NONE;
  26}
  27
  28/*
  29 * Chained handlers should never call action on their IRQ. This default
  30 * action will emit warning if such thing happens.
  31 */
  32struct irqaction chained_action = {
  33	.handler = bad_chained_irq,
  34};
  35
  36/**
  37 *	irq_set_chip - set the irq chip for an irq
  38 *	@irq:	irq number
  39 *	@chip:	pointer to irq chip description structure
  40 */
  41int irq_set_chip(unsigned int irq, const struct irq_chip *chip)
  42{
  43	unsigned long flags;
  44	struct irq_desc *desc = irq_get_desc_lock(irq, &flags, 0);
  45
  46	if (!desc)
  47		return -EINVAL;
  48
  49	desc->irq_data.chip = (struct irq_chip *)(chip ?: &no_irq_chip);
 
 
 
  50	irq_put_desc_unlock(desc, flags);
  51	/*
  52	 * For !CONFIG_SPARSE_IRQ make the irq show up in
  53	 * allocated_irqs.
  54	 */
  55	irq_mark_irq(irq);
  56	return 0;
  57}
  58EXPORT_SYMBOL(irq_set_chip);
  59
  60/**
  61 *	irq_set_irq_type - set the irq trigger type for an irq
  62 *	@irq:	irq number
  63 *	@type:	IRQ_TYPE_{LEVEL,EDGE}_* value - see include/linux/irq.h
  64 */
  65int irq_set_irq_type(unsigned int irq, unsigned int type)
  66{
  67	unsigned long flags;
  68	struct irq_desc *desc = irq_get_desc_buslock(irq, &flags, IRQ_GET_DESC_CHECK_GLOBAL);
  69	int ret = 0;
  70
  71	if (!desc)
  72		return -EINVAL;
  73
  74	ret = __irq_set_trigger(desc, type);
  75	irq_put_desc_busunlock(desc, flags);
  76	return ret;
  77}
  78EXPORT_SYMBOL(irq_set_irq_type);
  79
  80/**
  81 *	irq_set_handler_data - set irq handler data for an irq
  82 *	@irq:	Interrupt number
  83 *	@data:	Pointer to interrupt specific data
  84 *
  85 *	Set the hardware irq controller data for an irq
  86 */
  87int irq_set_handler_data(unsigned int irq, void *data)
  88{
  89	unsigned long flags;
  90	struct irq_desc *desc = irq_get_desc_lock(irq, &flags, 0);
  91
  92	if (!desc)
  93		return -EINVAL;
  94	desc->irq_common_data.handler_data = data;
  95	irq_put_desc_unlock(desc, flags);
  96	return 0;
  97}
  98EXPORT_SYMBOL(irq_set_handler_data);
  99
 100/**
 101 *	irq_set_msi_desc_off - set MSI descriptor data for an irq at offset
 102 *	@irq_base:	Interrupt number base
 103 *	@irq_offset:	Interrupt number offset
 104 *	@entry:		Pointer to MSI descriptor data
 105 *
 106 *	Set the MSI descriptor entry for an irq at offset
 107 */
 108int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
 109			 struct msi_desc *entry)
 110{
 111	unsigned long flags;
 112	struct irq_desc *desc = irq_get_desc_lock(irq_base + irq_offset, &flags, IRQ_GET_DESC_CHECK_GLOBAL);
 113
 114	if (!desc)
 115		return -EINVAL;
 116	desc->irq_common_data.msi_desc = entry;
 117	if (entry && !irq_offset)
 118		entry->irq = irq_base;
 119	irq_put_desc_unlock(desc, flags);
 120	return 0;
 121}
 122
 123/**
 124 *	irq_set_msi_desc - set MSI descriptor data for an irq
 125 *	@irq:	Interrupt number
 126 *	@entry:	Pointer to MSI descriptor data
 127 *
 128 *	Set the MSI descriptor entry for an irq
 129 */
 130int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry)
 131{
 132	return irq_set_msi_desc_off(irq, 0, entry);
 133}
 134
 135/**
 136 *	irq_set_chip_data - set irq chip data for an irq
 137 *	@irq:	Interrupt number
 138 *	@data:	Pointer to chip specific data
 139 *
 140 *	Set the hardware irq chip data for an irq
 141 */
 142int irq_set_chip_data(unsigned int irq, void *data)
 143{
 144	unsigned long flags;
 145	struct irq_desc *desc = irq_get_desc_lock(irq, &flags, 0);
 146
 147	if (!desc)
 148		return -EINVAL;
 149	desc->irq_data.chip_data = data;
 150	irq_put_desc_unlock(desc, flags);
 151	return 0;
 152}
 153EXPORT_SYMBOL(irq_set_chip_data);
 154
 155struct irq_data *irq_get_irq_data(unsigned int irq)
 156{
 157	struct irq_desc *desc = irq_to_desc(irq);
 158
 159	return desc ? &desc->irq_data : NULL;
 160}
 161EXPORT_SYMBOL_GPL(irq_get_irq_data);
 162
 163static void irq_state_clr_disabled(struct irq_desc *desc)
 164{
 165	irqd_clear(&desc->irq_data, IRQD_IRQ_DISABLED);
 166}
 167
 168static void irq_state_clr_masked(struct irq_desc *desc)
 169{
 170	irqd_clear(&desc->irq_data, IRQD_IRQ_MASKED);
 171}
 172
 173static void irq_state_clr_started(struct irq_desc *desc)
 174{
 175	irqd_clear(&desc->irq_data, IRQD_IRQ_STARTED);
 176}
 177
 178static void irq_state_set_started(struct irq_desc *desc)
 179{
 180	irqd_set(&desc->irq_data, IRQD_IRQ_STARTED);
 181}
 182
 183enum {
 184	IRQ_STARTUP_NORMAL,
 185	IRQ_STARTUP_MANAGED,
 186	IRQ_STARTUP_ABORT,
 187};
 188
 189#ifdef CONFIG_SMP
 190static int
 191__irq_startup_managed(struct irq_desc *desc, const struct cpumask *aff,
 192		      bool force)
 193{
 194	struct irq_data *d = irq_desc_get_irq_data(desc);
 195
 196	if (!irqd_affinity_is_managed(d))
 197		return IRQ_STARTUP_NORMAL;
 198
 199	irqd_clr_managed_shutdown(d);
 200
 201	if (cpumask_any_and(aff, cpu_online_mask) >= nr_cpu_ids) {
 202		/*
 203		 * Catch code which fiddles with enable_irq() on a managed
 204		 * and potentially shutdown IRQ. Chained interrupt
 205		 * installment or irq auto probing should not happen on
 206		 * managed irqs either.
 207		 */
 208		if (WARN_ON_ONCE(force))
 209			return IRQ_STARTUP_ABORT;
 210		/*
 211		 * The interrupt was requested, but there is no online CPU
 212		 * in it's affinity mask. Put it into managed shutdown
 213		 * state and let the cpu hotplug mechanism start it up once
 214		 * a CPU in the mask becomes available.
 215		 */
 216		return IRQ_STARTUP_ABORT;
 217	}
 218	/*
 219	 * Managed interrupts have reserved resources, so this should not
 220	 * happen.
 221	 */
 222	if (WARN_ON(irq_domain_activate_irq(d, false)))
 223		return IRQ_STARTUP_ABORT;
 224	return IRQ_STARTUP_MANAGED;
 225}
 226#else
 227static __always_inline int
 228__irq_startup_managed(struct irq_desc *desc, const struct cpumask *aff,
 229		      bool force)
 230{
 231	return IRQ_STARTUP_NORMAL;
 232}
 233#endif
 234
 235static int __irq_startup(struct irq_desc *desc)
 236{
 237	struct irq_data *d = irq_desc_get_irq_data(desc);
 238	int ret = 0;
 239
 240	/* Warn if this interrupt is not activated but try nevertheless */
 241	WARN_ON_ONCE(!irqd_is_activated(d));
 242
 243	if (d->chip->irq_startup) {
 244		ret = d->chip->irq_startup(d);
 245		irq_state_clr_disabled(desc);
 246		irq_state_clr_masked(desc);
 247	} else {
 248		irq_enable(desc);
 249	}
 250	irq_state_set_started(desc);
 251	return ret;
 252}
 253
 254int irq_startup(struct irq_desc *desc, bool resend, bool force)
 255{
 256	struct irq_data *d = irq_desc_get_irq_data(desc);
 257	const struct cpumask *aff = irq_data_get_affinity_mask(d);
 258	int ret = 0;
 259
 260	desc->depth = 0;
 261
 262	if (irqd_is_started(d)) {
 263		irq_enable(desc);
 264	} else {
 265		switch (__irq_startup_managed(desc, aff, force)) {
 266		case IRQ_STARTUP_NORMAL:
 267			if (d->chip->flags & IRQCHIP_AFFINITY_PRE_STARTUP)
 268				irq_setup_affinity(desc);
 269			ret = __irq_startup(desc);
 270			if (!(d->chip->flags & IRQCHIP_AFFINITY_PRE_STARTUP))
 271				irq_setup_affinity(desc);
 272			break;
 273		case IRQ_STARTUP_MANAGED:
 274			irq_do_set_affinity(d, aff, false);
 275			ret = __irq_startup(desc);
 276			break;
 277		case IRQ_STARTUP_ABORT:
 278			irqd_set_managed_shutdown(d);
 279			return 0;
 280		}
 281	}
 282	if (resend)
 283		check_irq_resend(desc, false);
 284
 285	return ret;
 286}
 287
 288int irq_activate(struct irq_desc *desc)
 289{
 290	struct irq_data *d = irq_desc_get_irq_data(desc);
 291
 292	if (!irqd_affinity_is_managed(d))
 293		return irq_domain_activate_irq(d, false);
 294	return 0;
 295}
 296
 297int irq_activate_and_startup(struct irq_desc *desc, bool resend)
 298{
 299	if (WARN_ON(irq_activate(desc)))
 300		return 0;
 301	return irq_startup(desc, resend, IRQ_START_FORCE);
 302}
 303
 304static void __irq_disable(struct irq_desc *desc, bool mask);
 305
 306void irq_shutdown(struct irq_desc *desc)
 307{
 308	if (irqd_is_started(&desc->irq_data)) {
 309		clear_irq_resend(desc);
 310		desc->depth = 1;
 311		if (desc->irq_data.chip->irq_shutdown) {
 312			desc->irq_data.chip->irq_shutdown(&desc->irq_data);
 313			irq_state_set_disabled(desc);
 314			irq_state_set_masked(desc);
 315		} else {
 316			__irq_disable(desc, true);
 317		}
 318		irq_state_clr_started(desc);
 319	}
 320}
 321
 322
 323void irq_shutdown_and_deactivate(struct irq_desc *desc)
 324{
 325	irq_shutdown(desc);
 326	/*
 327	 * This must be called even if the interrupt was never started up,
 328	 * because the activation can happen before the interrupt is
 329	 * available for request/startup. It has it's own state tracking so
 330	 * it's safe to call it unconditionally.
 331	 */
 332	irq_domain_deactivate_irq(&desc->irq_data);
 333}
 334
 335void irq_enable(struct irq_desc *desc)
 336{
 337	if (!irqd_irq_disabled(&desc->irq_data)) {
 338		unmask_irq(desc);
 339	} else {
 340		irq_state_clr_disabled(desc);
 341		if (desc->irq_data.chip->irq_enable) {
 342			desc->irq_data.chip->irq_enable(&desc->irq_data);
 343			irq_state_clr_masked(desc);
 344		} else {
 345			unmask_irq(desc);
 346		}
 347	}
 348}
 349
 350static void __irq_disable(struct irq_desc *desc, bool mask)
 351{
 352	if (irqd_irq_disabled(&desc->irq_data)) {
 353		if (mask)
 354			mask_irq(desc);
 355	} else {
 356		irq_state_set_disabled(desc);
 357		if (desc->irq_data.chip->irq_disable) {
 358			desc->irq_data.chip->irq_disable(&desc->irq_data);
 359			irq_state_set_masked(desc);
 360		} else if (mask) {
 361			mask_irq(desc);
 362		}
 363	}
 364}
 365
 366/**
 367 * irq_disable - Mark interrupt disabled
 368 * @desc:	irq descriptor which should be disabled
 369 *
 370 * If the chip does not implement the irq_disable callback, we
 371 * use a lazy disable approach. That means we mark the interrupt
 372 * disabled, but leave the hardware unmasked. That's an
 373 * optimization because we avoid the hardware access for the
 374 * common case where no interrupt happens after we marked it
 375 * disabled. If an interrupt happens, then the interrupt flow
 376 * handler masks the line at the hardware level and marks it
 377 * pending.
 378 *
 379 * If the interrupt chip does not implement the irq_disable callback,
 380 * a driver can disable the lazy approach for a particular irq line by
 381 * calling 'irq_set_status_flags(irq, IRQ_DISABLE_UNLAZY)'. This can
 382 * be used for devices which cannot disable the interrupt at the
 383 * device level under certain circumstances and have to use
 384 * disable_irq[_nosync] instead.
 385 */
 386void irq_disable(struct irq_desc *desc)
 387{
 388	__irq_disable(desc, irq_settings_disable_unlazy(desc));
 389}
 390
 391void irq_percpu_enable(struct irq_desc *desc, unsigned int cpu)
 392{
 393	if (desc->irq_data.chip->irq_enable)
 394		desc->irq_data.chip->irq_enable(&desc->irq_data);
 395	else
 396		desc->irq_data.chip->irq_unmask(&desc->irq_data);
 397	cpumask_set_cpu(cpu, desc->percpu_enabled);
 398}
 399
 400void irq_percpu_disable(struct irq_desc *desc, unsigned int cpu)
 401{
 402	if (desc->irq_data.chip->irq_disable)
 403		desc->irq_data.chip->irq_disable(&desc->irq_data);
 404	else
 405		desc->irq_data.chip->irq_mask(&desc->irq_data);
 406	cpumask_clear_cpu(cpu, desc->percpu_enabled);
 407}
 408
 409static inline void mask_ack_irq(struct irq_desc *desc)
 410{
 411	if (desc->irq_data.chip->irq_mask_ack) {
 412		desc->irq_data.chip->irq_mask_ack(&desc->irq_data);
 413		irq_state_set_masked(desc);
 414	} else {
 415		mask_irq(desc);
 416		if (desc->irq_data.chip->irq_ack)
 417			desc->irq_data.chip->irq_ack(&desc->irq_data);
 418	}
 419}
 420
 421void mask_irq(struct irq_desc *desc)
 422{
 423	if (irqd_irq_masked(&desc->irq_data))
 424		return;
 425
 426	if (desc->irq_data.chip->irq_mask) {
 427		desc->irq_data.chip->irq_mask(&desc->irq_data);
 428		irq_state_set_masked(desc);
 429	}
 430}
 431
 432void unmask_irq(struct irq_desc *desc)
 433{
 434	if (!irqd_irq_masked(&desc->irq_data))
 435		return;
 436
 437	if (desc->irq_data.chip->irq_unmask) {
 438		desc->irq_data.chip->irq_unmask(&desc->irq_data);
 439		irq_state_clr_masked(desc);
 440	}
 441}
 442
 443void unmask_threaded_irq(struct irq_desc *desc)
 444{
 445	struct irq_chip *chip = desc->irq_data.chip;
 446
 447	if (chip->flags & IRQCHIP_EOI_THREADED)
 448		chip->irq_eoi(&desc->irq_data);
 449
 450	unmask_irq(desc);
 451}
 452
 453/*
 454 *	handle_nested_irq - Handle a nested irq from a irq thread
 455 *	@irq:	the interrupt number
 456 *
 457 *	Handle interrupts which are nested into a threaded interrupt
 458 *	handler. The handler function is called inside the calling
 459 *	threads context.
 460 */
 461void handle_nested_irq(unsigned int irq)
 462{
 463	struct irq_desc *desc = irq_to_desc(irq);
 464	struct irqaction *action;
 465	irqreturn_t action_ret;
 466
 467	might_sleep();
 468
 469	raw_spin_lock_irq(&desc->lock);
 470
 471	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 472
 473	action = desc->action;
 474	if (unlikely(!action || irqd_irq_disabled(&desc->irq_data))) {
 475		desc->istate |= IRQS_PENDING;
 476		raw_spin_unlock_irq(&desc->lock);
 477		return;
 478	}
 479
 480	kstat_incr_irqs_this_cpu(desc);
 481	atomic_inc(&desc->threads_active);
 482	raw_spin_unlock_irq(&desc->lock);
 483
 484	action_ret = IRQ_NONE;
 485	for_each_action_of_desc(desc, action)
 486		action_ret |= action->thread_fn(action->irq, action->dev_id);
 487
 488	if (!irq_settings_no_debug(desc))
 489		note_interrupt(desc, action_ret);
 490
 491	wake_threads_waitq(desc);
 
 
 
 
 492}
 493EXPORT_SYMBOL_GPL(handle_nested_irq);
 494
 495static bool irq_check_poll(struct irq_desc *desc)
 496{
 497	if (!(desc->istate & IRQS_POLL_INPROGRESS))
 498		return false;
 499	return irq_wait_for_poll(desc);
 500}
 501
 502static bool irq_may_run(struct irq_desc *desc)
 503{
 504	unsigned int mask = IRQD_IRQ_INPROGRESS | IRQD_WAKEUP_ARMED;
 505
 506	/*
 507	 * If the interrupt is not in progress and is not an armed
 508	 * wakeup interrupt, proceed.
 509	 */
 510	if (!irqd_has_set(&desc->irq_data, mask))
 511		return true;
 512
 513	/*
 514	 * If the interrupt is an armed wakeup source, mark it pending
 515	 * and suspended, disable it and notify the pm core about the
 516	 * event.
 517	 */
 518	if (irq_pm_check_wakeup(desc))
 519		return false;
 520
 521	/*
 522	 * Handle a potential concurrent poll on a different core.
 523	 */
 524	return irq_check_poll(desc);
 525}
 526
 527/**
 528 *	handle_simple_irq - Simple and software-decoded IRQs.
 529 *	@desc:	the interrupt description structure for this irq
 530 *
 531 *	Simple interrupts are either sent from a demultiplexing interrupt
 532 *	handler or come from hardware, where no interrupt hardware control
 533 *	is necessary.
 534 *
 535 *	Note: The caller is expected to handle the ack, clear, mask and
 536 *	unmask issues if necessary.
 537 */
 538void handle_simple_irq(struct irq_desc *desc)
 539{
 540	raw_spin_lock(&desc->lock);
 541
 542	if (!irq_may_run(desc))
 543		goto out_unlock;
 544
 545	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 546
 547	if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
 548		desc->istate |= IRQS_PENDING;
 549		goto out_unlock;
 550	}
 551
 552	kstat_incr_irqs_this_cpu(desc);
 553	handle_irq_event(desc);
 554
 555out_unlock:
 556	raw_spin_unlock(&desc->lock);
 557}
 558EXPORT_SYMBOL_GPL(handle_simple_irq);
 559
 560/**
 561 *	handle_untracked_irq - Simple and software-decoded IRQs.
 562 *	@desc:	the interrupt description structure for this irq
 563 *
 564 *	Untracked interrupts are sent from a demultiplexing interrupt
 565 *	handler when the demultiplexer does not know which device it its
 566 *	multiplexed irq domain generated the interrupt. IRQ's handled
 567 *	through here are not subjected to stats tracking, randomness, or
 568 *	spurious interrupt detection.
 569 *
 570 *	Note: Like handle_simple_irq, the caller is expected to handle
 571 *	the ack, clear, mask and unmask issues if necessary.
 572 */
 573void handle_untracked_irq(struct irq_desc *desc)
 574{
 
 
 575	raw_spin_lock(&desc->lock);
 576
 577	if (!irq_may_run(desc))
 578		goto out_unlock;
 579
 580	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 581
 582	if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
 583		desc->istate |= IRQS_PENDING;
 584		goto out_unlock;
 585	}
 586
 587	desc->istate &= ~IRQS_PENDING;
 588	irqd_set(&desc->irq_data, IRQD_IRQ_INPROGRESS);
 589	raw_spin_unlock(&desc->lock);
 590
 591	__handle_irq_event_percpu(desc);
 592
 593	raw_spin_lock(&desc->lock);
 594	irqd_clear(&desc->irq_data, IRQD_IRQ_INPROGRESS);
 595
 596out_unlock:
 597	raw_spin_unlock(&desc->lock);
 598}
 599EXPORT_SYMBOL_GPL(handle_untracked_irq);
 600
 601/*
 602 * Called unconditionally from handle_level_irq() and only for oneshot
 603 * interrupts from handle_fasteoi_irq()
 604 */
 605static void cond_unmask_irq(struct irq_desc *desc)
 606{
 607	/*
 608	 * We need to unmask in the following cases:
 609	 * - Standard level irq (IRQF_ONESHOT is not set)
 610	 * - Oneshot irq which did not wake the thread (caused by a
 611	 *   spurious interrupt or a primary handler handling it
 612	 *   completely).
 613	 */
 614	if (!irqd_irq_disabled(&desc->irq_data) &&
 615	    irqd_irq_masked(&desc->irq_data) && !desc->threads_oneshot)
 616		unmask_irq(desc);
 617}
 618
 619/**
 620 *	handle_level_irq - Level type irq handler
 621 *	@desc:	the interrupt description structure for this irq
 622 *
 623 *	Level type interrupts are active as long as the hardware line has
 624 *	the active level. This may require to mask the interrupt and unmask
 625 *	it after the associated handler has acknowledged the device, so the
 626 *	interrupt line is back to inactive.
 627 */
 628void handle_level_irq(struct irq_desc *desc)
 629{
 630	raw_spin_lock(&desc->lock);
 631	mask_ack_irq(desc);
 632
 633	if (!irq_may_run(desc))
 634		goto out_unlock;
 635
 636	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 637
 638	/*
 639	 * If its disabled or no action available
 640	 * keep it masked and get out of here
 641	 */
 642	if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
 643		desc->istate |= IRQS_PENDING;
 644		goto out_unlock;
 645	}
 646
 647	kstat_incr_irqs_this_cpu(desc);
 648	handle_irq_event(desc);
 649
 650	cond_unmask_irq(desc);
 651
 652out_unlock:
 653	raw_spin_unlock(&desc->lock);
 654}
 655EXPORT_SYMBOL_GPL(handle_level_irq);
 656
 
 
 
 
 
 
 
 
 
 
 657static void cond_unmask_eoi_irq(struct irq_desc *desc, struct irq_chip *chip)
 658{
 659	if (!(desc->istate & IRQS_ONESHOT)) {
 660		chip->irq_eoi(&desc->irq_data);
 661		return;
 662	}
 663	/*
 664	 * We need to unmask in the following cases:
 665	 * - Oneshot irq which did not wake the thread (caused by a
 666	 *   spurious interrupt or a primary handler handling it
 667	 *   completely).
 668	 */
 669	if (!irqd_irq_disabled(&desc->irq_data) &&
 670	    irqd_irq_masked(&desc->irq_data) && !desc->threads_oneshot) {
 671		chip->irq_eoi(&desc->irq_data);
 672		unmask_irq(desc);
 673	} else if (!(chip->flags & IRQCHIP_EOI_THREADED)) {
 674		chip->irq_eoi(&desc->irq_data);
 675	}
 676}
 677
 678/**
 679 *	handle_fasteoi_irq - irq handler for transparent controllers
 680 *	@desc:	the interrupt description structure for this irq
 681 *
 682 *	Only a single callback will be issued to the chip: an ->eoi()
 683 *	call when the interrupt has been serviced. This enables support
 684 *	for modern forms of interrupt handlers, which handle the flow
 685 *	details in hardware, transparently.
 686 */
 687void handle_fasteoi_irq(struct irq_desc *desc)
 688{
 689	struct irq_chip *chip = desc->irq_data.chip;
 690
 691	raw_spin_lock(&desc->lock);
 692
 693	/*
 694	 * When an affinity change races with IRQ handling, the next interrupt
 695	 * can arrive on the new CPU before the original CPU has completed
 696	 * handling the previous one - it may need to be resent.
 697	 */
 698	if (!irq_may_run(desc)) {
 699		if (irqd_needs_resend_when_in_progress(&desc->irq_data))
 700			desc->istate |= IRQS_PENDING;
 701		goto out;
 702	}
 703
 704	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 705
 706	/*
 707	 * If its disabled or no action available
 708	 * then mask it and get out of here:
 709	 */
 710	if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
 711		desc->istate |= IRQS_PENDING;
 712		mask_irq(desc);
 713		goto out;
 714	}
 715
 716	kstat_incr_irqs_this_cpu(desc);
 717	if (desc->istate & IRQS_ONESHOT)
 718		mask_irq(desc);
 719
 
 720	handle_irq_event(desc);
 721
 722	cond_unmask_eoi_irq(desc, chip);
 723
 724	/*
 725	 * When the race described above happens this will resend the interrupt.
 726	 */
 727	if (unlikely(desc->istate & IRQS_PENDING))
 728		check_irq_resend(desc, false);
 729
 730	raw_spin_unlock(&desc->lock);
 731	return;
 732out:
 733	if (!(chip->flags & IRQCHIP_EOI_IF_HANDLED))
 734		chip->irq_eoi(&desc->irq_data);
 735	raw_spin_unlock(&desc->lock);
 736}
 737EXPORT_SYMBOL_GPL(handle_fasteoi_irq);
 738
 739/**
 740 *	handle_fasteoi_nmi - irq handler for NMI interrupt lines
 741 *	@desc:	the interrupt description structure for this irq
 742 *
 743 *	A simple NMI-safe handler, considering the restrictions
 744 *	from request_nmi.
 745 *
 746 *	Only a single callback will be issued to the chip: an ->eoi()
 747 *	call when the interrupt has been serviced. This enables support
 748 *	for modern forms of interrupt handlers, which handle the flow
 749 *	details in hardware, transparently.
 750 */
 751void handle_fasteoi_nmi(struct irq_desc *desc)
 752{
 753	struct irq_chip *chip = irq_desc_get_chip(desc);
 754	struct irqaction *action = desc->action;
 755	unsigned int irq = irq_desc_get_irq(desc);
 756	irqreturn_t res;
 757
 758	__kstat_incr_irqs_this_cpu(desc);
 759
 760	trace_irq_handler_entry(irq, action);
 761	/*
 762	 * NMIs cannot be shared, there is only one action.
 763	 */
 764	res = action->handler(irq, action->dev_id);
 765	trace_irq_handler_exit(irq, action, res);
 766
 767	if (chip->irq_eoi)
 768		chip->irq_eoi(&desc->irq_data);
 769}
 770EXPORT_SYMBOL_GPL(handle_fasteoi_nmi);
 771
 772/**
 773 *	handle_edge_irq - edge type IRQ handler
 774 *	@desc:	the interrupt description structure for this irq
 775 *
 776 *	Interrupt occurs on the falling and/or rising edge of a hardware
 777 *	signal. The occurrence is latched into the irq controller hardware
 778 *	and must be acked in order to be reenabled. After the ack another
 779 *	interrupt can happen on the same source even before the first one
 780 *	is handled by the associated event handler. If this happens it
 781 *	might be necessary to disable (mask) the interrupt depending on the
 782 *	controller hardware. This requires to reenable the interrupt inside
 783 *	of the loop which handles the interrupts which have arrived while
 784 *	the handler was running. If all pending interrupts are handled, the
 785 *	loop is left.
 786 */
 787void handle_edge_irq(struct irq_desc *desc)
 788{
 789	raw_spin_lock(&desc->lock);
 790
 791	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 792
 793	if (!irq_may_run(desc)) {
 794		desc->istate |= IRQS_PENDING;
 795		mask_ack_irq(desc);
 796		goto out_unlock;
 797	}
 798
 799	/*
 800	 * If its disabled or no action available then mask it and get
 801	 * out of here.
 802	 */
 803	if (irqd_irq_disabled(&desc->irq_data) || !desc->action) {
 804		desc->istate |= IRQS_PENDING;
 805		mask_ack_irq(desc);
 806		goto out_unlock;
 807	}
 808
 809	kstat_incr_irqs_this_cpu(desc);
 810
 811	/* Start handling the irq */
 812	desc->irq_data.chip->irq_ack(&desc->irq_data);
 813
 814	do {
 815		if (unlikely(!desc->action)) {
 816			mask_irq(desc);
 817			goto out_unlock;
 818		}
 819
 820		/*
 821		 * When another irq arrived while we were handling
 822		 * one, we could have masked the irq.
 823		 * Reenable it, if it was not disabled in meantime.
 824		 */
 825		if (unlikely(desc->istate & IRQS_PENDING)) {
 826			if (!irqd_irq_disabled(&desc->irq_data) &&
 827			    irqd_irq_masked(&desc->irq_data))
 828				unmask_irq(desc);
 829		}
 830
 831		handle_irq_event(desc);
 832
 833	} while ((desc->istate & IRQS_PENDING) &&
 834		 !irqd_irq_disabled(&desc->irq_data));
 835
 836out_unlock:
 837	raw_spin_unlock(&desc->lock);
 838}
 839EXPORT_SYMBOL(handle_edge_irq);
 840
 841#ifdef CONFIG_IRQ_EDGE_EOI_HANDLER
 842/**
 843 *	handle_edge_eoi_irq - edge eoi type IRQ handler
 844 *	@desc:	the interrupt description structure for this irq
 845 *
 846 * Similar as the above handle_edge_irq, but using eoi and w/o the
 847 * mask/unmask logic.
 848 */
 849void handle_edge_eoi_irq(struct irq_desc *desc)
 850{
 851	struct irq_chip *chip = irq_desc_get_chip(desc);
 852
 853	raw_spin_lock(&desc->lock);
 854
 855	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
 856
 857	if (!irq_may_run(desc)) {
 858		desc->istate |= IRQS_PENDING;
 859		goto out_eoi;
 860	}
 861
 862	/*
 863	 * If its disabled or no action available then mask it and get
 864	 * out of here.
 865	 */
 866	if (irqd_irq_disabled(&desc->irq_data) || !desc->action) {
 867		desc->istate |= IRQS_PENDING;
 868		goto out_eoi;
 869	}
 870
 871	kstat_incr_irqs_this_cpu(desc);
 872
 873	do {
 874		if (unlikely(!desc->action))
 875			goto out_eoi;
 876
 877		handle_irq_event(desc);
 878
 879	} while ((desc->istate & IRQS_PENDING) &&
 880		 !irqd_irq_disabled(&desc->irq_data));
 881
 882out_eoi:
 883	chip->irq_eoi(&desc->irq_data);
 884	raw_spin_unlock(&desc->lock);
 885}
 886#endif
 887
 888/**
 889 *	handle_percpu_irq - Per CPU local irq handler
 890 *	@desc:	the interrupt description structure for this irq
 891 *
 892 *	Per CPU interrupts on SMP machines without locking requirements
 893 */
 894void handle_percpu_irq(struct irq_desc *desc)
 895{
 896	struct irq_chip *chip = irq_desc_get_chip(desc);
 897
 898	/*
 899	 * PER CPU interrupts are not serialized. Do not touch
 900	 * desc->tot_count.
 901	 */
 902	__kstat_incr_irqs_this_cpu(desc);
 903
 904	if (chip->irq_ack)
 905		chip->irq_ack(&desc->irq_data);
 906
 907	handle_irq_event_percpu(desc);
 908
 909	if (chip->irq_eoi)
 910		chip->irq_eoi(&desc->irq_data);
 911}
 912
 913/**
 914 * handle_percpu_devid_irq - Per CPU local irq handler with per cpu dev ids
 915 * @desc:	the interrupt description structure for this irq
 916 *
 917 * Per CPU interrupts on SMP machines without locking requirements. Same as
 918 * handle_percpu_irq() above but with the following extras:
 919 *
 920 * action->percpu_dev_id is a pointer to percpu variables which
 921 * contain the real device id for the cpu on which this handler is
 922 * called
 923 */
 924void handle_percpu_devid_irq(struct irq_desc *desc)
 925{
 926	struct irq_chip *chip = irq_desc_get_chip(desc);
 927	struct irqaction *action = desc->action;
 928	unsigned int irq = irq_desc_get_irq(desc);
 929	irqreturn_t res;
 930
 931	/*
 932	 * PER CPU interrupts are not serialized. Do not touch
 933	 * desc->tot_count.
 934	 */
 935	__kstat_incr_irqs_this_cpu(desc);
 936
 937	if (chip->irq_ack)
 938		chip->irq_ack(&desc->irq_data);
 939
 940	if (likely(action)) {
 941		trace_irq_handler_entry(irq, action);
 942		res = action->handler(irq, raw_cpu_ptr(action->percpu_dev_id));
 943		trace_irq_handler_exit(irq, action, res);
 944	} else {
 945		unsigned int cpu = smp_processor_id();
 946		bool enabled = cpumask_test_cpu(cpu, desc->percpu_enabled);
 947
 948		if (enabled)
 949			irq_percpu_disable(desc, cpu);
 950
 951		pr_err_once("Spurious%s percpu IRQ%u on CPU%u\n",
 952			    enabled ? " and unmasked" : "", irq, cpu);
 953	}
 954
 955	if (chip->irq_eoi)
 956		chip->irq_eoi(&desc->irq_data);
 957}
 958
 959/**
 960 * handle_percpu_devid_fasteoi_nmi - Per CPU local NMI handler with per cpu
 961 *				     dev ids
 962 * @desc:	the interrupt description structure for this irq
 963 *
 964 * Similar to handle_fasteoi_nmi, but handling the dev_id cookie
 965 * as a percpu pointer.
 966 */
 967void handle_percpu_devid_fasteoi_nmi(struct irq_desc *desc)
 968{
 969	struct irq_chip *chip = irq_desc_get_chip(desc);
 970	struct irqaction *action = desc->action;
 971	unsigned int irq = irq_desc_get_irq(desc);
 972	irqreturn_t res;
 973
 974	__kstat_incr_irqs_this_cpu(desc);
 975
 976	trace_irq_handler_entry(irq, action);
 977	res = action->handler(irq, raw_cpu_ptr(action->percpu_dev_id));
 978	trace_irq_handler_exit(irq, action, res);
 979
 980	if (chip->irq_eoi)
 981		chip->irq_eoi(&desc->irq_data);
 982}
 983
 984static void
 985__irq_do_set_handler(struct irq_desc *desc, irq_flow_handler_t handle,
 986		     int is_chained, const char *name)
 987{
 988	if (!handle) {
 989		handle = handle_bad_irq;
 990	} else {
 991		struct irq_data *irq_data = &desc->irq_data;
 992#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
 993		/*
 994		 * With hierarchical domains we might run into a
 995		 * situation where the outermost chip is not yet set
 996		 * up, but the inner chips are there.  Instead of
 997		 * bailing we install the handler, but obviously we
 998		 * cannot enable/startup the interrupt at this point.
 999		 */
1000		while (irq_data) {
1001			if (irq_data->chip != &no_irq_chip)
1002				break;
1003			/*
1004			 * Bail out if the outer chip is not set up
1005			 * and the interrupt supposed to be started
1006			 * right away.
1007			 */
1008			if (WARN_ON(is_chained))
1009				return;
1010			/* Try the parent */
1011			irq_data = irq_data->parent_data;
1012		}
1013#endif
1014		if (WARN_ON(!irq_data || irq_data->chip == &no_irq_chip))
1015			return;
1016	}
1017
1018	/* Uninstall? */
1019	if (handle == handle_bad_irq) {
1020		if (desc->irq_data.chip != &no_irq_chip)
1021			mask_ack_irq(desc);
1022		irq_state_set_disabled(desc);
1023		if (is_chained) {
1024			desc->action = NULL;
1025			WARN_ON(irq_chip_pm_put(irq_desc_get_irq_data(desc)));
1026		}
1027		desc->depth = 1;
1028	}
1029	desc->handle_irq = handle;
1030	desc->name = name;
1031
1032	if (handle != handle_bad_irq && is_chained) {
1033		unsigned int type = irqd_get_trigger_type(&desc->irq_data);
1034
1035		/*
1036		 * We're about to start this interrupt immediately,
1037		 * hence the need to set the trigger configuration.
1038		 * But the .set_type callback may have overridden the
1039		 * flow handler, ignoring that we're dealing with a
1040		 * chained interrupt. Reset it immediately because we
1041		 * do know better.
1042		 */
1043		if (type != IRQ_TYPE_NONE) {
1044			__irq_set_trigger(desc, type);
1045			desc->handle_irq = handle;
1046		}
1047
1048		irq_settings_set_noprobe(desc);
1049		irq_settings_set_norequest(desc);
1050		irq_settings_set_nothread(desc);
1051		desc->action = &chained_action;
1052		WARN_ON(irq_chip_pm_get(irq_desc_get_irq_data(desc)));
1053		irq_activate_and_startup(desc, IRQ_RESEND);
1054	}
1055}
1056
1057void
1058__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
1059		  const char *name)
1060{
1061	unsigned long flags;
1062	struct irq_desc *desc = irq_get_desc_buslock(irq, &flags, 0);
1063
1064	if (!desc)
1065		return;
1066
1067	__irq_do_set_handler(desc, handle, is_chained, name);
1068	irq_put_desc_busunlock(desc, flags);
1069}
1070EXPORT_SYMBOL_GPL(__irq_set_handler);
1071
1072void
1073irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
1074				 void *data)
1075{
1076	unsigned long flags;
1077	struct irq_desc *desc = irq_get_desc_buslock(irq, &flags, 0);
1078
1079	if (!desc)
1080		return;
1081
1082	desc->irq_common_data.handler_data = data;
1083	__irq_do_set_handler(desc, handle, 1, NULL);
1084
1085	irq_put_desc_busunlock(desc, flags);
1086}
1087EXPORT_SYMBOL_GPL(irq_set_chained_handler_and_data);
1088
1089void
1090irq_set_chip_and_handler_name(unsigned int irq, const struct irq_chip *chip,
1091			      irq_flow_handler_t handle, const char *name)
1092{
1093	irq_set_chip(irq, chip);
1094	__irq_set_handler(irq, handle, 0, name);
1095}
1096EXPORT_SYMBOL_GPL(irq_set_chip_and_handler_name);
1097
1098void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set)
1099{
1100	unsigned long flags, trigger, tmp;
1101	struct irq_desc *desc = irq_get_desc_lock(irq, &flags, 0);
1102
1103	if (!desc)
1104		return;
1105
1106	/*
1107	 * Warn when a driver sets the no autoenable flag on an already
1108	 * active interrupt.
1109	 */
1110	WARN_ON_ONCE(!desc->depth && (set & _IRQ_NOAUTOEN));
1111
1112	irq_settings_clr_and_set(desc, clr, set);
1113
1114	trigger = irqd_get_trigger_type(&desc->irq_data);
1115
1116	irqd_clear(&desc->irq_data, IRQD_NO_BALANCING | IRQD_PER_CPU |
1117		   IRQD_TRIGGER_MASK | IRQD_LEVEL | IRQD_MOVE_PCNTXT);
1118	if (irq_settings_has_no_balance_set(desc))
1119		irqd_set(&desc->irq_data, IRQD_NO_BALANCING);
1120	if (irq_settings_is_per_cpu(desc))
1121		irqd_set(&desc->irq_data, IRQD_PER_CPU);
1122	if (irq_settings_can_move_pcntxt(desc))
1123		irqd_set(&desc->irq_data, IRQD_MOVE_PCNTXT);
1124	if (irq_settings_is_level(desc))
1125		irqd_set(&desc->irq_data, IRQD_LEVEL);
1126
1127	tmp = irq_settings_get_trigger_mask(desc);
1128	if (tmp != IRQ_TYPE_NONE)
1129		trigger = tmp;
1130
1131	irqd_set(&desc->irq_data, trigger);
1132
1133	irq_put_desc_unlock(desc, flags);
1134}
1135EXPORT_SYMBOL_GPL(irq_modify_status);
1136
1137#ifdef CONFIG_DEPRECATED_IRQ_CPU_ONOFFLINE
1138/**
1139 *	irq_cpu_online - Invoke all irq_cpu_online functions.
1140 *
1141 *	Iterate through all irqs and invoke the chip.irq_cpu_online()
1142 *	for each.
1143 */
1144void irq_cpu_online(void)
1145{
1146	struct irq_desc *desc;
1147	struct irq_chip *chip;
1148	unsigned long flags;
1149	unsigned int irq;
1150
1151	for_each_active_irq(irq) {
1152		desc = irq_to_desc(irq);
1153		if (!desc)
1154			continue;
1155
1156		raw_spin_lock_irqsave(&desc->lock, flags);
1157
1158		chip = irq_data_get_irq_chip(&desc->irq_data);
1159		if (chip && chip->irq_cpu_online &&
1160		    (!(chip->flags & IRQCHIP_ONOFFLINE_ENABLED) ||
1161		     !irqd_irq_disabled(&desc->irq_data)))
1162			chip->irq_cpu_online(&desc->irq_data);
1163
1164		raw_spin_unlock_irqrestore(&desc->lock, flags);
1165	}
1166}
1167
1168/**
1169 *	irq_cpu_offline - Invoke all irq_cpu_offline functions.
1170 *
1171 *	Iterate through all irqs and invoke the chip.irq_cpu_offline()
1172 *	for each.
1173 */
1174void irq_cpu_offline(void)
1175{
1176	struct irq_desc *desc;
1177	struct irq_chip *chip;
1178	unsigned long flags;
1179	unsigned int irq;
1180
1181	for_each_active_irq(irq) {
1182		desc = irq_to_desc(irq);
1183		if (!desc)
1184			continue;
1185
1186		raw_spin_lock_irqsave(&desc->lock, flags);
1187
1188		chip = irq_data_get_irq_chip(&desc->irq_data);
1189		if (chip && chip->irq_cpu_offline &&
1190		    (!(chip->flags & IRQCHIP_ONOFFLINE_ENABLED) ||
1191		     !irqd_irq_disabled(&desc->irq_data)))
1192			chip->irq_cpu_offline(&desc->irq_data);
1193
1194		raw_spin_unlock_irqrestore(&desc->lock, flags);
1195	}
1196}
1197#endif
1198
1199#ifdef	CONFIG_IRQ_DOMAIN_HIERARCHY
1200
1201#ifdef CONFIG_IRQ_FASTEOI_HIERARCHY_HANDLERS
1202/**
1203 *	handle_fasteoi_ack_irq - irq handler for edge hierarchy
1204 *	stacked on transparent controllers
1205 *
1206 *	@desc:	the interrupt description structure for this irq
1207 *
1208 *	Like handle_fasteoi_irq(), but for use with hierarchy where
1209 *	the irq_chip also needs to have its ->irq_ack() function
1210 *	called.
1211 */
1212void handle_fasteoi_ack_irq(struct irq_desc *desc)
1213{
1214	struct irq_chip *chip = desc->irq_data.chip;
1215
1216	raw_spin_lock(&desc->lock);
1217
1218	if (!irq_may_run(desc))
1219		goto out;
1220
1221	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
1222
1223	/*
1224	 * If its disabled or no action available
1225	 * then mask it and get out of here:
1226	 */
1227	if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
1228		desc->istate |= IRQS_PENDING;
1229		mask_irq(desc);
1230		goto out;
1231	}
1232
1233	kstat_incr_irqs_this_cpu(desc);
1234	if (desc->istate & IRQS_ONESHOT)
1235		mask_irq(desc);
1236
1237	/* Start handling the irq */
1238	desc->irq_data.chip->irq_ack(&desc->irq_data);
1239
 
1240	handle_irq_event(desc);
1241
1242	cond_unmask_eoi_irq(desc, chip);
1243
1244	raw_spin_unlock(&desc->lock);
1245	return;
1246out:
1247	if (!(chip->flags & IRQCHIP_EOI_IF_HANDLED))
1248		chip->irq_eoi(&desc->irq_data);
1249	raw_spin_unlock(&desc->lock);
1250}
1251EXPORT_SYMBOL_GPL(handle_fasteoi_ack_irq);
1252
1253/**
1254 *	handle_fasteoi_mask_irq - irq handler for level hierarchy
1255 *	stacked on transparent controllers
1256 *
1257 *	@desc:	the interrupt description structure for this irq
1258 *
1259 *	Like handle_fasteoi_irq(), but for use with hierarchy where
1260 *	the irq_chip also needs to have its ->irq_mask_ack() function
1261 *	called.
1262 */
1263void handle_fasteoi_mask_irq(struct irq_desc *desc)
1264{
1265	struct irq_chip *chip = desc->irq_data.chip;
1266
1267	raw_spin_lock(&desc->lock);
1268	mask_ack_irq(desc);
1269
1270	if (!irq_may_run(desc))
1271		goto out;
1272
1273	desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
1274
1275	/*
1276	 * If its disabled or no action available
1277	 * then mask it and get out of here:
1278	 */
1279	if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
1280		desc->istate |= IRQS_PENDING;
1281		mask_irq(desc);
1282		goto out;
1283	}
1284
1285	kstat_incr_irqs_this_cpu(desc);
1286	if (desc->istate & IRQS_ONESHOT)
1287		mask_irq(desc);
1288
 
1289	handle_irq_event(desc);
1290
1291	cond_unmask_eoi_irq(desc, chip);
1292
1293	raw_spin_unlock(&desc->lock);
1294	return;
1295out:
1296	if (!(chip->flags & IRQCHIP_EOI_IF_HANDLED))
1297		chip->irq_eoi(&desc->irq_data);
1298	raw_spin_unlock(&desc->lock);
1299}
1300EXPORT_SYMBOL_GPL(handle_fasteoi_mask_irq);
1301
1302#endif /* CONFIG_IRQ_FASTEOI_HIERARCHY_HANDLERS */
1303
1304/**
1305 * irq_chip_set_parent_state - set the state of a parent interrupt.
1306 *
1307 * @data: Pointer to interrupt specific data
1308 * @which: State to be restored (one of IRQCHIP_STATE_*)
1309 * @val: Value corresponding to @which
1310 *
1311 * Conditional success, if the underlying irqchip does not implement it.
1312 */
1313int irq_chip_set_parent_state(struct irq_data *data,
1314			      enum irqchip_irq_state which,
1315			      bool val)
1316{
1317	data = data->parent_data;
1318
1319	if (!data || !data->chip->irq_set_irqchip_state)
1320		return 0;
1321
1322	return data->chip->irq_set_irqchip_state(data, which, val);
1323}
1324EXPORT_SYMBOL_GPL(irq_chip_set_parent_state);
1325
1326/**
1327 * irq_chip_get_parent_state - get the state of a parent interrupt.
1328 *
1329 * @data: Pointer to interrupt specific data
1330 * @which: one of IRQCHIP_STATE_* the caller wants to know
1331 * @state: a pointer to a boolean where the state is to be stored
1332 *
1333 * Conditional success, if the underlying irqchip does not implement it.
1334 */
1335int irq_chip_get_parent_state(struct irq_data *data,
1336			      enum irqchip_irq_state which,
1337			      bool *state)
1338{
1339	data = data->parent_data;
1340
1341	if (!data || !data->chip->irq_get_irqchip_state)
1342		return 0;
1343
1344	return data->chip->irq_get_irqchip_state(data, which, state);
1345}
1346EXPORT_SYMBOL_GPL(irq_chip_get_parent_state);
1347
1348/**
1349 * irq_chip_enable_parent - Enable the parent interrupt (defaults to unmask if
1350 * NULL)
1351 * @data:	Pointer to interrupt specific data
1352 */
1353void irq_chip_enable_parent(struct irq_data *data)
1354{
1355	data = data->parent_data;
1356	if (data->chip->irq_enable)
1357		data->chip->irq_enable(data);
1358	else
1359		data->chip->irq_unmask(data);
1360}
1361EXPORT_SYMBOL_GPL(irq_chip_enable_parent);
1362
1363/**
1364 * irq_chip_disable_parent - Disable the parent interrupt (defaults to mask if
1365 * NULL)
1366 * @data:	Pointer to interrupt specific data
1367 */
1368void irq_chip_disable_parent(struct irq_data *data)
1369{
1370	data = data->parent_data;
1371	if (data->chip->irq_disable)
1372		data->chip->irq_disable(data);
1373	else
1374		data->chip->irq_mask(data);
1375}
1376EXPORT_SYMBOL_GPL(irq_chip_disable_parent);
1377
1378/**
1379 * irq_chip_ack_parent - Acknowledge the parent interrupt
1380 * @data:	Pointer to interrupt specific data
1381 */
1382void irq_chip_ack_parent(struct irq_data *data)
1383{
1384	data = data->parent_data;
1385	data->chip->irq_ack(data);
1386}
1387EXPORT_SYMBOL_GPL(irq_chip_ack_parent);
1388
1389/**
1390 * irq_chip_mask_parent - Mask the parent interrupt
1391 * @data:	Pointer to interrupt specific data
1392 */
1393void irq_chip_mask_parent(struct irq_data *data)
1394{
1395	data = data->parent_data;
1396	data->chip->irq_mask(data);
1397}
1398EXPORT_SYMBOL_GPL(irq_chip_mask_parent);
1399
1400/**
1401 * irq_chip_mask_ack_parent - Mask and acknowledge the parent interrupt
1402 * @data:	Pointer to interrupt specific data
1403 */
1404void irq_chip_mask_ack_parent(struct irq_data *data)
1405{
1406	data = data->parent_data;
1407	data->chip->irq_mask_ack(data);
1408}
1409EXPORT_SYMBOL_GPL(irq_chip_mask_ack_parent);
1410
1411/**
1412 * irq_chip_unmask_parent - Unmask the parent interrupt
1413 * @data:	Pointer to interrupt specific data
1414 */
1415void irq_chip_unmask_parent(struct irq_data *data)
1416{
1417	data = data->parent_data;
1418	data->chip->irq_unmask(data);
1419}
1420EXPORT_SYMBOL_GPL(irq_chip_unmask_parent);
1421
1422/**
1423 * irq_chip_eoi_parent - Invoke EOI on the parent interrupt
1424 * @data:	Pointer to interrupt specific data
1425 */
1426void irq_chip_eoi_parent(struct irq_data *data)
1427{
1428	data = data->parent_data;
1429	data->chip->irq_eoi(data);
1430}
1431EXPORT_SYMBOL_GPL(irq_chip_eoi_parent);
1432
1433/**
1434 * irq_chip_set_affinity_parent - Set affinity on the parent interrupt
1435 * @data:	Pointer to interrupt specific data
1436 * @dest:	The affinity mask to set
1437 * @force:	Flag to enforce setting (disable online checks)
1438 *
1439 * Conditional, as the underlying parent chip might not implement it.
1440 */
1441int irq_chip_set_affinity_parent(struct irq_data *data,
1442				 const struct cpumask *dest, bool force)
1443{
1444	data = data->parent_data;
1445	if (data->chip->irq_set_affinity)
1446		return data->chip->irq_set_affinity(data, dest, force);
1447
1448	return -ENOSYS;
1449}
1450EXPORT_SYMBOL_GPL(irq_chip_set_affinity_parent);
1451
1452/**
1453 * irq_chip_set_type_parent - Set IRQ type on the parent interrupt
1454 * @data:	Pointer to interrupt specific data
1455 * @type:	IRQ_TYPE_{LEVEL,EDGE}_* value - see include/linux/irq.h
1456 *
1457 * Conditional, as the underlying parent chip might not implement it.
1458 */
1459int irq_chip_set_type_parent(struct irq_data *data, unsigned int type)
1460{
1461	data = data->parent_data;
1462
1463	if (data->chip->irq_set_type)
1464		return data->chip->irq_set_type(data, type);
1465
1466	return -ENOSYS;
1467}
1468EXPORT_SYMBOL_GPL(irq_chip_set_type_parent);
1469
1470/**
1471 * irq_chip_retrigger_hierarchy - Retrigger an interrupt in hardware
1472 * @data:	Pointer to interrupt specific data
1473 *
1474 * Iterate through the domain hierarchy of the interrupt and check
1475 * whether a hw retrigger function exists. If yes, invoke it.
1476 */
1477int irq_chip_retrigger_hierarchy(struct irq_data *data)
1478{
1479	for (data = data->parent_data; data; data = data->parent_data)
1480		if (data->chip && data->chip->irq_retrigger)
1481			return data->chip->irq_retrigger(data);
1482
1483	return 0;
1484}
1485EXPORT_SYMBOL_GPL(irq_chip_retrigger_hierarchy);
1486
1487/**
1488 * irq_chip_set_vcpu_affinity_parent - Set vcpu affinity on the parent interrupt
1489 * @data:	Pointer to interrupt specific data
1490 * @vcpu_info:	The vcpu affinity information
1491 */
1492int irq_chip_set_vcpu_affinity_parent(struct irq_data *data, void *vcpu_info)
1493{
1494	data = data->parent_data;
1495	if (data->chip->irq_set_vcpu_affinity)
1496		return data->chip->irq_set_vcpu_affinity(data, vcpu_info);
1497
1498	return -ENOSYS;
1499}
1500EXPORT_SYMBOL_GPL(irq_chip_set_vcpu_affinity_parent);
1501/**
1502 * irq_chip_set_wake_parent - Set/reset wake-up on the parent interrupt
1503 * @data:	Pointer to interrupt specific data
1504 * @on:		Whether to set or reset the wake-up capability of this irq
1505 *
1506 * Conditional, as the underlying parent chip might not implement it.
1507 */
1508int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on)
1509{
1510	data = data->parent_data;
1511
1512	if (data->chip->flags & IRQCHIP_SKIP_SET_WAKE)
1513		return 0;
1514
1515	if (data->chip->irq_set_wake)
1516		return data->chip->irq_set_wake(data, on);
1517
1518	return -ENOSYS;
1519}
1520EXPORT_SYMBOL_GPL(irq_chip_set_wake_parent);
1521
1522/**
1523 * irq_chip_request_resources_parent - Request resources on the parent interrupt
1524 * @data:	Pointer to interrupt specific data
1525 */
1526int irq_chip_request_resources_parent(struct irq_data *data)
1527{
1528	data = data->parent_data;
1529
1530	if (data->chip->irq_request_resources)
1531		return data->chip->irq_request_resources(data);
1532
1533	/* no error on missing optional irq_chip::irq_request_resources */
1534	return 0;
1535}
1536EXPORT_SYMBOL_GPL(irq_chip_request_resources_parent);
1537
1538/**
1539 * irq_chip_release_resources_parent - Release resources on the parent interrupt
1540 * @data:	Pointer to interrupt specific data
1541 */
1542void irq_chip_release_resources_parent(struct irq_data *data)
1543{
1544	data = data->parent_data;
1545	if (data->chip->irq_release_resources)
1546		data->chip->irq_release_resources(data);
1547}
1548EXPORT_SYMBOL_GPL(irq_chip_release_resources_parent);
1549#endif
1550
1551/**
1552 * irq_chip_compose_msi_msg - Compose msi message for a irq chip
1553 * @data:	Pointer to interrupt specific data
1554 * @msg:	Pointer to the MSI message
1555 *
1556 * For hierarchical domains we find the first chip in the hierarchy
1557 * which implements the irq_compose_msi_msg callback. For non
1558 * hierarchical we use the top level chip.
1559 */
1560int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
1561{
1562	struct irq_data *pos;
1563
1564	for (pos = NULL; !pos && data; data = irqd_get_parent_data(data)) {
 
 
1565		if (data->chip && data->chip->irq_compose_msi_msg)
1566			pos = data;
1567	}
1568
1569	if (!pos)
1570		return -ENOSYS;
1571
1572	pos->chip->irq_compose_msi_msg(pos, msg);
 
1573	return 0;
1574}
1575
1576static struct device *irq_get_pm_device(struct irq_data *data)
1577{
1578	if (data->domain)
1579		return data->domain->pm_dev;
1580
1581	return NULL;
1582}
1583
1584/**
1585 * irq_chip_pm_get - Enable power for an IRQ chip
1586 * @data:	Pointer to interrupt specific data
1587 *
1588 * Enable the power to the IRQ chip referenced by the interrupt data
1589 * structure.
1590 */
1591int irq_chip_pm_get(struct irq_data *data)
1592{
1593	struct device *dev = irq_get_pm_device(data);
1594	int retval = 0;
1595
1596	if (IS_ENABLED(CONFIG_PM) && dev)
1597		retval = pm_runtime_resume_and_get(dev);
 
 
 
 
 
1598
1599	return retval;
1600}
1601
1602/**
1603 * irq_chip_pm_put - Disable power for an IRQ chip
1604 * @data:	Pointer to interrupt specific data
1605 *
1606 * Disable the power to the IRQ chip referenced by the interrupt data
1607 * structure, belongs. Note that power will only be disabled, once this
1608 * function has been called for all IRQs that have called irq_chip_pm_get().
1609 */
1610int irq_chip_pm_put(struct irq_data *data)
1611{
1612	struct device *dev = irq_get_pm_device(data);
1613	int retval = 0;
1614
1615	if (IS_ENABLED(CONFIG_PM) && dev)
1616		retval = pm_runtime_put(dev);
1617
1618	return (retval < 0) ? retval : 0;
1619}