Linux Audio

Check our new training course

Loading...
v4.17
 
  1/*
  2 * Copyright (c) 2015 MediaTek Inc.
  3 * Author: Erin.Lo <erin.lo@mediatek.com>
  4 *
  5 * This program is free software; you can redistribute it and/or modify
  6 * it under the terms of the GNU General Public License version 2 as
  7 * published by the Free Software Foundation.
  8 *
  9 * This program is distributed in the hope that it will be useful,
 10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 12 * GNU General Public License for more details.
 13 */
 14
 15#include <dt-bindings/clock/mt2701-clk.h>
 16#include <dt-bindings/phy/phy.h>
 17#include <dt-bindings/power/mt2701-power.h>
 18#include <dt-bindings/interrupt-controller/irq.h>
 19#include <dt-bindings/interrupt-controller/arm-gic.h>
 20#include <dt-bindings/memory/mt2701-larb-port.h>
 21#include <dt-bindings/reset/mt2701-resets.h>
 22#include "skeleton64.dtsi"
 23#include "mt2701-pinfunc.h"
 24
 25/ {
 
 
 26	compatible = "mediatek,mt2701";
 27	interrupt-parent = <&cirq>;
 28
 29	cpus {
 30		#address-cells = <1>;
 31		#size-cells = <0>;
 32		enable-method = "mediatek,mt81xx-tz-smp";
 33
 34		cpu@0 {
 35			device_type = "cpu";
 36			compatible = "arm,cortex-a7";
 37			reg = <0x0>;
 38		};
 39		cpu@1 {
 40			device_type = "cpu";
 41			compatible = "arm,cortex-a7";
 42			reg = <0x1>;
 43		};
 44		cpu@2 {
 45			device_type = "cpu";
 46			compatible = "arm,cortex-a7";
 47			reg = <0x2>;
 48		};
 49		cpu@3 {
 50			device_type = "cpu";
 51			compatible = "arm,cortex-a7";
 52			reg = <0x3>;
 53		};
 54	};
 55
 56	reserved-memory {
 57		#address-cells = <2>;
 58		#size-cells = <2>;
 59		ranges;
 60
 61		trustzone-bootinfo@80002000 {
 62			compatible = "mediatek,trustzone-bootinfo";
 63			reg = <0 0x80002000 0 0x1000>;
 64		};
 65	};
 66
 67	system_clk: dummy13m {
 68		compatible = "fixed-clock";
 69		clock-frequency = <13000000>;
 70		#clock-cells = <0>;
 71	};
 72
 73	rtc_clk: dummy32k {
 74		compatible = "fixed-clock";
 75		clock-frequency = <32000>;
 76		#clock-cells = <0>;
 77	};
 78
 79	clk26m: oscillator@0 {
 80		compatible = "fixed-clock";
 81		#clock-cells = <0>;
 82		clock-frequency = <26000000>;
 83		clock-output-names = "clk26m";
 84	};
 85
 86	rtc32k: oscillator@1 {
 87		compatible = "fixed-clock";
 88		#clock-cells = <0>;
 89		clock-frequency = <32000>;
 90		clock-output-names = "rtc32k";
 91	};
 92
 93	thermal-zones {
 94		cpu_thermal: cpu_thermal {
 95			polling-delay-passive = <1000>; /* milliseconds */
 96			polling-delay = <1000>; /* milliseconds */
 97
 98			thermal-sensors = <&thermal 0>;
 99			sustainable-power = <1000>;
100
101			trips {
102				threshold: trip-point@0 {
103					temperature = <68000>;
104					hysteresis = <2000>;
105					type = "passive";
106				};
107
108				target: trip-point@1 {
109					temperature = <85000>;
110					hysteresis = <2000>;
111					type = "passive";
112				};
113
114				cpu_crit: cpu_crit@0 {
115					temperature = <115000>;
116					hysteresis = <2000>;
117					type = "critical";
118				};
119			};
120		};
121	};
122
123	timer {
124		compatible = "arm,armv7-timer";
125		interrupt-parent = <&gic>;
126		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
127			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
128			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
129			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
130	};
131
132	topckgen: syscon@10000000 {
133		compatible = "mediatek,mt2701-topckgen", "syscon";
134		reg = <0 0x10000000 0 0x1000>;
135		#clock-cells = <1>;
136	};
137
138	infracfg: syscon@10001000 {
139		compatible = "mediatek,mt2701-infracfg", "syscon";
140		reg = <0 0x10001000 0 0x1000>;
141		#clock-cells = <1>;
142		#reset-cells = <1>;
143	};
144
145	pericfg: syscon@10003000 {
146		compatible = "mediatek,mt2701-pericfg", "syscon";
147		reg = <0 0x10003000 0 0x1000>;
148		#clock-cells = <1>;
149		#reset-cells = <1>;
150	};
151
152	syscfg_pctl_a: syscfg@10005000 {
153		compatible = "mediatek,mt2701-pctl-a-syscfg", "syscon";
154		reg = <0 0x10005000 0 0x1000>;
155	};
156
157	scpsys: scpsys@10006000 {
158		compatible = "mediatek,mt2701-scpsys", "syscon";
159		#power-domain-cells = <1>;
160		reg = <0 0x10006000 0 0x1000>;
161		infracfg = <&infracfg>;
162		clocks = <&topckgen CLK_TOP_MM_SEL>,
163			 <&topckgen CLK_TOP_MFG_SEL>,
164			 <&topckgen CLK_TOP_ETHIF_SEL>;
165		clock-names = "mm", "mfg", "ethif";
166	};
167
168	watchdog: watchdog@10007000 {
169		compatible = "mediatek,mt2701-wdt",
170			     "mediatek,mt6589-wdt";
171		reg = <0 0x10007000 0 0x100>;
172	};
173
174	timer: timer@10008000 {
175		compatible = "mediatek,mt2701-timer",
176			     "mediatek,mt6577-timer";
177		reg = <0 0x10008000 0 0x80>;
178		interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_LOW>;
179		clocks = <&system_clk>, <&rtc_clk>;
180		clock-names = "system-clk", "rtc-clk";
181	};
182
183	pio: pinctrl@1000b000 {
184		compatible = "mediatek,mt2701-pinctrl";
185		reg = <0 0x1000b000 0 0x1000>;
186		mediatek,pctl-regmap = <&syscfg_pctl_a>;
187		pins-are-numbered;
188		gpio-controller;
189		#gpio-cells = <2>;
190		interrupt-controller;
191		#interrupt-cells = <2>;
192		interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
193			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
194	};
195
196	smi_common: smi@1000c000 {
197		compatible = "mediatek,mt2701-smi-common";
198		reg = <0 0x1000c000 0 0x1000>;
199		clocks = <&infracfg CLK_INFRA_SMI>,
200			 <&mmsys CLK_MM_SMI_COMMON>,
201			 <&infracfg CLK_INFRA_SMI>;
202		clock-names = "apb", "smi", "async";
203		power-domains = <&scpsys MT2701_POWER_DOMAIN_DISP>;
204	};
205
206	sysirq: interrupt-controller@10200100 {
207		compatible = "mediatek,mt2701-sysirq",
208			     "mediatek,mt6577-sysirq";
209		interrupt-controller;
210		#interrupt-cells = <3>;
211		interrupt-parent = <&gic>;
212		reg = <0 0x10200100 0 0x1c>;
213	};
214
215	cirq: interrupt-controller@10204000 {
216		compatible = "mediatek,mt2701-cirq",
217			     "mediatek,mtk-cirq";
218		interrupt-controller;
219		#interrupt-cells = <3>;
220		interrupt-parent = <&sysirq>;
221		reg = <0 0x10204000 0 0x400>;
222		mediatek,ext-irq-range = <32 200>;
223	};
224
225	iommu: mmsys_iommu@10205000 {
226		compatible = "mediatek,mt2701-m4u";
227		reg = <0 0x10205000 0 0x1000>;
228		interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_LOW>;
229		clocks = <&infracfg CLK_INFRA_M4U>;
230		clock-names = "bclk";
231		mediatek,larbs = <&larb0 &larb1 &larb2>;
232		#iommu-cells = <1>;
233	};
234
235	apmixedsys: syscon@10209000 {
236		compatible = "mediatek,mt2701-apmixedsys", "syscon";
237		reg = <0 0x10209000 0 0x1000>;
238		#clock-cells = <1>;
239	};
240
241	gic: interrupt-controller@10211000 {
242		compatible = "arm,cortex-a7-gic";
243		interrupt-controller;
244		#interrupt-cells = <3>;
245		interrupt-parent = <&gic>;
246		reg = <0 0x10211000 0 0x1000>,
247		      <0 0x10212000 0 0x2000>,
248		      <0 0x10214000 0 0x2000>,
249		      <0 0x10216000 0 0x2000>;
250	};
251
252	auxadc: adc@11001000 {
253		compatible = "mediatek,mt2701-auxadc";
254		reg = <0 0x11001000 0 0x1000>;
255		clocks = <&pericfg CLK_PERI_AUXADC>;
256		clock-names = "main";
257		#io-channel-cells = <1>;
258		status = "disabled";
259	};
260
261	uart0: serial@11002000 {
262		compatible = "mediatek,mt2701-uart",
263			     "mediatek,mt6577-uart";
264		reg = <0 0x11002000 0 0x400>;
265		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_LOW>;
266		clocks = <&pericfg CLK_PERI_UART0_SEL>, <&pericfg CLK_PERI_UART0>;
267		clock-names = "baud", "bus";
268		status = "disabled";
269	};
270
271	uart1: serial@11003000 {
272		compatible = "mediatek,mt2701-uart",
273			     "mediatek,mt6577-uart";
274		reg = <0 0x11003000 0 0x400>;
275		interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_LOW>;
276		clocks = <&pericfg CLK_PERI_UART1_SEL>, <&pericfg CLK_PERI_UART1>;
277		clock-names = "baud", "bus";
278		status = "disabled";
279	};
280
281	uart2: serial@11004000 {
282		compatible = "mediatek,mt2701-uart",
283			     "mediatek,mt6577-uart";
284		reg = <0 0x11004000 0 0x400>;
285		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_LOW>;
286		clocks = <&pericfg CLK_PERI_UART2_SEL>, <&pericfg CLK_PERI_UART2>;
287		clock-names = "baud", "bus";
288		status = "disabled";
289	};
290
291	uart3: serial@11005000 {
292		compatible = "mediatek,mt2701-uart",
293			     "mediatek,mt6577-uart";
294		reg = <0 0x11005000 0 0x400>;
295		interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_LOW>;
296		clocks = <&pericfg CLK_PERI_UART3_SEL>, <&pericfg CLK_PERI_UART3>;
297		clock-names = "baud", "bus";
298		status = "disabled";
299	};
300
301	i2c0: i2c@11007000 {
302		compatible = "mediatek,mt2701-i2c",
303			     "mediatek,mt6577-i2c";
304		reg = <0 0x11007000 0 0x70>,
305		      <0 0x11000200 0 0x80>;
306		interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_LOW>;
307		clock-div = <16>;
308		clocks = <&pericfg CLK_PERI_I2C0>, <&pericfg CLK_PERI_AP_DMA>;
309		clock-names = "main", "dma";
310		#address-cells = <1>;
311		#size-cells = <0>;
312		status = "disabled";
313	};
314
315	i2c1: i2c@11008000 {
316		compatible = "mediatek,mt2701-i2c",
317			     "mediatek,mt6577-i2c";
318		reg = <0 0x11008000 0 0x70>,
319		      <0 0x11000280 0 0x80>;
320		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_LOW>;
321		clock-div = <16>;
322		clocks = <&pericfg CLK_PERI_I2C1>, <&pericfg CLK_PERI_AP_DMA>;
323		clock-names = "main", "dma";
324		#address-cells = <1>;
325		#size-cells = <0>;
326		status = "disabled";
327	};
328
329	i2c2: i2c@11009000 {
330		compatible = "mediatek,mt2701-i2c",
331			     "mediatek,mt6577-i2c";
332		reg = <0 0x11009000 0 0x70>,
333		      <0 0x11000300 0 0x80>;
334		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_LOW>;
335		clock-div = <16>;
336		clocks = <&pericfg CLK_PERI_I2C2>, <&pericfg CLK_PERI_AP_DMA>;
337		clock-names = "main", "dma";
338		#address-cells = <1>;
339		#size-cells = <0>;
340		status = "disabled";
341	};
342
343	spi0: spi@1100a000 {
344		compatible = "mediatek,mt2701-spi";
345		#address-cells = <1>;
346		#size-cells = <0>;
347		reg = <0 0x1100a000 0 0x100>;
348		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_LOW>;
349		clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
350			 <&topckgen CLK_TOP_SPI0_SEL>,
351			 <&pericfg CLK_PERI_SPI0>;
352		clock-names = "parent-clk", "sel-clk", "spi-clk";
353		status = "disabled";
354	};
355
356	thermal: thermal@1100b000 {
357		#thermal-sensor-cells = <0>;
358		compatible = "mediatek,mt2701-thermal";
359		reg = <0 0x1100b000 0 0x1000>;
360		interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_LOW>;
361		clocks = <&pericfg CLK_PERI_THERM>, <&pericfg CLK_PERI_AUXADC>;
362		clock-names = "therm", "auxadc";
363		resets = <&pericfg MT2701_PERI_THERM_SW_RST>;
364		reset-names = "therm";
365		mediatek,auxadc = <&auxadc>;
366		mediatek,apmixedsys = <&apmixedsys>;
367	};
368
369	nandc: nfi@1100d000 {
370		compatible = "mediatek,mt2701-nfc";
371		reg = <0 0x1100d000 0 0x1000>;
372		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_LOW>;
373		clocks = <&pericfg CLK_PERI_NFI>,
374			 <&pericfg CLK_PERI_NFI_PAD>;
375		clock-names = "nfi_clk", "pad_clk";
376		status = "disabled";
377		ecc-engine = <&bch>;
378		#address-cells = <1>;
379		#size-cells = <0>;
380	};
381
382	bch: ecc@1100e000 {
383		compatible = "mediatek,mt2701-ecc";
384		reg = <0 0x1100e000 0 0x1000>;
385		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_LOW>;
386		clocks = <&pericfg CLK_PERI_NFI_ECC>;
387		clock-names = "nfiecc_clk";
388		status = "disabled";
389	};
390
391	nor_flash: spi@11014000 {
392		compatible = "mediatek,mt2701-nor",
393			     "mediatek,mt8173-nor";
394		reg = <0 0x11014000 0 0xe0>;
395		clocks = <&pericfg CLK_PERI_FLASH>,
396			 <&topckgen CLK_TOP_FLASH_SEL>;
397		clock-names = "spi", "sf";
398		#address-cells = <1>;
399		#size-cells = <0>;
400		status = "disabled";
401	};
402
403	spi1: spi@11016000 {
404		compatible = "mediatek,mt2701-spi";
405		#address-cells = <1>;
406		#size-cells = <0>;
407		reg = <0 0x11016000 0 0x100>;
408		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>;
409		clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
410			 <&topckgen CLK_TOP_SPI1_SEL>,
411			 <&pericfg CLK_PERI_SPI1>;
412		clock-names = "parent-clk", "sel-clk", "spi-clk";
413		status = "disabled";
414	};
415
416	spi2: spi@11017000 {
417		compatible = "mediatek,mt2701-spi";
418		#address-cells = <1>;
419		#size-cells = <0>;
420		reg = <0 0x11017000 0 0x1000>;
421		interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_LOW>;
422		clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
423			 <&topckgen CLK_TOP_SPI2_SEL>,
424			 <&pericfg CLK_PERI_SPI2>;
425		clock-names = "parent-clk", "sel-clk", "spi-clk";
426		status = "disabled";
427	};
428
429	afe: audio-controller@11220000 {
430		compatible = "mediatek,mt2701-audio";
431		reg = <0 0x11220000 0 0x2000>,
432		      <0 0x112a0000 0 0x20000>;
433		interrupts =  <GIC_SPI 104 IRQ_TYPE_LEVEL_LOW>,
434			      <GIC_SPI 132 IRQ_TYPE_LEVEL_LOW>;
435		interrupt-names	= "afe", "asys";
436		power-domains = <&scpsys MT2701_POWER_DOMAIN_IFR_MSC>;
437
438		clocks = <&infracfg CLK_INFRA_AUDIO>,
439			 <&topckgen CLK_TOP_AUD_MUX1_SEL>,
440			 <&topckgen CLK_TOP_AUD_MUX2_SEL>,
441			 <&topckgen CLK_TOP_AUD_MUX1_DIV>,
442			 <&topckgen CLK_TOP_AUD_MUX2_DIV>,
443			 <&topckgen CLK_TOP_AUD_48K_TIMING>,
444			 <&topckgen CLK_TOP_AUD_44K_TIMING>,
445			 <&topckgen CLK_TOP_AUDPLL_MUX_SEL>,
446			 <&topckgen CLK_TOP_APLL_SEL>,
447			 <&topckgen CLK_TOP_AUD1PLL_98M>,
448			 <&topckgen CLK_TOP_AUD2PLL_90M>,
449			 <&topckgen CLK_TOP_HADDS2PLL_98M>,
450			 <&topckgen CLK_TOP_HADDS2PLL_294M>,
451			 <&topckgen CLK_TOP_AUDPLL>,
452			 <&topckgen CLK_TOP_AUDPLL_D4>,
453			 <&topckgen CLK_TOP_AUDPLL_D8>,
454			 <&topckgen CLK_TOP_AUDPLL_D16>,
455			 <&topckgen CLK_TOP_AUDPLL_D24>,
456			 <&topckgen CLK_TOP_AUDINTBUS_SEL>,
457			 <&clk26m>,
458			 <&topckgen CLK_TOP_SYSPLL1_D4>,
459			 <&topckgen CLK_TOP_AUD_K1_SRC_SEL>,
460			 <&topckgen CLK_TOP_AUD_K2_SRC_SEL>,
461			 <&topckgen CLK_TOP_AUD_K3_SRC_SEL>,
462			 <&topckgen CLK_TOP_AUD_K4_SRC_SEL>,
463			 <&topckgen CLK_TOP_AUD_K5_SRC_SEL>,
464			 <&topckgen CLK_TOP_AUD_K6_SRC_SEL>,
465			 <&topckgen CLK_TOP_AUD_K1_SRC_DIV>,
466			 <&topckgen CLK_TOP_AUD_K2_SRC_DIV>,
467			 <&topckgen CLK_TOP_AUD_K3_SRC_DIV>,
468			 <&topckgen CLK_TOP_AUD_K4_SRC_DIV>,
469			 <&topckgen CLK_TOP_AUD_K5_SRC_DIV>,
470			 <&topckgen CLK_TOP_AUD_K6_SRC_DIV>,
471			 <&topckgen CLK_TOP_AUD_I2S1_MCLK>,
472			 <&topckgen CLK_TOP_AUD_I2S2_MCLK>,
473			 <&topckgen CLK_TOP_AUD_I2S3_MCLK>,
474			 <&topckgen CLK_TOP_AUD_I2S4_MCLK>,
475			 <&topckgen CLK_TOP_AUD_I2S5_MCLK>,
476			 <&topckgen CLK_TOP_AUD_I2S6_MCLK>,
477			 <&topckgen CLK_TOP_ASM_M_SEL>,
478			 <&topckgen CLK_TOP_ASM_H_SEL>,
479			 <&topckgen CLK_TOP_UNIVPLL2_D4>,
480			 <&topckgen CLK_TOP_UNIVPLL2_D2>,
481			 <&topckgen CLK_TOP_SYSPLL_D5>;
482
483		clock-names = "infra_sys_audio_clk",
484			 "top_audio_mux1_sel",
485			 "top_audio_mux2_sel",
486			 "top_audio_mux1_div",
487			 "top_audio_mux2_div",
488			 "top_audio_48k_timing",
489			 "top_audio_44k_timing",
490			 "top_audpll_mux_sel",
491			 "top_apll_sel",
492			 "top_aud1_pll_98M",
493			 "top_aud2_pll_90M",
494			 "top_hadds2_pll_98M",
495			 "top_hadds2_pll_294M",
496			 "top_audpll",
497			 "top_audpll_d4",
498			 "top_audpll_d8",
499			 "top_audpll_d16",
500			 "top_audpll_d24",
501			 "top_audintbus_sel",
502			 "clk_26m",
503			 "top_syspll1_d4",
504			 "top_aud_k1_src_sel",
505			 "top_aud_k2_src_sel",
506			 "top_aud_k3_src_sel",
507			 "top_aud_k4_src_sel",
508			 "top_aud_k5_src_sel",
509			 "top_aud_k6_src_sel",
510			 "top_aud_k1_src_div",
511			 "top_aud_k2_src_div",
512			 "top_aud_k3_src_div",
513			 "top_aud_k4_src_div",
514			 "top_aud_k5_src_div",
515			 "top_aud_k6_src_div",
516			 "top_aud_i2s1_mclk",
517			 "top_aud_i2s2_mclk",
518			 "top_aud_i2s3_mclk",
519			 "top_aud_i2s4_mclk",
520			 "top_aud_i2s5_mclk",
521			 "top_aud_i2s6_mclk",
522			 "top_asm_m_sel",
523			 "top_asm_h_sel",
524			 "top_univpll2_d4",
525			 "top_univpll2_d2",
526			 "top_syspll_d5";
527	};
528
529	mmsys: syscon@14000000 {
530		compatible = "mediatek,mt2701-mmsys", "syscon";
531		reg = <0 0x14000000 0 0x1000>;
532		#clock-cells = <1>;
533	};
534
535	bls: pwm@1400a000 {
536		compatible = "mediatek,mt2701-disp-pwm";
537		reg = <0 0x1400a000 0 0x1000>;
538		#pwm-cells = <2>;
539		clocks = <&mmsys CLK_MM_MDP_BLS_26M>, <&mmsys CLK_MM_DISP_BLS>;
540		clock-names = "main", "mm";
541		status = "disabled";
542	};
543
544	larb0: larb@14010000 {
545		compatible = "mediatek,mt2701-smi-larb";
546		reg = <0 0x14010000 0 0x1000>;
547		mediatek,smi = <&smi_common>;
548		mediatek,larb-id = <0>;
549		clocks = <&mmsys CLK_MM_SMI_LARB0>,
550			 <&mmsys CLK_MM_SMI_LARB0>;
551		clock-names = "apb", "smi";
552		power-domains = <&scpsys MT2701_POWER_DOMAIN_DISP>;
553	};
554
555	imgsys: syscon@15000000 {
556		compatible = "mediatek,mt2701-imgsys", "syscon";
557		reg = <0 0x15000000 0 0x1000>;
558		#clock-cells = <1>;
559	};
560
561	larb2: larb@15001000 {
562		compatible = "mediatek,mt2701-smi-larb";
563		reg = <0 0x15001000 0 0x1000>;
564		mediatek,smi = <&smi_common>;
565		mediatek,larb-id = <2>;
566		clocks = <&imgsys CLK_IMG_SMI_COMM>,
567			 <&imgsys CLK_IMG_SMI_COMM>;
568		clock-names = "apb", "smi";
569		power-domains = <&scpsys MT2701_POWER_DOMAIN_ISP>;
570	};
571
572	jpegdec: jpegdec@15004000 {
573		compatible = "mediatek,mt2701-jpgdec";
574		reg = <0 0x15004000 0 0x1000>;
575		interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_LOW>;
576		clocks =  <&imgsys CLK_IMG_JPGDEC_SMI>,
577			  <&imgsys CLK_IMG_JPGDEC>;
578		clock-names = "jpgdec-smi",
579			      "jpgdec";
580		power-domains = <&scpsys MT2701_POWER_DOMAIN_ISP>;
581		mediatek,larb = <&larb2>;
582		iommus = <&iommu MT2701_M4U_PORT_JPGDEC_WDMA>,
583			 <&iommu MT2701_M4U_PORT_JPGDEC_BSDMA>;
584	};
585
 
 
 
 
 
 
 
 
 
 
 
 
586	vdecsys: syscon@16000000 {
587		compatible = "mediatek,mt2701-vdecsys", "syscon";
588		reg = <0 0x16000000 0 0x1000>;
589		#clock-cells = <1>;
590	};
591
592	larb1: larb@16010000 {
593		compatible = "mediatek,mt2701-smi-larb";
594		reg = <0 0x16010000 0 0x1000>;
595		mediatek,smi = <&smi_common>;
596		mediatek,larb-id = <1>;
597		clocks = <&vdecsys CLK_VDEC_CKGEN>,
598			 <&vdecsys CLK_VDEC_LARB>;
599		clock-names = "apb", "smi";
600		power-domains = <&scpsys MT2701_POWER_DOMAIN_VDEC>;
601	};
602
603	hifsys: syscon@1a000000 {
604		compatible = "mediatek,mt2701-hifsys", "syscon";
605		reg = <0 0x1a000000 0 0x1000>;
606		#clock-cells = <1>;
607		#reset-cells = <1>;
608	};
609
610	usb0: usb@1a1c0000 {
611		compatible = "mediatek,mt8173-xhci";
612		reg = <0 0x1a1c0000 0 0x1000>,
613		      <0 0x1a1c4700 0 0x0100>;
614		reg-names = "mac", "ippc";
615		interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_LOW>;
616		clocks = <&hifsys CLK_HIFSYS_USB0PHY>,
617			 <&topckgen CLK_TOP_ETHIF_SEL>;
618		clock-names = "sys_ck", "ref_ck";
619		power-domains = <&scpsys MT2701_POWER_DOMAIN_HIF>;
620		phys = <&u2port0 PHY_TYPE_USB2>, <&u3port0 PHY_TYPE_USB3>;
621		status = "disabled";
622	};
623
624	u3phy0: usb-phy@1a1c4000 {
625		compatible = "mediatek,mt2701-u3phy";
 
626		reg = <0 0x1a1c4000 0 0x0700>;
627		#address-cells = <2>;
628		#size-cells = <2>;
629		ranges;
630		status = "disabled";
631
632		u2port0: usb-phy@1a1c4800 {
633			reg = <0 0x1a1c4800 0 0x0100>;
634			clocks = <&topckgen CLK_TOP_USB_PHY48M>;
635			clock-names = "ref";
636			#phy-cells = <1>;
637			status = "okay";
638		};
639
640		u3port0: usb-phy@1a1c4900 {
641			reg = <0 0x1a1c4900 0 0x0700>;
642			clocks = <&clk26m>;
643			clock-names = "ref";
644			#phy-cells = <1>;
645			status = "okay";
646		};
647	};
648
649	usb1: usb@1a240000 {
650		compatible = "mediatek,mt8173-xhci";
651		reg = <0 0x1a240000 0 0x1000>,
652		      <0 0x1a244700 0 0x0100>;
653		reg-names = "mac", "ippc";
654		interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_LOW>;
655		clocks = <&hifsys CLK_HIFSYS_USB1PHY>,
656			 <&topckgen CLK_TOP_ETHIF_SEL>;
657		clock-names = "sys_ck", "ref_ck";
658		power-domains = <&scpsys MT2701_POWER_DOMAIN_HIF>;
659		phys = <&u2port1 PHY_TYPE_USB2>, <&u3port1 PHY_TYPE_USB3>;
660		status = "disabled";
661	};
662
663	u3phy1: usb-phy@1a244000 {
664		compatible = "mediatek,mt2701-u3phy";
 
665		reg = <0 0x1a244000 0 0x0700>;
666		#address-cells = <2>;
667		#size-cells = <2>;
668		ranges;
669		status = "disabled";
670
671		u2port1: usb-phy@1a244800 {
672			reg = <0 0x1a244800 0 0x0100>;
673			clocks = <&topckgen CLK_TOP_USB_PHY48M>;
674			clock-names = "ref";
675			#phy-cells = <1>;
676			status = "okay";
677		};
678
679		u3port1: usb-phy@1a244900 {
680			reg = <0 0x1a244900 0 0x0700>;
681			clocks = <&clk26m>;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
682			clock-names = "ref";
683			#phy-cells = <1>;
684			status = "okay";
685		};
686	};
687
688	ethsys: syscon@1b000000 {
689		compatible = "mediatek,mt2701-ethsys", "syscon";
690		reg = <0 0x1b000000 0 0x1000>;
691		#clock-cells = <1>;
692		#reset-cells = <1>;
693	};
694
695	eth: ethernet@1b100000 {
696		compatible = "mediatek,mt2701-eth", "syscon";
697		reg = <0 0x1b100000 0 0x20000>;
698		interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_LOW>,
699			     <GIC_SPI 199 IRQ_TYPE_LEVEL_LOW>,
700			     <GIC_SPI 198 IRQ_TYPE_LEVEL_LOW>;
701		clocks = <&topckgen CLK_TOP_ETHIF_SEL>,
702			 <&ethsys CLK_ETHSYS_ESW>,
703			 <&ethsys CLK_ETHSYS_GP1>,
704			 <&ethsys CLK_ETHSYS_GP2>,
705			 <&apmixedsys CLK_APMIXED_TRGPLL>;
706		clock-names = "ethif", "esw", "gp1", "gp2", "trgpll";
707		resets = <&ethsys MT2701_ETHSYS_FE_RST>,
708			 <&ethsys MT2701_ETHSYS_GMAC_RST>,
709			 <&ethsys MT2701_ETHSYS_PPE_RST>;
710		reset-names = "fe", "gmac", "ppe";
711		power-domains = <&scpsys MT2701_POWER_DOMAIN_ETH>;
712		mediatek,ethsys = <&ethsys>;
713		mediatek,pctl = <&syscfg_pctl_a>;
714		#address-cells = <1>;
715		#size-cells = <0>;
716		status = "disabled";
717	};
718
719	bdpsys: syscon@1c000000 {
720		compatible = "mediatek,mt2701-bdpsys", "syscon";
721		reg = <0 0x1c000000 0 0x1000>;
722		#clock-cells = <1>;
723	};
724};
v6.2
  1// SPDX-License-Identifier: GPL-2.0
  2/*
  3 * Copyright (c) 2015 MediaTek Inc.
  4 * Author: Erin.Lo <erin.lo@mediatek.com>
  5 *
 
 
 
 
 
 
 
 
  6 */
  7
  8#include <dt-bindings/clock/mt2701-clk.h>
  9#include <dt-bindings/phy/phy.h>
 10#include <dt-bindings/power/mt2701-power.h>
 11#include <dt-bindings/interrupt-controller/irq.h>
 12#include <dt-bindings/interrupt-controller/arm-gic.h>
 13#include <dt-bindings/memory/mt2701-larb-port.h>
 14#include <dt-bindings/reset/mt2701-resets.h>
 
 15#include "mt2701-pinfunc.h"
 16
 17/ {
 18	#address-cells = <2>;
 19	#size-cells = <2>;
 20	compatible = "mediatek,mt2701";
 21	interrupt-parent = <&cirq>;
 22
 23	cpus {
 24		#address-cells = <1>;
 25		#size-cells = <0>;
 26		enable-method = "mediatek,mt81xx-tz-smp";
 27
 28		cpu@0 {
 29			device_type = "cpu";
 30			compatible = "arm,cortex-a7";
 31			reg = <0x0>;
 32		};
 33		cpu@1 {
 34			device_type = "cpu";
 35			compatible = "arm,cortex-a7";
 36			reg = <0x1>;
 37		};
 38		cpu@2 {
 39			device_type = "cpu";
 40			compatible = "arm,cortex-a7";
 41			reg = <0x2>;
 42		};
 43		cpu@3 {
 44			device_type = "cpu";
 45			compatible = "arm,cortex-a7";
 46			reg = <0x3>;
 47		};
 48	};
 49
 50	reserved-memory {
 51		#address-cells = <2>;
 52		#size-cells = <2>;
 53		ranges;
 54
 55		trustzone-bootinfo@80002000 {
 56			compatible = "mediatek,trustzone-bootinfo";
 57			reg = <0 0x80002000 0 0x1000>;
 58		};
 59	};
 60
 61	system_clk: dummy13m {
 62		compatible = "fixed-clock";
 63		clock-frequency = <13000000>;
 64		#clock-cells = <0>;
 65	};
 66
 67	rtc_clk: dummy32k {
 68		compatible = "fixed-clock";
 69		clock-frequency = <32000>;
 70		#clock-cells = <0>;
 71	};
 72
 73	clk26m: oscillator@0 {
 74		compatible = "fixed-clock";
 75		#clock-cells = <0>;
 76		clock-frequency = <26000000>;
 77		clock-output-names = "clk26m";
 78	};
 79
 80	rtc32k: oscillator@1 {
 81		compatible = "fixed-clock";
 82		#clock-cells = <0>;
 83		clock-frequency = <32000>;
 84		clock-output-names = "rtc32k";
 85	};
 86
 87	thermal-zones {
 88		cpu_thermal: cpu_thermal {
 89			polling-delay-passive = <1000>; /* milliseconds */
 90			polling-delay = <1000>; /* milliseconds */
 91
 92			thermal-sensors = <&thermal 0>;
 93			sustainable-power = <1000>;
 94
 95			trips {
 96				threshold: trip-point@0 {
 97					temperature = <68000>;
 98					hysteresis = <2000>;
 99					type = "passive";
100				};
101
102				target: trip-point@1 {
103					temperature = <85000>;
104					hysteresis = <2000>;
105					type = "passive";
106				};
107
108				cpu_crit: cpu_crit@0 {
109					temperature = <115000>;
110					hysteresis = <2000>;
111					type = "critical";
112				};
113			};
114		};
115	};
116
117	timer {
118		compatible = "arm,armv7-timer";
119		interrupt-parent = <&gic>;
120		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
121			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
122			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
123			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
124	};
125
126	topckgen: syscon@10000000 {
127		compatible = "mediatek,mt2701-topckgen", "syscon";
128		reg = <0 0x10000000 0 0x1000>;
129		#clock-cells = <1>;
130	};
131
132	infracfg: syscon@10001000 {
133		compatible = "mediatek,mt2701-infracfg", "syscon";
134		reg = <0 0x10001000 0 0x1000>;
135		#clock-cells = <1>;
136		#reset-cells = <1>;
137	};
138
139	pericfg: syscon@10003000 {
140		compatible = "mediatek,mt2701-pericfg", "syscon";
141		reg = <0 0x10003000 0 0x1000>;
142		#clock-cells = <1>;
143		#reset-cells = <1>;
144	};
145
146	syscfg_pctl_a: syscfg@10005000 {
147		compatible = "mediatek,mt2701-pctl-a-syscfg", "syscon";
148		reg = <0 0x10005000 0 0x1000>;
149	};
150
151	scpsys: power-controller@10006000 {
152		compatible = "mediatek,mt2701-scpsys", "syscon";
153		#power-domain-cells = <1>;
154		reg = <0 0x10006000 0 0x1000>;
155		infracfg = <&infracfg>;
156		clocks = <&topckgen CLK_TOP_MM_SEL>,
157			 <&topckgen CLK_TOP_MFG_SEL>,
158			 <&topckgen CLK_TOP_ETHIF_SEL>;
159		clock-names = "mm", "mfg", "ethif";
160	};
161
162	watchdog: watchdog@10007000 {
163		compatible = "mediatek,mt2701-wdt",
164			     "mediatek,mt6589-wdt";
165		reg = <0 0x10007000 0 0x100>;
166	};
167
168	timer: timer@10008000 {
169		compatible = "mediatek,mt2701-timer",
170			     "mediatek,mt6577-timer";
171		reg = <0 0x10008000 0 0x80>;
172		interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_LOW>;
173		clocks = <&system_clk>, <&rtc_clk>;
174		clock-names = "system-clk", "rtc-clk";
175	};
176
177	pio: pinctrl@1000b000 {
178		compatible = "mediatek,mt2701-pinctrl";
179		reg = <0 0x1000b000 0 0x1000>;
180		mediatek,pctl-regmap = <&syscfg_pctl_a>;
181		pins-are-numbered;
182		gpio-controller;
183		#gpio-cells = <2>;
184		interrupt-controller;
185		#interrupt-cells = <2>;
186		interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
187			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
188	};
189
190	smi_common: smi@1000c000 {
191		compatible = "mediatek,mt2701-smi-common";
192		reg = <0 0x1000c000 0 0x1000>;
193		clocks = <&infracfg CLK_INFRA_SMI>,
194			 <&mmsys CLK_MM_SMI_COMMON>,
195			 <&infracfg CLK_INFRA_SMI>;
196		clock-names = "apb", "smi", "async";
197		power-domains = <&scpsys MT2701_POWER_DOMAIN_DISP>;
198	};
199
200	sysirq: interrupt-controller@10200100 {
201		compatible = "mediatek,mt2701-sysirq",
202			     "mediatek,mt6577-sysirq";
203		interrupt-controller;
204		#interrupt-cells = <3>;
205		interrupt-parent = <&gic>;
206		reg = <0 0x10200100 0 0x1c>;
207	};
208
209	cirq: interrupt-controller@10204000 {
210		compatible = "mediatek,mt2701-cirq",
211			     "mediatek,mtk-cirq";
212		interrupt-controller;
213		#interrupt-cells = <3>;
214		interrupt-parent = <&sysirq>;
215		reg = <0 0x10204000 0 0x400>;
216		mediatek,ext-irq-range = <32 200>;
217	};
218
219	iommu: mmsys_iommu@10205000 {
220		compatible = "mediatek,mt2701-m4u";
221		reg = <0 0x10205000 0 0x1000>;
222		interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_LOW>;
223		clocks = <&infracfg CLK_INFRA_M4U>;
224		clock-names = "bclk";
225		mediatek,larbs = <&larb0 &larb1 &larb2>;
226		#iommu-cells = <1>;
227	};
228
229	apmixedsys: syscon@10209000 {
230		compatible = "mediatek,mt2701-apmixedsys", "syscon";
231		reg = <0 0x10209000 0 0x1000>;
232		#clock-cells = <1>;
233	};
234
235	gic: interrupt-controller@10211000 {
236		compatible = "arm,cortex-a7-gic";
237		interrupt-controller;
238		#interrupt-cells = <3>;
239		interrupt-parent = <&gic>;
240		reg = <0 0x10211000 0 0x1000>,
241		      <0 0x10212000 0 0x2000>,
242		      <0 0x10214000 0 0x2000>,
243		      <0 0x10216000 0 0x2000>;
244	};
245
246	auxadc: adc@11001000 {
247		compatible = "mediatek,mt2701-auxadc";
248		reg = <0 0x11001000 0 0x1000>;
249		clocks = <&pericfg CLK_PERI_AUXADC>;
250		clock-names = "main";
251		#io-channel-cells = <1>;
252		status = "disabled";
253	};
254
255	uart0: serial@11002000 {
256		compatible = "mediatek,mt2701-uart",
257			     "mediatek,mt6577-uart";
258		reg = <0 0x11002000 0 0x400>;
259		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_LOW>;
260		clocks = <&pericfg CLK_PERI_UART0_SEL>, <&pericfg CLK_PERI_UART0>;
261		clock-names = "baud", "bus";
262		status = "disabled";
263	};
264
265	uart1: serial@11003000 {
266		compatible = "mediatek,mt2701-uart",
267			     "mediatek,mt6577-uart";
268		reg = <0 0x11003000 0 0x400>;
269		interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_LOW>;
270		clocks = <&pericfg CLK_PERI_UART1_SEL>, <&pericfg CLK_PERI_UART1>;
271		clock-names = "baud", "bus";
272		status = "disabled";
273	};
274
275	uart2: serial@11004000 {
276		compatible = "mediatek,mt2701-uart",
277			     "mediatek,mt6577-uart";
278		reg = <0 0x11004000 0 0x400>;
279		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_LOW>;
280		clocks = <&pericfg CLK_PERI_UART2_SEL>, <&pericfg CLK_PERI_UART2>;
281		clock-names = "baud", "bus";
282		status = "disabled";
283	};
284
285	uart3: serial@11005000 {
286		compatible = "mediatek,mt2701-uart",
287			     "mediatek,mt6577-uart";
288		reg = <0 0x11005000 0 0x400>;
289		interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_LOW>;
290		clocks = <&pericfg CLK_PERI_UART3_SEL>, <&pericfg CLK_PERI_UART3>;
291		clock-names = "baud", "bus";
292		status = "disabled";
293	};
294
295	i2c0: i2c@11007000 {
296		compatible = "mediatek,mt2701-i2c",
297			     "mediatek,mt6577-i2c";
298		reg = <0 0x11007000 0 0x70>,
299		      <0 0x11000200 0 0x80>;
300		interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_LOW>;
301		clock-div = <16>;
302		clocks = <&pericfg CLK_PERI_I2C0>, <&pericfg CLK_PERI_AP_DMA>;
303		clock-names = "main", "dma";
304		#address-cells = <1>;
305		#size-cells = <0>;
306		status = "disabled";
307	};
308
309	i2c1: i2c@11008000 {
310		compatible = "mediatek,mt2701-i2c",
311			     "mediatek,mt6577-i2c";
312		reg = <0 0x11008000 0 0x70>,
313		      <0 0x11000280 0 0x80>;
314		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_LOW>;
315		clock-div = <16>;
316		clocks = <&pericfg CLK_PERI_I2C1>, <&pericfg CLK_PERI_AP_DMA>;
317		clock-names = "main", "dma";
318		#address-cells = <1>;
319		#size-cells = <0>;
320		status = "disabled";
321	};
322
323	i2c2: i2c@11009000 {
324		compatible = "mediatek,mt2701-i2c",
325			     "mediatek,mt6577-i2c";
326		reg = <0 0x11009000 0 0x70>,
327		      <0 0x11000300 0 0x80>;
328		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_LOW>;
329		clock-div = <16>;
330		clocks = <&pericfg CLK_PERI_I2C2>, <&pericfg CLK_PERI_AP_DMA>;
331		clock-names = "main", "dma";
332		#address-cells = <1>;
333		#size-cells = <0>;
334		status = "disabled";
335	};
336
337	spi0: spi@1100a000 {
338		compatible = "mediatek,mt2701-spi";
339		#address-cells = <1>;
340		#size-cells = <0>;
341		reg = <0 0x1100a000 0 0x100>;
342		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_LOW>;
343		clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
344			 <&topckgen CLK_TOP_SPI0_SEL>,
345			 <&pericfg CLK_PERI_SPI0>;
346		clock-names = "parent-clk", "sel-clk", "spi-clk";
347		status = "disabled";
348	};
349
350	thermal: thermal@1100b000 {
351		#thermal-sensor-cells = <0>;
352		compatible = "mediatek,mt2701-thermal";
353		reg = <0 0x1100b000 0 0x1000>;
354		interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_LOW>;
355		clocks = <&pericfg CLK_PERI_THERM>, <&pericfg CLK_PERI_AUXADC>;
356		clock-names = "therm", "auxadc";
357		resets = <&pericfg MT2701_PERI_THERM_SW_RST>;
358		reset-names = "therm";
359		mediatek,auxadc = <&auxadc>;
360		mediatek,apmixedsys = <&apmixedsys>;
361	};
362
363	nandc: nfi@1100d000 {
364		compatible = "mediatek,mt2701-nfc";
365		reg = <0 0x1100d000 0 0x1000>;
366		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_LOW>;
367		clocks = <&pericfg CLK_PERI_NFI>,
368			 <&pericfg CLK_PERI_NFI_PAD>;
369		clock-names = "nfi_clk", "pad_clk";
370		status = "disabled";
371		ecc-engine = <&bch>;
372		#address-cells = <1>;
373		#size-cells = <0>;
374	};
375
376	bch: ecc@1100e000 {
377		compatible = "mediatek,mt2701-ecc";
378		reg = <0 0x1100e000 0 0x1000>;
379		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_LOW>;
380		clocks = <&pericfg CLK_PERI_NFI_ECC>;
381		clock-names = "nfiecc_clk";
382		status = "disabled";
383	};
384
385	nor_flash: spi@11014000 {
386		compatible = "mediatek,mt2701-nor",
387			     "mediatek,mt8173-nor";
388		reg = <0 0x11014000 0 0xe0>;
389		clocks = <&pericfg CLK_PERI_FLASH>,
390			 <&topckgen CLK_TOP_FLASH_SEL>;
391		clock-names = "spi", "sf";
392		#address-cells = <1>;
393		#size-cells = <0>;
394		status = "disabled";
395	};
396
397	spi1: spi@11016000 {
398		compatible = "mediatek,mt2701-spi";
399		#address-cells = <1>;
400		#size-cells = <0>;
401		reg = <0 0x11016000 0 0x100>;
402		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>;
403		clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
404			 <&topckgen CLK_TOP_SPI1_SEL>,
405			 <&pericfg CLK_PERI_SPI1>;
406		clock-names = "parent-clk", "sel-clk", "spi-clk";
407		status = "disabled";
408	};
409
410	spi2: spi@11017000 {
411		compatible = "mediatek,mt2701-spi";
412		#address-cells = <1>;
413		#size-cells = <0>;
414		reg = <0 0x11017000 0 0x1000>;
415		interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_LOW>;
416		clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
417			 <&topckgen CLK_TOP_SPI2_SEL>,
418			 <&pericfg CLK_PERI_SPI2>;
419		clock-names = "parent-clk", "sel-clk", "spi-clk";
420		status = "disabled";
421	};
422
423	audsys: clock-controller@11220000 {
424		compatible = "mediatek,mt2701-audsys", "syscon";
425		reg = <0 0x11220000 0 0x2000>;
426		#clock-cells = <1>;
 
 
 
 
427
428		afe: audio-controller {
429			compatible = "mediatek,mt2701-audio";
430			interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_LOW>,
431				      <GIC_SPI 132 IRQ_TYPE_LEVEL_LOW>;
432			interrupt-names = "afe", "asys";
433			power-domains = <&scpsys MT2701_POWER_DOMAIN_IFR_MSC>;
434
435			clocks = <&infracfg CLK_INFRA_AUDIO>,
436				 <&topckgen CLK_TOP_AUD_MUX1_SEL>,
437				 <&topckgen CLK_TOP_AUD_MUX2_SEL>,
438				 <&topckgen CLK_TOP_AUD_48K_TIMING>,
439				 <&topckgen CLK_TOP_AUD_44K_TIMING>,
440				 <&topckgen CLK_TOP_AUD_K1_SRC_SEL>,
441				 <&topckgen CLK_TOP_AUD_K2_SRC_SEL>,
442				 <&topckgen CLK_TOP_AUD_K3_SRC_SEL>,
443				 <&topckgen CLK_TOP_AUD_K4_SRC_SEL>,
444				 <&topckgen CLK_TOP_AUD_K1_SRC_DIV>,
445				 <&topckgen CLK_TOP_AUD_K2_SRC_DIV>,
446				 <&topckgen CLK_TOP_AUD_K3_SRC_DIV>,
447				 <&topckgen CLK_TOP_AUD_K4_SRC_DIV>,
448				 <&topckgen CLK_TOP_AUD_I2S1_MCLK>,
449				 <&topckgen CLK_TOP_AUD_I2S2_MCLK>,
450				 <&topckgen CLK_TOP_AUD_I2S3_MCLK>,
451				 <&topckgen CLK_TOP_AUD_I2S4_MCLK>,
452				 <&audsys CLK_AUD_I2SO1>,
453				 <&audsys CLK_AUD_I2SO2>,
454				 <&audsys CLK_AUD_I2SO3>,
455				 <&audsys CLK_AUD_I2SO4>,
456				 <&audsys CLK_AUD_I2SIN1>,
457				 <&audsys CLK_AUD_I2SIN2>,
458				 <&audsys CLK_AUD_I2SIN3>,
459				 <&audsys CLK_AUD_I2SIN4>,
460				 <&audsys CLK_AUD_ASRCO1>,
461				 <&audsys CLK_AUD_ASRCO2>,
462				 <&audsys CLK_AUD_ASRCO3>,
463				 <&audsys CLK_AUD_ASRCO4>,
464				 <&audsys CLK_AUD_AFE>,
465				 <&audsys CLK_AUD_AFE_CONN>,
466				 <&audsys CLK_AUD_A1SYS>,
467				 <&audsys CLK_AUD_A2SYS>,
468				 <&audsys CLK_AUD_AFE_MRGIF>;
469
470			clock-names = "infra_sys_audio_clk",
471				      "top_audio_mux1_sel",
472				      "top_audio_mux2_sel",
473				      "top_audio_a1sys_hp",
474				      "top_audio_a2sys_hp",
475				      "i2s0_src_sel",
476				      "i2s1_src_sel",
477				      "i2s2_src_sel",
478				      "i2s3_src_sel",
479				      "i2s0_src_div",
480				      "i2s1_src_div",
481				      "i2s2_src_div",
482				      "i2s3_src_div",
483				      "i2s0_mclk_en",
484				      "i2s1_mclk_en",
485				      "i2s2_mclk_en",
486				      "i2s3_mclk_en",
487				      "i2so0_hop_ck",
488				      "i2so1_hop_ck",
489				      "i2so2_hop_ck",
490				      "i2so3_hop_ck",
491				      "i2si0_hop_ck",
492				      "i2si1_hop_ck",
493				      "i2si2_hop_ck",
494				      "i2si3_hop_ck",
495				      "asrc0_out_ck",
496				      "asrc1_out_ck",
497				      "asrc2_out_ck",
498				      "asrc3_out_ck",
499				      "audio_afe_pd",
500				      "audio_afe_conn_pd",
501				      "audio_a1sys_pd",
502				      "audio_a2sys_pd",
503				      "audio_mrgif_pd";
504
505			assigned-clocks = <&topckgen CLK_TOP_AUD_MUX1_SEL>,
506					  <&topckgen CLK_TOP_AUD_MUX2_SEL>,
507					  <&topckgen CLK_TOP_AUD_MUX1_DIV>,
508					  <&topckgen CLK_TOP_AUD_MUX2_DIV>;
509			assigned-clock-parents = <&topckgen CLK_TOP_AUD1PLL_98M>,
510						 <&topckgen CLK_TOP_AUD2PLL_90M>;
511			assigned-clock-rates = <0>, <0>, <49152000>, <45158400>;
512		};
 
 
 
 
513	};
514
515	mmsys: syscon@14000000 {
516		compatible = "mediatek,mt2701-mmsys", "syscon";
517		reg = <0 0x14000000 0 0x1000>;
518		#clock-cells = <1>;
519	};
520
521	bls: pwm@1400a000 {
522		compatible = "mediatek,mt2701-disp-pwm";
523		reg = <0 0x1400a000 0 0x1000>;
524		#pwm-cells = <2>;
525		clocks = <&mmsys CLK_MM_MDP_BLS_26M>, <&mmsys CLK_MM_DISP_BLS>;
526		clock-names = "main", "mm";
527		status = "disabled";
528	};
529
530	larb0: larb@14010000 {
531		compatible = "mediatek,mt2701-smi-larb";
532		reg = <0 0x14010000 0 0x1000>;
533		mediatek,smi = <&smi_common>;
534		mediatek,larb-id = <0>;
535		clocks = <&mmsys CLK_MM_SMI_LARB0>,
536			 <&mmsys CLK_MM_SMI_LARB0>;
537		clock-names = "apb", "smi";
538		power-domains = <&scpsys MT2701_POWER_DOMAIN_DISP>;
539	};
540
541	imgsys: syscon@15000000 {
542		compatible = "mediatek,mt2701-imgsys", "syscon";
543		reg = <0 0x15000000 0 0x1000>;
544		#clock-cells = <1>;
545	};
546
547	larb2: larb@15001000 {
548		compatible = "mediatek,mt2701-smi-larb";
549		reg = <0 0x15001000 0 0x1000>;
550		mediatek,smi = <&smi_common>;
551		mediatek,larb-id = <2>;
552		clocks = <&imgsys CLK_IMG_SMI_COMM>,
553			 <&imgsys CLK_IMG_SMI_COMM>;
554		clock-names = "apb", "smi";
555		power-domains = <&scpsys MT2701_POWER_DOMAIN_ISP>;
556	};
557
558	jpegdec: jpegdec@15004000 {
559		compatible = "mediatek,mt2701-jpgdec";
560		reg = <0 0x15004000 0 0x1000>;
561		interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_LOW>;
562		clocks = <&imgsys CLK_IMG_JPGDEC_SMI>,
563			  <&imgsys CLK_IMG_JPGDEC>;
564		clock-names = "jpgdec-smi",
565			      "jpgdec";
566		power-domains = <&scpsys MT2701_POWER_DOMAIN_ISP>;
 
567		iommus = <&iommu MT2701_M4U_PORT_JPGDEC_WDMA>,
568			 <&iommu MT2701_M4U_PORT_JPGDEC_BSDMA>;
569	};
570
571	jpegenc: jpegenc@1500a000 {
572		compatible = "mediatek,mt2701-jpgenc",
573			     "mediatek,mtk-jpgenc";
574		reg = <0 0x1500a000 0 0x1000>;
575		interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_LOW>;
576		clocks = <&imgsys CLK_IMG_VENC>;
577		clock-names = "jpgenc";
578		power-domains = <&scpsys MT2701_POWER_DOMAIN_ISP>;
579		iommus = <&iommu MT2701_M4U_PORT_JPGENC_RDMA>,
580			 <&iommu MT2701_M4U_PORT_JPGENC_BSDMA>;
581	};
582
583	vdecsys: syscon@16000000 {
584		compatible = "mediatek,mt2701-vdecsys", "syscon";
585		reg = <0 0x16000000 0 0x1000>;
586		#clock-cells = <1>;
587	};
588
589	larb1: larb@16010000 {
590		compatible = "mediatek,mt2701-smi-larb";
591		reg = <0 0x16010000 0 0x1000>;
592		mediatek,smi = <&smi_common>;
593		mediatek,larb-id = <1>;
594		clocks = <&vdecsys CLK_VDEC_CKGEN>,
595			 <&vdecsys CLK_VDEC_LARB>;
596		clock-names = "apb", "smi";
597		power-domains = <&scpsys MT2701_POWER_DOMAIN_VDEC>;
598	};
599
600	hifsys: syscon@1a000000 {
601		compatible = "mediatek,mt2701-hifsys", "syscon";
602		reg = <0 0x1a000000 0 0x1000>;
603		#clock-cells = <1>;
604		#reset-cells = <1>;
605	};
606
607	usb0: usb@1a1c0000 {
608		compatible = "mediatek,mt2701-xhci", "mediatek,mtk-xhci";
609		reg = <0 0x1a1c0000 0 0x1000>,
610		      <0 0x1a1c4700 0 0x0100>;
611		reg-names = "mac", "ippc";
612		interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_LOW>;
613		clocks = <&hifsys CLK_HIFSYS_USB0PHY>,
614			 <&topckgen CLK_TOP_ETHIF_SEL>;
615		clock-names = "sys_ck", "ref_ck";
616		power-domains = <&scpsys MT2701_POWER_DOMAIN_HIF>;
617		phys = <&u2port0 PHY_TYPE_USB2>, <&u3port0 PHY_TYPE_USB3>;
618		status = "disabled";
619	};
620
621	u3phy0: t-phy@1a1c4000 {
622		compatible = "mediatek,mt2701-tphy",
623			     "mediatek,generic-tphy-v1";
624		reg = <0 0x1a1c4000 0 0x0700>;
625		#address-cells = <2>;
626		#size-cells = <2>;
627		ranges;
628		status = "disabled";
629
630		u2port0: usb-phy@1a1c4800 {
631			reg = <0 0x1a1c4800 0 0x0100>;
632			clocks = <&topckgen CLK_TOP_USB_PHY48M>;
633			clock-names = "ref";
634			#phy-cells = <1>;
635			status = "okay";
636		};
637
638		u3port0: usb-phy@1a1c4900 {
639			reg = <0 0x1a1c4900 0 0x0700>;
640			clocks = <&clk26m>;
641			clock-names = "ref";
642			#phy-cells = <1>;
643			status = "okay";
644		};
645	};
646
647	usb1: usb@1a240000 {
648		compatible = "mediatek,mt2701-xhci", "mediatek,mtk-xhci";
649		reg = <0 0x1a240000 0 0x1000>,
650		      <0 0x1a244700 0 0x0100>;
651		reg-names = "mac", "ippc";
652		interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_LOW>;
653		clocks = <&hifsys CLK_HIFSYS_USB1PHY>,
654			 <&topckgen CLK_TOP_ETHIF_SEL>;
655		clock-names = "sys_ck", "ref_ck";
656		power-domains = <&scpsys MT2701_POWER_DOMAIN_HIF>;
657		phys = <&u2port1 PHY_TYPE_USB2>, <&u3port1 PHY_TYPE_USB3>;
658		status = "disabled";
659	};
660
661	u3phy1: t-phy@1a244000 {
662		compatible = "mediatek,mt2701-tphy",
663			     "mediatek,generic-tphy-v1";
664		reg = <0 0x1a244000 0 0x0700>;
665		#address-cells = <2>;
666		#size-cells = <2>;
667		ranges;
668		status = "disabled";
669
670		u2port1: usb-phy@1a244800 {
671			reg = <0 0x1a244800 0 0x0100>;
672			clocks = <&topckgen CLK_TOP_USB_PHY48M>;
673			clock-names = "ref";
674			#phy-cells = <1>;
675			status = "okay";
676		};
677
678		u3port1: usb-phy@1a244900 {
679			reg = <0 0x1a244900 0 0x0700>;
680			clocks = <&clk26m>;
681			clock-names = "ref";
682			#phy-cells = <1>;
683			status = "okay";
684		};
685	};
686
687	usb2: usb@11200000 {
688		compatible = "mediatek,mt2701-musb",
689			     "mediatek,mtk-musb";
690		reg = <0 0x11200000 0 0x1000>;
691		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_LOW>;
692		interrupt-names = "mc";
693		phys = <&u2port2 PHY_TYPE_USB2>;
694		dr_mode = "otg";
695		clocks = <&pericfg CLK_PERI_USB0>,
696			 <&pericfg CLK_PERI_USB0_MCU>,
697			 <&pericfg CLK_PERI_USB_SLV>;
698		clock-names = "main","mcu","univpll";
699		power-domains = <&scpsys MT2701_POWER_DOMAIN_IFR_MSC>;
700		status = "disabled";
701	};
702
703	u2phy0: t-phy@11210000 {
704		compatible = "mediatek,mt2701-tphy",
705			     "mediatek,generic-tphy-v1";
706		reg = <0 0x11210000 0 0x0800>;
707		#address-cells = <2>;
708		#size-cells = <2>;
709		ranges;
710		status = "okay";
711
712		u2port2: usb-phy@1a1c4800 {
713			reg = <0 0x11210800 0 0x0100>;
714			clocks = <&topckgen CLK_TOP_USB_PHY48M>;
715			clock-names = "ref";
716			#phy-cells = <1>;
717			status = "okay";
718		};
719	};
720
721	ethsys: syscon@1b000000 {
722		compatible = "mediatek,mt2701-ethsys", "syscon";
723		reg = <0 0x1b000000 0 0x1000>;
724		#clock-cells = <1>;
725		#reset-cells = <1>;
726	};
727
728	eth: ethernet@1b100000 {
729		compatible = "mediatek,mt2701-eth", "syscon";
730		reg = <0 0x1b100000 0 0x20000>;
731		interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_LOW>,
732			     <GIC_SPI 199 IRQ_TYPE_LEVEL_LOW>,
733			     <GIC_SPI 198 IRQ_TYPE_LEVEL_LOW>;
734		clocks = <&topckgen CLK_TOP_ETHIF_SEL>,
735			 <&ethsys CLK_ETHSYS_ESW>,
736			 <&ethsys CLK_ETHSYS_GP1>,
737			 <&ethsys CLK_ETHSYS_GP2>,
738			 <&apmixedsys CLK_APMIXED_TRGPLL>;
739		clock-names = "ethif", "esw", "gp1", "gp2", "trgpll";
740		resets = <&ethsys MT2701_ETHSYS_FE_RST>,
741			 <&ethsys MT2701_ETHSYS_GMAC_RST>,
742			 <&ethsys MT2701_ETHSYS_PPE_RST>;
743		reset-names = "fe", "gmac", "ppe";
744		power-domains = <&scpsys MT2701_POWER_DOMAIN_ETH>;
745		mediatek,ethsys = <&ethsys>;
746		mediatek,pctl = <&syscfg_pctl_a>;
747		#address-cells = <1>;
748		#size-cells = <0>;
749		status = "disabled";
750	};
751
752	bdpsys: syscon@1c000000 {
753		compatible = "mediatek,mt2701-bdpsys", "syscon";
754		reg = <0 0x1c000000 0 0x1000>;
755		#clock-cells = <1>;
756	};
757};