Linux Audio

Check our new training course

Real-Time Linux with PREEMPT_RT training

Feb 18-20, 2025
Register
Loading...
v4.17
 
   1/*
   2 * Driver for the National Semiconductor DP83640 PHYTER
   3 *
   4 * Copyright (C) 2010 OMICRON electronics GmbH
   5 *
   6 *  This program is free software; you can redistribute it and/or modify
   7 *  it under the terms of the GNU General Public License as published by
   8 *  the Free Software Foundation; either version 2 of the License, or
   9 *  (at your option) any later version.
  10 *
  11 *  This program is distributed in the hope that it will be useful,
  12 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
  13 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  14 *  GNU General Public License for more details.
  15 *
  16 *  You should have received a copy of the GNU General Public License
  17 *  along with this program; if not, write to the Free Software
  18 *  Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19 */
  20
  21#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  22
  23#include <linux/crc32.h>
  24#include <linux/ethtool.h>
  25#include <linux/kernel.h>
  26#include <linux/list.h>
  27#include <linux/mii.h>
  28#include <linux/module.h>
  29#include <linux/net_tstamp.h>
  30#include <linux/netdevice.h>
  31#include <linux/if_vlan.h>
  32#include <linux/phy.h>
  33#include <linux/ptp_classify.h>
  34#include <linux/ptp_clock_kernel.h>
  35
  36#include "dp83640_reg.h"
  37
  38#define DP83640_PHY_ID	0x20005ce1
  39#define PAGESEL		0x13
  40#define MAX_RXTS	64
  41#define N_EXT_TS	6
  42#define N_PER_OUT	7
  43#define PSF_PTPVER	2
  44#define PSF_EVNT	0x4000
  45#define PSF_RX		0x2000
  46#define PSF_TX		0x1000
  47#define EXT_EVENT	1
  48#define CAL_EVENT	7
  49#define CAL_TRIGGER	1
  50#define DP83640_N_PINS	12
  51
  52#define MII_DP83640_MICR 0x11
  53#define MII_DP83640_MISR 0x12
  54
  55#define MII_DP83640_MICR_OE 0x1
  56#define MII_DP83640_MICR_IE 0x2
  57
  58#define MII_DP83640_MISR_RHF_INT_EN 0x01
  59#define MII_DP83640_MISR_FHF_INT_EN 0x02
  60#define MII_DP83640_MISR_ANC_INT_EN 0x04
  61#define MII_DP83640_MISR_DUP_INT_EN 0x08
  62#define MII_DP83640_MISR_SPD_INT_EN 0x10
  63#define MII_DP83640_MISR_LINK_INT_EN 0x20
  64#define MII_DP83640_MISR_ED_INT_EN 0x40
  65#define MII_DP83640_MISR_LQ_INT_EN 0x80
  66
  67/* phyter seems to miss the mark by 16 ns */
  68#define ADJTIME_FIX	16
  69
  70#define SKB_TIMESTAMP_TIMEOUT	2 /* jiffies */
  71
  72#if defined(__BIG_ENDIAN)
  73#define ENDIAN_FLAG	0
  74#elif defined(__LITTLE_ENDIAN)
  75#define ENDIAN_FLAG	PSF_ENDIAN
  76#endif
  77
  78struct dp83640_skb_info {
  79	int ptp_type;
  80	unsigned long tmo;
  81};
  82
  83struct phy_rxts {
  84	u16 ns_lo;   /* ns[15:0] */
  85	u16 ns_hi;   /* overflow[1:0], ns[29:16] */
  86	u16 sec_lo;  /* sec[15:0] */
  87	u16 sec_hi;  /* sec[31:16] */
  88	u16 seqid;   /* sequenceId[15:0] */
  89	u16 msgtype; /* messageType[3:0], hash[11:0] */
  90};
  91
  92struct phy_txts {
  93	u16 ns_lo;   /* ns[15:0] */
  94	u16 ns_hi;   /* overflow[1:0], ns[29:16] */
  95	u16 sec_lo;  /* sec[15:0] */
  96	u16 sec_hi;  /* sec[31:16] */
  97};
  98
  99struct rxts {
 100	struct list_head list;
 101	unsigned long tmo;
 102	u64 ns;
 103	u16 seqid;
 104	u8  msgtype;
 105	u16 hash;
 106};
 107
 108struct dp83640_clock;
 109
 110struct dp83640_private {
 111	struct list_head list;
 112	struct dp83640_clock *clock;
 113	struct phy_device *phydev;
 114	struct delayed_work ts_work;
 115	int hwts_tx_en;
 116	int hwts_rx_en;
 117	int layer;
 118	int version;
 119	/* remember state of cfg0 during calibration */
 120	int cfg0;
 121	/* remember the last event time stamp */
 122	struct phy_txts edata;
 123	/* list of rx timestamps */
 124	struct list_head rxts;
 125	struct list_head rxpool;
 126	struct rxts rx_pool_data[MAX_RXTS];
 127	/* protects above three fields from concurrent access */
 128	spinlock_t rx_lock;
 129	/* queues of incoming and outgoing packets */
 130	struct sk_buff_head rx_queue;
 131	struct sk_buff_head tx_queue;
 132};
 133
 134struct dp83640_clock {
 135	/* keeps the instance in the 'phyter_clocks' list */
 136	struct list_head list;
 137	/* we create one clock instance per MII bus */
 138	struct mii_bus *bus;
 139	/* protects extended registers from concurrent access */
 140	struct mutex extreg_lock;
 141	/* remembers which page was last selected */
 142	int page;
 143	/* our advertised capabilities */
 144	struct ptp_clock_info caps;
 145	/* protects the three fields below from concurrent access */
 146	struct mutex clock_lock;
 147	/* the one phyter from which we shall read */
 148	struct dp83640_private *chosen;
 149	/* list of the other attached phyters, not chosen */
 150	struct list_head phylist;
 151	/* reference to our PTP hardware clock */
 152	struct ptp_clock *ptp_clock;
 153};
 154
 155/* globals */
 156
 157enum {
 158	CALIBRATE_GPIO,
 159	PEROUT_GPIO,
 160	EXTTS0_GPIO,
 161	EXTTS1_GPIO,
 162	EXTTS2_GPIO,
 163	EXTTS3_GPIO,
 164	EXTTS4_GPIO,
 165	EXTTS5_GPIO,
 166	GPIO_TABLE_SIZE
 167};
 168
 169static int chosen_phy = -1;
 170static ushort gpio_tab[GPIO_TABLE_SIZE] = {
 171	1, 2, 3, 4, 8, 9, 10, 11
 172};
 173
 174module_param(chosen_phy, int, 0444);
 175module_param_array(gpio_tab, ushort, NULL, 0444);
 176
 177MODULE_PARM_DESC(chosen_phy, \
 178	"The address of the PHY to use for the ancillary clock features");
 179MODULE_PARM_DESC(gpio_tab, \
 180	"Which GPIO line to use for which purpose: cal,perout,extts1,...,extts6");
 181
 182static void dp83640_gpio_defaults(struct ptp_pin_desc *pd)
 183{
 184	int i, index;
 185
 186	for (i = 0; i < DP83640_N_PINS; i++) {
 187		snprintf(pd[i].name, sizeof(pd[i].name), "GPIO%d", 1 + i);
 188		pd[i].index = i;
 189	}
 190
 191	for (i = 0; i < GPIO_TABLE_SIZE; i++) {
 192		if (gpio_tab[i] < 1 || gpio_tab[i] > DP83640_N_PINS) {
 193			pr_err("gpio_tab[%d]=%hu out of range", i, gpio_tab[i]);
 194			return;
 195		}
 196	}
 197
 198	index = gpio_tab[CALIBRATE_GPIO] - 1;
 199	pd[index].func = PTP_PF_PHYSYNC;
 200	pd[index].chan = 0;
 201
 202	index = gpio_tab[PEROUT_GPIO] - 1;
 203	pd[index].func = PTP_PF_PEROUT;
 204	pd[index].chan = 0;
 205
 206	for (i = EXTTS0_GPIO; i < GPIO_TABLE_SIZE; i++) {
 207		index = gpio_tab[i] - 1;
 208		pd[index].func = PTP_PF_EXTTS;
 209		pd[index].chan = i - EXTTS0_GPIO;
 210	}
 211}
 212
 213/* a list of clocks and a mutex to protect it */
 214static LIST_HEAD(phyter_clocks);
 215static DEFINE_MUTEX(phyter_clocks_lock);
 216
 217static void rx_timestamp_work(struct work_struct *work);
 218
 219/* extended register access functions */
 220
 221#define BROADCAST_ADDR 31
 222
 223static inline int broadcast_write(struct phy_device *phydev, u32 regnum,
 224				  u16 val)
 225{
 226	return mdiobus_write(phydev->mdio.bus, BROADCAST_ADDR, regnum, val);
 227}
 228
 229/* Caller must hold extreg_lock. */
 230static int ext_read(struct phy_device *phydev, int page, u32 regnum)
 231{
 232	struct dp83640_private *dp83640 = phydev->priv;
 233	int val;
 234
 235	if (dp83640->clock->page != page) {
 236		broadcast_write(phydev, PAGESEL, page);
 237		dp83640->clock->page = page;
 238	}
 239	val = phy_read(phydev, regnum);
 240
 241	return val;
 242}
 243
 244/* Caller must hold extreg_lock. */
 245static void ext_write(int broadcast, struct phy_device *phydev,
 246		      int page, u32 regnum, u16 val)
 247{
 248	struct dp83640_private *dp83640 = phydev->priv;
 249
 250	if (dp83640->clock->page != page) {
 251		broadcast_write(phydev, PAGESEL, page);
 252		dp83640->clock->page = page;
 253	}
 254	if (broadcast)
 255		broadcast_write(phydev, regnum, val);
 256	else
 257		phy_write(phydev, regnum, val);
 258}
 259
 260/* Caller must hold extreg_lock. */
 261static int tdr_write(int bc, struct phy_device *dev,
 262		     const struct timespec64 *ts, u16 cmd)
 263{
 264	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_nsec & 0xffff);/* ns[15:0]  */
 265	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_nsec >> 16);   /* ns[31:16] */
 266	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_sec & 0xffff); /* sec[15:0] */
 267	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_sec >> 16);    /* sec[31:16]*/
 268
 269	ext_write(bc, dev, PAGE4, PTP_CTL, cmd);
 270
 271	return 0;
 272}
 273
 274/* convert phy timestamps into driver timestamps */
 275
 276static void phy2rxts(struct phy_rxts *p, struct rxts *rxts)
 277{
 278	u32 sec;
 279
 280	sec = p->sec_lo;
 281	sec |= p->sec_hi << 16;
 282
 283	rxts->ns = p->ns_lo;
 284	rxts->ns |= (p->ns_hi & 0x3fff) << 16;
 285	rxts->ns += ((u64)sec) * 1000000000ULL;
 286	rxts->seqid = p->seqid;
 287	rxts->msgtype = (p->msgtype >> 12) & 0xf;
 288	rxts->hash = p->msgtype & 0x0fff;
 289	rxts->tmo = jiffies + SKB_TIMESTAMP_TIMEOUT;
 290}
 291
 292static u64 phy2txts(struct phy_txts *p)
 293{
 294	u64 ns;
 295	u32 sec;
 296
 297	sec = p->sec_lo;
 298	sec |= p->sec_hi << 16;
 299
 300	ns = p->ns_lo;
 301	ns |= (p->ns_hi & 0x3fff) << 16;
 302	ns += ((u64)sec) * 1000000000ULL;
 303
 304	return ns;
 305}
 306
 307static int periodic_output(struct dp83640_clock *clock,
 308			   struct ptp_clock_request *clkreq, bool on,
 309			   int trigger)
 310{
 311	struct dp83640_private *dp83640 = clock->chosen;
 312	struct phy_device *phydev = dp83640->phydev;
 313	u32 sec, nsec, pwidth;
 314	u16 gpio, ptp_trig, val;
 315
 316	if (on) {
 317		gpio = 1 + ptp_find_pin(clock->ptp_clock, PTP_PF_PEROUT,
 318					trigger);
 319		if (gpio < 1)
 320			return -EINVAL;
 321	} else {
 322		gpio = 0;
 323	}
 324
 325	ptp_trig = TRIG_WR |
 326		(trigger & TRIG_CSEL_MASK) << TRIG_CSEL_SHIFT |
 327		(gpio & TRIG_GPIO_MASK) << TRIG_GPIO_SHIFT |
 328		TRIG_PER |
 329		TRIG_PULSE;
 330
 331	val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
 332
 333	if (!on) {
 334		val |= TRIG_DIS;
 335		mutex_lock(&clock->extreg_lock);
 336		ext_write(0, phydev, PAGE5, PTP_TRIG, ptp_trig);
 337		ext_write(0, phydev, PAGE4, PTP_CTL, val);
 338		mutex_unlock(&clock->extreg_lock);
 339		return 0;
 340	}
 341
 342	sec = clkreq->perout.start.sec;
 343	nsec = clkreq->perout.start.nsec;
 344	pwidth = clkreq->perout.period.sec * 1000000000UL;
 345	pwidth += clkreq->perout.period.nsec;
 346	pwidth /= 2;
 347
 348	mutex_lock(&clock->extreg_lock);
 349
 350	ext_write(0, phydev, PAGE5, PTP_TRIG, ptp_trig);
 351
 352	/*load trigger*/
 353	val |= TRIG_LOAD;
 354	ext_write(0, phydev, PAGE4, PTP_CTL, val);
 355	ext_write(0, phydev, PAGE4, PTP_TDR, nsec & 0xffff);   /* ns[15:0] */
 356	ext_write(0, phydev, PAGE4, PTP_TDR, nsec >> 16);      /* ns[31:16] */
 357	ext_write(0, phydev, PAGE4, PTP_TDR, sec & 0xffff);    /* sec[15:0] */
 358	ext_write(0, phydev, PAGE4, PTP_TDR, sec >> 16);       /* sec[31:16] */
 359	ext_write(0, phydev, PAGE4, PTP_TDR, pwidth & 0xffff); /* ns[15:0] */
 360	ext_write(0, phydev, PAGE4, PTP_TDR, pwidth >> 16);    /* ns[31:16] */
 361	/* Triggers 0 and 1 has programmable pulsewidth2 */
 362	if (trigger < 2) {
 363		ext_write(0, phydev, PAGE4, PTP_TDR, pwidth & 0xffff);
 364		ext_write(0, phydev, PAGE4, PTP_TDR, pwidth >> 16);
 365	}
 366
 367	/*enable trigger*/
 368	val &= ~TRIG_LOAD;
 369	val |= TRIG_EN;
 370	ext_write(0, phydev, PAGE4, PTP_CTL, val);
 371
 372	mutex_unlock(&clock->extreg_lock);
 373	return 0;
 374}
 375
 376/* ptp clock methods */
 377
 378static int ptp_dp83640_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
 379{
 380	struct dp83640_clock *clock =
 381		container_of(ptp, struct dp83640_clock, caps);
 382	struct phy_device *phydev = clock->chosen->phydev;
 383	u64 rate;
 384	int neg_adj = 0;
 385	u16 hi, lo;
 386
 387	if (scaled_ppm < 0) {
 388		neg_adj = 1;
 389		scaled_ppm = -scaled_ppm;
 390	}
 391	rate = scaled_ppm;
 392	rate <<= 13;
 393	rate = div_u64(rate, 15625);
 394
 395	hi = (rate >> 16) & PTP_RATE_HI_MASK;
 396	if (neg_adj)
 397		hi |= PTP_RATE_DIR;
 398
 399	lo = rate & 0xffff;
 400
 401	mutex_lock(&clock->extreg_lock);
 402
 403	ext_write(1, phydev, PAGE4, PTP_RATEH, hi);
 404	ext_write(1, phydev, PAGE4, PTP_RATEL, lo);
 405
 406	mutex_unlock(&clock->extreg_lock);
 407
 408	return 0;
 409}
 410
 411static int ptp_dp83640_adjtime(struct ptp_clock_info *ptp, s64 delta)
 412{
 413	struct dp83640_clock *clock =
 414		container_of(ptp, struct dp83640_clock, caps);
 415	struct phy_device *phydev = clock->chosen->phydev;
 416	struct timespec64 ts;
 417	int err;
 418
 419	delta += ADJTIME_FIX;
 420
 421	ts = ns_to_timespec64(delta);
 422
 423	mutex_lock(&clock->extreg_lock);
 424
 425	err = tdr_write(1, phydev, &ts, PTP_STEP_CLK);
 426
 427	mutex_unlock(&clock->extreg_lock);
 428
 429	return err;
 430}
 431
 432static int ptp_dp83640_gettime(struct ptp_clock_info *ptp,
 433			       struct timespec64 *ts)
 434{
 435	struct dp83640_clock *clock =
 436		container_of(ptp, struct dp83640_clock, caps);
 437	struct phy_device *phydev = clock->chosen->phydev;
 438	unsigned int val[4];
 439
 440	mutex_lock(&clock->extreg_lock);
 441
 442	ext_write(0, phydev, PAGE4, PTP_CTL, PTP_RD_CLK);
 443
 444	val[0] = ext_read(phydev, PAGE4, PTP_TDR); /* ns[15:0] */
 445	val[1] = ext_read(phydev, PAGE4, PTP_TDR); /* ns[31:16] */
 446	val[2] = ext_read(phydev, PAGE4, PTP_TDR); /* sec[15:0] */
 447	val[3] = ext_read(phydev, PAGE4, PTP_TDR); /* sec[31:16] */
 448
 449	mutex_unlock(&clock->extreg_lock);
 450
 451	ts->tv_nsec = val[0] | (val[1] << 16);
 452	ts->tv_sec  = val[2] | (val[3] << 16);
 453
 454	return 0;
 455}
 456
 457static int ptp_dp83640_settime(struct ptp_clock_info *ptp,
 458			       const struct timespec64 *ts)
 459{
 460	struct dp83640_clock *clock =
 461		container_of(ptp, struct dp83640_clock, caps);
 462	struct phy_device *phydev = clock->chosen->phydev;
 463	int err;
 464
 465	mutex_lock(&clock->extreg_lock);
 466
 467	err = tdr_write(1, phydev, ts, PTP_LOAD_CLK);
 468
 469	mutex_unlock(&clock->extreg_lock);
 470
 471	return err;
 472}
 473
 474static int ptp_dp83640_enable(struct ptp_clock_info *ptp,
 475			      struct ptp_clock_request *rq, int on)
 476{
 477	struct dp83640_clock *clock =
 478		container_of(ptp, struct dp83640_clock, caps);
 479	struct phy_device *phydev = clock->chosen->phydev;
 480	unsigned int index;
 481	u16 evnt, event_num, gpio_num;
 482
 483	switch (rq->type) {
 484	case PTP_CLK_REQ_EXTTS:
 
 
 
 
 
 
 
 
 
 
 
 
 
 485		index = rq->extts.index;
 486		if (index >= N_EXT_TS)
 487			return -EINVAL;
 488		event_num = EXT_EVENT + index;
 489		evnt = EVNT_WR | (event_num & EVNT_SEL_MASK) << EVNT_SEL_SHIFT;
 490		if (on) {
 491			gpio_num = 1 + ptp_find_pin(clock->ptp_clock,
 492						    PTP_PF_EXTTS, index);
 493			if (gpio_num < 1)
 494				return -EINVAL;
 495			evnt |= (gpio_num & EVNT_GPIO_MASK) << EVNT_GPIO_SHIFT;
 496			if (rq->extts.flags & PTP_FALLING_EDGE)
 497				evnt |= EVNT_FALL;
 498			else
 499				evnt |= EVNT_RISE;
 500		}
 501		mutex_lock(&clock->extreg_lock);
 502		ext_write(0, phydev, PAGE5, PTP_EVNT, evnt);
 503		mutex_unlock(&clock->extreg_lock);
 504		return 0;
 505
 506	case PTP_CLK_REQ_PEROUT:
 
 
 
 507		if (rq->perout.index >= N_PER_OUT)
 508			return -EINVAL;
 509		return periodic_output(clock, rq, on, rq->perout.index);
 510
 511	default:
 512		break;
 513	}
 514
 515	return -EOPNOTSUPP;
 516}
 517
 518static int ptp_dp83640_verify(struct ptp_clock_info *ptp, unsigned int pin,
 519			      enum ptp_pin_function func, unsigned int chan)
 520{
 521	struct dp83640_clock *clock =
 522		container_of(ptp, struct dp83640_clock, caps);
 523
 524	if (clock->caps.pin_config[pin].func == PTP_PF_PHYSYNC &&
 525	    !list_empty(&clock->phylist))
 526		return 1;
 527
 528	if (func == PTP_PF_PHYSYNC)
 529		return 1;
 530
 531	return 0;
 532}
 533
 534static u8 status_frame_dst[6] = { 0x01, 0x1B, 0x19, 0x00, 0x00, 0x00 };
 535static u8 status_frame_src[6] = { 0x08, 0x00, 0x17, 0x0B, 0x6B, 0x0F };
 536
 537static void enable_status_frames(struct phy_device *phydev, bool on)
 538{
 539	struct dp83640_private *dp83640 = phydev->priv;
 540	struct dp83640_clock *clock = dp83640->clock;
 541	u16 cfg0 = 0, ver;
 542
 543	if (on)
 544		cfg0 = PSF_EVNT_EN | PSF_RXTS_EN | PSF_TXTS_EN | ENDIAN_FLAG;
 545
 546	ver = (PSF_PTPVER & VERSIONPTP_MASK) << VERSIONPTP_SHIFT;
 547
 548	mutex_lock(&clock->extreg_lock);
 549
 550	ext_write(0, phydev, PAGE5, PSF_CFG0, cfg0);
 551	ext_write(0, phydev, PAGE6, PSF_CFG1, ver);
 552
 553	mutex_unlock(&clock->extreg_lock);
 554
 555	if (!phydev->attached_dev) {
 556		pr_warn("expected to find an attached netdevice\n");
 
 557		return;
 558	}
 559
 560	if (on) {
 561		if (dev_mc_add(phydev->attached_dev, status_frame_dst))
 562			pr_warn("failed to add mc address\n");
 563	} else {
 564		if (dev_mc_del(phydev->attached_dev, status_frame_dst))
 565			pr_warn("failed to delete mc address\n");
 566	}
 567}
 568
 569static bool is_status_frame(struct sk_buff *skb, int type)
 570{
 571	struct ethhdr *h = eth_hdr(skb);
 572
 573	if (PTP_CLASS_V2_L2 == type &&
 574	    !memcmp(h->h_source, status_frame_src, sizeof(status_frame_src)))
 575		return true;
 576	else
 577		return false;
 578}
 579
 580static int expired(struct rxts *rxts)
 581{
 582	return time_after(jiffies, rxts->tmo);
 583}
 584
 585/* Caller must hold rx_lock. */
 586static void prune_rx_ts(struct dp83640_private *dp83640)
 587{
 588	struct list_head *this, *next;
 589	struct rxts *rxts;
 590
 591	list_for_each_safe(this, next, &dp83640->rxts) {
 592		rxts = list_entry(this, struct rxts, list);
 593		if (expired(rxts)) {
 594			list_del_init(&rxts->list);
 595			list_add(&rxts->list, &dp83640->rxpool);
 596		}
 597	}
 598}
 599
 600/* synchronize the phyters so they act as one clock */
 601
 602static void enable_broadcast(struct phy_device *phydev, int init_page, int on)
 603{
 604	int val;
 605	phy_write(phydev, PAGESEL, 0);
 606	val = phy_read(phydev, PHYCR2);
 607	if (on)
 608		val |= BC_WRITE;
 609	else
 610		val &= ~BC_WRITE;
 611	phy_write(phydev, PHYCR2, val);
 612	phy_write(phydev, PAGESEL, init_page);
 613}
 614
 615static void recalibrate(struct dp83640_clock *clock)
 616{
 617	s64 now, diff;
 618	struct phy_txts event_ts;
 619	struct timespec64 ts;
 620	struct list_head *this;
 621	struct dp83640_private *tmp;
 622	struct phy_device *master = clock->chosen->phydev;
 623	u16 cal_gpio, cfg0, evnt, ptp_trig, trigger, val;
 624
 625	trigger = CAL_TRIGGER;
 626	cal_gpio = 1 + ptp_find_pin(clock->ptp_clock, PTP_PF_PHYSYNC, 0);
 627	if (cal_gpio < 1) {
 628		pr_err("PHY calibration pin not available - PHY is not calibrated.");
 629		return;
 630	}
 631
 632	mutex_lock(&clock->extreg_lock);
 633
 634	/*
 635	 * enable broadcast, disable status frames, enable ptp clock
 636	 */
 637	list_for_each(this, &clock->phylist) {
 638		tmp = list_entry(this, struct dp83640_private, list);
 639		enable_broadcast(tmp->phydev, clock->page, 1);
 640		tmp->cfg0 = ext_read(tmp->phydev, PAGE5, PSF_CFG0);
 641		ext_write(0, tmp->phydev, PAGE5, PSF_CFG0, 0);
 642		ext_write(0, tmp->phydev, PAGE4, PTP_CTL, PTP_ENABLE);
 643	}
 644	enable_broadcast(master, clock->page, 1);
 645	cfg0 = ext_read(master, PAGE5, PSF_CFG0);
 646	ext_write(0, master, PAGE5, PSF_CFG0, 0);
 647	ext_write(0, master, PAGE4, PTP_CTL, PTP_ENABLE);
 648
 649	/*
 650	 * enable an event timestamp
 651	 */
 652	evnt = EVNT_WR | EVNT_RISE | EVNT_SINGLE;
 653	evnt |= (CAL_EVENT & EVNT_SEL_MASK) << EVNT_SEL_SHIFT;
 654	evnt |= (cal_gpio & EVNT_GPIO_MASK) << EVNT_GPIO_SHIFT;
 655
 656	list_for_each(this, &clock->phylist) {
 657		tmp = list_entry(this, struct dp83640_private, list);
 658		ext_write(0, tmp->phydev, PAGE5, PTP_EVNT, evnt);
 659	}
 660	ext_write(0, master, PAGE5, PTP_EVNT, evnt);
 661
 662	/*
 663	 * configure a trigger
 664	 */
 665	ptp_trig = TRIG_WR | TRIG_IF_LATE | TRIG_PULSE;
 666	ptp_trig |= (trigger  & TRIG_CSEL_MASK) << TRIG_CSEL_SHIFT;
 667	ptp_trig |= (cal_gpio & TRIG_GPIO_MASK) << TRIG_GPIO_SHIFT;
 668	ext_write(0, master, PAGE5, PTP_TRIG, ptp_trig);
 669
 670	/* load trigger */
 671	val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
 672	val |= TRIG_LOAD;
 673	ext_write(0, master, PAGE4, PTP_CTL, val);
 674
 675	/* enable trigger */
 676	val &= ~TRIG_LOAD;
 677	val |= TRIG_EN;
 678	ext_write(0, master, PAGE4, PTP_CTL, val);
 679
 680	/* disable trigger */
 681	val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
 682	val |= TRIG_DIS;
 683	ext_write(0, master, PAGE4, PTP_CTL, val);
 684
 685	/*
 686	 * read out and correct offsets
 687	 */
 688	val = ext_read(master, PAGE4, PTP_STS);
 689	pr_info("master PTP_STS  0x%04hx\n", val);
 690	val = ext_read(master, PAGE4, PTP_ESTS);
 691	pr_info("master PTP_ESTS 0x%04hx\n", val);
 692	event_ts.ns_lo  = ext_read(master, PAGE4, PTP_EDATA);
 693	event_ts.ns_hi  = ext_read(master, PAGE4, PTP_EDATA);
 694	event_ts.sec_lo = ext_read(master, PAGE4, PTP_EDATA);
 695	event_ts.sec_hi = ext_read(master, PAGE4, PTP_EDATA);
 696	now = phy2txts(&event_ts);
 697
 698	list_for_each(this, &clock->phylist) {
 699		tmp = list_entry(this, struct dp83640_private, list);
 700		val = ext_read(tmp->phydev, PAGE4, PTP_STS);
 701		pr_info("slave  PTP_STS  0x%04hx\n", val);
 702		val = ext_read(tmp->phydev, PAGE4, PTP_ESTS);
 703		pr_info("slave  PTP_ESTS 0x%04hx\n", val);
 704		event_ts.ns_lo  = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 705		event_ts.ns_hi  = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 706		event_ts.sec_lo = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 707		event_ts.sec_hi = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 708		diff = now - (s64) phy2txts(&event_ts);
 709		pr_info("slave offset %lld nanoseconds\n", diff);
 
 710		diff += ADJTIME_FIX;
 711		ts = ns_to_timespec64(diff);
 712		tdr_write(0, tmp->phydev, &ts, PTP_STEP_CLK);
 713	}
 714
 715	/*
 716	 * restore status frames
 717	 */
 718	list_for_each(this, &clock->phylist) {
 719		tmp = list_entry(this, struct dp83640_private, list);
 720		ext_write(0, tmp->phydev, PAGE5, PSF_CFG0, tmp->cfg0);
 721	}
 722	ext_write(0, master, PAGE5, PSF_CFG0, cfg0);
 723
 724	mutex_unlock(&clock->extreg_lock);
 725}
 726
 727/* time stamping methods */
 728
 729static inline u16 exts_chan_to_edata(int ch)
 730{
 731	return 1 << ((ch + EXT_EVENT) * 2);
 732}
 733
 734static int decode_evnt(struct dp83640_private *dp83640,
 735		       void *data, int len, u16 ests)
 736{
 737	struct phy_txts *phy_txts;
 738	struct ptp_clock_event event;
 739	int i, parsed;
 740	int words = (ests >> EVNT_TS_LEN_SHIFT) & EVNT_TS_LEN_MASK;
 741	u16 ext_status = 0;
 742
 743	/* calculate length of the event timestamp status message */
 744	if (ests & MULT_EVNT)
 745		parsed = (words + 2) * sizeof(u16);
 746	else
 747		parsed = (words + 1) * sizeof(u16);
 748
 749	/* check if enough data is available */
 750	if (len < parsed)
 751		return len;
 752
 753	if (ests & MULT_EVNT) {
 754		ext_status = *(u16 *) data;
 755		data += sizeof(ext_status);
 756	}
 757
 758	phy_txts = data;
 759
 760	switch (words) { /* fall through in every case */
 761	case 3:
 762		dp83640->edata.sec_hi = phy_txts->sec_hi;
 
 763	case 2:
 764		dp83640->edata.sec_lo = phy_txts->sec_lo;
 
 765	case 1:
 766		dp83640->edata.ns_hi = phy_txts->ns_hi;
 
 767	case 0:
 768		dp83640->edata.ns_lo = phy_txts->ns_lo;
 769	}
 770
 771	if (!ext_status) {
 772		i = ((ests >> EVNT_NUM_SHIFT) & EVNT_NUM_MASK) - EXT_EVENT;
 773		ext_status = exts_chan_to_edata(i);
 774	}
 775
 776	event.type = PTP_CLOCK_EXTTS;
 777	event.timestamp = phy2txts(&dp83640->edata);
 778
 779	/* Compensate for input path and synchronization delays */
 780	event.timestamp -= 35;
 781
 782	for (i = 0; i < N_EXT_TS; i++) {
 783		if (ext_status & exts_chan_to_edata(i)) {
 784			event.index = i;
 785			ptp_clock_event(dp83640->clock->ptp_clock, &event);
 786		}
 787	}
 788
 789	return parsed;
 790}
 791
 792#define DP83640_PACKET_HASH_OFFSET	20
 793#define DP83640_PACKET_HASH_LEN		10
 794
 795static int match(struct sk_buff *skb, unsigned int type, struct rxts *rxts)
 796{
 797	u16 *seqid, hash;
 798	unsigned int offset = 0;
 799	u8 *msgtype, *data = skb_mac_header(skb);
 800
 801	/* check sequenceID, messageType, 12 bit hash of offset 20-29 */
 802
 803	if (type & PTP_CLASS_VLAN)
 804		offset += VLAN_HLEN;
 805
 806	switch (type & PTP_CLASS_PMASK) {
 807	case PTP_CLASS_IPV4:
 808		offset += ETH_HLEN + IPV4_HLEN(data + offset) + UDP_HLEN;
 809		break;
 810	case PTP_CLASS_IPV6:
 811		offset += ETH_HLEN + IP6_HLEN + UDP_HLEN;
 812		break;
 813	case PTP_CLASS_L2:
 814		offset += ETH_HLEN;
 815		break;
 816	default:
 817		return 0;
 818	}
 819
 820	if (skb->len + ETH_HLEN < offset + OFF_PTP_SEQUENCE_ID + sizeof(*seqid))
 821		return 0;
 822
 823	if (unlikely(type & PTP_CLASS_V1))
 824		msgtype = data + offset + OFF_PTP_CONTROL;
 825	else
 826		msgtype = data + offset;
 827	if (rxts->msgtype != (*msgtype & 0xf))
 828		return 0;
 829
 830	seqid = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
 831	if (rxts->seqid != ntohs(*seqid))
 832		return 0;
 833
 834	hash = ether_crc(DP83640_PACKET_HASH_LEN,
 835			 data + offset + DP83640_PACKET_HASH_OFFSET) >> 20;
 836	if (rxts->hash != hash)
 837		return 0;
 838
 839	return 1;
 840}
 841
 842static void decode_rxts(struct dp83640_private *dp83640,
 843			struct phy_rxts *phy_rxts)
 844{
 845	struct rxts *rxts;
 846	struct skb_shared_hwtstamps *shhwtstamps = NULL;
 847	struct sk_buff *skb;
 848	unsigned long flags;
 849	u8 overflow;
 850
 851	overflow = (phy_rxts->ns_hi >> 14) & 0x3;
 852	if (overflow)
 853		pr_debug("rx timestamp queue overflow, count %d\n", overflow);
 854
 855	spin_lock_irqsave(&dp83640->rx_lock, flags);
 856
 857	prune_rx_ts(dp83640);
 858
 859	if (list_empty(&dp83640->rxpool)) {
 860		pr_debug("rx timestamp pool is empty\n");
 861		goto out;
 862	}
 863	rxts = list_first_entry(&dp83640->rxpool, struct rxts, list);
 864	list_del_init(&rxts->list);
 865	phy2rxts(phy_rxts, rxts);
 866
 867	spin_lock(&dp83640->rx_queue.lock);
 868	skb_queue_walk(&dp83640->rx_queue, skb) {
 869		struct dp83640_skb_info *skb_info;
 870
 871		skb_info = (struct dp83640_skb_info *)skb->cb;
 872		if (match(skb, skb_info->ptp_type, rxts)) {
 873			__skb_unlink(skb, &dp83640->rx_queue);
 874			shhwtstamps = skb_hwtstamps(skb);
 875			memset(shhwtstamps, 0, sizeof(*shhwtstamps));
 876			shhwtstamps->hwtstamp = ns_to_ktime(rxts->ns);
 877			list_add(&rxts->list, &dp83640->rxpool);
 878			break;
 879		}
 880	}
 881	spin_unlock(&dp83640->rx_queue.lock);
 882
 883	if (!shhwtstamps)
 884		list_add_tail(&rxts->list, &dp83640->rxts);
 885out:
 886	spin_unlock_irqrestore(&dp83640->rx_lock, flags);
 887
 888	if (shhwtstamps)
 889		netif_rx_ni(skb);
 890}
 891
 892static void decode_txts(struct dp83640_private *dp83640,
 893			struct phy_txts *phy_txts)
 894{
 895	struct skb_shared_hwtstamps shhwtstamps;
 
 896	struct sk_buff *skb;
 897	u64 ns;
 898	u8 overflow;
 
 899
 900	/* We must already have the skb that triggered this. */
 901
 902	skb = skb_dequeue(&dp83640->tx_queue);
 903
 904	if (!skb) {
 905		pr_debug("have timestamp but tx_queue empty\n");
 906		return;
 907	}
 908
 909	overflow = (phy_txts->ns_hi >> 14) & 0x3;
 910	if (overflow) {
 911		pr_debug("tx timestamp queue overflow, count %d\n", overflow);
 912		while (skb) {
 913			kfree_skb(skb);
 914			skb = skb_dequeue(&dp83640->tx_queue);
 915		}
 916		return;
 917	}
 
 
 
 
 
 918
 919	ns = phy2txts(phy_txts);
 920	memset(&shhwtstamps, 0, sizeof(shhwtstamps));
 921	shhwtstamps.hwtstamp = ns_to_ktime(ns);
 922	skb_complete_tx_timestamp(skb, &shhwtstamps);
 923}
 924
 925static void decode_status_frame(struct dp83640_private *dp83640,
 926				struct sk_buff *skb)
 927{
 928	struct phy_rxts *phy_rxts;
 929	struct phy_txts *phy_txts;
 930	u8 *ptr;
 931	int len, size;
 932	u16 ests, type;
 933
 934	ptr = skb->data + 2;
 935
 936	for (len = skb_headlen(skb) - 2; len > sizeof(type); len -= size) {
 937
 938		type = *(u16 *)ptr;
 939		ests = type & 0x0fff;
 940		type = type & 0xf000;
 941		len -= sizeof(type);
 942		ptr += sizeof(type);
 943
 944		if (PSF_RX == type && len >= sizeof(*phy_rxts)) {
 945
 946			phy_rxts = (struct phy_rxts *) ptr;
 947			decode_rxts(dp83640, phy_rxts);
 948			size = sizeof(*phy_rxts);
 949
 950		} else if (PSF_TX == type && len >= sizeof(*phy_txts)) {
 951
 952			phy_txts = (struct phy_txts *) ptr;
 953			decode_txts(dp83640, phy_txts);
 954			size = sizeof(*phy_txts);
 955
 956		} else if (PSF_EVNT == type) {
 957
 958			size = decode_evnt(dp83640, ptr, len, ests);
 959
 960		} else {
 961			size = 0;
 962			break;
 963		}
 964		ptr += size;
 965	}
 966}
 967
 968static int is_sync(struct sk_buff *skb, int type)
 969{
 970	u8 *data = skb->data, *msgtype;
 971	unsigned int offset = 0;
 972
 973	if (type & PTP_CLASS_VLAN)
 974		offset += VLAN_HLEN;
 975
 976	switch (type & PTP_CLASS_PMASK) {
 977	case PTP_CLASS_IPV4:
 978		offset += ETH_HLEN + IPV4_HLEN(data + offset) + UDP_HLEN;
 979		break;
 980	case PTP_CLASS_IPV6:
 981		offset += ETH_HLEN + IP6_HLEN + UDP_HLEN;
 982		break;
 983	case PTP_CLASS_L2:
 984		offset += ETH_HLEN;
 985		break;
 986	default:
 987		return 0;
 988	}
 989
 990	if (type & PTP_CLASS_V1)
 991		offset += OFF_PTP_CONTROL;
 992
 993	if (skb->len < offset + 1)
 994		return 0;
 995
 996	msgtype = data + offset;
 997
 998	return (*msgtype & 0xf) == 0;
 999}
1000
1001static void dp83640_free_clocks(void)
1002{
1003	struct dp83640_clock *clock;
1004	struct list_head *this, *next;
1005
1006	mutex_lock(&phyter_clocks_lock);
1007
1008	list_for_each_safe(this, next, &phyter_clocks) {
1009		clock = list_entry(this, struct dp83640_clock, list);
1010		if (!list_empty(&clock->phylist)) {
1011			pr_warn("phy list non-empty while unloading\n");
1012			BUG();
1013		}
1014		list_del(&clock->list);
1015		mutex_destroy(&clock->extreg_lock);
1016		mutex_destroy(&clock->clock_lock);
1017		put_device(&clock->bus->dev);
1018		kfree(clock->caps.pin_config);
1019		kfree(clock);
1020	}
1021
1022	mutex_unlock(&phyter_clocks_lock);
1023}
1024
1025static void dp83640_clock_init(struct dp83640_clock *clock, struct mii_bus *bus)
1026{
1027	INIT_LIST_HEAD(&clock->list);
1028	clock->bus = bus;
1029	mutex_init(&clock->extreg_lock);
1030	mutex_init(&clock->clock_lock);
1031	INIT_LIST_HEAD(&clock->phylist);
1032	clock->caps.owner = THIS_MODULE;
1033	sprintf(clock->caps.name, "dp83640 timer");
1034	clock->caps.max_adj	= 1953124;
1035	clock->caps.n_alarm	= 0;
1036	clock->caps.n_ext_ts	= N_EXT_TS;
1037	clock->caps.n_per_out	= N_PER_OUT;
1038	clock->caps.n_pins	= DP83640_N_PINS;
1039	clock->caps.pps		= 0;
1040	clock->caps.adjfine	= ptp_dp83640_adjfine;
1041	clock->caps.adjtime	= ptp_dp83640_adjtime;
1042	clock->caps.gettime64	= ptp_dp83640_gettime;
1043	clock->caps.settime64	= ptp_dp83640_settime;
1044	clock->caps.enable	= ptp_dp83640_enable;
1045	clock->caps.verify	= ptp_dp83640_verify;
1046	/*
1047	 * Convert the module param defaults into a dynamic pin configuration.
1048	 */
1049	dp83640_gpio_defaults(clock->caps.pin_config);
1050	/*
1051	 * Get a reference to this bus instance.
1052	 */
1053	get_device(&bus->dev);
1054}
1055
1056static int choose_this_phy(struct dp83640_clock *clock,
1057			   struct phy_device *phydev)
1058{
1059	if (chosen_phy == -1 && !clock->chosen)
1060		return 1;
1061
1062	if (chosen_phy == phydev->mdio.addr)
1063		return 1;
1064
1065	return 0;
1066}
1067
1068static struct dp83640_clock *dp83640_clock_get(struct dp83640_clock *clock)
1069{
1070	if (clock)
1071		mutex_lock(&clock->clock_lock);
1072	return clock;
1073}
1074
1075/*
1076 * Look up and lock a clock by bus instance.
1077 * If there is no clock for this bus, then create it first.
1078 */
1079static struct dp83640_clock *dp83640_clock_get_bus(struct mii_bus *bus)
1080{
1081	struct dp83640_clock *clock = NULL, *tmp;
1082	struct list_head *this;
1083
1084	mutex_lock(&phyter_clocks_lock);
1085
1086	list_for_each(this, &phyter_clocks) {
1087		tmp = list_entry(this, struct dp83640_clock, list);
1088		if (tmp->bus == bus) {
1089			clock = tmp;
1090			break;
1091		}
1092	}
1093	if (clock)
1094		goto out;
1095
1096	clock = kzalloc(sizeof(struct dp83640_clock), GFP_KERNEL);
1097	if (!clock)
1098		goto out;
1099
1100	clock->caps.pin_config = kzalloc(sizeof(struct ptp_pin_desc) *
1101					 DP83640_N_PINS, GFP_KERNEL);
 
1102	if (!clock->caps.pin_config) {
1103		kfree(clock);
1104		clock = NULL;
1105		goto out;
1106	}
1107	dp83640_clock_init(clock, bus);
1108	list_add_tail(&phyter_clocks, &clock->list);
1109out:
1110	mutex_unlock(&phyter_clocks_lock);
1111
1112	return dp83640_clock_get(clock);
1113}
1114
1115static void dp83640_clock_put(struct dp83640_clock *clock)
1116{
1117	mutex_unlock(&clock->clock_lock);
1118}
1119
1120static int dp83640_probe(struct phy_device *phydev)
1121{
1122	struct dp83640_clock *clock;
1123	struct dp83640_private *dp83640;
1124	int err = -ENOMEM, i;
1125
1126	if (phydev->mdio.addr == BROADCAST_ADDR)
1127		return 0;
1128
1129	clock = dp83640_clock_get_bus(phydev->mdio.bus);
1130	if (!clock)
1131		goto no_clock;
1132
1133	dp83640 = kzalloc(sizeof(struct dp83640_private), GFP_KERNEL);
1134	if (!dp83640)
1135		goto no_memory;
1136
1137	dp83640->phydev = phydev;
1138	INIT_DELAYED_WORK(&dp83640->ts_work, rx_timestamp_work);
1139
1140	INIT_LIST_HEAD(&dp83640->rxts);
1141	INIT_LIST_HEAD(&dp83640->rxpool);
1142	for (i = 0; i < MAX_RXTS; i++)
1143		list_add(&dp83640->rx_pool_data[i].list, &dp83640->rxpool);
1144
1145	phydev->priv = dp83640;
1146
1147	spin_lock_init(&dp83640->rx_lock);
1148	skb_queue_head_init(&dp83640->rx_queue);
1149	skb_queue_head_init(&dp83640->tx_queue);
1150
1151	dp83640->clock = clock;
1152
1153	if (choose_this_phy(clock, phydev)) {
1154		clock->chosen = dp83640;
1155		clock->ptp_clock = ptp_clock_register(&clock->caps,
1156						      &phydev->mdio.dev);
1157		if (IS_ERR(clock->ptp_clock)) {
1158			err = PTR_ERR(clock->ptp_clock);
1159			goto no_register;
1160		}
1161	} else
1162		list_add_tail(&dp83640->list, &clock->phylist);
1163
1164	dp83640_clock_put(clock);
1165	return 0;
1166
1167no_register:
1168	clock->chosen = NULL;
1169	kfree(dp83640);
1170no_memory:
1171	dp83640_clock_put(clock);
1172no_clock:
1173	return err;
1174}
1175
1176static void dp83640_remove(struct phy_device *phydev)
1177{
1178	struct dp83640_clock *clock;
1179	struct list_head *this, *next;
1180	struct dp83640_private *tmp, *dp83640 = phydev->priv;
1181
1182	if (phydev->mdio.addr == BROADCAST_ADDR)
1183		return;
1184
1185	enable_status_frames(phydev, false);
1186	cancel_delayed_work_sync(&dp83640->ts_work);
1187
1188	skb_queue_purge(&dp83640->rx_queue);
1189	skb_queue_purge(&dp83640->tx_queue);
1190
1191	clock = dp83640_clock_get(dp83640->clock);
1192
1193	if (dp83640 == clock->chosen) {
1194		ptp_clock_unregister(clock->ptp_clock);
1195		clock->chosen = NULL;
1196	} else {
1197		list_for_each_safe(this, next, &clock->phylist) {
1198			tmp = list_entry(this, struct dp83640_private, list);
1199			if (tmp == dp83640) {
1200				list_del_init(&tmp->list);
1201				break;
1202			}
1203		}
1204	}
1205
1206	dp83640_clock_put(clock);
1207	kfree(dp83640);
1208}
1209
1210static int dp83640_soft_reset(struct phy_device *phydev)
1211{
1212	int ret;
1213
1214	ret = genphy_soft_reset(phydev);
1215	if (ret < 0)
1216		return ret;
1217
1218	/* From DP83640 datasheet: "Software driver code must wait 3 us
1219	 * following a software reset before allowing further serial MII
1220	 * operations with the DP83640."
1221	 */
1222	udelay(10);		/* Taking udelay inaccuracy into account */
1223
1224	return 0;
1225}
1226
1227static int dp83640_config_init(struct phy_device *phydev)
1228{
1229	struct dp83640_private *dp83640 = phydev->priv;
1230	struct dp83640_clock *clock = dp83640->clock;
1231
1232	if (clock->chosen && !list_empty(&clock->phylist))
1233		recalibrate(clock);
1234	else {
1235		mutex_lock(&clock->extreg_lock);
1236		enable_broadcast(phydev, clock->page, 1);
1237		mutex_unlock(&clock->extreg_lock);
1238	}
1239
1240	enable_status_frames(phydev, true);
1241
1242	mutex_lock(&clock->extreg_lock);
1243	ext_write(0, phydev, PAGE4, PTP_CTL, PTP_ENABLE);
1244	mutex_unlock(&clock->extreg_lock);
1245
1246	return 0;
1247}
1248
1249static int dp83640_ack_interrupt(struct phy_device *phydev)
1250{
1251	int err = phy_read(phydev, MII_DP83640_MISR);
1252
1253	if (err < 0)
1254		return err;
1255
1256	return 0;
1257}
1258
1259static int dp83640_config_intr(struct phy_device *phydev)
1260{
1261	int micr;
1262	int misr;
1263	int err;
1264
1265	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
1266		misr = phy_read(phydev, MII_DP83640_MISR);
1267		if (misr < 0)
1268			return misr;
1269		misr |=
1270			(MII_DP83640_MISR_ANC_INT_EN |
1271			MII_DP83640_MISR_DUP_INT_EN |
1272			MII_DP83640_MISR_SPD_INT_EN |
1273			MII_DP83640_MISR_LINK_INT_EN);
1274		err = phy_write(phydev, MII_DP83640_MISR, misr);
1275		if (err < 0)
1276			return err;
1277
1278		micr = phy_read(phydev, MII_DP83640_MICR);
1279		if (micr < 0)
1280			return micr;
1281		micr |=
1282			(MII_DP83640_MICR_OE |
1283			MII_DP83640_MICR_IE);
1284		return phy_write(phydev, MII_DP83640_MICR, micr);
1285	} else {
1286		micr = phy_read(phydev, MII_DP83640_MICR);
1287		if (micr < 0)
1288			return micr;
1289		micr &=
1290			~(MII_DP83640_MICR_OE |
1291			MII_DP83640_MICR_IE);
1292		err = phy_write(phydev, MII_DP83640_MICR, micr);
1293		if (err < 0)
1294			return err;
1295
1296		misr = phy_read(phydev, MII_DP83640_MISR);
1297		if (misr < 0)
1298			return misr;
1299		misr &=
1300			~(MII_DP83640_MISR_ANC_INT_EN |
1301			MII_DP83640_MISR_DUP_INT_EN |
1302			MII_DP83640_MISR_SPD_INT_EN |
1303			MII_DP83640_MISR_LINK_INT_EN);
1304		return phy_write(phydev, MII_DP83640_MISR, misr);
1305	}
1306}
1307
1308static int dp83640_hwtstamp(struct phy_device *phydev, struct ifreq *ifr)
1309{
1310	struct dp83640_private *dp83640 = phydev->priv;
1311	struct hwtstamp_config cfg;
1312	u16 txcfg0, rxcfg0;
1313
1314	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
1315		return -EFAULT;
1316
1317	if (cfg.flags) /* reserved for future extensions */
1318		return -EINVAL;
1319
1320	if (cfg.tx_type < 0 || cfg.tx_type > HWTSTAMP_TX_ONESTEP_SYNC)
1321		return -ERANGE;
1322
1323	dp83640->hwts_tx_en = cfg.tx_type;
1324
1325	switch (cfg.rx_filter) {
1326	case HWTSTAMP_FILTER_NONE:
1327		dp83640->hwts_rx_en = 0;
1328		dp83640->layer = 0;
1329		dp83640->version = 0;
1330		break;
1331	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1332	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1333	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
1334		dp83640->hwts_rx_en = 1;
1335		dp83640->layer = PTP_CLASS_L4;
1336		dp83640->version = PTP_CLASS_V1;
1337		break;
1338	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1339	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1340	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1341		dp83640->hwts_rx_en = 1;
1342		dp83640->layer = PTP_CLASS_L4;
1343		dp83640->version = PTP_CLASS_V2;
1344		break;
1345	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1346	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1347	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1348		dp83640->hwts_rx_en = 1;
1349		dp83640->layer = PTP_CLASS_L2;
1350		dp83640->version = PTP_CLASS_V2;
1351		break;
1352	case HWTSTAMP_FILTER_PTP_V2_EVENT:
1353	case HWTSTAMP_FILTER_PTP_V2_SYNC:
1354	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
1355		dp83640->hwts_rx_en = 1;
1356		dp83640->layer = PTP_CLASS_L4 | PTP_CLASS_L2;
1357		dp83640->version = PTP_CLASS_V2;
1358		break;
1359	default:
1360		return -ERANGE;
1361	}
1362
1363	txcfg0 = (dp83640->version & TX_PTP_VER_MASK) << TX_PTP_VER_SHIFT;
1364	rxcfg0 = (dp83640->version & TX_PTP_VER_MASK) << TX_PTP_VER_SHIFT;
1365
1366	if (dp83640->layer & PTP_CLASS_L2) {
1367		txcfg0 |= TX_L2_EN;
1368		rxcfg0 |= RX_L2_EN;
1369	}
1370	if (dp83640->layer & PTP_CLASS_L4) {
1371		txcfg0 |= TX_IPV6_EN | TX_IPV4_EN;
1372		rxcfg0 |= RX_IPV6_EN | RX_IPV4_EN;
1373	}
1374
1375	if (dp83640->hwts_tx_en)
1376		txcfg0 |= TX_TS_EN;
1377
1378	if (dp83640->hwts_tx_en == HWTSTAMP_TX_ONESTEP_SYNC)
1379		txcfg0 |= SYNC_1STEP | CHK_1STEP;
1380
1381	if (dp83640->hwts_rx_en)
1382		rxcfg0 |= RX_TS_EN;
1383
1384	mutex_lock(&dp83640->clock->extreg_lock);
1385
1386	ext_write(0, phydev, PAGE5, PTP_TXCFG0, txcfg0);
1387	ext_write(0, phydev, PAGE5, PTP_RXCFG0, rxcfg0);
1388
1389	mutex_unlock(&dp83640->clock->extreg_lock);
1390
1391	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1392}
1393
1394static void rx_timestamp_work(struct work_struct *work)
1395{
1396	struct dp83640_private *dp83640 =
1397		container_of(work, struct dp83640_private, ts_work.work);
1398	struct sk_buff *skb;
1399
1400	/* Deliver expired packets. */
1401	while ((skb = skb_dequeue(&dp83640->rx_queue))) {
1402		struct dp83640_skb_info *skb_info;
1403
1404		skb_info = (struct dp83640_skb_info *)skb->cb;
1405		if (!time_after(jiffies, skb_info->tmo)) {
1406			skb_queue_head(&dp83640->rx_queue, skb);
1407			break;
1408		}
1409
1410		netif_rx_ni(skb);
1411	}
1412
1413	if (!skb_queue_empty(&dp83640->rx_queue))
1414		schedule_delayed_work(&dp83640->ts_work, SKB_TIMESTAMP_TIMEOUT);
1415}
1416
1417static bool dp83640_rxtstamp(struct phy_device *phydev,
1418			     struct sk_buff *skb, int type)
1419{
1420	struct dp83640_private *dp83640 = phydev->priv;
1421	struct dp83640_skb_info *skb_info = (struct dp83640_skb_info *)skb->cb;
1422	struct list_head *this, *next;
1423	struct rxts *rxts;
1424	struct skb_shared_hwtstamps *shhwtstamps = NULL;
1425	unsigned long flags;
1426
1427	if (is_status_frame(skb, type)) {
1428		decode_status_frame(dp83640, skb);
1429		kfree_skb(skb);
1430		return true;
1431	}
1432
1433	if (!dp83640->hwts_rx_en)
1434		return false;
1435
1436	if ((type & dp83640->version) == 0 || (type & dp83640->layer) == 0)
1437		return false;
1438
1439	spin_lock_irqsave(&dp83640->rx_lock, flags);
1440	prune_rx_ts(dp83640);
1441	list_for_each_safe(this, next, &dp83640->rxts) {
1442		rxts = list_entry(this, struct rxts, list);
1443		if (match(skb, type, rxts)) {
1444			shhwtstamps = skb_hwtstamps(skb);
1445			memset(shhwtstamps, 0, sizeof(*shhwtstamps));
1446			shhwtstamps->hwtstamp = ns_to_ktime(rxts->ns);
1447			list_del_init(&rxts->list);
1448			list_add(&rxts->list, &dp83640->rxpool);
1449			break;
1450		}
1451	}
1452	spin_unlock_irqrestore(&dp83640->rx_lock, flags);
1453
1454	if (!shhwtstamps) {
1455		skb_info->ptp_type = type;
1456		skb_info->tmo = jiffies + SKB_TIMESTAMP_TIMEOUT;
1457		skb_queue_tail(&dp83640->rx_queue, skb);
1458		schedule_delayed_work(&dp83640->ts_work, SKB_TIMESTAMP_TIMEOUT);
1459	} else {
1460		netif_rx_ni(skb);
1461	}
1462
1463	return true;
1464}
1465
1466static void dp83640_txtstamp(struct phy_device *phydev,
1467			     struct sk_buff *skb, int type)
1468{
 
1469	struct dp83640_private *dp83640 = phydev->priv;
1470
1471	switch (dp83640->hwts_tx_en) {
1472
1473	case HWTSTAMP_TX_ONESTEP_SYNC:
1474		if (is_sync(skb, type)) {
1475			kfree_skb(skb);
1476			return;
1477		}
1478		/* fall through */
1479	case HWTSTAMP_TX_ON:
1480		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
 
1481		skb_queue_tail(&dp83640->tx_queue, skb);
1482		break;
1483
1484	case HWTSTAMP_TX_OFF:
1485	default:
1486		kfree_skb(skb);
1487		break;
1488	}
1489}
1490
1491static int dp83640_ts_info(struct phy_device *dev, struct ethtool_ts_info *info)
1492{
1493	struct dp83640_private *dp83640 = dev->priv;
1494
1495	info->so_timestamping =
1496		SOF_TIMESTAMPING_TX_HARDWARE |
1497		SOF_TIMESTAMPING_RX_HARDWARE |
1498		SOF_TIMESTAMPING_RAW_HARDWARE;
1499	info->phc_index = ptp_clock_index(dp83640->clock->ptp_clock);
1500	info->tx_types =
1501		(1 << HWTSTAMP_TX_OFF) |
1502		(1 << HWTSTAMP_TX_ON) |
1503		(1 << HWTSTAMP_TX_ONESTEP_SYNC);
1504	info->rx_filters =
1505		(1 << HWTSTAMP_FILTER_NONE) |
1506		(1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
1507		(1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
1508		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
1509		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
1510	return 0;
1511}
1512
1513static struct phy_driver dp83640_driver = {
1514	.phy_id		= DP83640_PHY_ID,
1515	.phy_id_mask	= 0xfffffff0,
1516	.name		= "NatSemi DP83640",
1517	.features	= PHY_BASIC_FEATURES,
1518	.flags		= PHY_HAS_INTERRUPT,
1519	.probe		= dp83640_probe,
1520	.remove		= dp83640_remove,
1521	.soft_reset	= dp83640_soft_reset,
1522	.config_init	= dp83640_config_init,
1523	.ack_interrupt  = dp83640_ack_interrupt,
1524	.config_intr    = dp83640_config_intr,
1525	.ts_info	= dp83640_ts_info,
1526	.hwtstamp	= dp83640_hwtstamp,
1527	.rxtstamp	= dp83640_rxtstamp,
1528	.txtstamp	= dp83640_txtstamp,
1529};
1530
1531static int __init dp83640_init(void)
1532{
1533	return phy_driver_register(&dp83640_driver, THIS_MODULE);
1534}
1535
1536static void __exit dp83640_exit(void)
1537{
1538	dp83640_free_clocks();
1539	phy_driver_unregister(&dp83640_driver);
1540}
1541
1542MODULE_DESCRIPTION("National Semiconductor DP83640 PHY driver");
1543MODULE_AUTHOR("Richard Cochran <richardcochran@gmail.com>");
1544MODULE_LICENSE("GPL");
1545
1546module_init(dp83640_init);
1547module_exit(dp83640_exit);
1548
1549static struct mdio_device_id __maybe_unused dp83640_tbl[] = {
1550	{ DP83640_PHY_ID, 0xfffffff0 },
1551	{ }
1552};
1553
1554MODULE_DEVICE_TABLE(mdio, dp83640_tbl);
v5.4
   1// SPDX-License-Identifier: GPL-2.0+
   2/*
   3 * Driver for the National Semiconductor DP83640 PHYTER
   4 *
   5 * Copyright (C) 2010 OMICRON electronics GmbH
 
 
 
 
 
 
 
 
 
 
 
 
 
 
   6 */
   7
   8#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
   9
  10#include <linux/crc32.h>
  11#include <linux/ethtool.h>
  12#include <linux/kernel.h>
  13#include <linux/list.h>
  14#include <linux/mii.h>
  15#include <linux/module.h>
  16#include <linux/net_tstamp.h>
  17#include <linux/netdevice.h>
  18#include <linux/if_vlan.h>
  19#include <linux/phy.h>
  20#include <linux/ptp_classify.h>
  21#include <linux/ptp_clock_kernel.h>
  22
  23#include "dp83640_reg.h"
  24
  25#define DP83640_PHY_ID	0x20005ce1
  26#define PAGESEL		0x13
  27#define MAX_RXTS	64
  28#define N_EXT_TS	6
  29#define N_PER_OUT	7
  30#define PSF_PTPVER	2
  31#define PSF_EVNT	0x4000
  32#define PSF_RX		0x2000
  33#define PSF_TX		0x1000
  34#define EXT_EVENT	1
  35#define CAL_EVENT	7
  36#define CAL_TRIGGER	1
  37#define DP83640_N_PINS	12
  38
  39#define MII_DP83640_MICR 0x11
  40#define MII_DP83640_MISR 0x12
  41
  42#define MII_DP83640_MICR_OE 0x1
  43#define MII_DP83640_MICR_IE 0x2
  44
  45#define MII_DP83640_MISR_RHF_INT_EN 0x01
  46#define MII_DP83640_MISR_FHF_INT_EN 0x02
  47#define MII_DP83640_MISR_ANC_INT_EN 0x04
  48#define MII_DP83640_MISR_DUP_INT_EN 0x08
  49#define MII_DP83640_MISR_SPD_INT_EN 0x10
  50#define MII_DP83640_MISR_LINK_INT_EN 0x20
  51#define MII_DP83640_MISR_ED_INT_EN 0x40
  52#define MII_DP83640_MISR_LQ_INT_EN 0x80
  53
  54/* phyter seems to miss the mark by 16 ns */
  55#define ADJTIME_FIX	16
  56
  57#define SKB_TIMESTAMP_TIMEOUT	2 /* jiffies */
  58
  59#if defined(__BIG_ENDIAN)
  60#define ENDIAN_FLAG	0
  61#elif defined(__LITTLE_ENDIAN)
  62#define ENDIAN_FLAG	PSF_ENDIAN
  63#endif
  64
  65struct dp83640_skb_info {
  66	int ptp_type;
  67	unsigned long tmo;
  68};
  69
  70struct phy_rxts {
  71	u16 ns_lo;   /* ns[15:0] */
  72	u16 ns_hi;   /* overflow[1:0], ns[29:16] */
  73	u16 sec_lo;  /* sec[15:0] */
  74	u16 sec_hi;  /* sec[31:16] */
  75	u16 seqid;   /* sequenceId[15:0] */
  76	u16 msgtype; /* messageType[3:0], hash[11:0] */
  77};
  78
  79struct phy_txts {
  80	u16 ns_lo;   /* ns[15:0] */
  81	u16 ns_hi;   /* overflow[1:0], ns[29:16] */
  82	u16 sec_lo;  /* sec[15:0] */
  83	u16 sec_hi;  /* sec[31:16] */
  84};
  85
  86struct rxts {
  87	struct list_head list;
  88	unsigned long tmo;
  89	u64 ns;
  90	u16 seqid;
  91	u8  msgtype;
  92	u16 hash;
  93};
  94
  95struct dp83640_clock;
  96
  97struct dp83640_private {
  98	struct list_head list;
  99	struct dp83640_clock *clock;
 100	struct phy_device *phydev;
 101	struct delayed_work ts_work;
 102	int hwts_tx_en;
 103	int hwts_rx_en;
 104	int layer;
 105	int version;
 106	/* remember state of cfg0 during calibration */
 107	int cfg0;
 108	/* remember the last event time stamp */
 109	struct phy_txts edata;
 110	/* list of rx timestamps */
 111	struct list_head rxts;
 112	struct list_head rxpool;
 113	struct rxts rx_pool_data[MAX_RXTS];
 114	/* protects above three fields from concurrent access */
 115	spinlock_t rx_lock;
 116	/* queues of incoming and outgoing packets */
 117	struct sk_buff_head rx_queue;
 118	struct sk_buff_head tx_queue;
 119};
 120
 121struct dp83640_clock {
 122	/* keeps the instance in the 'phyter_clocks' list */
 123	struct list_head list;
 124	/* we create one clock instance per MII bus */
 125	struct mii_bus *bus;
 126	/* protects extended registers from concurrent access */
 127	struct mutex extreg_lock;
 128	/* remembers which page was last selected */
 129	int page;
 130	/* our advertised capabilities */
 131	struct ptp_clock_info caps;
 132	/* protects the three fields below from concurrent access */
 133	struct mutex clock_lock;
 134	/* the one phyter from which we shall read */
 135	struct dp83640_private *chosen;
 136	/* list of the other attached phyters, not chosen */
 137	struct list_head phylist;
 138	/* reference to our PTP hardware clock */
 139	struct ptp_clock *ptp_clock;
 140};
 141
 142/* globals */
 143
 144enum {
 145	CALIBRATE_GPIO,
 146	PEROUT_GPIO,
 147	EXTTS0_GPIO,
 148	EXTTS1_GPIO,
 149	EXTTS2_GPIO,
 150	EXTTS3_GPIO,
 151	EXTTS4_GPIO,
 152	EXTTS5_GPIO,
 153	GPIO_TABLE_SIZE
 154};
 155
 156static int chosen_phy = -1;
 157static ushort gpio_tab[GPIO_TABLE_SIZE] = {
 158	1, 2, 3, 4, 8, 9, 10, 11
 159};
 160
 161module_param(chosen_phy, int, 0444);
 162module_param_array(gpio_tab, ushort, NULL, 0444);
 163
 164MODULE_PARM_DESC(chosen_phy, \
 165	"The address of the PHY to use for the ancillary clock features");
 166MODULE_PARM_DESC(gpio_tab, \
 167	"Which GPIO line to use for which purpose: cal,perout,extts1,...,extts6");
 168
 169static void dp83640_gpio_defaults(struct ptp_pin_desc *pd)
 170{
 171	int i, index;
 172
 173	for (i = 0; i < DP83640_N_PINS; i++) {
 174		snprintf(pd[i].name, sizeof(pd[i].name), "GPIO%d", 1 + i);
 175		pd[i].index = i;
 176	}
 177
 178	for (i = 0; i < GPIO_TABLE_SIZE; i++) {
 179		if (gpio_tab[i] < 1 || gpio_tab[i] > DP83640_N_PINS) {
 180			pr_err("gpio_tab[%d]=%hu out of range", i, gpio_tab[i]);
 181			return;
 182		}
 183	}
 184
 185	index = gpio_tab[CALIBRATE_GPIO] - 1;
 186	pd[index].func = PTP_PF_PHYSYNC;
 187	pd[index].chan = 0;
 188
 189	index = gpio_tab[PEROUT_GPIO] - 1;
 190	pd[index].func = PTP_PF_PEROUT;
 191	pd[index].chan = 0;
 192
 193	for (i = EXTTS0_GPIO; i < GPIO_TABLE_SIZE; i++) {
 194		index = gpio_tab[i] - 1;
 195		pd[index].func = PTP_PF_EXTTS;
 196		pd[index].chan = i - EXTTS0_GPIO;
 197	}
 198}
 199
 200/* a list of clocks and a mutex to protect it */
 201static LIST_HEAD(phyter_clocks);
 202static DEFINE_MUTEX(phyter_clocks_lock);
 203
 204static void rx_timestamp_work(struct work_struct *work);
 205
 206/* extended register access functions */
 207
 208#define BROADCAST_ADDR 31
 209
 210static inline int broadcast_write(struct phy_device *phydev, u32 regnum,
 211				  u16 val)
 212{
 213	return mdiobus_write(phydev->mdio.bus, BROADCAST_ADDR, regnum, val);
 214}
 215
 216/* Caller must hold extreg_lock. */
 217static int ext_read(struct phy_device *phydev, int page, u32 regnum)
 218{
 219	struct dp83640_private *dp83640 = phydev->priv;
 220	int val;
 221
 222	if (dp83640->clock->page != page) {
 223		broadcast_write(phydev, PAGESEL, page);
 224		dp83640->clock->page = page;
 225	}
 226	val = phy_read(phydev, regnum);
 227
 228	return val;
 229}
 230
 231/* Caller must hold extreg_lock. */
 232static void ext_write(int broadcast, struct phy_device *phydev,
 233		      int page, u32 regnum, u16 val)
 234{
 235	struct dp83640_private *dp83640 = phydev->priv;
 236
 237	if (dp83640->clock->page != page) {
 238		broadcast_write(phydev, PAGESEL, page);
 239		dp83640->clock->page = page;
 240	}
 241	if (broadcast)
 242		broadcast_write(phydev, regnum, val);
 243	else
 244		phy_write(phydev, regnum, val);
 245}
 246
 247/* Caller must hold extreg_lock. */
 248static int tdr_write(int bc, struct phy_device *dev,
 249		     const struct timespec64 *ts, u16 cmd)
 250{
 251	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_nsec & 0xffff);/* ns[15:0]  */
 252	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_nsec >> 16);   /* ns[31:16] */
 253	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_sec & 0xffff); /* sec[15:0] */
 254	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_sec >> 16);    /* sec[31:16]*/
 255
 256	ext_write(bc, dev, PAGE4, PTP_CTL, cmd);
 257
 258	return 0;
 259}
 260
 261/* convert phy timestamps into driver timestamps */
 262
 263static void phy2rxts(struct phy_rxts *p, struct rxts *rxts)
 264{
 265	u32 sec;
 266
 267	sec = p->sec_lo;
 268	sec |= p->sec_hi << 16;
 269
 270	rxts->ns = p->ns_lo;
 271	rxts->ns |= (p->ns_hi & 0x3fff) << 16;
 272	rxts->ns += ((u64)sec) * 1000000000ULL;
 273	rxts->seqid = p->seqid;
 274	rxts->msgtype = (p->msgtype >> 12) & 0xf;
 275	rxts->hash = p->msgtype & 0x0fff;
 276	rxts->tmo = jiffies + SKB_TIMESTAMP_TIMEOUT;
 277}
 278
 279static u64 phy2txts(struct phy_txts *p)
 280{
 281	u64 ns;
 282	u32 sec;
 283
 284	sec = p->sec_lo;
 285	sec |= p->sec_hi << 16;
 286
 287	ns = p->ns_lo;
 288	ns |= (p->ns_hi & 0x3fff) << 16;
 289	ns += ((u64)sec) * 1000000000ULL;
 290
 291	return ns;
 292}
 293
 294static int periodic_output(struct dp83640_clock *clock,
 295			   struct ptp_clock_request *clkreq, bool on,
 296			   int trigger)
 297{
 298	struct dp83640_private *dp83640 = clock->chosen;
 299	struct phy_device *phydev = dp83640->phydev;
 300	u32 sec, nsec, pwidth;
 301	u16 gpio, ptp_trig, val;
 302
 303	if (on) {
 304		gpio = 1 + ptp_find_pin(clock->ptp_clock, PTP_PF_PEROUT,
 305					trigger);
 306		if (gpio < 1)
 307			return -EINVAL;
 308	} else {
 309		gpio = 0;
 310	}
 311
 312	ptp_trig = TRIG_WR |
 313		(trigger & TRIG_CSEL_MASK) << TRIG_CSEL_SHIFT |
 314		(gpio & TRIG_GPIO_MASK) << TRIG_GPIO_SHIFT |
 315		TRIG_PER |
 316		TRIG_PULSE;
 317
 318	val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
 319
 320	if (!on) {
 321		val |= TRIG_DIS;
 322		mutex_lock(&clock->extreg_lock);
 323		ext_write(0, phydev, PAGE5, PTP_TRIG, ptp_trig);
 324		ext_write(0, phydev, PAGE4, PTP_CTL, val);
 325		mutex_unlock(&clock->extreg_lock);
 326		return 0;
 327	}
 328
 329	sec = clkreq->perout.start.sec;
 330	nsec = clkreq->perout.start.nsec;
 331	pwidth = clkreq->perout.period.sec * 1000000000UL;
 332	pwidth += clkreq->perout.period.nsec;
 333	pwidth /= 2;
 334
 335	mutex_lock(&clock->extreg_lock);
 336
 337	ext_write(0, phydev, PAGE5, PTP_TRIG, ptp_trig);
 338
 339	/*load trigger*/
 340	val |= TRIG_LOAD;
 341	ext_write(0, phydev, PAGE4, PTP_CTL, val);
 342	ext_write(0, phydev, PAGE4, PTP_TDR, nsec & 0xffff);   /* ns[15:0] */
 343	ext_write(0, phydev, PAGE4, PTP_TDR, nsec >> 16);      /* ns[31:16] */
 344	ext_write(0, phydev, PAGE4, PTP_TDR, sec & 0xffff);    /* sec[15:0] */
 345	ext_write(0, phydev, PAGE4, PTP_TDR, sec >> 16);       /* sec[31:16] */
 346	ext_write(0, phydev, PAGE4, PTP_TDR, pwidth & 0xffff); /* ns[15:0] */
 347	ext_write(0, phydev, PAGE4, PTP_TDR, pwidth >> 16);    /* ns[31:16] */
 348	/* Triggers 0 and 1 has programmable pulsewidth2 */
 349	if (trigger < 2) {
 350		ext_write(0, phydev, PAGE4, PTP_TDR, pwidth & 0xffff);
 351		ext_write(0, phydev, PAGE4, PTP_TDR, pwidth >> 16);
 352	}
 353
 354	/*enable trigger*/
 355	val &= ~TRIG_LOAD;
 356	val |= TRIG_EN;
 357	ext_write(0, phydev, PAGE4, PTP_CTL, val);
 358
 359	mutex_unlock(&clock->extreg_lock);
 360	return 0;
 361}
 362
 363/* ptp clock methods */
 364
 365static int ptp_dp83640_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
 366{
 367	struct dp83640_clock *clock =
 368		container_of(ptp, struct dp83640_clock, caps);
 369	struct phy_device *phydev = clock->chosen->phydev;
 370	u64 rate;
 371	int neg_adj = 0;
 372	u16 hi, lo;
 373
 374	if (scaled_ppm < 0) {
 375		neg_adj = 1;
 376		scaled_ppm = -scaled_ppm;
 377	}
 378	rate = scaled_ppm;
 379	rate <<= 13;
 380	rate = div_u64(rate, 15625);
 381
 382	hi = (rate >> 16) & PTP_RATE_HI_MASK;
 383	if (neg_adj)
 384		hi |= PTP_RATE_DIR;
 385
 386	lo = rate & 0xffff;
 387
 388	mutex_lock(&clock->extreg_lock);
 389
 390	ext_write(1, phydev, PAGE4, PTP_RATEH, hi);
 391	ext_write(1, phydev, PAGE4, PTP_RATEL, lo);
 392
 393	mutex_unlock(&clock->extreg_lock);
 394
 395	return 0;
 396}
 397
 398static int ptp_dp83640_adjtime(struct ptp_clock_info *ptp, s64 delta)
 399{
 400	struct dp83640_clock *clock =
 401		container_of(ptp, struct dp83640_clock, caps);
 402	struct phy_device *phydev = clock->chosen->phydev;
 403	struct timespec64 ts;
 404	int err;
 405
 406	delta += ADJTIME_FIX;
 407
 408	ts = ns_to_timespec64(delta);
 409
 410	mutex_lock(&clock->extreg_lock);
 411
 412	err = tdr_write(1, phydev, &ts, PTP_STEP_CLK);
 413
 414	mutex_unlock(&clock->extreg_lock);
 415
 416	return err;
 417}
 418
 419static int ptp_dp83640_gettime(struct ptp_clock_info *ptp,
 420			       struct timespec64 *ts)
 421{
 422	struct dp83640_clock *clock =
 423		container_of(ptp, struct dp83640_clock, caps);
 424	struct phy_device *phydev = clock->chosen->phydev;
 425	unsigned int val[4];
 426
 427	mutex_lock(&clock->extreg_lock);
 428
 429	ext_write(0, phydev, PAGE4, PTP_CTL, PTP_RD_CLK);
 430
 431	val[0] = ext_read(phydev, PAGE4, PTP_TDR); /* ns[15:0] */
 432	val[1] = ext_read(phydev, PAGE4, PTP_TDR); /* ns[31:16] */
 433	val[2] = ext_read(phydev, PAGE4, PTP_TDR); /* sec[15:0] */
 434	val[3] = ext_read(phydev, PAGE4, PTP_TDR); /* sec[31:16] */
 435
 436	mutex_unlock(&clock->extreg_lock);
 437
 438	ts->tv_nsec = val[0] | (val[1] << 16);
 439	ts->tv_sec  = val[2] | (val[3] << 16);
 440
 441	return 0;
 442}
 443
 444static int ptp_dp83640_settime(struct ptp_clock_info *ptp,
 445			       const struct timespec64 *ts)
 446{
 447	struct dp83640_clock *clock =
 448		container_of(ptp, struct dp83640_clock, caps);
 449	struct phy_device *phydev = clock->chosen->phydev;
 450	int err;
 451
 452	mutex_lock(&clock->extreg_lock);
 453
 454	err = tdr_write(1, phydev, ts, PTP_LOAD_CLK);
 455
 456	mutex_unlock(&clock->extreg_lock);
 457
 458	return err;
 459}
 460
 461static int ptp_dp83640_enable(struct ptp_clock_info *ptp,
 462			      struct ptp_clock_request *rq, int on)
 463{
 464	struct dp83640_clock *clock =
 465		container_of(ptp, struct dp83640_clock, caps);
 466	struct phy_device *phydev = clock->chosen->phydev;
 467	unsigned int index;
 468	u16 evnt, event_num, gpio_num;
 469
 470	switch (rq->type) {
 471	case PTP_CLK_REQ_EXTTS:
 472		/* Reject requests with unsupported flags */
 473		if (rq->extts.flags & ~(PTP_ENABLE_FEATURE |
 474					PTP_RISING_EDGE |
 475					PTP_FALLING_EDGE |
 476					PTP_STRICT_FLAGS))
 477			return -EOPNOTSUPP;
 478
 479		/* Reject requests to enable time stamping on both edges. */
 480		if ((rq->extts.flags & PTP_STRICT_FLAGS) &&
 481		    (rq->extts.flags & PTP_ENABLE_FEATURE) &&
 482		    (rq->extts.flags & PTP_EXTTS_EDGES) == PTP_EXTTS_EDGES)
 483			return -EOPNOTSUPP;
 484
 485		index = rq->extts.index;
 486		if (index >= N_EXT_TS)
 487			return -EINVAL;
 488		event_num = EXT_EVENT + index;
 489		evnt = EVNT_WR | (event_num & EVNT_SEL_MASK) << EVNT_SEL_SHIFT;
 490		if (on) {
 491			gpio_num = 1 + ptp_find_pin(clock->ptp_clock,
 492						    PTP_PF_EXTTS, index);
 493			if (gpio_num < 1)
 494				return -EINVAL;
 495			evnt |= (gpio_num & EVNT_GPIO_MASK) << EVNT_GPIO_SHIFT;
 496			if (rq->extts.flags & PTP_FALLING_EDGE)
 497				evnt |= EVNT_FALL;
 498			else
 499				evnt |= EVNT_RISE;
 500		}
 501		mutex_lock(&clock->extreg_lock);
 502		ext_write(0, phydev, PAGE5, PTP_EVNT, evnt);
 503		mutex_unlock(&clock->extreg_lock);
 504		return 0;
 505
 506	case PTP_CLK_REQ_PEROUT:
 507		/* Reject requests with unsupported flags */
 508		if (rq->perout.flags)
 509			return -EOPNOTSUPP;
 510		if (rq->perout.index >= N_PER_OUT)
 511			return -EINVAL;
 512		return periodic_output(clock, rq, on, rq->perout.index);
 513
 514	default:
 515		break;
 516	}
 517
 518	return -EOPNOTSUPP;
 519}
 520
 521static int ptp_dp83640_verify(struct ptp_clock_info *ptp, unsigned int pin,
 522			      enum ptp_pin_function func, unsigned int chan)
 523{
 524	struct dp83640_clock *clock =
 525		container_of(ptp, struct dp83640_clock, caps);
 526
 527	if (clock->caps.pin_config[pin].func == PTP_PF_PHYSYNC &&
 528	    !list_empty(&clock->phylist))
 529		return 1;
 530
 531	if (func == PTP_PF_PHYSYNC)
 532		return 1;
 533
 534	return 0;
 535}
 536
 537static u8 status_frame_dst[6] = { 0x01, 0x1B, 0x19, 0x00, 0x00, 0x00 };
 538static u8 status_frame_src[6] = { 0x08, 0x00, 0x17, 0x0B, 0x6B, 0x0F };
 539
 540static void enable_status_frames(struct phy_device *phydev, bool on)
 541{
 542	struct dp83640_private *dp83640 = phydev->priv;
 543	struct dp83640_clock *clock = dp83640->clock;
 544	u16 cfg0 = 0, ver;
 545
 546	if (on)
 547		cfg0 = PSF_EVNT_EN | PSF_RXTS_EN | PSF_TXTS_EN | ENDIAN_FLAG;
 548
 549	ver = (PSF_PTPVER & VERSIONPTP_MASK) << VERSIONPTP_SHIFT;
 550
 551	mutex_lock(&clock->extreg_lock);
 552
 553	ext_write(0, phydev, PAGE5, PSF_CFG0, cfg0);
 554	ext_write(0, phydev, PAGE6, PSF_CFG1, ver);
 555
 556	mutex_unlock(&clock->extreg_lock);
 557
 558	if (!phydev->attached_dev) {
 559		phydev_warn(phydev,
 560			    "expected to find an attached netdevice\n");
 561		return;
 562	}
 563
 564	if (on) {
 565		if (dev_mc_add(phydev->attached_dev, status_frame_dst))
 566			phydev_warn(phydev, "failed to add mc address\n");
 567	} else {
 568		if (dev_mc_del(phydev->attached_dev, status_frame_dst))
 569			phydev_warn(phydev, "failed to delete mc address\n");
 570	}
 571}
 572
 573static bool is_status_frame(struct sk_buff *skb, int type)
 574{
 575	struct ethhdr *h = eth_hdr(skb);
 576
 577	if (PTP_CLASS_V2_L2 == type &&
 578	    !memcmp(h->h_source, status_frame_src, sizeof(status_frame_src)))
 579		return true;
 580	else
 581		return false;
 582}
 583
 584static int expired(struct rxts *rxts)
 585{
 586	return time_after(jiffies, rxts->tmo);
 587}
 588
 589/* Caller must hold rx_lock. */
 590static void prune_rx_ts(struct dp83640_private *dp83640)
 591{
 592	struct list_head *this, *next;
 593	struct rxts *rxts;
 594
 595	list_for_each_safe(this, next, &dp83640->rxts) {
 596		rxts = list_entry(this, struct rxts, list);
 597		if (expired(rxts)) {
 598			list_del_init(&rxts->list);
 599			list_add(&rxts->list, &dp83640->rxpool);
 600		}
 601	}
 602}
 603
 604/* synchronize the phyters so they act as one clock */
 605
 606static void enable_broadcast(struct phy_device *phydev, int init_page, int on)
 607{
 608	int val;
 609	phy_write(phydev, PAGESEL, 0);
 610	val = phy_read(phydev, PHYCR2);
 611	if (on)
 612		val |= BC_WRITE;
 613	else
 614		val &= ~BC_WRITE;
 615	phy_write(phydev, PHYCR2, val);
 616	phy_write(phydev, PAGESEL, init_page);
 617}
 618
 619static void recalibrate(struct dp83640_clock *clock)
 620{
 621	s64 now, diff;
 622	struct phy_txts event_ts;
 623	struct timespec64 ts;
 624	struct list_head *this;
 625	struct dp83640_private *tmp;
 626	struct phy_device *master = clock->chosen->phydev;
 627	u16 cal_gpio, cfg0, evnt, ptp_trig, trigger, val;
 628
 629	trigger = CAL_TRIGGER;
 630	cal_gpio = 1 + ptp_find_pin(clock->ptp_clock, PTP_PF_PHYSYNC, 0);
 631	if (cal_gpio < 1) {
 632		pr_err("PHY calibration pin not available - PHY is not calibrated.");
 633		return;
 634	}
 635
 636	mutex_lock(&clock->extreg_lock);
 637
 638	/*
 639	 * enable broadcast, disable status frames, enable ptp clock
 640	 */
 641	list_for_each(this, &clock->phylist) {
 642		tmp = list_entry(this, struct dp83640_private, list);
 643		enable_broadcast(tmp->phydev, clock->page, 1);
 644		tmp->cfg0 = ext_read(tmp->phydev, PAGE5, PSF_CFG0);
 645		ext_write(0, tmp->phydev, PAGE5, PSF_CFG0, 0);
 646		ext_write(0, tmp->phydev, PAGE4, PTP_CTL, PTP_ENABLE);
 647	}
 648	enable_broadcast(master, clock->page, 1);
 649	cfg0 = ext_read(master, PAGE5, PSF_CFG0);
 650	ext_write(0, master, PAGE5, PSF_CFG0, 0);
 651	ext_write(0, master, PAGE4, PTP_CTL, PTP_ENABLE);
 652
 653	/*
 654	 * enable an event timestamp
 655	 */
 656	evnt = EVNT_WR | EVNT_RISE | EVNT_SINGLE;
 657	evnt |= (CAL_EVENT & EVNT_SEL_MASK) << EVNT_SEL_SHIFT;
 658	evnt |= (cal_gpio & EVNT_GPIO_MASK) << EVNT_GPIO_SHIFT;
 659
 660	list_for_each(this, &clock->phylist) {
 661		tmp = list_entry(this, struct dp83640_private, list);
 662		ext_write(0, tmp->phydev, PAGE5, PTP_EVNT, evnt);
 663	}
 664	ext_write(0, master, PAGE5, PTP_EVNT, evnt);
 665
 666	/*
 667	 * configure a trigger
 668	 */
 669	ptp_trig = TRIG_WR | TRIG_IF_LATE | TRIG_PULSE;
 670	ptp_trig |= (trigger  & TRIG_CSEL_MASK) << TRIG_CSEL_SHIFT;
 671	ptp_trig |= (cal_gpio & TRIG_GPIO_MASK) << TRIG_GPIO_SHIFT;
 672	ext_write(0, master, PAGE5, PTP_TRIG, ptp_trig);
 673
 674	/* load trigger */
 675	val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
 676	val |= TRIG_LOAD;
 677	ext_write(0, master, PAGE4, PTP_CTL, val);
 678
 679	/* enable trigger */
 680	val &= ~TRIG_LOAD;
 681	val |= TRIG_EN;
 682	ext_write(0, master, PAGE4, PTP_CTL, val);
 683
 684	/* disable trigger */
 685	val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
 686	val |= TRIG_DIS;
 687	ext_write(0, master, PAGE4, PTP_CTL, val);
 688
 689	/*
 690	 * read out and correct offsets
 691	 */
 692	val = ext_read(master, PAGE4, PTP_STS);
 693	phydev_info(master, "master PTP_STS  0x%04hx\n", val);
 694	val = ext_read(master, PAGE4, PTP_ESTS);
 695	phydev_info(master, "master PTP_ESTS 0x%04hx\n", val);
 696	event_ts.ns_lo  = ext_read(master, PAGE4, PTP_EDATA);
 697	event_ts.ns_hi  = ext_read(master, PAGE4, PTP_EDATA);
 698	event_ts.sec_lo = ext_read(master, PAGE4, PTP_EDATA);
 699	event_ts.sec_hi = ext_read(master, PAGE4, PTP_EDATA);
 700	now = phy2txts(&event_ts);
 701
 702	list_for_each(this, &clock->phylist) {
 703		tmp = list_entry(this, struct dp83640_private, list);
 704		val = ext_read(tmp->phydev, PAGE4, PTP_STS);
 705		phydev_info(tmp->phydev, "slave  PTP_STS  0x%04hx\n", val);
 706		val = ext_read(tmp->phydev, PAGE4, PTP_ESTS);
 707		phydev_info(tmp->phydev, "slave  PTP_ESTS 0x%04hx\n", val);
 708		event_ts.ns_lo  = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 709		event_ts.ns_hi  = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 710		event_ts.sec_lo = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 711		event_ts.sec_hi = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 712		diff = now - (s64) phy2txts(&event_ts);
 713		phydev_info(tmp->phydev, "slave offset %lld nanoseconds\n",
 714			    diff);
 715		diff += ADJTIME_FIX;
 716		ts = ns_to_timespec64(diff);
 717		tdr_write(0, tmp->phydev, &ts, PTP_STEP_CLK);
 718	}
 719
 720	/*
 721	 * restore status frames
 722	 */
 723	list_for_each(this, &clock->phylist) {
 724		tmp = list_entry(this, struct dp83640_private, list);
 725		ext_write(0, tmp->phydev, PAGE5, PSF_CFG0, tmp->cfg0);
 726	}
 727	ext_write(0, master, PAGE5, PSF_CFG0, cfg0);
 728
 729	mutex_unlock(&clock->extreg_lock);
 730}
 731
 732/* time stamping methods */
 733
 734static inline u16 exts_chan_to_edata(int ch)
 735{
 736	return 1 << ((ch + EXT_EVENT) * 2);
 737}
 738
 739static int decode_evnt(struct dp83640_private *dp83640,
 740		       void *data, int len, u16 ests)
 741{
 742	struct phy_txts *phy_txts;
 743	struct ptp_clock_event event;
 744	int i, parsed;
 745	int words = (ests >> EVNT_TS_LEN_SHIFT) & EVNT_TS_LEN_MASK;
 746	u16 ext_status = 0;
 747
 748	/* calculate length of the event timestamp status message */
 749	if (ests & MULT_EVNT)
 750		parsed = (words + 2) * sizeof(u16);
 751	else
 752		parsed = (words + 1) * sizeof(u16);
 753
 754	/* check if enough data is available */
 755	if (len < parsed)
 756		return len;
 757
 758	if (ests & MULT_EVNT) {
 759		ext_status = *(u16 *) data;
 760		data += sizeof(ext_status);
 761	}
 762
 763	phy_txts = data;
 764
 765	switch (words) {
 766	case 3:
 767		dp83640->edata.sec_hi = phy_txts->sec_hi;
 768		/* fall through */
 769	case 2:
 770		dp83640->edata.sec_lo = phy_txts->sec_lo;
 771		/* fall through */
 772	case 1:
 773		dp83640->edata.ns_hi = phy_txts->ns_hi;
 774		/* fall through */
 775	case 0:
 776		dp83640->edata.ns_lo = phy_txts->ns_lo;
 777	}
 778
 779	if (!ext_status) {
 780		i = ((ests >> EVNT_NUM_SHIFT) & EVNT_NUM_MASK) - EXT_EVENT;
 781		ext_status = exts_chan_to_edata(i);
 782	}
 783
 784	event.type = PTP_CLOCK_EXTTS;
 785	event.timestamp = phy2txts(&dp83640->edata);
 786
 787	/* Compensate for input path and synchronization delays */
 788	event.timestamp -= 35;
 789
 790	for (i = 0; i < N_EXT_TS; i++) {
 791		if (ext_status & exts_chan_to_edata(i)) {
 792			event.index = i;
 793			ptp_clock_event(dp83640->clock->ptp_clock, &event);
 794		}
 795	}
 796
 797	return parsed;
 798}
 799
 800#define DP83640_PACKET_HASH_OFFSET	20
 801#define DP83640_PACKET_HASH_LEN		10
 802
 803static int match(struct sk_buff *skb, unsigned int type, struct rxts *rxts)
 804{
 805	u16 *seqid, hash;
 806	unsigned int offset = 0;
 807	u8 *msgtype, *data = skb_mac_header(skb);
 808
 809	/* check sequenceID, messageType, 12 bit hash of offset 20-29 */
 810
 811	if (type & PTP_CLASS_VLAN)
 812		offset += VLAN_HLEN;
 813
 814	switch (type & PTP_CLASS_PMASK) {
 815	case PTP_CLASS_IPV4:
 816		offset += ETH_HLEN + IPV4_HLEN(data + offset) + UDP_HLEN;
 817		break;
 818	case PTP_CLASS_IPV6:
 819		offset += ETH_HLEN + IP6_HLEN + UDP_HLEN;
 820		break;
 821	case PTP_CLASS_L2:
 822		offset += ETH_HLEN;
 823		break;
 824	default:
 825		return 0;
 826	}
 827
 828	if (skb->len + ETH_HLEN < offset + OFF_PTP_SEQUENCE_ID + sizeof(*seqid))
 829		return 0;
 830
 831	if (unlikely(type & PTP_CLASS_V1))
 832		msgtype = data + offset + OFF_PTP_CONTROL;
 833	else
 834		msgtype = data + offset;
 835	if (rxts->msgtype != (*msgtype & 0xf))
 836		return 0;
 837
 838	seqid = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
 839	if (rxts->seqid != ntohs(*seqid))
 840		return 0;
 841
 842	hash = ether_crc(DP83640_PACKET_HASH_LEN,
 843			 data + offset + DP83640_PACKET_HASH_OFFSET) >> 20;
 844	if (rxts->hash != hash)
 845		return 0;
 846
 847	return 1;
 848}
 849
 850static void decode_rxts(struct dp83640_private *dp83640,
 851			struct phy_rxts *phy_rxts)
 852{
 853	struct rxts *rxts;
 854	struct skb_shared_hwtstamps *shhwtstamps = NULL;
 855	struct sk_buff *skb;
 856	unsigned long flags;
 857	u8 overflow;
 858
 859	overflow = (phy_rxts->ns_hi >> 14) & 0x3;
 860	if (overflow)
 861		pr_debug("rx timestamp queue overflow, count %d\n", overflow);
 862
 863	spin_lock_irqsave(&dp83640->rx_lock, flags);
 864
 865	prune_rx_ts(dp83640);
 866
 867	if (list_empty(&dp83640->rxpool)) {
 868		pr_debug("rx timestamp pool is empty\n");
 869		goto out;
 870	}
 871	rxts = list_first_entry(&dp83640->rxpool, struct rxts, list);
 872	list_del_init(&rxts->list);
 873	phy2rxts(phy_rxts, rxts);
 874
 875	spin_lock(&dp83640->rx_queue.lock);
 876	skb_queue_walk(&dp83640->rx_queue, skb) {
 877		struct dp83640_skb_info *skb_info;
 878
 879		skb_info = (struct dp83640_skb_info *)skb->cb;
 880		if (match(skb, skb_info->ptp_type, rxts)) {
 881			__skb_unlink(skb, &dp83640->rx_queue);
 882			shhwtstamps = skb_hwtstamps(skb);
 883			memset(shhwtstamps, 0, sizeof(*shhwtstamps));
 884			shhwtstamps->hwtstamp = ns_to_ktime(rxts->ns);
 885			list_add(&rxts->list, &dp83640->rxpool);
 886			break;
 887		}
 888	}
 889	spin_unlock(&dp83640->rx_queue.lock);
 890
 891	if (!shhwtstamps)
 892		list_add_tail(&rxts->list, &dp83640->rxts);
 893out:
 894	spin_unlock_irqrestore(&dp83640->rx_lock, flags);
 895
 896	if (shhwtstamps)
 897		netif_rx_ni(skb);
 898}
 899
 900static void decode_txts(struct dp83640_private *dp83640,
 901			struct phy_txts *phy_txts)
 902{
 903	struct skb_shared_hwtstamps shhwtstamps;
 904	struct dp83640_skb_info *skb_info;
 905	struct sk_buff *skb;
 
 906	u8 overflow;
 907	u64 ns;
 908
 909	/* We must already have the skb that triggered this. */
 910again:
 911	skb = skb_dequeue(&dp83640->tx_queue);
 
 912	if (!skb) {
 913		pr_debug("have timestamp but tx_queue empty\n");
 914		return;
 915	}
 916
 917	overflow = (phy_txts->ns_hi >> 14) & 0x3;
 918	if (overflow) {
 919		pr_debug("tx timestamp queue overflow, count %d\n", overflow);
 920		while (skb) {
 921			kfree_skb(skb);
 922			skb = skb_dequeue(&dp83640->tx_queue);
 923		}
 924		return;
 925	}
 926	skb_info = (struct dp83640_skb_info *)skb->cb;
 927	if (time_after(jiffies, skb_info->tmo)) {
 928		kfree_skb(skb);
 929		goto again;
 930	}
 931
 932	ns = phy2txts(phy_txts);
 933	memset(&shhwtstamps, 0, sizeof(shhwtstamps));
 934	shhwtstamps.hwtstamp = ns_to_ktime(ns);
 935	skb_complete_tx_timestamp(skb, &shhwtstamps);
 936}
 937
 938static void decode_status_frame(struct dp83640_private *dp83640,
 939				struct sk_buff *skb)
 940{
 941	struct phy_rxts *phy_rxts;
 942	struct phy_txts *phy_txts;
 943	u8 *ptr;
 944	int len, size;
 945	u16 ests, type;
 946
 947	ptr = skb->data + 2;
 948
 949	for (len = skb_headlen(skb) - 2; len > sizeof(type); len -= size) {
 950
 951		type = *(u16 *)ptr;
 952		ests = type & 0x0fff;
 953		type = type & 0xf000;
 954		len -= sizeof(type);
 955		ptr += sizeof(type);
 956
 957		if (PSF_RX == type && len >= sizeof(*phy_rxts)) {
 958
 959			phy_rxts = (struct phy_rxts *) ptr;
 960			decode_rxts(dp83640, phy_rxts);
 961			size = sizeof(*phy_rxts);
 962
 963		} else if (PSF_TX == type && len >= sizeof(*phy_txts)) {
 964
 965			phy_txts = (struct phy_txts *) ptr;
 966			decode_txts(dp83640, phy_txts);
 967			size = sizeof(*phy_txts);
 968
 969		} else if (PSF_EVNT == type) {
 970
 971			size = decode_evnt(dp83640, ptr, len, ests);
 972
 973		} else {
 974			size = 0;
 975			break;
 976		}
 977		ptr += size;
 978	}
 979}
 980
 981static int is_sync(struct sk_buff *skb, int type)
 982{
 983	u8 *data = skb->data, *msgtype;
 984	unsigned int offset = 0;
 985
 986	if (type & PTP_CLASS_VLAN)
 987		offset += VLAN_HLEN;
 988
 989	switch (type & PTP_CLASS_PMASK) {
 990	case PTP_CLASS_IPV4:
 991		offset += ETH_HLEN + IPV4_HLEN(data + offset) + UDP_HLEN;
 992		break;
 993	case PTP_CLASS_IPV6:
 994		offset += ETH_HLEN + IP6_HLEN + UDP_HLEN;
 995		break;
 996	case PTP_CLASS_L2:
 997		offset += ETH_HLEN;
 998		break;
 999	default:
1000		return 0;
1001	}
1002
1003	if (type & PTP_CLASS_V1)
1004		offset += OFF_PTP_CONTROL;
1005
1006	if (skb->len < offset + 1)
1007		return 0;
1008
1009	msgtype = data + offset;
1010
1011	return (*msgtype & 0xf) == 0;
1012}
1013
1014static void dp83640_free_clocks(void)
1015{
1016	struct dp83640_clock *clock;
1017	struct list_head *this, *next;
1018
1019	mutex_lock(&phyter_clocks_lock);
1020
1021	list_for_each_safe(this, next, &phyter_clocks) {
1022		clock = list_entry(this, struct dp83640_clock, list);
1023		if (!list_empty(&clock->phylist)) {
1024			pr_warn("phy list non-empty while unloading\n");
1025			BUG();
1026		}
1027		list_del(&clock->list);
1028		mutex_destroy(&clock->extreg_lock);
1029		mutex_destroy(&clock->clock_lock);
1030		put_device(&clock->bus->dev);
1031		kfree(clock->caps.pin_config);
1032		kfree(clock);
1033	}
1034
1035	mutex_unlock(&phyter_clocks_lock);
1036}
1037
1038static void dp83640_clock_init(struct dp83640_clock *clock, struct mii_bus *bus)
1039{
1040	INIT_LIST_HEAD(&clock->list);
1041	clock->bus = bus;
1042	mutex_init(&clock->extreg_lock);
1043	mutex_init(&clock->clock_lock);
1044	INIT_LIST_HEAD(&clock->phylist);
1045	clock->caps.owner = THIS_MODULE;
1046	sprintf(clock->caps.name, "dp83640 timer");
1047	clock->caps.max_adj	= 1953124;
1048	clock->caps.n_alarm	= 0;
1049	clock->caps.n_ext_ts	= N_EXT_TS;
1050	clock->caps.n_per_out	= N_PER_OUT;
1051	clock->caps.n_pins	= DP83640_N_PINS;
1052	clock->caps.pps		= 0;
1053	clock->caps.adjfine	= ptp_dp83640_adjfine;
1054	clock->caps.adjtime	= ptp_dp83640_adjtime;
1055	clock->caps.gettime64	= ptp_dp83640_gettime;
1056	clock->caps.settime64	= ptp_dp83640_settime;
1057	clock->caps.enable	= ptp_dp83640_enable;
1058	clock->caps.verify	= ptp_dp83640_verify;
1059	/*
1060	 * Convert the module param defaults into a dynamic pin configuration.
1061	 */
1062	dp83640_gpio_defaults(clock->caps.pin_config);
1063	/*
1064	 * Get a reference to this bus instance.
1065	 */
1066	get_device(&bus->dev);
1067}
1068
1069static int choose_this_phy(struct dp83640_clock *clock,
1070			   struct phy_device *phydev)
1071{
1072	if (chosen_phy == -1 && !clock->chosen)
1073		return 1;
1074
1075	if (chosen_phy == phydev->mdio.addr)
1076		return 1;
1077
1078	return 0;
1079}
1080
1081static struct dp83640_clock *dp83640_clock_get(struct dp83640_clock *clock)
1082{
1083	if (clock)
1084		mutex_lock(&clock->clock_lock);
1085	return clock;
1086}
1087
1088/*
1089 * Look up and lock a clock by bus instance.
1090 * If there is no clock for this bus, then create it first.
1091 */
1092static struct dp83640_clock *dp83640_clock_get_bus(struct mii_bus *bus)
1093{
1094	struct dp83640_clock *clock = NULL, *tmp;
1095	struct list_head *this;
1096
1097	mutex_lock(&phyter_clocks_lock);
1098
1099	list_for_each(this, &phyter_clocks) {
1100		tmp = list_entry(this, struct dp83640_clock, list);
1101		if (tmp->bus == bus) {
1102			clock = tmp;
1103			break;
1104		}
1105	}
1106	if (clock)
1107		goto out;
1108
1109	clock = kzalloc(sizeof(struct dp83640_clock), GFP_KERNEL);
1110	if (!clock)
1111		goto out;
1112
1113	clock->caps.pin_config = kcalloc(DP83640_N_PINS,
1114					 sizeof(struct ptp_pin_desc),
1115					 GFP_KERNEL);
1116	if (!clock->caps.pin_config) {
1117		kfree(clock);
1118		clock = NULL;
1119		goto out;
1120	}
1121	dp83640_clock_init(clock, bus);
1122	list_add_tail(&phyter_clocks, &clock->list);
1123out:
1124	mutex_unlock(&phyter_clocks_lock);
1125
1126	return dp83640_clock_get(clock);
1127}
1128
1129static void dp83640_clock_put(struct dp83640_clock *clock)
1130{
1131	mutex_unlock(&clock->clock_lock);
1132}
1133
1134static int dp83640_probe(struct phy_device *phydev)
1135{
1136	struct dp83640_clock *clock;
1137	struct dp83640_private *dp83640;
1138	int err = -ENOMEM, i;
1139
1140	if (phydev->mdio.addr == BROADCAST_ADDR)
1141		return 0;
1142
1143	clock = dp83640_clock_get_bus(phydev->mdio.bus);
1144	if (!clock)
1145		goto no_clock;
1146
1147	dp83640 = kzalloc(sizeof(struct dp83640_private), GFP_KERNEL);
1148	if (!dp83640)
1149		goto no_memory;
1150
1151	dp83640->phydev = phydev;
1152	INIT_DELAYED_WORK(&dp83640->ts_work, rx_timestamp_work);
1153
1154	INIT_LIST_HEAD(&dp83640->rxts);
1155	INIT_LIST_HEAD(&dp83640->rxpool);
1156	for (i = 0; i < MAX_RXTS; i++)
1157		list_add(&dp83640->rx_pool_data[i].list, &dp83640->rxpool);
1158
1159	phydev->priv = dp83640;
1160
1161	spin_lock_init(&dp83640->rx_lock);
1162	skb_queue_head_init(&dp83640->rx_queue);
1163	skb_queue_head_init(&dp83640->tx_queue);
1164
1165	dp83640->clock = clock;
1166
1167	if (choose_this_phy(clock, phydev)) {
1168		clock->chosen = dp83640;
1169		clock->ptp_clock = ptp_clock_register(&clock->caps,
1170						      &phydev->mdio.dev);
1171		if (IS_ERR(clock->ptp_clock)) {
1172			err = PTR_ERR(clock->ptp_clock);
1173			goto no_register;
1174		}
1175	} else
1176		list_add_tail(&dp83640->list, &clock->phylist);
1177
1178	dp83640_clock_put(clock);
1179	return 0;
1180
1181no_register:
1182	clock->chosen = NULL;
1183	kfree(dp83640);
1184no_memory:
1185	dp83640_clock_put(clock);
1186no_clock:
1187	return err;
1188}
1189
1190static void dp83640_remove(struct phy_device *phydev)
1191{
1192	struct dp83640_clock *clock;
1193	struct list_head *this, *next;
1194	struct dp83640_private *tmp, *dp83640 = phydev->priv;
1195
1196	if (phydev->mdio.addr == BROADCAST_ADDR)
1197		return;
1198
1199	enable_status_frames(phydev, false);
1200	cancel_delayed_work_sync(&dp83640->ts_work);
1201
1202	skb_queue_purge(&dp83640->rx_queue);
1203	skb_queue_purge(&dp83640->tx_queue);
1204
1205	clock = dp83640_clock_get(dp83640->clock);
1206
1207	if (dp83640 == clock->chosen) {
1208		ptp_clock_unregister(clock->ptp_clock);
1209		clock->chosen = NULL;
1210	} else {
1211		list_for_each_safe(this, next, &clock->phylist) {
1212			tmp = list_entry(this, struct dp83640_private, list);
1213			if (tmp == dp83640) {
1214				list_del_init(&tmp->list);
1215				break;
1216			}
1217		}
1218	}
1219
1220	dp83640_clock_put(clock);
1221	kfree(dp83640);
1222}
1223
1224static int dp83640_soft_reset(struct phy_device *phydev)
1225{
1226	int ret;
1227
1228	ret = genphy_soft_reset(phydev);
1229	if (ret < 0)
1230		return ret;
1231
1232	/* From DP83640 datasheet: "Software driver code must wait 3 us
1233	 * following a software reset before allowing further serial MII
1234	 * operations with the DP83640."
1235	 */
1236	udelay(10);		/* Taking udelay inaccuracy into account */
1237
1238	return 0;
1239}
1240
1241static int dp83640_config_init(struct phy_device *phydev)
1242{
1243	struct dp83640_private *dp83640 = phydev->priv;
1244	struct dp83640_clock *clock = dp83640->clock;
1245
1246	if (clock->chosen && !list_empty(&clock->phylist))
1247		recalibrate(clock);
1248	else {
1249		mutex_lock(&clock->extreg_lock);
1250		enable_broadcast(phydev, clock->page, 1);
1251		mutex_unlock(&clock->extreg_lock);
1252	}
1253
1254	enable_status_frames(phydev, true);
1255
1256	mutex_lock(&clock->extreg_lock);
1257	ext_write(0, phydev, PAGE4, PTP_CTL, PTP_ENABLE);
1258	mutex_unlock(&clock->extreg_lock);
1259
1260	return 0;
1261}
1262
1263static int dp83640_ack_interrupt(struct phy_device *phydev)
1264{
1265	int err = phy_read(phydev, MII_DP83640_MISR);
1266
1267	if (err < 0)
1268		return err;
1269
1270	return 0;
1271}
1272
1273static int dp83640_config_intr(struct phy_device *phydev)
1274{
1275	int micr;
1276	int misr;
1277	int err;
1278
1279	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
1280		misr = phy_read(phydev, MII_DP83640_MISR);
1281		if (misr < 0)
1282			return misr;
1283		misr |=
1284			(MII_DP83640_MISR_ANC_INT_EN |
1285			MII_DP83640_MISR_DUP_INT_EN |
1286			MII_DP83640_MISR_SPD_INT_EN |
1287			MII_DP83640_MISR_LINK_INT_EN);
1288		err = phy_write(phydev, MII_DP83640_MISR, misr);
1289		if (err < 0)
1290			return err;
1291
1292		micr = phy_read(phydev, MII_DP83640_MICR);
1293		if (micr < 0)
1294			return micr;
1295		micr |=
1296			(MII_DP83640_MICR_OE |
1297			MII_DP83640_MICR_IE);
1298		return phy_write(phydev, MII_DP83640_MICR, micr);
1299	} else {
1300		micr = phy_read(phydev, MII_DP83640_MICR);
1301		if (micr < 0)
1302			return micr;
1303		micr &=
1304			~(MII_DP83640_MICR_OE |
1305			MII_DP83640_MICR_IE);
1306		err = phy_write(phydev, MII_DP83640_MICR, micr);
1307		if (err < 0)
1308			return err;
1309
1310		misr = phy_read(phydev, MII_DP83640_MISR);
1311		if (misr < 0)
1312			return misr;
1313		misr &=
1314			~(MII_DP83640_MISR_ANC_INT_EN |
1315			MII_DP83640_MISR_DUP_INT_EN |
1316			MII_DP83640_MISR_SPD_INT_EN |
1317			MII_DP83640_MISR_LINK_INT_EN);
1318		return phy_write(phydev, MII_DP83640_MISR, misr);
1319	}
1320}
1321
1322static int dp83640_hwtstamp(struct phy_device *phydev, struct ifreq *ifr)
1323{
1324	struct dp83640_private *dp83640 = phydev->priv;
1325	struct hwtstamp_config cfg;
1326	u16 txcfg0, rxcfg0;
1327
1328	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
1329		return -EFAULT;
1330
1331	if (cfg.flags) /* reserved for future extensions */
1332		return -EINVAL;
1333
1334	if (cfg.tx_type < 0 || cfg.tx_type > HWTSTAMP_TX_ONESTEP_SYNC)
1335		return -ERANGE;
1336
1337	dp83640->hwts_tx_en = cfg.tx_type;
1338
1339	switch (cfg.rx_filter) {
1340	case HWTSTAMP_FILTER_NONE:
1341		dp83640->hwts_rx_en = 0;
1342		dp83640->layer = 0;
1343		dp83640->version = 0;
1344		break;
1345	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1346	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1347	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
1348		dp83640->hwts_rx_en = 1;
1349		dp83640->layer = PTP_CLASS_L4;
1350		dp83640->version = PTP_CLASS_V1;
1351		break;
1352	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1353	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1354	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1355		dp83640->hwts_rx_en = 1;
1356		dp83640->layer = PTP_CLASS_L4;
1357		dp83640->version = PTP_CLASS_V2;
1358		break;
1359	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1360	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1361	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1362		dp83640->hwts_rx_en = 1;
1363		dp83640->layer = PTP_CLASS_L2;
1364		dp83640->version = PTP_CLASS_V2;
1365		break;
1366	case HWTSTAMP_FILTER_PTP_V2_EVENT:
1367	case HWTSTAMP_FILTER_PTP_V2_SYNC:
1368	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
1369		dp83640->hwts_rx_en = 1;
1370		dp83640->layer = PTP_CLASS_L4 | PTP_CLASS_L2;
1371		dp83640->version = PTP_CLASS_V2;
1372		break;
1373	default:
1374		return -ERANGE;
1375	}
1376
1377	txcfg0 = (dp83640->version & TX_PTP_VER_MASK) << TX_PTP_VER_SHIFT;
1378	rxcfg0 = (dp83640->version & TX_PTP_VER_MASK) << TX_PTP_VER_SHIFT;
1379
1380	if (dp83640->layer & PTP_CLASS_L2) {
1381		txcfg0 |= TX_L2_EN;
1382		rxcfg0 |= RX_L2_EN;
1383	}
1384	if (dp83640->layer & PTP_CLASS_L4) {
1385		txcfg0 |= TX_IPV6_EN | TX_IPV4_EN;
1386		rxcfg0 |= RX_IPV6_EN | RX_IPV4_EN;
1387	}
1388
1389	if (dp83640->hwts_tx_en)
1390		txcfg0 |= TX_TS_EN;
1391
1392	if (dp83640->hwts_tx_en == HWTSTAMP_TX_ONESTEP_SYNC)
1393		txcfg0 |= SYNC_1STEP | CHK_1STEP;
1394
1395	if (dp83640->hwts_rx_en)
1396		rxcfg0 |= RX_TS_EN;
1397
1398	mutex_lock(&dp83640->clock->extreg_lock);
1399
1400	ext_write(0, phydev, PAGE5, PTP_TXCFG0, txcfg0);
1401	ext_write(0, phydev, PAGE5, PTP_RXCFG0, rxcfg0);
1402
1403	mutex_unlock(&dp83640->clock->extreg_lock);
1404
1405	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1406}
1407
1408static void rx_timestamp_work(struct work_struct *work)
1409{
1410	struct dp83640_private *dp83640 =
1411		container_of(work, struct dp83640_private, ts_work.work);
1412	struct sk_buff *skb;
1413
1414	/* Deliver expired packets. */
1415	while ((skb = skb_dequeue(&dp83640->rx_queue))) {
1416		struct dp83640_skb_info *skb_info;
1417
1418		skb_info = (struct dp83640_skb_info *)skb->cb;
1419		if (!time_after(jiffies, skb_info->tmo)) {
1420			skb_queue_head(&dp83640->rx_queue, skb);
1421			break;
1422		}
1423
1424		netif_rx_ni(skb);
1425	}
1426
1427	if (!skb_queue_empty(&dp83640->rx_queue))
1428		schedule_delayed_work(&dp83640->ts_work, SKB_TIMESTAMP_TIMEOUT);
1429}
1430
1431static bool dp83640_rxtstamp(struct phy_device *phydev,
1432			     struct sk_buff *skb, int type)
1433{
1434	struct dp83640_private *dp83640 = phydev->priv;
1435	struct dp83640_skb_info *skb_info = (struct dp83640_skb_info *)skb->cb;
1436	struct list_head *this, *next;
1437	struct rxts *rxts;
1438	struct skb_shared_hwtstamps *shhwtstamps = NULL;
1439	unsigned long flags;
1440
1441	if (is_status_frame(skb, type)) {
1442		decode_status_frame(dp83640, skb);
1443		kfree_skb(skb);
1444		return true;
1445	}
1446
1447	if (!dp83640->hwts_rx_en)
1448		return false;
1449
1450	if ((type & dp83640->version) == 0 || (type & dp83640->layer) == 0)
1451		return false;
1452
1453	spin_lock_irqsave(&dp83640->rx_lock, flags);
1454	prune_rx_ts(dp83640);
1455	list_for_each_safe(this, next, &dp83640->rxts) {
1456		rxts = list_entry(this, struct rxts, list);
1457		if (match(skb, type, rxts)) {
1458			shhwtstamps = skb_hwtstamps(skb);
1459			memset(shhwtstamps, 0, sizeof(*shhwtstamps));
1460			shhwtstamps->hwtstamp = ns_to_ktime(rxts->ns);
1461			list_del_init(&rxts->list);
1462			list_add(&rxts->list, &dp83640->rxpool);
1463			break;
1464		}
1465	}
1466	spin_unlock_irqrestore(&dp83640->rx_lock, flags);
1467
1468	if (!shhwtstamps) {
1469		skb_info->ptp_type = type;
1470		skb_info->tmo = jiffies + SKB_TIMESTAMP_TIMEOUT;
1471		skb_queue_tail(&dp83640->rx_queue, skb);
1472		schedule_delayed_work(&dp83640->ts_work, SKB_TIMESTAMP_TIMEOUT);
1473	} else {
1474		netif_rx_ni(skb);
1475	}
1476
1477	return true;
1478}
1479
1480static void dp83640_txtstamp(struct phy_device *phydev,
1481			     struct sk_buff *skb, int type)
1482{
1483	struct dp83640_skb_info *skb_info = (struct dp83640_skb_info *)skb->cb;
1484	struct dp83640_private *dp83640 = phydev->priv;
1485
1486	switch (dp83640->hwts_tx_en) {
1487
1488	case HWTSTAMP_TX_ONESTEP_SYNC:
1489		if (is_sync(skb, type)) {
1490			kfree_skb(skb);
1491			return;
1492		}
1493		/* fall through */
1494	case HWTSTAMP_TX_ON:
1495		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1496		skb_info->tmo = jiffies + SKB_TIMESTAMP_TIMEOUT;
1497		skb_queue_tail(&dp83640->tx_queue, skb);
1498		break;
1499
1500	case HWTSTAMP_TX_OFF:
1501	default:
1502		kfree_skb(skb);
1503		break;
1504	}
1505}
1506
1507static int dp83640_ts_info(struct phy_device *dev, struct ethtool_ts_info *info)
1508{
1509	struct dp83640_private *dp83640 = dev->priv;
1510
1511	info->so_timestamping =
1512		SOF_TIMESTAMPING_TX_HARDWARE |
1513		SOF_TIMESTAMPING_RX_HARDWARE |
1514		SOF_TIMESTAMPING_RAW_HARDWARE;
1515	info->phc_index = ptp_clock_index(dp83640->clock->ptp_clock);
1516	info->tx_types =
1517		(1 << HWTSTAMP_TX_OFF) |
1518		(1 << HWTSTAMP_TX_ON) |
1519		(1 << HWTSTAMP_TX_ONESTEP_SYNC);
1520	info->rx_filters =
1521		(1 << HWTSTAMP_FILTER_NONE) |
1522		(1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
1523		(1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
1524		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
1525		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
1526	return 0;
1527}
1528
1529static struct phy_driver dp83640_driver = {
1530	.phy_id		= DP83640_PHY_ID,
1531	.phy_id_mask	= 0xfffffff0,
1532	.name		= "NatSemi DP83640",
1533	/* PHY_BASIC_FEATURES */
 
1534	.probe		= dp83640_probe,
1535	.remove		= dp83640_remove,
1536	.soft_reset	= dp83640_soft_reset,
1537	.config_init	= dp83640_config_init,
1538	.ack_interrupt  = dp83640_ack_interrupt,
1539	.config_intr    = dp83640_config_intr,
1540	.ts_info	= dp83640_ts_info,
1541	.hwtstamp	= dp83640_hwtstamp,
1542	.rxtstamp	= dp83640_rxtstamp,
1543	.txtstamp	= dp83640_txtstamp,
1544};
1545
1546static int __init dp83640_init(void)
1547{
1548	return phy_driver_register(&dp83640_driver, THIS_MODULE);
1549}
1550
1551static void __exit dp83640_exit(void)
1552{
1553	dp83640_free_clocks();
1554	phy_driver_unregister(&dp83640_driver);
1555}
1556
1557MODULE_DESCRIPTION("National Semiconductor DP83640 PHY driver");
1558MODULE_AUTHOR("Richard Cochran <richardcochran@gmail.com>");
1559MODULE_LICENSE("GPL");
1560
1561module_init(dp83640_init);
1562module_exit(dp83640_exit);
1563
1564static struct mdio_device_id __maybe_unused dp83640_tbl[] = {
1565	{ DP83640_PHY_ID, 0xfffffff0 },
1566	{ }
1567};
1568
1569MODULE_DEVICE_TABLE(mdio, dp83640_tbl);