Loading...
1/*
2 * Copyright 2017 Sean Wang <sean.wang@mediatek.com>
3 *
4 * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
5 */
6
7/dts-v1/;
8#include <dt-bindings/input/input.h>
9#include "mt7623.dtsi"
10#include "mt6323.dtsi"
11
12/ {
13 model = "Bananapi BPI-R2";
14 compatible = "bananapi,bpi-r2", "mediatek,mt7623";
15
16 aliases {
17 serial2 = &uart2;
18 };
19
20 chosen {
21 stdout-path = "serial2:115200n8";
22 };
23
24 cpus {
25 cpu@0 {
26 proc-supply = <&mt6323_vproc_reg>;
27 };
28
29 cpu@1 {
30 proc-supply = <&mt6323_vproc_reg>;
31 };
32
33 cpu@2 {
34 proc-supply = <&mt6323_vproc_reg>;
35 };
36
37 cpu@3 {
38 proc-supply = <&mt6323_vproc_reg>;
39 };
40 };
41
42 reg_1p8v: regulator-1p8v {
43 compatible = "regulator-fixed";
44 regulator-name = "fixed-1.8V";
45 regulator-min-microvolt = <1800000>;
46 regulator-max-microvolt = <1800000>;
47 regulator-boot-on;
48 regulator-always-on;
49 };
50
51 reg_3p3v: regulator-3p3v {
52 compatible = "regulator-fixed";
53 regulator-name = "fixed-3.3V";
54 regulator-min-microvolt = <3300000>;
55 regulator-max-microvolt = <3300000>;
56 regulator-boot-on;
57 regulator-always-on;
58 };
59
60 reg_5v: regulator-5v {
61 compatible = "regulator-fixed";
62 regulator-name = "fixed-5V";
63 regulator-min-microvolt = <5000000>;
64 regulator-max-microvolt = <5000000>;
65 regulator-boot-on;
66 regulator-always-on;
67 };
68
69 gpio-keys {
70 compatible = "gpio-keys";
71 pinctrl-names = "default";
72 pinctrl-0 = <&key_pins_a>;
73
74 factory {
75 label = "factory";
76 linux,code = <BTN_0>;
77 gpios = <&pio 256 GPIO_ACTIVE_LOW>;
78 };
79
80 wps {
81 label = "wps";
82 linux,code = <KEY_WPS_BUTTON>;
83 gpios = <&pio 257 GPIO_ACTIVE_HIGH>;
84 };
85 };
86
87 leds {
88 compatible = "gpio-leds";
89 pinctrl-names = "default";
90 pinctrl-0 = <&led_pins_a>;
91
92 blue {
93 label = "bpi-r2:pio:blue";
94 gpios = <&pio 241 GPIO_ACTIVE_HIGH>;
95 default-state = "off";
96 };
97
98 green {
99 label = "bpi-r2:pio:green";
100 gpios = <&pio 240 GPIO_ACTIVE_HIGH>;
101 default-state = "off";
102 };
103
104 red {
105 label = "bpi-r2:pio:red";
106 gpios = <&pio 239 GPIO_ACTIVE_HIGH>;
107 default-state = "off";
108 };
109 };
110
111 memory@80000000 {
112 reg = <0 0x80000000 0 0x40000000>;
113 };
114};
115
116&cir {
117 pinctrl-names = "default";
118 pinctrl-0 = <&cir_pins_a>;
119 status = "okay";
120};
121
122&crypto {
123 status = "okay";
124};
125
126ð {
127 status = "okay";
128
129 gmac0: mac@0 {
130 compatible = "mediatek,eth-mac";
131 reg = <0>;
132 phy-mode = "trgmii";
133
134 fixed-link {
135 speed = <1000>;
136 full-duplex;
137 pause;
138 };
139 };
140
141 mdio: mdio-bus {
142 #address-cells = <1>;
143 #size-cells = <0>;
144
145 switch@0 {
146 compatible = "mediatek,mt7530";
147 #address-cells = <1>;
148 #size-cells = <0>;
149 reg = <0>;
150 reset-gpios = <&pio 33 0>;
151 core-supply = <&mt6323_vpa_reg>;
152 io-supply = <&mt6323_vemc3v3_reg>;
153
154 ports {
155 #address-cells = <1>;
156 #size-cells = <0>;
157 reg = <0>;
158
159 port@0 {
160 reg = <0>;
161 label = "wan";
162 };
163
164 port@1 {
165 reg = <1>;
166 label = "lan0";
167 };
168
169 port@2 {
170 reg = <2>;
171 label = "lan1";
172 };
173
174 port@3 {
175 reg = <3>;
176 label = "lan2";
177 };
178
179 port@4 {
180 reg = <4>;
181 label = "lan3";
182 };
183
184 port@6 {
185 reg = <6>;
186 label = "cpu";
187 ethernet = <&gmac0>;
188 phy-mode = "trgmii";
189
190 fixed-link {
191 speed = <1000>;
192 full-duplex;
193 };
194 };
195 };
196 };
197 };
198};
199
200&i2c0 {
201 pinctrl-names = "default";
202 pinctrl-0 = <&i2c0_pins_a>;
203 status = "okay";
204};
205
206&i2c1 {
207 pinctrl-names = "default";
208 pinctrl-0 = <&i2c1_pins_a>;
209 status = "okay";
210};
211
212&mmc0 {
213 pinctrl-names = "default", "state_uhs";
214 pinctrl-0 = <&mmc0_pins_default>;
215 pinctrl-1 = <&mmc0_pins_uhs>;
216 status = "okay";
217 bus-width = <8>;
218 max-frequency = <50000000>;
219 cap-mmc-highspeed;
220 vmmc-supply = <®_3p3v>;
221 vqmmc-supply = <®_1p8v>;
222 non-removable;
223};
224
225&mmc1 {
226 pinctrl-names = "default", "state_uhs";
227 pinctrl-0 = <&mmc1_pins_default>;
228 pinctrl-1 = <&mmc1_pins_uhs>;
229 status = "okay";
230 bus-width = <4>;
231 max-frequency = <50000000>;
232 cap-sd-highspeed;
233 cd-gpios = <&pio 261 GPIO_ACTIVE_LOW>;
234 vmmc-supply = <®_3p3v>;
235 vqmmc-supply = <®_3p3v>;
236};
237
238&pcie {
239 pinctrl-names = "default";
240 pinctrl-0 = <&pcie_default>;
241 status = "okay";
242
243 pcie@0,0 {
244 status = "okay";
245 };
246
247 pcie@1,0 {
248 status = "okay";
249 };
250};
251
252&pcie0_phy {
253 status = "okay";
254};
255
256&pcie1_phy {
257 status = "okay";
258};
259
260&pio {
261 cir_pins_a:cir@0 {
262 pins-cir {
263 pinmux = <MT7623_PIN_46_IR_FUNC_IR>;
264 bias-disable;
265 };
266 };
267
268 i2c0_pins_a: i2c@0 {
269 pins-i2c0 {
270 pinmux = <MT7623_PIN_75_SDA0_FUNC_SDA0>,
271 <MT7623_PIN_76_SCL0_FUNC_SCL0>;
272 bias-disable;
273 };
274 };
275
276 i2c1_pins_a: i2c@1 {
277 pin-i2c1 {
278 pinmux = <MT7623_PIN_57_SDA1_FUNC_SDA1>,
279 <MT7623_PIN_58_SCL1_FUNC_SCL1>;
280 bias-disable;
281 };
282 };
283
284 i2s0_pins_a: i2s@0 {
285 pin-i2s0 {
286 pinmux = <MT7623_PIN_49_I2S0_DATA_FUNC_I2S0_DATA>,
287 <MT7623_PIN_72_I2S0_DATA_IN_FUNC_I2S0_DATA_IN>,
288 <MT7623_PIN_73_I2S0_LRCK_FUNC_I2S0_LRCK>,
289 <MT7623_PIN_74_I2S0_BCK_FUNC_I2S0_BCK>,
290 <MT7623_PIN_126_I2S0_MCLK_FUNC_I2S0_MCLK>;
291 drive-strength = <MTK_DRIVE_12mA>;
292 bias-pull-down;
293 };
294 };
295
296 i2s1_pins_a: i2s@1 {
297 pin-i2s1 {
298 pinmux = <MT7623_PIN_33_I2S1_DATA_FUNC_I2S1_DATA>,
299 <MT7623_PIN_34_I2S1_DATA_IN_FUNC_I2S1_DATA_IN>,
300 <MT7623_PIN_35_I2S1_BCK_FUNC_I2S1_BCK>,
301 <MT7623_PIN_36_I2S1_LRCK_FUNC_I2S1_LRCK>,
302 <MT7623_PIN_37_I2S1_MCLK_FUNC_I2S1_MCLK>;
303 drive-strength = <MTK_DRIVE_12mA>;
304 bias-pull-down;
305 };
306 };
307
308 key_pins_a: keys@0 {
309 pins-keys {
310 pinmux = <MT7623_PIN_256_GPIO256_FUNC_GPIO256>,
311 <MT7623_PIN_257_GPIO257_FUNC_GPIO257> ;
312 input-enable;
313 };
314 };
315
316 led_pins_a: leds@0 {
317 pins-leds {
318 pinmux = <MT7623_PIN_239_EXT_SDIO0_FUNC_GPIO239>,
319 <MT7623_PIN_240_EXT_XCS_FUNC_GPIO240>,
320 <MT7623_PIN_241_EXT_SCK_FUNC_GPIO241>;
321 };
322 };
323
324 mmc0_pins_default: mmc0default {
325 pins-cmd-dat {
326 pinmux = <MT7623_PIN_111_MSDC0_DAT7_FUNC_MSDC0_DAT7>,
327 <MT7623_PIN_112_MSDC0_DAT6_FUNC_MSDC0_DAT6>,
328 <MT7623_PIN_113_MSDC0_DAT5_FUNC_MSDC0_DAT5>,
329 <MT7623_PIN_114_MSDC0_DAT4_FUNC_MSDC0_DAT4>,
330 <MT7623_PIN_118_MSDC0_DAT3_FUNC_MSDC0_DAT3>,
331 <MT7623_PIN_119_MSDC0_DAT2_FUNC_MSDC0_DAT2>,
332 <MT7623_PIN_120_MSDC0_DAT1_FUNC_MSDC0_DAT1>,
333 <MT7623_PIN_121_MSDC0_DAT0_FUNC_MSDC0_DAT0>,
334 <MT7623_PIN_116_MSDC0_CMD_FUNC_MSDC0_CMD>;
335 input-enable;
336 bias-pull-up;
337 };
338
339 pins-clk {
340 pinmux = <MT7623_PIN_117_MSDC0_CLK_FUNC_MSDC0_CLK>;
341 bias-pull-down;
342 };
343
344 pins-rst {
345 pinmux = <MT7623_PIN_115_MSDC0_RSTB_FUNC_MSDC0_RSTB>;
346 bias-pull-up;
347 };
348 };
349
350 mmc0_pins_uhs: mmc0 {
351 pins-cmd-dat {
352 pinmux = <MT7623_PIN_111_MSDC0_DAT7_FUNC_MSDC0_DAT7>,
353 <MT7623_PIN_112_MSDC0_DAT6_FUNC_MSDC0_DAT6>,
354 <MT7623_PIN_113_MSDC0_DAT5_FUNC_MSDC0_DAT5>,
355 <MT7623_PIN_114_MSDC0_DAT4_FUNC_MSDC0_DAT4>,
356 <MT7623_PIN_118_MSDC0_DAT3_FUNC_MSDC0_DAT3>,
357 <MT7623_PIN_119_MSDC0_DAT2_FUNC_MSDC0_DAT2>,
358 <MT7623_PIN_120_MSDC0_DAT1_FUNC_MSDC0_DAT1>,
359 <MT7623_PIN_121_MSDC0_DAT0_FUNC_MSDC0_DAT0>,
360 <MT7623_PIN_116_MSDC0_CMD_FUNC_MSDC0_CMD>;
361 input-enable;
362 drive-strength = <MTK_DRIVE_2mA>;
363 bias-pull-up = <MTK_PUPD_SET_R1R0_01>;
364 };
365
366 pins-clk {
367 pinmux = <MT7623_PIN_117_MSDC0_CLK_FUNC_MSDC0_CLK>;
368 drive-strength = <MTK_DRIVE_2mA>;
369 bias-pull-down = <MTK_PUPD_SET_R1R0_01>;
370 };
371
372 pins-rst {
373 pinmux = <MT7623_PIN_115_MSDC0_RSTB_FUNC_MSDC0_RSTB>;
374 bias-pull-up;
375 };
376 };
377
378 mmc1_pins_default: mmc1default {
379 pins-cmd-dat {
380 pinmux = <MT7623_PIN_107_MSDC1_DAT0_FUNC_MSDC1_DAT0>,
381 <MT7623_PIN_108_MSDC1_DAT1_FUNC_MSDC1_DAT1>,
382 <MT7623_PIN_109_MSDC1_DAT2_FUNC_MSDC1_DAT2>,
383 <MT7623_PIN_110_MSDC1_DAT3_FUNC_MSDC1_DAT3>,
384 <MT7623_PIN_105_MSDC1_CMD_FUNC_MSDC1_CMD>;
385 input-enable;
386 drive-strength = <MTK_DRIVE_4mA>;
387 bias-pull-up = <MTK_PUPD_SET_R1R0_10>;
388 };
389
390 pins-clk {
391 pinmux = <MT7623_PIN_106_MSDC1_CLK_FUNC_MSDC1_CLK>;
392 bias-pull-down;
393 drive-strength = <MTK_DRIVE_4mA>;
394 };
395
396 pins-wp {
397 pinmux = <MT7623_PIN_29_EINT7_FUNC_MSDC1_WP>;
398 input-enable;
399 bias-pull-up;
400 };
401
402 pins-insert {
403 pinmux = <MT7623_PIN_261_MSDC1_INS_FUNC_GPIO261>;
404 bias-pull-up;
405 };
406 };
407
408 mmc1_pins_uhs: mmc1 {
409 pins-cmd-dat {
410 pinmux = <MT7623_PIN_107_MSDC1_DAT0_FUNC_MSDC1_DAT0>,
411 <MT7623_PIN_108_MSDC1_DAT1_FUNC_MSDC1_DAT1>,
412 <MT7623_PIN_109_MSDC1_DAT2_FUNC_MSDC1_DAT2>,
413 <MT7623_PIN_110_MSDC1_DAT3_FUNC_MSDC1_DAT3>,
414 <MT7623_PIN_105_MSDC1_CMD_FUNC_MSDC1_CMD>;
415 input-enable;
416 drive-strength = <MTK_DRIVE_4mA>;
417 bias-pull-up = <MTK_PUPD_SET_R1R0_10>;
418 };
419
420 pins-clk {
421 pinmux = <MT7623_PIN_106_MSDC1_CLK_FUNC_MSDC1_CLK>;
422 drive-strength = <MTK_DRIVE_4mA>;
423 bias-pull-down = <MTK_PUPD_SET_R1R0_10>;
424 };
425 };
426
427 pcie_default: pcie_pin_default {
428 pins_cmd_dat {
429 pinmux = <MT7623_PIN_208_AUD_EXT_CK1_FUNC_PCIE0_PERST_N>,
430 <MT7623_PIN_209_AUD_EXT_CK2_FUNC_PCIE1_PERST_N>;
431 bias-disable;
432 };
433 };
434
435 pwm_pins_a: pwm@0 {
436 pins-pwm {
437 pinmux = <MT7623_PIN_203_PWM0_FUNC_PWM0>,
438 <MT7623_PIN_204_PWM1_FUNC_PWM1>,
439 <MT7623_PIN_205_PWM2_FUNC_PWM2>,
440 <MT7623_PIN_206_PWM3_FUNC_PWM3>,
441 <MT7623_PIN_207_PWM4_FUNC_PWM4>;
442 };
443 };
444
445 spi0_pins_a: spi@0 {
446 pins-spi {
447 pinmux = <MT7623_PIN_53_SPI0_CSN_FUNC_SPI0_CS>,
448 <MT7623_PIN_54_SPI0_CK_FUNC_SPI0_CK>,
449 <MT7623_PIN_55_SPI0_MI_FUNC_SPI0_MI>,
450 <MT7623_PIN_56_SPI0_MO_FUNC_SPI0_MO>;
451 bias-disable;
452 };
453 };
454
455 uart0_pins_a: uart@0 {
456 pins-dat {
457 pinmux = <MT7623_PIN_79_URXD0_FUNC_URXD0>,
458 <MT7623_PIN_80_UTXD0_FUNC_UTXD0>;
459 };
460 };
461
462 uart1_pins_a: uart@1 {
463 pins-dat {
464 pinmux = <MT7623_PIN_81_URXD1_FUNC_URXD1>,
465 <MT7623_PIN_82_UTXD1_FUNC_UTXD1>;
466 };
467 };
468
469 uart2_pins_a: uart@2 {
470 pins-dat {
471 pinmux = <MT7623_PIN_14_GPIO14_FUNC_URXD2>,
472 <MT7623_PIN_15_GPIO15_FUNC_UTXD2>;
473 };
474 };
475};
476
477&pwm {
478 pinctrl-names = "default";
479 pinctrl-0 = <&pwm_pins_a>;
480 status = "okay";
481};
482
483&pwrap {
484 mt6323 {
485 mt6323led: led {
486 compatible = "mediatek,mt6323-led";
487 #address-cells = <1>;
488 #size-cells = <0>;
489
490 led@0 {
491 reg = <0>;
492 label = "bpi-r2:isink:green";
493 default-state = "off";
494 };
495
496 led@1 {
497 reg = <1>;
498 label = "bpi-r2:isink:red";
499 default-state = "off";
500 };
501
502 led@2 {
503 reg = <2>;
504 label = "bpi-r2:isink:blue";
505 default-state = "off";
506 };
507 };
508 };
509};
510
511&spi0 {
512 pinctrl-names = "default";
513 pinctrl-0 = <&spi0_pins_a>;
514 status = "okay";
515};
516
517&uart0 {
518 pinctrl-names = "default";
519 pinctrl-0 = <&uart0_pins_a>;
520 status = "okay";
521};
522
523&uart1 {
524 pinctrl-names = "default";
525 pinctrl-0 = <&uart1_pins_a>;
526 status = "okay";
527};
528
529&uart2 {
530 pinctrl-names = "default";
531 pinctrl-0 = <&uart2_pins_a>;
532 status = "okay";
533};
534
535&usb1 {
536 vusb33-supply = <®_3p3v>;
537 vbus-supply = <®_5v>;
538 status = "okay";
539};
540
541&usb2 {
542 vusb33-supply = <®_3p3v>;
543 vbus-supply = <®_5v>;
544 status = "okay";
545};
546
547&u3phy1 {
548 status = "okay";
549};
550
551&u3phy2 {
552 status = "okay";
553};
554
1/*
2 * Copyright 2017-2018 Sean Wang <sean.wang@mediatek.com>
3 *
4 * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
5 */
6
7/dts-v1/;
8#include <dt-bindings/input/input.h>
9#include "mt7623n.dtsi"
10#include "mt6323.dtsi"
11
12/ {
13 model = "Bananapi BPI-R2";
14 compatible = "bananapi,bpi-r2", "mediatek,mt7623";
15
16 aliases {
17 serial2 = &uart2;
18 };
19
20 chosen {
21 stdout-path = "serial2:115200n8";
22 };
23
24 connector {
25 compatible = "hdmi-connector";
26 label = "hdmi";
27 type = "d";
28 ddc-i2c-bus = <&hdmiddc0>;
29
30 port {
31 hdmi_connector_in: endpoint {
32 remote-endpoint = <&hdmi0_out>;
33 };
34 };
35 };
36
37 cpus {
38 cpu@0 {
39 proc-supply = <&mt6323_vproc_reg>;
40 };
41
42 cpu@1 {
43 proc-supply = <&mt6323_vproc_reg>;
44 };
45
46 cpu@2 {
47 proc-supply = <&mt6323_vproc_reg>;
48 };
49
50 cpu@3 {
51 proc-supply = <&mt6323_vproc_reg>;
52 };
53 };
54
55 reg_1p8v: regulator-1p8v {
56 compatible = "regulator-fixed";
57 regulator-name = "fixed-1.8V";
58 regulator-min-microvolt = <1800000>;
59 regulator-max-microvolt = <1800000>;
60 regulator-boot-on;
61 regulator-always-on;
62 };
63
64 reg_3p3v: regulator-3p3v {
65 compatible = "regulator-fixed";
66 regulator-name = "fixed-3.3V";
67 regulator-min-microvolt = <3300000>;
68 regulator-max-microvolt = <3300000>;
69 regulator-boot-on;
70 regulator-always-on;
71 };
72
73 reg_5v: regulator-5v {
74 compatible = "regulator-fixed";
75 regulator-name = "fixed-5V";
76 regulator-min-microvolt = <5000000>;
77 regulator-max-microvolt = <5000000>;
78 regulator-boot-on;
79 regulator-always-on;
80 };
81
82 reg_vgpu: fixedregulator@0 {
83 compatible = "regulator-fixed";
84 regulator-name = "vdd_fixed_vgpu";
85 regulator-min-microvolt = <1150000>;
86 regulator-max-microvolt = <1150000>;
87 };
88
89 gpio-keys {
90 compatible = "gpio-keys";
91 pinctrl-names = "default";
92 pinctrl-0 = <&key_pins_a>;
93
94 factory {
95 label = "factory";
96 linux,code = <BTN_0>;
97 gpios = <&pio 256 GPIO_ACTIVE_LOW>;
98 };
99
100 wps {
101 label = "wps";
102 linux,code = <KEY_WPS_BUTTON>;
103 gpios = <&pio 257 GPIO_ACTIVE_HIGH>;
104 };
105 };
106
107 leds {
108 compatible = "gpio-leds";
109 pinctrl-names = "default";
110 pinctrl-0 = <&led_pins_a>;
111
112 blue {
113 label = "bpi-r2:pio:blue";
114 gpios = <&pio 240 GPIO_ACTIVE_LOW>;
115 default-state = "off";
116 };
117
118 green {
119 label = "bpi-r2:pio:green";
120 gpios = <&pio 241 GPIO_ACTIVE_LOW>;
121 default-state = "off";
122 };
123
124 red {
125 label = "bpi-r2:pio:red";
126 gpios = <&pio 239 GPIO_ACTIVE_LOW>;
127 default-state = "off";
128 };
129 };
130
131 memory@80000000 {
132 device_type = "memory";
133 reg = <0 0x80000000 0 0x80000000>;
134 };
135};
136
137&bls {
138 status = "okay";
139};
140
141&btif {
142 status = "okay";
143};
144
145&cec {
146 status = "okay";
147};
148
149&cir {
150 pinctrl-names = "default";
151 pinctrl-0 = <&cir_pins_a>;
152 status = "okay";
153};
154
155&crypto {
156 status = "okay";
157};
158
159&dpi0 {
160 status = "okay";
161
162 ports {
163 #address-cells = <1>;
164 #size-cells = <0>;
165 port@0 {
166 reg = <0>;
167 dpi0_out: endpoint {
168 remote-endpoint = <&hdmi0_in>;
169 };
170 };
171 };
172};
173
174ð {
175 status = "okay";
176
177 gmac0: mac@0 {
178 compatible = "mediatek,eth-mac";
179 reg = <0>;
180 phy-mode = "trgmii";
181
182 fixed-link {
183 speed = <1000>;
184 full-duplex;
185 pause;
186 };
187 };
188
189 mdio: mdio-bus {
190 #address-cells = <1>;
191 #size-cells = <0>;
192
193 switch@0 {
194 compatible = "mediatek,mt7530";
195 reg = <0>;
196 reset-gpios = <&pio 33 0>;
197 core-supply = <&mt6323_vpa_reg>;
198 io-supply = <&mt6323_vemc3v3_reg>;
199
200 ports {
201 #address-cells = <1>;
202 #size-cells = <0>;
203
204 port@0 {
205 reg = <0>;
206 label = "wan";
207 };
208
209 port@1 {
210 reg = <1>;
211 label = "lan0";
212 };
213
214 port@2 {
215 reg = <2>;
216 label = "lan1";
217 };
218
219 port@3 {
220 reg = <3>;
221 label = "lan2";
222 };
223
224 port@4 {
225 reg = <4>;
226 label = "lan3";
227 };
228
229 port@6 {
230 reg = <6>;
231 label = "cpu";
232 ethernet = <&gmac0>;
233 phy-mode = "trgmii";
234
235 fixed-link {
236 speed = <1000>;
237 full-duplex;
238 pause;
239 };
240 };
241 };
242 };
243 };
244};
245
246&hdmi0 {
247 pinctrl-names = "default";
248 pinctrl-0 = <&hdmi_pins_a>;
249 status = "okay";
250
251 ports {
252 #address-cells = <1>;
253 #size-cells = <0>;
254 port@0 {
255 reg = <0>;
256 hdmi0_in: endpoint {
257 remote-endpoint = <&dpi0_out>;
258 };
259 };
260
261 port@1 {
262 reg = <1>;
263 hdmi0_out: endpoint {
264 remote-endpoint = <&hdmi_connector_in>;
265 };
266 };
267 };
268};
269
270&hdmiddc0 {
271 pinctrl-names = "default";
272 pinctrl-0 = <&hdmi_ddc_pins_a>;
273 status = "okay";
274};
275
276&hdmi_phy {
277 mediatek,ibias = <0xa>;
278 mediatek,ibias_up = <0x1c>;
279 status = "okay";
280};
281
282&i2c0 {
283 pinctrl-names = "default";
284 pinctrl-0 = <&i2c0_pins_a>;
285 status = "okay";
286};
287
288&i2c1 {
289 pinctrl-names = "default";
290 pinctrl-0 = <&i2c1_pins_a>;
291 status = "okay";
292};
293
294&mali {
295 mali-supply = <®_vgpu>;
296 status = "okay";
297};
298
299&mmc0 {
300 pinctrl-names = "default", "state_uhs";
301 pinctrl-0 = <&mmc0_pins_default>;
302 pinctrl-1 = <&mmc0_pins_uhs>;
303 status = "okay";
304 bus-width = <8>;
305 max-frequency = <50000000>;
306 cap-mmc-highspeed;
307 vmmc-supply = <®_3p3v>;
308 vqmmc-supply = <®_1p8v>;
309 non-removable;
310};
311
312&mmc1 {
313 pinctrl-names = "default", "state_uhs";
314 pinctrl-0 = <&mmc1_pins_default>;
315 pinctrl-1 = <&mmc1_pins_uhs>;
316 status = "okay";
317 bus-width = <4>;
318 max-frequency = <50000000>;
319 cap-sd-highspeed;
320 cd-gpios = <&pio 261 GPIO_ACTIVE_LOW>;
321 vmmc-supply = <®_3p3v>;
322 vqmmc-supply = <®_3p3v>;
323};
324
325&mt6323_leds {
326 status = "okay";
327
328 led@0 {
329 reg = <0>;
330 label = "bpi-r2:isink:green";
331 default-state = "off";
332 };
333
334 led@1 {
335 reg = <1>;
336 label = "bpi-r2:isink:red";
337 default-state = "off";
338 };
339
340 led@2 {
341 reg = <2>;
342 label = "bpi-r2:isink:blue";
343 default-state = "off";
344 };
345};
346
347&pcie {
348 pinctrl-names = "default";
349 pinctrl-0 = <&pcie_default>;
350 status = "okay";
351
352 pcie@0,0 {
353 status = "okay";
354 };
355
356 pcie@1,0 {
357 status = "okay";
358 };
359};
360
361&pcie0_phy {
362 status = "okay";
363};
364
365&pcie1_phy {
366 status = "okay";
367};
368
369&pwm {
370 pinctrl-names = "default";
371 pinctrl-0 = <&pwm_pins_a>;
372 status = "okay";
373};
374
375&spi0 {
376 pinctrl-names = "default";
377 pinctrl-0 = <&spi0_pins_a>;
378 status = "okay";
379};
380
381&uart0 {
382 pinctrl-names = "default";
383 pinctrl-0 = <&uart0_pins_a>;
384 status = "okay";
385};
386
387&uart1 {
388 pinctrl-names = "default";
389 pinctrl-0 = <&uart1_pins_a>;
390 status = "okay";
391};
392
393&uart2 {
394 pinctrl-names = "default";
395 pinctrl-0 = <&uart2_pins_a>;
396 status = "okay";
397};
398
399&usb1 {
400 vusb33-supply = <®_3p3v>;
401 vbus-supply = <®_5v>;
402 status = "okay";
403};
404
405&usb2 {
406 vusb33-supply = <®_3p3v>;
407 vbus-supply = <®_5v>;
408 status = "okay";
409};
410
411&u3phy1 {
412 status = "okay";
413};
414
415&u3phy2 {
416 status = "okay";
417};