Loading...
1/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * This file is dual-licensed: you can use it either under the terms
6 * of the GPL or the X11 license, at your option. Note that this dual
7 * licensing only applies to this file, and not this project as a
8 * whole.
9 *
10 * a) This file is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * version 2 as published by the Free Software Foundation.
13 *
14 * This file is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * Or, alternatively,
20 *
21 * b) Permission is hereby granted, free of charge, to any person
22 * obtaining a copy of this software and associated documentation
23 * files (the "Software"), to deal in the Software without
24 * restriction, including without limitation the rights to use,
25 * copy, modify, merge, publish, distribute, sublicense, and/or
26 * sell copies of the Software, and to permit persons to whom the
27 * Software is furnished to do so, subject to the following
28 * conditions:
29 *
30 * The above copyright notice and this permission notice shall be
31 * included in all copies or substantial portions of the Software.
32 *
33 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40 * OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43#include <dt-bindings/clock/imx6qdl-clock.h>
44#include <dt-bindings/gpio/gpio.h>
45#include <dt-bindings/input/input.h>
46
47/ {
48 chosen {
49 stdout-path = &uart2;
50 };
51
52 memory@10000000 {
53 reg = <0x10000000 0x40000000>;
54 };
55
56 regulators {
57 compatible = "simple-bus";
58 #address-cells = <1>;
59 #size-cells = <0>;
60
61 reg_2p5v: regulator@0 {
62 compatible = "regulator-fixed";
63 reg = <0>;
64 regulator-name = "2P5V";
65 regulator-min-microvolt = <2500000>;
66 regulator-max-microvolt = <2500000>;
67 regulator-always-on;
68 };
69
70 reg_3p3v: regulator@1 {
71 compatible = "regulator-fixed";
72 reg = <1>;
73 regulator-name = "3P3V";
74 regulator-min-microvolt = <3300000>;
75 regulator-max-microvolt = <3300000>;
76 regulator-always-on;
77 };
78
79 reg_usb_otg_vbus: regulator@2 {
80 compatible = "regulator-fixed";
81 reg = <2>;
82 regulator-name = "usb_otg_vbus";
83 regulator-min-microvolt = <5000000>;
84 regulator-max-microvolt = <5000000>;
85 gpio = <&gpio3 22 0>;
86 enable-active-high;
87 };
88
89 reg_can_xcvr: regulator@3 {
90 compatible = "regulator-fixed";
91 reg = <3>;
92 regulator-name = "CAN XCVR";
93 regulator-min-microvolt = <3300000>;
94 regulator-max-microvolt = <3300000>;
95 pinctrl-names = "default";
96 pinctrl-0 = <&pinctrl_can_xcvr>;
97 gpio = <&gpio1 2 GPIO_ACTIVE_LOW>;
98 };
99
100 reg_1p5v: regulator@4 {
101 compatible = "regulator-fixed";
102 reg = <4>;
103 regulator-name = "1P5V";
104 regulator-min-microvolt = <1500000>;
105 regulator-max-microvolt = <1500000>;
106 regulator-always-on;
107 };
108
109 reg_1p8v: regulator@5 {
110 compatible = "regulator-fixed";
111 reg = <5>;
112 regulator-name = "1P8V";
113 regulator-min-microvolt = <1800000>;
114 regulator-max-microvolt = <1800000>;
115 regulator-always-on;
116 };
117
118 reg_2p8v: regulator@6 {
119 compatible = "regulator-fixed";
120 reg = <6>;
121 regulator-name = "2P8V";
122 regulator-min-microvolt = <2800000>;
123 regulator-max-microvolt = <2800000>;
124 regulator-always-on;
125 };
126
127 reg_usb_h1_vbus: regulator@7 {
128 compatible = "regulator-fixed";
129 reg = <7>;
130 pinctrl-names = "default";
131 pinctrl-0 = <&pinctrl_usbh1>;
132 regulator-name = "usb_h1_vbus";
133 regulator-min-microvolt = <3300000>;
134 regulator-max-microvolt = <3300000>;
135 gpio = <&gpio7 12 GPIO_ACTIVE_HIGH>;
136 enable-active-high;
137 };
138 };
139
140 mipi_xclk: mipi_xclk {
141 compatible = "pwm-clock";
142 #clock-cells = <0>;
143 clock-frequency = <22000000>;
144 clock-output-names = "mipi_pwm3";
145 pwms = <&pwm3 0 45>; /* 1 / 45 ns = 22 MHz */
146 status = "okay";
147 };
148
149 gpio-keys {
150 compatible = "gpio-keys";
151 pinctrl-names = "default";
152 pinctrl-0 = <&pinctrl_gpio_keys>;
153
154 power {
155 label = "Power Button";
156 gpios = <&gpio2 3 GPIO_ACTIVE_LOW>;
157 linux,code = <KEY_POWER>;
158 wakeup-source;
159 };
160
161 menu {
162 label = "Menu";
163 gpios = <&gpio2 1 GPIO_ACTIVE_LOW>;
164 linux,code = <KEY_MENU>;
165 };
166
167 home {
168 label = "Home";
169 gpios = <&gpio2 4 GPIO_ACTIVE_LOW>;
170 linux,code = <KEY_HOME>;
171 };
172
173 back {
174 label = "Back";
175 gpios = <&gpio2 2 GPIO_ACTIVE_LOW>;
176 linux,code = <KEY_BACK>;
177 };
178
179 volume-up {
180 label = "Volume Up";
181 gpios = <&gpio7 13 GPIO_ACTIVE_LOW>;
182 linux,code = <KEY_VOLUMEUP>;
183 };
184
185 volume-down {
186 label = "Volume Down";
187 gpios = <&gpio4 5 GPIO_ACTIVE_LOW>;
188 linux,code = <KEY_VOLUMEDOWN>;
189 };
190 };
191
192 sound {
193 compatible = "fsl,imx6q-sabrelite-sgtl5000",
194 "fsl,imx-audio-sgtl5000";
195 model = "imx6q-sabrelite-sgtl5000";
196 ssi-controller = <&ssi1>;
197 audio-codec = <&codec>;
198 audio-routing =
199 "MIC_IN", "Mic Jack",
200 "Mic Jack", "Mic Bias",
201 "Headphone Jack", "HP_OUT";
202 mux-int-port = <1>;
203 mux-ext-port = <4>;
204 };
205
206 backlight_lcd: backlight-lcd {
207 compatible = "pwm-backlight";
208 pwms = <&pwm1 0 5000000>;
209 brightness-levels = <0 4 8 16 32 64 128 255>;
210 default-brightness-level = <7>;
211 power-supply = <®_3p3v>;
212 status = "okay";
213 };
214
215 backlight_lvds: backlight-lvds {
216 compatible = "pwm-backlight";
217 pwms = <&pwm4 0 5000000>;
218 brightness-levels = <0 4 8 16 32 64 128 255>;
219 default-brightness-level = <7>;
220 power-supply = <®_3p3v>;
221 status = "okay";
222 };
223
224 lcd_display: disp0 {
225 compatible = "fsl,imx-parallel-display";
226 #address-cells = <1>;
227 #size-cells = <0>;
228 interface-pix-fmt = "bgr666";
229 pinctrl-names = "default";
230 pinctrl-0 = <&pinctrl_j15>;
231 status = "okay";
232
233 port@0 {
234 reg = <0>;
235
236 lcd_display_in: endpoint {
237 remote-endpoint = <&ipu1_di0_disp0>;
238 };
239 };
240
241 port@1 {
242 reg = <1>;
243
244 lcd_display_out: endpoint {
245 remote-endpoint = <&lcd_panel_in>;
246 };
247 };
248 };
249
250 panel-lcd {
251 compatible = "okaya,rs800480t-7x0gp";
252 backlight = <&backlight_lcd>;
253
254 port {
255 lcd_panel_in: endpoint {
256 remote-endpoint = <&lcd_display_out>;
257 };
258 };
259 };
260
261 panel-lvds0 {
262 compatible = "hannstar,hsd100pxn1";
263 backlight = <&backlight_lvds>;
264
265 port {
266 panel_in: endpoint {
267 remote-endpoint = <&lvds0_out>;
268 };
269 };
270 };
271};
272
273&ipu1_csi0_from_ipu1_csi0_mux {
274 bus-width = <8>;
275 data-shift = <12>; /* Lines 19:12 used */
276 hsync-active = <1>;
277 vync-active = <1>;
278};
279
280&ipu1_csi0_mux_from_parallel_sensor {
281 remote-endpoint = <&ov5642_to_ipu1_csi0_mux>;
282};
283
284&ipu1_csi0 {
285 pinctrl-names = "default";
286 pinctrl-0 = <&pinctrl_ipu1_csi0>;
287};
288
289&audmux {
290 pinctrl-names = "default";
291 pinctrl-0 = <&pinctrl_audmux>;
292 status = "okay";
293};
294
295&can1 {
296 pinctrl-names = "default";
297 pinctrl-0 = <&pinctrl_can1>;
298 xceiver-supply = <®_can_xcvr>;
299 status = "okay";
300};
301
302&clks {
303 assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
304 <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
305 assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
306 <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
307};
308
309&ecspi1 {
310 cs-gpios = <&gpio3 19 0>;
311 pinctrl-names = "default";
312 pinctrl-0 = <&pinctrl_ecspi1>;
313 status = "okay";
314
315 flash: m25p80@0 {
316 compatible = "sst,sst25vf016b", "jedec,spi-nor";
317 spi-max-frequency = <20000000>;
318 reg = <0>;
319 };
320};
321
322&fec {
323 pinctrl-names = "default";
324 pinctrl-0 = <&pinctrl_enet>;
325 phy-mode = "rgmii";
326 phy-reset-gpios = <&gpio3 23 GPIO_ACTIVE_LOW>;
327 txen-skew-ps = <0>;
328 txc-skew-ps = <3000>;
329 rxdv-skew-ps = <0>;
330 rxc-skew-ps = <3000>;
331 rxd0-skew-ps = <0>;
332 rxd1-skew-ps = <0>;
333 rxd2-skew-ps = <0>;
334 rxd3-skew-ps = <0>;
335 txd0-skew-ps = <0>;
336 txd1-skew-ps = <0>;
337 txd2-skew-ps = <0>;
338 txd3-skew-ps = <0>;
339 status = "okay";
340};
341
342&hdmi {
343 ddc-i2c-bus = <&i2c2>;
344 status = "okay";
345};
346
347&i2c1 {
348 clock-frequency = <100000>;
349 pinctrl-names = "default";
350 pinctrl-0 = <&pinctrl_i2c1>;
351 status = "okay";
352
353 codec: sgtl5000@a {
354 compatible = "fsl,sgtl5000";
355 reg = <0x0a>;
356 clocks = <&clks IMX6QDL_CLK_CKO>;
357 VDDA-supply = <®_2p5v>;
358 VDDIO-supply = <®_3p3v>;
359 };
360};
361
362&i2c2 {
363 clock-frequency = <100000>;
364 pinctrl-names = "default";
365 pinctrl-0 = <&pinctrl_i2c2>;
366 status = "okay";
367
368 ov5640: camera@40 {
369 compatible = "ovti,ov5640";
370 pinctrl-names = "default";
371 pinctrl-0 = <&pinctrl_ov5640>;
372 reg = <0x40>;
373 clocks = <&mipi_xclk>;
374 clock-names = "xclk";
375 DOVDD-supply = <®_1p8v>;
376 AVDD-supply = <®_2p8v>;
377 DVDD-supply = <®_1p5v>;
378 reset-gpios = <&gpio2 5 GPIO_ACTIVE_LOW>; /* NANDF_D5 */
379 powerdown-gpios = <&gpio6 9 GPIO_ACTIVE_HIGH>; /* NANDF_WP_B */
380
381 port {
382 #address-cells = <1>;
383 #size-cells = <0>;
384
385 ov5640_to_mipi_csi2: endpoint {
386 remote-endpoint = <&mipi_csi2_in>;
387 clock-lanes = <0>;
388 data-lanes = <1 2>;
389 };
390 };
391 };
392
393 ov5642: camera@42 {
394 compatible = "ovti,ov5642";
395 pinctrl-names = "default";
396 pinctrl-0 = <&pinctrl_ov5642>;
397 clocks = <&clks IMX6QDL_CLK_CKO2>;
398 clock-names = "xclk";
399 reg = <0x42>;
400 reset-gpios = <&gpio1 8 GPIO_ACTIVE_LOW>;
401 powerdown-gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>;
402 gp-gpios = <&gpio1 16 GPIO_ACTIVE_HIGH>;
403 status = "disabled";
404
405 port {
406 ov5642_to_ipu1_csi0_mux: endpoint {
407 remote-endpoint = <&ipu1_csi0_mux_from_parallel_sensor>;
408 bus-width = <8>;
409 hsync-active = <1>;
410 vsync-active = <1>;
411 };
412 };
413 };
414};
415
416&i2c3 {
417 clock-frequency = <100000>;
418 pinctrl-names = "default";
419 pinctrl-0 = <&pinctrl_i2c3>;
420 status = "okay";
421};
422
423&iomuxc {
424 pinctrl-names = "default";
425 pinctrl-0 = <&pinctrl_hog>;
426
427 imx6q-sabrelite {
428 pinctrl_hog: hoggrp {
429 fsl,pins = <
430 /* SGTL5000 sys_mclk */
431 MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x030b0
432 >;
433 };
434
435 pinctrl_audmux: audmuxgrp {
436 fsl,pins = <
437 MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0
438 MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0
439 MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0
440 MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0
441 >;
442 };
443
444 pinctrl_can1: can1grp {
445 fsl,pins = <
446 MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b0
447 MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b0
448 >;
449 };
450
451 pinctrl_can_xcvr: can-xcvrgrp {
452 fsl,pins = <
453 /* Flexcan XCVR enable */
454 MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0
455 >;
456 };
457
458 pinctrl_ecspi1: ecspi1grp {
459 fsl,pins = <
460 MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
461 MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
462 MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
463 MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x000b1 /* CS */
464 >;
465 };
466
467 pinctrl_enet: enetgrp {
468 fsl,pins = <
469 MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x100b0
470 MX6QDL_PAD_ENET_MDC__ENET_MDC 0x100b0
471 MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x10030
472 MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x10030
473 MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x10030
474 MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x10030
475 MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x10030
476 MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x10030
477 MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x100b0
478 MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
479 MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
480 MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
481 MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
482 MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
483 MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
484 /* Phy reset */
485 MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x000b0
486 >;
487 };
488
489 pinctrl_gpio_keys: gpio-keysgrp {
490 fsl,pins = <
491 /* Power Button */
492 MX6QDL_PAD_NANDF_D3__GPIO2_IO03 0x1b0b0
493 /* Menu Button */
494 MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x1b0b0
495 /* Home Button */
496 MX6QDL_PAD_NANDF_D4__GPIO2_IO04 0x1b0b0
497 /* Back Button */
498 MX6QDL_PAD_NANDF_D2__GPIO2_IO02 0x1b0b0
499 /* Volume Up Button */
500 MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x1b0b0
501 /* Volume Down Button */
502 MX6QDL_PAD_GPIO_19__GPIO4_IO05 0x1b0b0
503 >;
504 };
505
506 pinctrl_i2c1: i2c1grp {
507 fsl,pins = <
508 MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
509 MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
510 >;
511 };
512
513 pinctrl_i2c2: i2c2grp {
514 fsl,pins = <
515 MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
516 MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
517 >;
518 };
519
520 pinctrl_i2c3: i2c3grp {
521 fsl,pins = <
522 MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1
523 MX6QDL_PAD_GPIO_16__I2C3_SDA 0x4001b8b1
524 >;
525 };
526
527 pinctrl_ipu1_csi0: ipu1csi0grp {
528 fsl,pins = <
529 MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x1b0b0
530 MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x1b0b0
531 MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x1b0b0
532 MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x1b0b0
533 MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x1b0b0
534 MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x1b0b0
535 MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x1b0b0
536 MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x1b0b0
537 MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x1b0b0
538 MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x1b0b0
539 MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x1b0b0
540 MX6QDL_PAD_CSI0_DATA_EN__IPU1_CSI0_DATA_EN 0x1b0b0
541 >;
542 };
543
544 pinctrl_j15: j15grp {
545 fsl,pins = <
546 MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
547 MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10
548 MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10
549 MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10
550 MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10
551 MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10
552 MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10
553 MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10
554 MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10
555 MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10
556 MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10
557 MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10
558 MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10
559 MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10
560 MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10
561 MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10
562 MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10
563 MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10
564 MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10
565 MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10
566 MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10
567 MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10
568 MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10
569 MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10
570 MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10
571 MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10
572 MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10
573 MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10
574 >;
575 };
576
577 pinctrl_ov5640: ov5640grp {
578 fsl,pins = <
579 MX6QDL_PAD_NANDF_D5__GPIO2_IO05 0x000b0
580 MX6QDL_PAD_NANDF_WP_B__GPIO6_IO09 0x0b0b0
581 >;
582 };
583
584 pinctrl_ov5642: ov5642grp {
585 fsl,pins = <
586 MX6QDL_PAD_SD1_DAT0__GPIO1_IO16 0x1b0b0
587 MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x1b0b0
588 MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x130b0
589 MX6QDL_PAD_GPIO_3__CCM_CLKO2 0x000b0
590 >;
591 };
592
593 pinctrl_pwm1: pwm1grp {
594 fsl,pins = <
595 MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1
596 >;
597 };
598
599 pinctrl_pwm3: pwm3grp {
600 fsl,pins = <
601 MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1
602 >;
603 };
604
605 pinctrl_pwm4: pwm4grp {
606 fsl,pins = <
607 MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
608 >;
609 };
610
611 pinctrl_uart1: uart1grp {
612 fsl,pins = <
613 MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
614 MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
615 >;
616 };
617
618 pinctrl_uart2: uart2grp {
619 fsl,pins = <
620 MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
621 MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
622 >;
623 };
624
625 pinctrl_usbh1: usbh1grp {
626 fsl,pins = <
627 MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x030b0
628 >;
629 };
630
631 pinctrl_usbotg: usbotggrp {
632 fsl,pins = <
633 MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
634 MX6QDL_PAD_KEY_COL4__USB_OTG_OC 0x1b0b0
635 /* power enable, high active */
636 MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x000b0
637 >;
638 };
639
640 pinctrl_usdhc3: usdhc3grp {
641 fsl,pins = <
642 MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
643 MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
644 MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
645 MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
646 MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
647 MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
648 MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x1b0b0 /* CD */
649 MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x1f0b0 /* WP */
650 >;
651 };
652
653 pinctrl_usdhc4: usdhc4grp {
654 fsl,pins = <
655 MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
656 MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
657 MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
658 MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
659 MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
660 MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
661 MX6QDL_PAD_NANDF_D6__GPIO2_IO06 0x1b0b0 /* CD */
662 >;
663 };
664 };
665};
666
667&ipu1_di0_disp0 {
668 remote-endpoint = <&lcd_display_in>;
669};
670
671&ldb {
672 status = "okay";
673
674 lvds-channel@0 {
675 status = "okay";
676
677 port@4 {
678 reg = <4>;
679
680 lvds0_out: endpoint {
681 remote-endpoint = <&panel_in>;
682 };
683 };
684 };
685};
686
687&pcie {
688 status = "okay";
689};
690
691&pwm1 {
692 pinctrl-names = "default";
693 pinctrl-0 = <&pinctrl_pwm1>;
694 status = "okay";
695};
696
697&pwm3 {
698 pinctrl-names = "default";
699 pinctrl-0 = <&pinctrl_pwm3>;
700 status = "okay";
701};
702
703&pwm4 {
704 pinctrl-names = "default";
705 pinctrl-0 = <&pinctrl_pwm4>;
706 status = "okay";
707};
708
709&ssi1 {
710 status = "okay";
711};
712
713&uart1 {
714 pinctrl-names = "default";
715 pinctrl-0 = <&pinctrl_uart1>;
716 status = "okay";
717};
718
719&uart2 {
720 pinctrl-names = "default";
721 pinctrl-0 = <&pinctrl_uart2>;
722 status = "okay";
723};
724
725&usbh1 {
726 vbus-supply = <®_usb_h1_vbus>;
727 status = "okay";
728};
729
730&usbotg {
731 vbus-supply = <®_usb_otg_vbus>;
732 pinctrl-names = "default";
733 pinctrl-0 = <&pinctrl_usbotg>;
734 disable-over-current;
735 status = "okay";
736};
737
738&usdhc3 {
739 pinctrl-names = "default";
740 pinctrl-0 = <&pinctrl_usdhc3>;
741 cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>;
742 wp-gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>;
743 vmmc-supply = <®_3p3v>;
744 status = "okay";
745};
746
747&usdhc4 {
748 pinctrl-names = "default";
749 pinctrl-0 = <&pinctrl_usdhc4>;
750 cd-gpios = <&gpio2 6 GPIO_ACTIVE_LOW>;
751 vmmc-supply = <®_3p3v>;
752 status = "okay";
753};
754
755&mipi_csi {
756 status = "okay";
757
758 port@0 {
759 reg = <0>;
760
761 mipi_csi2_in: endpoint {
762 remote-endpoint = <&ov5640_to_mipi_csi2>;
763 clock-lanes = <0>;
764 data-lanes = <1 2>;
765 };
766 };
767};
1/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * This file is dual-licensed: you can use it either under the terms
6 * of the GPL or the X11 license, at your option. Note that this dual
7 * licensing only applies to this file, and not this project as a
8 * whole.
9 *
10 * a) This file is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * version 2 as published by the Free Software Foundation.
13 *
14 * This file is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * Or, alternatively,
20 *
21 * b) Permission is hereby granted, free of charge, to any person
22 * obtaining a copy of this software and associated documentation
23 * files (the "Software"), to deal in the Software without
24 * restriction, including without limitation the rights to use,
25 * copy, modify, merge, publish, distribute, sublicense, and/or
26 * sell copies of the Software, and to permit persons to whom the
27 * Software is furnished to do so, subject to the following
28 * conditions:
29 *
30 * The above copyright notice and this permission notice shall be
31 * included in all copies or substantial portions of the Software.
32 *
33 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40 * OTHER DEALINGS IN THE SOFTWARE.
41 */
42
43#include <dt-bindings/clock/imx6qdl-clock.h>
44#include <dt-bindings/gpio/gpio.h>
45#include <dt-bindings/input/input.h>
46
47/ {
48 chosen {
49 stdout-path = &uart2;
50 };
51
52 memory@10000000 {
53 device_type = "memory";
54 reg = <0x10000000 0x40000000>;
55 };
56
57 regulators {
58 compatible = "simple-bus";
59 #address-cells = <1>;
60 #size-cells = <0>;
61
62 reg_2p5v: regulator@0 {
63 compatible = "regulator-fixed";
64 reg = <0>;
65 regulator-name = "2P5V";
66 regulator-min-microvolt = <2500000>;
67 regulator-max-microvolt = <2500000>;
68 regulator-always-on;
69 };
70
71 reg_3p3v: regulator@1 {
72 compatible = "regulator-fixed";
73 reg = <1>;
74 regulator-name = "3P3V";
75 regulator-min-microvolt = <3300000>;
76 regulator-max-microvolt = <3300000>;
77 regulator-always-on;
78 };
79
80 reg_usb_otg_vbus: regulator@2 {
81 compatible = "regulator-fixed";
82 reg = <2>;
83 regulator-name = "usb_otg_vbus";
84 regulator-min-microvolt = <5000000>;
85 regulator-max-microvolt = <5000000>;
86 gpio = <&gpio3 22 0>;
87 enable-active-high;
88 };
89
90 reg_can_xcvr: regulator@3 {
91 compatible = "regulator-fixed";
92 reg = <3>;
93 regulator-name = "CAN XCVR";
94 regulator-min-microvolt = <3300000>;
95 regulator-max-microvolt = <3300000>;
96 pinctrl-names = "default";
97 pinctrl-0 = <&pinctrl_can_xcvr>;
98 gpio = <&gpio1 2 GPIO_ACTIVE_LOW>;
99 };
100
101 reg_1p5v: regulator@4 {
102 compatible = "regulator-fixed";
103 reg = <4>;
104 regulator-name = "1P5V";
105 regulator-min-microvolt = <1500000>;
106 regulator-max-microvolt = <1500000>;
107 regulator-always-on;
108 };
109
110 reg_1p8v: regulator@5 {
111 compatible = "regulator-fixed";
112 reg = <5>;
113 regulator-name = "1P8V";
114 regulator-min-microvolt = <1800000>;
115 regulator-max-microvolt = <1800000>;
116 regulator-always-on;
117 };
118
119 reg_2p8v: regulator@6 {
120 compatible = "regulator-fixed";
121 reg = <6>;
122 regulator-name = "2P8V";
123 regulator-min-microvolt = <2800000>;
124 regulator-max-microvolt = <2800000>;
125 regulator-always-on;
126 };
127
128 reg_usb_h1_vbus: regulator@7 {
129 compatible = "regulator-fixed";
130 reg = <7>;
131 pinctrl-names = "default";
132 pinctrl-0 = <&pinctrl_usbh1>;
133 regulator-name = "usb_h1_vbus";
134 regulator-min-microvolt = <3300000>;
135 regulator-max-microvolt = <3300000>;
136 gpio = <&gpio7 12 GPIO_ACTIVE_HIGH>;
137 enable-active-high;
138 };
139 };
140
141 mipi_xclk: mipi_xclk {
142 compatible = "pwm-clock";
143 #clock-cells = <0>;
144 clock-frequency = <22000000>;
145 clock-output-names = "mipi_pwm3";
146 pwms = <&pwm3 0 45>; /* 1 / 45 ns = 22 MHz */
147 status = "okay";
148 };
149
150 gpio-keys {
151 compatible = "gpio-keys";
152 pinctrl-names = "default";
153 pinctrl-0 = <&pinctrl_gpio_keys>;
154
155 power {
156 label = "Power Button";
157 gpios = <&gpio2 3 GPIO_ACTIVE_LOW>;
158 linux,code = <KEY_POWER>;
159 wakeup-source;
160 };
161
162 menu {
163 label = "Menu";
164 gpios = <&gpio2 1 GPIO_ACTIVE_LOW>;
165 linux,code = <KEY_MENU>;
166 };
167
168 home {
169 label = "Home";
170 gpios = <&gpio2 4 GPIO_ACTIVE_LOW>;
171 linux,code = <KEY_HOME>;
172 };
173
174 back {
175 label = "Back";
176 gpios = <&gpio2 2 GPIO_ACTIVE_LOW>;
177 linux,code = <KEY_BACK>;
178 };
179
180 volume-up {
181 label = "Volume Up";
182 gpios = <&gpio7 13 GPIO_ACTIVE_LOW>;
183 linux,code = <KEY_VOLUMEUP>;
184 };
185
186 volume-down {
187 label = "Volume Down";
188 gpios = <&gpio4 5 GPIO_ACTIVE_LOW>;
189 linux,code = <KEY_VOLUMEDOWN>;
190 };
191 };
192
193 sound {
194 compatible = "fsl,imx6q-sabrelite-sgtl5000",
195 "fsl,imx-audio-sgtl5000";
196 model = "imx6q-sabrelite-sgtl5000";
197 ssi-controller = <&ssi1>;
198 audio-codec = <&codec>;
199 audio-routing =
200 "MIC_IN", "Mic Jack",
201 "Mic Jack", "Mic Bias",
202 "Headphone Jack", "HP_OUT";
203 mux-int-port = <1>;
204 mux-ext-port = <4>;
205 };
206
207 backlight_lcd: backlight-lcd {
208 compatible = "pwm-backlight";
209 pwms = <&pwm1 0 5000000>;
210 brightness-levels = <0 4 8 16 32 64 128 255>;
211 default-brightness-level = <7>;
212 power-supply = <®_3p3v>;
213 status = "okay";
214 };
215
216 backlight_lvds: backlight-lvds {
217 compatible = "pwm-backlight";
218 pwms = <&pwm4 0 5000000>;
219 brightness-levels = <0 4 8 16 32 64 128 255>;
220 default-brightness-level = <7>;
221 power-supply = <®_3p3v>;
222 status = "okay";
223 };
224
225 lcd_display: disp0 {
226 compatible = "fsl,imx-parallel-display";
227 #address-cells = <1>;
228 #size-cells = <0>;
229 interface-pix-fmt = "bgr666";
230 pinctrl-names = "default";
231 pinctrl-0 = <&pinctrl_j15>;
232 status = "okay";
233
234 port@0 {
235 reg = <0>;
236
237 lcd_display_in: endpoint {
238 remote-endpoint = <&ipu1_di0_disp0>;
239 };
240 };
241
242 port@1 {
243 reg = <1>;
244
245 lcd_display_out: endpoint {
246 remote-endpoint = <&lcd_panel_in>;
247 };
248 };
249 };
250
251 panel-lcd {
252 compatible = "okaya,rs800480t-7x0gp";
253 backlight = <&backlight_lcd>;
254
255 port {
256 lcd_panel_in: endpoint {
257 remote-endpoint = <&lcd_display_out>;
258 };
259 };
260 };
261
262 panel-lvds0 {
263 compatible = "hannstar,hsd100pxn1";
264 backlight = <&backlight_lvds>;
265
266 port {
267 panel_in: endpoint {
268 remote-endpoint = <&lvds0_out>;
269 };
270 };
271 };
272};
273
274&ipu1_csi0_from_ipu1_csi0_mux {
275 bus-width = <8>;
276 data-shift = <12>; /* Lines 19:12 used */
277 hsync-active = <1>;
278 vync-active = <1>;
279};
280
281&ipu1_csi0_mux_from_parallel_sensor {
282 remote-endpoint = <&ov5642_to_ipu1_csi0_mux>;
283};
284
285&ipu1_csi0 {
286 pinctrl-names = "default";
287 pinctrl-0 = <&pinctrl_ipu1_csi0>;
288};
289
290&audmux {
291 pinctrl-names = "default";
292 pinctrl-0 = <&pinctrl_audmux>;
293 status = "okay";
294};
295
296&can1 {
297 pinctrl-names = "default";
298 pinctrl-0 = <&pinctrl_can1>;
299 xceiver-supply = <®_can_xcvr>;
300 status = "okay";
301};
302
303&clks {
304 assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
305 <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
306 assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
307 <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
308};
309
310&ecspi1 {
311 cs-gpios = <&gpio3 19 GPIO_ACTIVE_LOW>;
312 pinctrl-names = "default";
313 pinctrl-0 = <&pinctrl_ecspi1>;
314 status = "okay";
315
316 flash: m25p80@0 {
317 compatible = "sst,sst25vf016b", "jedec,spi-nor";
318 spi-max-frequency = <20000000>;
319 reg = <0>;
320 };
321};
322
323&fec {
324 pinctrl-names = "default";
325 pinctrl-0 = <&pinctrl_enet>;
326 phy-mode = "rgmii";
327 phy-reset-gpios = <&gpio3 23 GPIO_ACTIVE_LOW>;
328 txen-skew-ps = <0>;
329 txc-skew-ps = <3000>;
330 rxdv-skew-ps = <0>;
331 rxc-skew-ps = <3000>;
332 rxd0-skew-ps = <0>;
333 rxd1-skew-ps = <0>;
334 rxd2-skew-ps = <0>;
335 rxd3-skew-ps = <0>;
336 txd0-skew-ps = <0>;
337 txd1-skew-ps = <0>;
338 txd2-skew-ps = <0>;
339 txd3-skew-ps = <0>;
340 status = "okay";
341};
342
343&hdmi {
344 ddc-i2c-bus = <&i2c2>;
345 status = "okay";
346};
347
348&i2c1 {
349 clock-frequency = <100000>;
350 pinctrl-names = "default";
351 pinctrl-0 = <&pinctrl_i2c1>;
352 status = "okay";
353
354 codec: sgtl5000@a {
355 compatible = "fsl,sgtl5000";
356 reg = <0x0a>;
357 clocks = <&clks IMX6QDL_CLK_CKO>;
358 VDDA-supply = <®_2p5v>;
359 VDDIO-supply = <®_3p3v>;
360 };
361};
362
363&i2c2 {
364 clock-frequency = <100000>;
365 pinctrl-names = "default";
366 pinctrl-0 = <&pinctrl_i2c2>;
367 status = "okay";
368
369 ov5640: camera@40 {
370 compatible = "ovti,ov5640";
371 pinctrl-names = "default";
372 pinctrl-0 = <&pinctrl_ov5640>;
373 reg = <0x40>;
374 clocks = <&mipi_xclk>;
375 clock-names = "xclk";
376 DOVDD-supply = <®_1p8v>;
377 AVDD-supply = <®_2p8v>;
378 DVDD-supply = <®_1p5v>;
379 reset-gpios = <&gpio2 5 GPIO_ACTIVE_LOW>; /* NANDF_D5 */
380 powerdown-gpios = <&gpio6 9 GPIO_ACTIVE_HIGH>; /* NANDF_WP_B */
381
382 port {
383 ov5640_to_mipi_csi2: endpoint {
384 remote-endpoint = <&mipi_csi2_in>;
385 clock-lanes = <0>;
386 data-lanes = <1 2>;
387 };
388 };
389 };
390
391 ov5642: camera@42 {
392 compatible = "ovti,ov5642";
393 pinctrl-names = "default";
394 pinctrl-0 = <&pinctrl_ov5642>;
395 clocks = <&clks IMX6QDL_CLK_CKO2>;
396 clock-names = "xclk";
397 reg = <0x42>;
398 reset-gpios = <&gpio1 8 GPIO_ACTIVE_LOW>;
399 powerdown-gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>;
400 gp-gpios = <&gpio1 16 GPIO_ACTIVE_HIGH>;
401 status = "disabled";
402
403 port {
404 ov5642_to_ipu1_csi0_mux: endpoint {
405 remote-endpoint = <&ipu1_csi0_mux_from_parallel_sensor>;
406 bus-width = <8>;
407 hsync-active = <1>;
408 vsync-active = <1>;
409 };
410 };
411 };
412};
413
414&i2c3 {
415 clock-frequency = <100000>;
416 pinctrl-names = "default";
417 pinctrl-0 = <&pinctrl_i2c3>;
418 status = "okay";
419};
420
421&iomuxc {
422 pinctrl-names = "default";
423 pinctrl-0 = <&pinctrl_hog>;
424
425 imx6q-sabrelite {
426 pinctrl_hog: hoggrp {
427 fsl,pins = <
428 /* SGTL5000 sys_mclk */
429 MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x030b0
430 >;
431 };
432
433 pinctrl_audmux: audmuxgrp {
434 fsl,pins = <
435 MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0
436 MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0
437 MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0
438 MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0
439 >;
440 };
441
442 pinctrl_can1: can1grp {
443 fsl,pins = <
444 MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b0
445 MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b0
446 >;
447 };
448
449 pinctrl_can_xcvr: can-xcvrgrp {
450 fsl,pins = <
451 /* Flexcan XCVR enable */
452 MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0
453 >;
454 };
455
456 pinctrl_ecspi1: ecspi1grp {
457 fsl,pins = <
458 MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
459 MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
460 MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
461 MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x000b1 /* CS */
462 >;
463 };
464
465 pinctrl_enet: enetgrp {
466 fsl,pins = <
467 MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x100b0
468 MX6QDL_PAD_ENET_MDC__ENET_MDC 0x100b0
469 MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x10030
470 MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x10030
471 MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x10030
472 MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x10030
473 MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x10030
474 MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x10030
475 MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x100b0
476 MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
477 MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
478 MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
479 MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
480 MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
481 MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
482 /* Phy reset */
483 MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x000b0
484 >;
485 };
486
487 pinctrl_gpio_keys: gpio-keysgrp {
488 fsl,pins = <
489 /* Power Button */
490 MX6QDL_PAD_NANDF_D3__GPIO2_IO03 0x1b0b0
491 /* Menu Button */
492 MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x1b0b0
493 /* Home Button */
494 MX6QDL_PAD_NANDF_D4__GPIO2_IO04 0x1b0b0
495 /* Back Button */
496 MX6QDL_PAD_NANDF_D2__GPIO2_IO02 0x1b0b0
497 /* Volume Up Button */
498 MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x1b0b0
499 /* Volume Down Button */
500 MX6QDL_PAD_GPIO_19__GPIO4_IO05 0x1b0b0
501 >;
502 };
503
504 pinctrl_i2c1: i2c1grp {
505 fsl,pins = <
506 MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
507 MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
508 >;
509 };
510
511 pinctrl_i2c2: i2c2grp {
512 fsl,pins = <
513 MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
514 MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
515 >;
516 };
517
518 pinctrl_i2c3: i2c3grp {
519 fsl,pins = <
520 MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1
521 MX6QDL_PAD_GPIO_16__I2C3_SDA 0x4001b8b1
522 >;
523 };
524
525 pinctrl_ipu1_csi0: ipu1csi0grp {
526 fsl,pins = <
527 MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x1b0b0
528 MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x1b0b0
529 MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x1b0b0
530 MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x1b0b0
531 MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x1b0b0
532 MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x1b0b0
533 MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x1b0b0
534 MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x1b0b0
535 MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x1b0b0
536 MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x1b0b0
537 MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x1b0b0
538 MX6QDL_PAD_CSI0_DATA_EN__IPU1_CSI0_DATA_EN 0x1b0b0
539 >;
540 };
541
542 pinctrl_j15: j15grp {
543 fsl,pins = <
544 MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
545 MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10
546 MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10
547 MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10
548 MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10
549 MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10
550 MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10
551 MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10
552 MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10
553 MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10
554 MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10
555 MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10
556 MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10
557 MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10
558 MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10
559 MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10
560 MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10
561 MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10
562 MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10
563 MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10
564 MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10
565 MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10
566 MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10
567 MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10
568 MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10
569 MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10
570 MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10
571 MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10
572 >;
573 };
574
575 pinctrl_ov5640: ov5640grp {
576 fsl,pins = <
577 MX6QDL_PAD_NANDF_D5__GPIO2_IO05 0x000b0
578 MX6QDL_PAD_NANDF_WP_B__GPIO6_IO09 0x0b0b0
579 >;
580 };
581
582 pinctrl_ov5642: ov5642grp {
583 fsl,pins = <
584 MX6QDL_PAD_SD1_DAT0__GPIO1_IO16 0x1b0b0
585 MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x1b0b0
586 MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x130b0
587 MX6QDL_PAD_GPIO_3__CCM_CLKO2 0x000b0
588 >;
589 };
590
591 pinctrl_pwm1: pwm1grp {
592 fsl,pins = <
593 MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1
594 >;
595 };
596
597 pinctrl_pwm3: pwm3grp {
598 fsl,pins = <
599 MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1
600 >;
601 };
602
603 pinctrl_pwm4: pwm4grp {
604 fsl,pins = <
605 MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
606 >;
607 };
608
609 pinctrl_uart1: uart1grp {
610 fsl,pins = <
611 MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
612 MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
613 >;
614 };
615
616 pinctrl_uart2: uart2grp {
617 fsl,pins = <
618 MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
619 MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
620 >;
621 };
622
623 pinctrl_usbh1: usbh1grp {
624 fsl,pins = <
625 MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x030b0
626 >;
627 };
628
629 pinctrl_usbotg: usbotggrp {
630 fsl,pins = <
631 MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
632 MX6QDL_PAD_KEY_COL4__USB_OTG_OC 0x1b0b0
633 /* power enable, high active */
634 MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x000b0
635 >;
636 };
637
638 pinctrl_usdhc3: usdhc3grp {
639 fsl,pins = <
640 MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
641 MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
642 MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
643 MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
644 MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
645 MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
646 MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x1b0b0 /* CD */
647 MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x1f0b0 /* WP */
648 >;
649 };
650
651 pinctrl_usdhc4: usdhc4grp {
652 fsl,pins = <
653 MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
654 MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
655 MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
656 MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
657 MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
658 MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
659 MX6QDL_PAD_NANDF_D6__GPIO2_IO06 0x1b0b0 /* CD */
660 >;
661 };
662 };
663};
664
665&ipu1_di0_disp0 {
666 remote-endpoint = <&lcd_display_in>;
667};
668
669&ldb {
670 status = "okay";
671
672 lvds-channel@0 {
673 status = "okay";
674
675 port@4 {
676 reg = <4>;
677
678 lvds0_out: endpoint {
679 remote-endpoint = <&panel_in>;
680 };
681 };
682 };
683};
684
685&pcie {
686 status = "okay";
687};
688
689&pwm1 {
690 #pwm-cells = <2>;
691 pinctrl-names = "default";
692 pinctrl-0 = <&pinctrl_pwm1>;
693 status = "okay";
694};
695
696&pwm3 {
697 #pwm-cells = <2>;
698 pinctrl-names = "default";
699 pinctrl-0 = <&pinctrl_pwm3>;
700 status = "okay";
701};
702
703&pwm4 {
704 #pwm-cells = <2>;
705 pinctrl-names = "default";
706 pinctrl-0 = <&pinctrl_pwm4>;
707 status = "okay";
708};
709
710&ssi1 {
711 status = "okay";
712};
713
714&uart1 {
715 pinctrl-names = "default";
716 pinctrl-0 = <&pinctrl_uart1>;
717 status = "okay";
718};
719
720&uart2 {
721 pinctrl-names = "default";
722 pinctrl-0 = <&pinctrl_uart2>;
723 status = "okay";
724};
725
726&usbh1 {
727 vbus-supply = <®_usb_h1_vbus>;
728 status = "okay";
729};
730
731&usbotg {
732 vbus-supply = <®_usb_otg_vbus>;
733 pinctrl-names = "default";
734 pinctrl-0 = <&pinctrl_usbotg>;
735 disable-over-current;
736 status = "okay";
737};
738
739&usdhc3 {
740 pinctrl-names = "default";
741 pinctrl-0 = <&pinctrl_usdhc3>;
742 cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>;
743 wp-gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>;
744 vmmc-supply = <®_3p3v>;
745 status = "okay";
746};
747
748&usdhc4 {
749 pinctrl-names = "default";
750 pinctrl-0 = <&pinctrl_usdhc4>;
751 cd-gpios = <&gpio2 6 GPIO_ACTIVE_LOW>;
752 vmmc-supply = <®_3p3v>;
753 status = "okay";
754};
755
756&mipi_csi {
757 status = "okay";
758
759 port@0 {
760 reg = <0>;
761
762 mipi_csi2_in: endpoint {
763 remote-endpoint = <&ov5640_to_mipi_csi2>;
764 clock-lanes = <0>;
765 data-lanes = <1 2>;
766 };
767 };
768};