Loading...
1// SPDX-License-Identifier: GPL-2.0
2/dts-v1/;
3
4/include/ "skeleton.dtsi"
5
6#include <dt-bindings/interrupt-controller/arm-gic.h>
7#include <dt-bindings/clock/qcom,gcc-msm8960.h>
8#include <dt-bindings/mfd/qcom-rpm.h>
9#include <dt-bindings/soc/qcom,gsbi.h>
10
11/ {
12 model = "Qualcomm MSM8960";
13 compatible = "qcom,msm8960";
14 interrupt-parent = <&intc>;
15
16 cpus {
17 #address-cells = <1>;
18 #size-cells = <0>;
19 interrupts = <1 14 0x304>;
20
21 cpu@0 {
22 compatible = "qcom,krait";
23 enable-method = "qcom,kpss-acc-v1";
24 device_type = "cpu";
25 reg = <0>;
26 next-level-cache = <&L2>;
27 qcom,acc = <&acc0>;
28 qcom,saw = <&saw0>;
29 };
30
31 cpu@1 {
32 compatible = "qcom,krait";
33 enable-method = "qcom,kpss-acc-v1";
34 device_type = "cpu";
35 reg = <1>;
36 next-level-cache = <&L2>;
37 qcom,acc = <&acc1>;
38 qcom,saw = <&saw1>;
39 };
40
41 L2: l2-cache {
42 compatible = "cache";
43 cache-level = <2>;
44 };
45 };
46
47 cpu-pmu {
48 compatible = "qcom,krait-pmu";
49 interrupts = <1 10 0x304>;
50 qcom,no-pc-write;
51 };
52
53 clocks {
54 cxo_board {
55 compatible = "fixed-clock";
56 #clock-cells = <0>;
57 clock-frequency = <19200000>;
58 clock-output-names = "cxo_board";
59 };
60
61 pxo_board {
62 compatible = "fixed-clock";
63 #clock-cells = <0>;
64 clock-frequency = <27000000>;
65 clock-output-names = "pxo_board";
66 };
67
68 sleep_clk {
69 compatible = "fixed-clock";
70 #clock-cells = <0>;
71 clock-frequency = <32768>;
72 clock-output-names = "sleep_clk";
73 };
74 };
75
76 soc: soc {
77 #address-cells = <1>;
78 #size-cells = <1>;
79 ranges;
80 compatible = "simple-bus";
81
82 intc: interrupt-controller@2000000 {
83 compatible = "qcom,msm-qgic2";
84 interrupt-controller;
85 #interrupt-cells = <3>;
86 reg = <0x02000000 0x1000>,
87 <0x02002000 0x1000>;
88 };
89
90 timer@200a000 {
91 compatible = "qcom,kpss-timer",
92 "qcom,kpss-wdt-msm8960", "qcom,msm-timer";
93 interrupts = <1 1 0x301>,
94 <1 2 0x301>,
95 <1 3 0x301>;
96 reg = <0x0200a000 0x100>;
97 clock-frequency = <27000000>,
98 <32768>;
99 cpu-offset = <0x80000>;
100 };
101
102 msmgpio: pinctrl@800000 {
103 compatible = "qcom,msm8960-pinctrl";
104 gpio-controller;
105 #gpio-cells = <2>;
106 interrupts = <0 16 0x4>;
107 interrupt-controller;
108 #interrupt-cells = <2>;
109 reg = <0x800000 0x4000>;
110 };
111
112 gcc: clock-controller@900000 {
113 compatible = "qcom,gcc-msm8960";
114 #clock-cells = <1>;
115 #reset-cells = <1>;
116 reg = <0x900000 0x4000>;
117 };
118
119 lcc: clock-controller@28000000 {
120 compatible = "qcom,lcc-msm8960";
121 reg = <0x28000000 0x1000>;
122 #clock-cells = <1>;
123 #reset-cells = <1>;
124 };
125
126 clock-controller@4000000 {
127 compatible = "qcom,mmcc-msm8960";
128 reg = <0x4000000 0x1000>;
129 #clock-cells = <1>;
130 #reset-cells = <1>;
131 };
132
133 l2cc: clock-controller@2011000 {
134 compatible = "syscon";
135 reg = <0x2011000 0x1000>;
136 };
137
138 rpm@108000 {
139 compatible = "qcom,rpm-msm8960";
140 reg = <0x108000 0x1000>;
141 qcom,ipc = <&l2cc 0x8 2>;
142
143 interrupts = <0 19 0>, <0 21 0>, <0 22 0>;
144 interrupt-names = "ack", "err", "wakeup";
145
146 regulators {
147 compatible = "qcom,rpm-pm8921-regulators";
148 };
149 };
150
151 acc0: clock-controller@2088000 {
152 compatible = "qcom,kpss-acc-v1";
153 reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
154 };
155
156 acc1: clock-controller@2098000 {
157 compatible = "qcom,kpss-acc-v1";
158 reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
159 };
160
161 saw0: regulator@2089000 {
162 compatible = "qcom,saw2";
163 reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
164 regulator;
165 };
166
167 saw1: regulator@2099000 {
168 compatible = "qcom,saw2";
169 reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
170 regulator;
171 };
172
173 gsbi5: gsbi@16400000 {
174 compatible = "qcom,gsbi-v1.0.0";
175 cell-index = <5>;
176 reg = <0x16400000 0x100>;
177 clocks = <&gcc GSBI5_H_CLK>;
178 clock-names = "iface";
179 #address-cells = <1>;
180 #size-cells = <1>;
181 ranges;
182
183 syscon-tcsr = <&tcsr>;
184
185 gsbi5_serial: serial@16440000 {
186 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
187 reg = <0x16440000 0x1000>,
188 <0x16400000 0x1000>;
189 interrupts = <0 154 0x0>;
190 clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>;
191 clock-names = "core", "iface";
192 status = "disabled";
193 };
194 };
195
196 qcom,ssbi@500000 {
197 compatible = "qcom,ssbi";
198 reg = <0x500000 0x1000>;
199 qcom,controller-type = "pmic-arbiter";
200
201 pmicintc: pmic@0 {
202 compatible = "qcom,pm8921";
203 interrupt-parent = <&msmgpio>;
204 interrupts = <104 8>;
205 #interrupt-cells = <2>;
206 interrupt-controller;
207 #address-cells = <1>;
208 #size-cells = <0>;
209
210 pwrkey@1c {
211 compatible = "qcom,pm8921-pwrkey";
212 reg = <0x1c>;
213 interrupt-parent = <&pmicintc>;
214 interrupts = <50 1>, <51 1>;
215 debounce = <15625>;
216 pull-up;
217 };
218
219 keypad@148 {
220 compatible = "qcom,pm8921-keypad";
221 reg = <0x148>;
222 interrupt-parent = <&pmicintc>;
223 interrupts = <74 1>, <75 1>;
224 debounce = <15>;
225 scan-delay = <32>;
226 row-hold = <91500>;
227 };
228
229 rtc@11d {
230 compatible = "qcom,pm8921-rtc";
231 interrupt-parent = <&pmicintc>;
232 interrupts = <39 1>;
233 reg = <0x11d>;
234 allow-set-time;
235 };
236 };
237 };
238
239 rng@1a500000 {
240 compatible = "qcom,prng";
241 reg = <0x1a500000 0x200>;
242 clocks = <&gcc PRNG_CLK>;
243 clock-names = "core";
244 };
245
246 /* Temporary fixed regulator */
247 vsdcc_fixed: vsdcc-regulator {
248 compatible = "regulator-fixed";
249 regulator-name = "SDCC Power";
250 regulator-min-microvolt = <2700000>;
251 regulator-max-microvolt = <2700000>;
252 regulator-always-on;
253 };
254
255 amba {
256 compatible = "simple-bus";
257 #address-cells = <1>;
258 #size-cells = <1>;
259 ranges;
260 sdcc1: sdcc@12400000 {
261 status = "disabled";
262 compatible = "arm,pl18x", "arm,primecell";
263 arm,primecell-periphid = <0x00051180>;
264 reg = <0x12400000 0x8000>;
265 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
266 interrupt-names = "cmd_irq";
267 clocks = <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>;
268 clock-names = "mclk", "apb_pclk";
269 bus-width = <8>;
270 max-frequency = <96000000>;
271 non-removable;
272 cap-sd-highspeed;
273 cap-mmc-highspeed;
274 vmmc-supply = <&vsdcc_fixed>;
275 };
276
277 sdcc3: sdcc@12180000 {
278 compatible = "arm,pl18x", "arm,primecell";
279 arm,primecell-periphid = <0x00051180>;
280 status = "disabled";
281 reg = <0x12180000 0x8000>;
282 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
283 interrupt-names = "cmd_irq";
284 clocks = <&gcc SDC3_CLK>, <&gcc SDC3_H_CLK>;
285 clock-names = "mclk", "apb_pclk";
286 bus-width = <4>;
287 cap-sd-highspeed;
288 cap-mmc-highspeed;
289 max-frequency = <192000000>;
290 no-1-8-v;
291 vmmc-supply = <&vsdcc_fixed>;
292 };
293 };
294
295 tcsr: syscon@1a400000 {
296 compatible = "qcom,tcsr-msm8960", "syscon";
297 reg = <0x1a400000 0x100>;
298 };
299
300 gsbi@16000000 {
301 compatible = "qcom,gsbi-v1.0.0";
302 cell-index = <1>;
303 reg = <0x16000000 0x100>;
304 clocks = <&gcc GSBI1_H_CLK>;
305 clock-names = "iface";
306 #address-cells = <1>;
307 #size-cells = <1>;
308 ranges;
309
310 spi@16080000 {
311 compatible = "qcom,spi-qup-v1.1.1";
312 #address-cells = <1>;
313 #size-cells = <0>;
314 reg = <0x16080000 0x1000>;
315 interrupts = <0 147 0>;
316 spi-max-frequency = <24000000>;
317 cs-gpios = <&msmgpio 8 0>;
318
319 clocks = <&gcc GSBI1_QUP_CLK>, <&gcc GSBI1_H_CLK>;
320 clock-names = "core", "iface";
321 status = "disabled";
322 };
323 };
324 };
325};
1/dts-v1/;
2
3/include/ "skeleton.dtsi"
4
5#include <dt-bindings/interrupt-controller/arm-gic.h>
6#include <dt-bindings/clock/qcom,gcc-msm8960.h>
7#include <dt-bindings/mfd/qcom-rpm.h>
8#include <dt-bindings/soc/qcom,gsbi.h>
9
10/ {
11 model = "Qualcomm MSM8960";
12 compatible = "qcom,msm8960";
13 interrupt-parent = <&intc>;
14
15 cpus {
16 #address-cells = <1>;
17 #size-cells = <0>;
18 interrupts = <1 14 0x304>;
19
20 cpu@0 {
21 compatible = "qcom,krait";
22 enable-method = "qcom,kpss-acc-v1";
23 device_type = "cpu";
24 reg = <0>;
25 next-level-cache = <&L2>;
26 qcom,acc = <&acc0>;
27 qcom,saw = <&saw0>;
28 };
29
30 cpu@1 {
31 compatible = "qcom,krait";
32 enable-method = "qcom,kpss-acc-v1";
33 device_type = "cpu";
34 reg = <1>;
35 next-level-cache = <&L2>;
36 qcom,acc = <&acc1>;
37 qcom,saw = <&saw1>;
38 };
39
40 L2: l2-cache {
41 compatible = "cache";
42 cache-level = <2>;
43 };
44 };
45
46 cpu-pmu {
47 compatible = "qcom,krait-pmu";
48 interrupts = <1 10 0x304>;
49 qcom,no-pc-write;
50 };
51
52 clocks {
53 cxo_board {
54 compatible = "fixed-clock";
55 #clock-cells = <0>;
56 clock-frequency = <19200000>;
57 clock-output-names = "cxo_board";
58 };
59
60 pxo_board {
61 compatible = "fixed-clock";
62 #clock-cells = <0>;
63 clock-frequency = <27000000>;
64 clock-output-names = "pxo_board";
65 };
66
67 sleep_clk {
68 compatible = "fixed-clock";
69 #clock-cells = <0>;
70 clock-frequency = <32768>;
71 clock-output-names = "sleep_clk";
72 };
73 };
74
75 soc: soc {
76 #address-cells = <1>;
77 #size-cells = <1>;
78 ranges;
79 compatible = "simple-bus";
80
81 intc: interrupt-controller@2000000 {
82 compatible = "qcom,msm-qgic2";
83 interrupt-controller;
84 #interrupt-cells = <3>;
85 reg = <0x02000000 0x1000>,
86 <0x02002000 0x1000>;
87 };
88
89 timer@200a000 {
90 compatible = "qcom,kpss-timer", "qcom,msm-timer";
91 interrupts = <1 1 0x301>,
92 <1 2 0x301>,
93 <1 3 0x301>;
94 reg = <0x0200a000 0x100>;
95 clock-frequency = <27000000>,
96 <32768>;
97 cpu-offset = <0x80000>;
98 };
99
100 msmgpio: pinctrl@800000 {
101 compatible = "qcom,msm8960-pinctrl";
102 gpio-controller;
103 #gpio-cells = <2>;
104 interrupts = <0 16 0x4>;
105 interrupt-controller;
106 #interrupt-cells = <2>;
107 reg = <0x800000 0x4000>;
108 };
109
110 gcc: clock-controller@900000 {
111 compatible = "qcom,gcc-msm8960";
112 #clock-cells = <1>;
113 #reset-cells = <1>;
114 reg = <0x900000 0x4000>;
115 };
116
117 lcc: clock-controller@28000000 {
118 compatible = "qcom,lcc-msm8960";
119 reg = <0x28000000 0x1000>;
120 #clock-cells = <1>;
121 #reset-cells = <1>;
122 };
123
124 clock-controller@4000000 {
125 compatible = "qcom,mmcc-msm8960";
126 reg = <0x4000000 0x1000>;
127 #clock-cells = <1>;
128 #reset-cells = <1>;
129 };
130
131 l2cc: clock-controller@2011000 {
132 compatible = "syscon";
133 reg = <0x2011000 0x1000>;
134 };
135
136 rpm@108000 {
137 compatible = "qcom,rpm-msm8960";
138 reg = <0x108000 0x1000>;
139 qcom,ipc = <&l2cc 0x8 2>;
140
141 interrupts = <0 19 0>, <0 21 0>, <0 22 0>;
142 interrupt-names = "ack", "err", "wakeup";
143
144 regulators {
145 compatible = "qcom,rpm-pm8921-regulators";
146 };
147 };
148
149 acc0: clock-controller@2088000 {
150 compatible = "qcom,kpss-acc-v1";
151 reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
152 };
153
154 acc1: clock-controller@2098000 {
155 compatible = "qcom,kpss-acc-v1";
156 reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
157 };
158
159 saw0: regulator@2089000 {
160 compatible = "qcom,saw2";
161 reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
162 regulator;
163 };
164
165 saw1: regulator@2099000 {
166 compatible = "qcom,saw2";
167 reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
168 regulator;
169 };
170
171 gsbi5: gsbi@16400000 {
172 compatible = "qcom,gsbi-v1.0.0";
173 cell-index = <5>;
174 reg = <0x16400000 0x100>;
175 clocks = <&gcc GSBI5_H_CLK>;
176 clock-names = "iface";
177 #address-cells = <1>;
178 #size-cells = <1>;
179 ranges;
180
181 syscon-tcsr = <&tcsr>;
182
183 gsbi5_serial: serial@16440000 {
184 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
185 reg = <0x16440000 0x1000>,
186 <0x16400000 0x1000>;
187 interrupts = <0 154 0x0>;
188 clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>;
189 clock-names = "core", "iface";
190 status = "disabled";
191 };
192 };
193
194 qcom,ssbi@500000 {
195 compatible = "qcom,ssbi";
196 reg = <0x500000 0x1000>;
197 qcom,controller-type = "pmic-arbiter";
198
199 pmicintc: pmic@0 {
200 compatible = "qcom,pm8921";
201 interrupt-parent = <&msmgpio>;
202 interrupts = <104 8>;
203 #interrupt-cells = <2>;
204 interrupt-controller;
205 #address-cells = <1>;
206 #size-cells = <0>;
207
208 pwrkey@1c {
209 compatible = "qcom,pm8921-pwrkey";
210 reg = <0x1c>;
211 interrupt-parent = <&pmicintc>;
212 interrupts = <50 1>, <51 1>;
213 debounce = <15625>;
214 pull-up;
215 };
216
217 keypad@148 {
218 compatible = "qcom,pm8921-keypad";
219 reg = <0x148>;
220 interrupt-parent = <&pmicintc>;
221 interrupts = <74 1>, <75 1>;
222 debounce = <15>;
223 scan-delay = <32>;
224 row-hold = <91500>;
225 };
226
227 rtc@11d {
228 compatible = "qcom,pm8921-rtc";
229 interrupt-parent = <&pmicintc>;
230 interrupts = <39 1>;
231 reg = <0x11d>;
232 allow-set-time;
233 };
234 };
235 };
236
237 rng@1a500000 {
238 compatible = "qcom,prng";
239 reg = <0x1a500000 0x200>;
240 clocks = <&gcc PRNG_CLK>;
241 clock-names = "core";
242 };
243
244 /* Temporary fixed regulator */
245 vsdcc_fixed: vsdcc-regulator {
246 compatible = "regulator-fixed";
247 regulator-name = "SDCC Power";
248 regulator-min-microvolt = <2700000>;
249 regulator-max-microvolt = <2700000>;
250 regulator-always-on;
251 };
252
253 amba {
254 compatible = "simple-bus";
255 #address-cells = <1>;
256 #size-cells = <1>;
257 ranges;
258 sdcc1: sdcc@12400000 {
259 status = "disabled";
260 compatible = "arm,pl18x", "arm,primecell";
261 arm,primecell-periphid = <0x00051180>;
262 reg = <0x12400000 0x8000>;
263 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
264 interrupt-names = "cmd_irq";
265 clocks = <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>;
266 clock-names = "mclk", "apb_pclk";
267 bus-width = <8>;
268 max-frequency = <96000000>;
269 non-removable;
270 cap-sd-highspeed;
271 cap-mmc-highspeed;
272 vmmc-supply = <&vsdcc_fixed>;
273 };
274
275 sdcc3: sdcc@12180000 {
276 compatible = "arm,pl18x", "arm,primecell";
277 arm,primecell-periphid = <0x00051180>;
278 status = "disabled";
279 reg = <0x12180000 0x8000>;
280 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
281 interrupt-names = "cmd_irq";
282 clocks = <&gcc SDC3_CLK>, <&gcc SDC3_H_CLK>;
283 clock-names = "mclk", "apb_pclk";
284 bus-width = <4>;
285 cap-sd-highspeed;
286 cap-mmc-highspeed;
287 max-frequency = <192000000>;
288 no-1-8-v;
289 vmmc-supply = <&vsdcc_fixed>;
290 };
291 };
292
293 tcsr: syscon@1a400000 {
294 compatible = "qcom,tcsr-msm8960", "syscon";
295 reg = <0x1a400000 0x100>;
296 };
297
298 gsbi@16000000 {
299 compatible = "qcom,gsbi-v1.0.0";
300 cell-index = <1>;
301 reg = <0x16000000 0x100>;
302 clocks = <&gcc GSBI1_H_CLK>;
303 clock-names = "iface";
304 #address-cells = <1>;
305 #size-cells = <1>;
306 ranges;
307
308 spi@16080000 {
309 compatible = "qcom,spi-qup-v1.1.1";
310 #address-cells = <1>;
311 #size-cells = <0>;
312 reg = <0x16080000 0x1000>;
313 interrupts = <0 147 0>;
314 spi-max-frequency = <24000000>;
315 cs-gpios = <&msmgpio 8 0>;
316
317 clocks = <&gcc GSBI1_QUP_CLK>, <&gcc GSBI1_H_CLK>;
318 clock-names = "core", "iface";
319 status = "disabled";
320 };
321 };
322 };
323};