Linux Audio

Check our new training course

Loading...
v4.10.11
 
   1/*
   2 *  it87.c - Part of lm_sensors, Linux kernel modules for hardware
   3 *           monitoring.
   4 *
   5 *  The IT8705F is an LPC-based Super I/O part that contains UARTs, a
   6 *  parallel port, an IR port, a MIDI port, a floppy controller, etc., in
   7 *  addition to an Environment Controller (Enhanced Hardware Monitor and
   8 *  Fan Controller)
   9 *
  10 *  This driver supports only the Environment Controller in the IT8705F and
  11 *  similar parts.  The other devices are supported by different drivers.
  12 *
  13 *  Supports: IT8603E  Super I/O chip w/LPC interface
  14 *            IT8620E  Super I/O chip w/LPC interface
 
  15 *            IT8623E  Super I/O chip w/LPC interface
  16 *            IT8628E  Super I/O chip w/LPC interface
  17 *            IT8705F  Super I/O chip w/LPC interface
  18 *            IT8712F  Super I/O chip w/LPC interface
  19 *            IT8716F  Super I/O chip w/LPC interface
  20 *            IT8718F  Super I/O chip w/LPC interface
  21 *            IT8720F  Super I/O chip w/LPC interface
  22 *            IT8721F  Super I/O chip w/LPC interface
  23 *            IT8726F  Super I/O chip w/LPC interface
  24 *            IT8728F  Super I/O chip w/LPC interface
  25 *            IT8732F  Super I/O chip w/LPC interface
  26 *            IT8758E  Super I/O chip w/LPC interface
  27 *            IT8771E  Super I/O chip w/LPC interface
  28 *            IT8772E  Super I/O chip w/LPC interface
  29 *            IT8781F  Super I/O chip w/LPC interface
  30 *            IT8782F  Super I/O chip w/LPC interface
  31 *            IT8783E/F Super I/O chip w/LPC interface
  32 *            IT8786E  Super I/O chip w/LPC interface
  33 *            IT8790E  Super I/O chip w/LPC interface
 
 
  34 *            Sis950   A clone of the IT8705F
  35 *
  36 *  Copyright (C) 2001 Chris Gauthron
  37 *  Copyright (C) 2005-2010 Jean Delvare <jdelvare@suse.de>
  38 *
  39 *  This program is free software; you can redistribute it and/or modify
  40 *  it under the terms of the GNU General Public License as published by
  41 *  the Free Software Foundation; either version 2 of the License, or
  42 *  (at your option) any later version.
  43 *
  44 *  This program is distributed in the hope that it will be useful,
  45 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
  46 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  47 *  GNU General Public License for more details.
  48 */
  49
  50#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  51
  52#include <linux/bitops.h>
  53#include <linux/module.h>
  54#include <linux/init.h>
  55#include <linux/slab.h>
  56#include <linux/jiffies.h>
  57#include <linux/platform_device.h>
  58#include <linux/hwmon.h>
  59#include <linux/hwmon-sysfs.h>
  60#include <linux/hwmon-vid.h>
  61#include <linux/err.h>
  62#include <linux/mutex.h>
  63#include <linux/sysfs.h>
  64#include <linux/string.h>
  65#include <linux/dmi.h>
  66#include <linux/acpi.h>
  67#include <linux/io.h>
  68
  69#define DRVNAME "it87"
  70
  71enum chips { it87, it8712, it8716, it8718, it8720, it8721, it8728, it8732,
  72	     it8771, it8772, it8781, it8782, it8783, it8786, it8790, it8603,
  73	     it8620, it8628 };
  74
  75static unsigned short force_id;
  76module_param(force_id, ushort, 0);
  77MODULE_PARM_DESC(force_id, "Override the detected device ID");
  78
  79static struct platform_device *it87_pdev[2];
  80
  81#define	REG_2E	0x2e	/* The register to read/write */
  82#define	REG_4E	0x4e	/* Secondary register to read/write */
  83
  84#define	DEV	0x07	/* Register: Logical device select */
  85#define PME	0x04	/* The device with the fan registers in it */
  86
  87/* The device with the IT8718F/IT8720F VID value in it */
  88#define GPIO	0x07
  89
  90#define	DEVID	0x20	/* Register: Device ID */
  91#define	DEVREV	0x22	/* Register: Device Revision */
  92
 
 
 
 
 
 
 
 
  93static inline int superio_inb(int ioreg, int reg)
  94{
  95	outb(reg, ioreg);
  96	return inb(ioreg + 1);
  97}
  98
  99static inline void superio_outb(int ioreg, int reg, int val)
 100{
 101	outb(reg, ioreg);
 102	outb(val, ioreg + 1);
 103}
 104
 105static int superio_inw(int ioreg, int reg)
 106{
 107	int val;
 108
 109	outb(reg++, ioreg);
 110	val = inb(ioreg + 1) << 8;
 111	outb(reg, ioreg);
 112	val |= inb(ioreg + 1);
 113	return val;
 114}
 115
 116static inline void superio_select(int ioreg, int ldn)
 117{
 118	outb(DEV, ioreg);
 119	outb(ldn, ioreg + 1);
 120}
 121
 122static inline int superio_enter(int ioreg)
 123{
 124	/*
 125	 * Try to reserve ioreg and ioreg + 1 for exclusive access.
 126	 */
 127	if (!request_muxed_region(ioreg, 2, DRVNAME))
 128		return -EBUSY;
 129
 130	outb(0x87, ioreg);
 131	outb(0x01, ioreg);
 132	outb(0x55, ioreg);
 133	outb(ioreg == REG_4E ? 0xaa : 0x55, ioreg);
 134	return 0;
 135}
 136
 137static inline void superio_exit(int ioreg)
 138{
 139	outb(0x02, ioreg);
 140	outb(0x02, ioreg + 1);
 
 
 141	release_region(ioreg, 2);
 142}
 143
 144/* Logical device 4 registers */
 145#define IT8712F_DEVID 0x8712
 146#define IT8705F_DEVID 0x8705
 147#define IT8716F_DEVID 0x8716
 148#define IT8718F_DEVID 0x8718
 149#define IT8720F_DEVID 0x8720
 150#define IT8721F_DEVID 0x8721
 151#define IT8726F_DEVID 0x8726
 152#define IT8728F_DEVID 0x8728
 153#define IT8732F_DEVID 0x8732
 
 154#define IT8771E_DEVID 0x8771
 155#define IT8772E_DEVID 0x8772
 156#define IT8781F_DEVID 0x8781
 157#define IT8782F_DEVID 0x8782
 158#define IT8783E_DEVID 0x8783
 159#define IT8786E_DEVID 0x8786
 160#define IT8790E_DEVID 0x8790
 161#define IT8603E_DEVID 0x8603
 162#define IT8620E_DEVID 0x8620
 
 163#define IT8623E_DEVID 0x8623
 164#define IT8628E_DEVID 0x8628
 165#define IT87_ACT_REG  0x30
 166#define IT87_BASE_REG 0x60
 
 
 
 
 167
 168/* Logical device 7 registers (IT8712F and later) */
 169#define IT87_SIO_GPIO1_REG	0x25
 170#define IT87_SIO_GPIO2_REG	0x26
 171#define IT87_SIO_GPIO3_REG	0x27
 172#define IT87_SIO_GPIO4_REG	0x28
 173#define IT87_SIO_GPIO5_REG	0x29
 174#define IT87_SIO_PINX1_REG	0x2a	/* Pin selection */
 175#define IT87_SIO_PINX2_REG	0x2c	/* Pin selection */
 176#define IT87_SIO_SPI_REG	0xef	/* SPI function pin select */
 177#define IT87_SIO_VID_REG	0xfc	/* VID value */
 178#define IT87_SIO_BEEP_PIN_REG	0xf6	/* Beep pin mapping */
 179
 
 
 
 
 
 
 
 180/* Update battery voltage after every reading if true */
 181static bool update_vbat;
 182
 183/* Not all BIOSes properly configure the PWM registers */
 184static bool fix_pwm_polarity;
 185
 186/* Many IT87 constants specified below */
 187
 188/* Length of ISA address segment */
 189#define IT87_EXTENT 8
 190
 191/* Length of ISA address segment for Environmental Controller */
 192#define IT87_EC_EXTENT 2
 193
 194/* Offset of EC registers from ISA base address */
 195#define IT87_EC_OFFSET 5
 196
 197/* Where are the ISA address/data registers relative to the EC base address */
 198#define IT87_ADDR_REG_OFFSET 0
 199#define IT87_DATA_REG_OFFSET 1
 200
 201/*----- The IT87 registers -----*/
 202
 203#define IT87_REG_CONFIG        0x00
 204
 205#define IT87_REG_ALARM1        0x01
 206#define IT87_REG_ALARM2        0x02
 207#define IT87_REG_ALARM3        0x03
 208
 209/*
 210 * The IT8718F and IT8720F have the VID value in a different register, in
 211 * Super-I/O configuration space.
 212 */
 213#define IT87_REG_VID           0x0a
 
 
 
 
 214/*
 215 * The IT8705F and IT8712F earlier than revision 0x08 use register 0x0b
 216 * for fan divisors. Later IT8712F revisions must use 16-bit tachometer
 217 * mode.
 218 */
 219#define IT87_REG_FAN_DIV       0x0b
 220#define IT87_REG_FAN_16BIT     0x0c
 221
 222/*
 223 * Monitors:
 224 * - up to 13 voltage (0 to 7, battery, avcc, 10 to 12)
 225 * - up to 6 temp (1 to 6)
 226 * - up to 6 fan (1 to 6)
 227 */
 228
 229static const u8 IT87_REG_FAN[]         = { 0x0d, 0x0e, 0x0f, 0x80, 0x82, 0x4c };
 230static const u8 IT87_REG_FAN_MIN[]     = { 0x10, 0x11, 0x12, 0x84, 0x86, 0x4e };
 231static const u8 IT87_REG_FANX[]        = { 0x18, 0x19, 0x1a, 0x81, 0x83, 0x4d };
 232static const u8 IT87_REG_FANX_MIN[]    = { 0x1b, 0x1c, 0x1d, 0x85, 0x87, 0x4f };
 233static const u8 IT87_REG_TEMP_OFFSET[] = { 0x56, 0x57, 0x59 };
 234
 235#define IT87_REG_FAN_MAIN_CTRL 0x13
 236#define IT87_REG_FAN_CTL       0x14
 237static const u8 IT87_REG_PWM[]         = { 0x15, 0x16, 0x17, 0x7f, 0xa7, 0xaf };
 238static const u8 IT87_REG_PWM_DUTY[]    = { 0x63, 0x6b, 0x73, 0x7b, 0xa3, 0xab };
 239
 240static const u8 IT87_REG_VIN[]	= { 0x20, 0x21, 0x22, 0x23, 0x24, 0x25, 0x26,
 241				    0x27, 0x28, 0x2f, 0x2c, 0x2d, 0x2e };
 242
 243#define IT87_REG_TEMP(nr)      (0x29 + (nr))
 244
 245#define IT87_REG_VIN_MAX(nr)   (0x30 + (nr) * 2)
 246#define IT87_REG_VIN_MIN(nr)   (0x31 + (nr) * 2)
 247#define IT87_REG_TEMP_HIGH(nr) (0x40 + (nr) * 2)
 248#define IT87_REG_TEMP_LOW(nr)  (0x41 + (nr) * 2)
 249
 250#define IT87_REG_VIN_ENABLE    0x50
 251#define IT87_REG_TEMP_ENABLE   0x51
 252#define IT87_REG_TEMP_EXTRA    0x55
 253#define IT87_REG_BEEP_ENABLE   0x5c
 254
 255#define IT87_REG_CHIPID        0x58
 256
 257static const u8 IT87_REG_AUTO_BASE[] = { 0x60, 0x68, 0x70, 0x78, 0xa0, 0xa8 };
 258
 259#define IT87_REG_AUTO_TEMP(nr, i) (IT87_REG_AUTO_BASE[nr] + (i))
 260#define IT87_REG_AUTO_PWM(nr, i)  (IT87_REG_AUTO_BASE[nr] + 5 + (i))
 261
 262#define IT87_REG_TEMP456_ENABLE	0x77
 263
 264#define NUM_VIN			ARRAY_SIZE(IT87_REG_VIN)
 265#define NUM_VIN_LIMIT		8
 266#define NUM_TEMP		6
 267#define NUM_TEMP_OFFSET		ARRAY_SIZE(IT87_REG_TEMP_OFFSET)
 268#define NUM_TEMP_LIMIT		3
 269#define NUM_FAN			ARRAY_SIZE(IT87_REG_FAN)
 270#define NUM_FAN_DIV		3
 271#define NUM_PWM			ARRAY_SIZE(IT87_REG_PWM)
 272#define NUM_AUTO_PWM		ARRAY_SIZE(IT87_REG_PWM)
 273
 274struct it87_devices {
 275	const char *name;
 276	const char * const suffix;
 277	u32 features;
 278	u8 peci_mask;
 279	u8 old_peci_mask;
 
 
 280};
 281
 282#define FEAT_12MV_ADC		BIT(0)
 283#define FEAT_NEWER_AUTOPWM	BIT(1)
 284#define FEAT_OLD_AUTOPWM	BIT(2)
 285#define FEAT_16BIT_FANS		BIT(3)
 286#define FEAT_TEMP_OFFSET	BIT(4)
 287#define FEAT_TEMP_PECI		BIT(5)
 288#define FEAT_TEMP_OLD_PECI	BIT(6)
 289#define FEAT_FAN16_CONFIG	BIT(7)	/* Need to enable 16-bit fans */
 290#define FEAT_FIVE_FANS		BIT(8)	/* Supports five fans */
 291#define FEAT_VID		BIT(9)	/* Set if chip supports VID */
 292#define FEAT_IN7_INTERNAL	BIT(10)	/* Set if in7 is internal */
 293#define FEAT_SIX_FANS		BIT(11)	/* Supports six fans */
 294#define FEAT_10_9MV_ADC		BIT(12)
 295#define FEAT_AVCC3		BIT(13)	/* Chip supports in9/AVCC3 */
 296#define FEAT_SIX_PWM		BIT(14)	/* Chip supports 6 pwm chn */
 297#define FEAT_PWM_FREQ2		BIT(15)	/* Separate pwm freq 2 */
 298#define FEAT_SIX_TEMP		BIT(16)	/* Up to 6 temp sensors */
 
 
 
 
 
 
 
 
 
 
 
 
 
 299
 300static const struct it87_devices it87_devices[] = {
 301	[it87] = {
 302		.name = "it87",
 303		.suffix = "F",
 304		.features = FEAT_OLD_AUTOPWM,	/* may need to overwrite */
 
 305	},
 306	[it8712] = {
 307		.name = "it8712",
 308		.suffix = "F",
 309		.features = FEAT_OLD_AUTOPWM | FEAT_VID,
 310						/* may need to overwrite */
 311	},
 312	[it8716] = {
 313		.name = "it8716",
 314		.suffix = "F",
 315		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
 316		  | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_PWM_FREQ2,
 
 317	},
 318	[it8718] = {
 319		.name = "it8718",
 320		.suffix = "F",
 321		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
 322		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
 323		  | FEAT_PWM_FREQ2,
 324		.old_peci_mask = 0x4,
 325	},
 326	[it8720] = {
 327		.name = "it8720",
 328		.suffix = "F",
 329		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
 330		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
 331		  | FEAT_PWM_FREQ2,
 332		.old_peci_mask = 0x4,
 333	},
 334	[it8721] = {
 335		.name = "it8721",
 336		.suffix = "F",
 337		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 338		  | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
 339		  | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_IN7_INTERNAL
 340		  | FEAT_PWM_FREQ2,
 341		.peci_mask = 0x05,
 342		.old_peci_mask = 0x02,	/* Actually reports PCH */
 343	},
 344	[it8728] = {
 345		.name = "it8728",
 346		.suffix = "F",
 347		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 348		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
 349		  | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2,
 
 350		.peci_mask = 0x07,
 351	},
 352	[it8732] = {
 353		.name = "it8732",
 354		.suffix = "F",
 355		.features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
 356		  | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
 357		  | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL,
 
 358		.peci_mask = 0x07,
 359		.old_peci_mask = 0x02,	/* Actually reports PCH */
 360	},
 361	[it8771] = {
 362		.name = "it8771",
 363		.suffix = "E",
 364		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 365		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 366		  | FEAT_PWM_FREQ2,
 367				/* PECI: guesswork */
 368				/* 12mV ADC (OHM) */
 369				/* 16 bit fans (OHM) */
 370				/* three fans, always 16 bit (guesswork) */
 371		.peci_mask = 0x07,
 372	},
 373	[it8772] = {
 374		.name = "it8772",
 375		.suffix = "E",
 376		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 377		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 378		  | FEAT_PWM_FREQ2,
 379				/* PECI (coreboot) */
 380				/* 12mV ADC (HWSensors4, OHM) */
 381				/* 16 bit fans (HWSensors4, OHM) */
 382				/* three fans, always 16 bit (datasheet) */
 383		.peci_mask = 0x07,
 384	},
 385	[it8781] = {
 386		.name = "it8781",
 387		.suffix = "F",
 388		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
 389		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
 
 390		.old_peci_mask = 0x4,
 391	},
 392	[it8782] = {
 393		.name = "it8782",
 394		.suffix = "F",
 395		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
 396		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
 
 397		.old_peci_mask = 0x4,
 398	},
 399	[it8783] = {
 400		.name = "it8783",
 401		.suffix = "E/F",
 402		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
 403		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
 
 404		.old_peci_mask = 0x4,
 405	},
 406	[it8786] = {
 407		.name = "it8786",
 408		.suffix = "E",
 409		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 410		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 411		  | FEAT_PWM_FREQ2,
 412		.peci_mask = 0x07,
 413	},
 414	[it8790] = {
 415		.name = "it8790",
 416		.suffix = "E",
 417		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 418		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 419		  | FEAT_PWM_FREQ2,
 
 
 
 
 
 
 
 
 
 420		.peci_mask = 0x07,
 
 421	},
 422	[it8603] = {
 423		.name = "it8603",
 424		.suffix = "E",
 425		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 426		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 427		  | FEAT_AVCC3 | FEAT_PWM_FREQ2,
 428		.peci_mask = 0x07,
 429	},
 430	[it8620] = {
 431		.name = "it8620",
 432		.suffix = "E",
 433		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 434		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
 435		  | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
 436		  | FEAT_SIX_TEMP,
 437		.peci_mask = 0x07,
 438	},
 
 
 
 
 
 
 
 
 
 
 439	[it8628] = {
 440		.name = "it8628",
 441		.suffix = "E",
 442		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 443		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
 444		  | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
 445		  | FEAT_SIX_TEMP,
 
 
 
 
 
 
 
 
 
 446		.peci_mask = 0x07,
 
 447	},
 448};
 449
 450#define has_16bit_fans(data)	((data)->features & FEAT_16BIT_FANS)
 451#define has_12mv_adc(data)	((data)->features & FEAT_12MV_ADC)
 452#define has_10_9mv_adc(data)	((data)->features & FEAT_10_9MV_ADC)
 453#define has_newer_autopwm(data)	((data)->features & FEAT_NEWER_AUTOPWM)
 454#define has_old_autopwm(data)	((data)->features & FEAT_OLD_AUTOPWM)
 455#define has_temp_offset(data)	((data)->features & FEAT_TEMP_OFFSET)
 456#define has_temp_peci(data, nr)	(((data)->features & FEAT_TEMP_PECI) && \
 457				 ((data)->peci_mask & BIT(nr)))
 458#define has_temp_old_peci(data, nr) \
 459				(((data)->features & FEAT_TEMP_OLD_PECI) && \
 460				 ((data)->old_peci_mask & BIT(nr)))
 461#define has_fan16_config(data)	((data)->features & FEAT_FAN16_CONFIG)
 
 
 
 462#define has_five_fans(data)	((data)->features & (FEAT_FIVE_FANS | \
 463						     FEAT_SIX_FANS))
 
 464#define has_vid(data)		((data)->features & FEAT_VID)
 465#define has_in7_internal(data)	((data)->features & FEAT_IN7_INTERNAL)
 466#define has_six_fans(data)	((data)->features & FEAT_SIX_FANS)
 467#define has_avcc3(data)		((data)->features & FEAT_AVCC3)
 
 
 
 
 
 468#define has_six_pwm(data)	((data)->features & FEAT_SIX_PWM)
 469#define has_pwm_freq2(data)	((data)->features & FEAT_PWM_FREQ2)
 
 470#define has_six_temp(data)	((data)->features & FEAT_SIX_TEMP)
 
 
 
 
 
 471
 472struct it87_sio_data {
 
 473	enum chips type;
 474	/* Values read from Super-I/O config space */
 475	u8 revision;
 476	u8 vid_value;
 477	u8 beep_pin;
 478	u8 internal;	/* Internal sensors can be labeled */
 
 479	/* Features skipped based on config or DMI */
 480	u16 skip_in;
 481	u8 skip_vid;
 482	u8 skip_fan;
 483	u8 skip_pwm;
 484	u8 skip_temp;
 
 
 485};
 486
 487/*
 488 * For each registered chip, we need to keep some data in memory.
 489 * The structure is dynamically allocated.
 490 */
 491struct it87_data {
 492	const struct attribute_group *groups[7];
 
 493	enum chips type;
 494	u32 features;
 495	u8 peci_mask;
 496	u8 old_peci_mask;
 497
 
 
 
 498	unsigned short addr;
 499	const char *name;
 500	struct mutex update_lock;
 501	char valid;		/* !=0 if following fields are valid */
 502	unsigned long last_updated;	/* In jiffies */
 503
 504	u16 in_scaled;		/* Internal voltage sensors are scaled */
 505	u16 in_internal;	/* Bitfield, internal sensors (for labels) */
 506	u16 has_in;		/* Bitfield, voltage sensors enabled */
 507	u8 in[NUM_VIN][3];		/* [nr][0]=in, [1]=min, [2]=max */
 
 508	u8 has_fan;		/* Bitfield, fans enabled */
 509	u16 fan[NUM_FAN][2];	/* Register values, [nr][0]=fan, [1]=min */
 510	u8 has_temp;		/* Bitfield, temp sensors enabled */
 511	s8 temp[NUM_TEMP][4];	/* [nr][0]=temp, [1]=min, [2]=max, [3]=offset */
 512	u8 sensor;		/* Register value (IT87_REG_TEMP_ENABLE) */
 513	u8 extra;		/* Register value (IT87_REG_TEMP_EXTRA) */
 514	u8 fan_div[NUM_FAN_DIV];/* Register encoding, shifted right */
 515	bool has_vid;		/* True if VID supported */
 516	u8 vid;			/* Register encoding, combined */
 517	u8 vrm;
 518	u32 alarms;		/* Register encoding, combined */
 519	bool has_beep;		/* true if beep supported */
 520	u8 beeps;		/* Register encoding */
 521	u8 fan_main_ctrl;	/* Register value */
 522	u8 fan_ctl;		/* Register value */
 523
 524	/*
 525	 * The following 3 arrays correspond to the same registers up to
 526	 * the IT8720F. The meaning of bits 6-0 depends on the value of bit
 527	 * 7, and we want to preserve settings on mode changes, so we have
 528	 * to track all values separately.
 529	 * Starting with the IT8721F, the manual PWM duty cycles are stored
 530	 * in separate registers (8-bit values), so the separate tracking
 531	 * is no longer needed, but it is still done to keep the driver
 532	 * simple.
 533	 */
 534	u8 has_pwm;		/* Bitfield, pwm control enabled */
 535	u8 pwm_ctrl[NUM_PWM];	/* Register value */
 536	u8 pwm_duty[NUM_PWM];	/* Manual PWM value set by user */
 537	u8 pwm_temp_map[NUM_PWM];/* PWM to temp. chan. mapping (bits 1-0) */
 538
 539	/* Automatic fan speed control registers */
 540	u8 auto_pwm[NUM_AUTO_PWM][4];	/* [nr][3] is hard-coded */
 541	s8 auto_temp[NUM_AUTO_PWM][5];	/* [nr][0] is point1_temp_hyst */
 542};
 543
 
 
 
 
 
 
 
 
 544static int adc_lsb(const struct it87_data *data, int nr)
 545{
 546	int lsb;
 547
 548	if (has_12mv_adc(data))
 549		lsb = 120;
 550	else if (has_10_9mv_adc(data))
 551		lsb = 109;
 552	else
 553		lsb = 160;
 554	if (data->in_scaled & BIT(nr))
 555		lsb <<= 1;
 556	return lsb;
 557}
 558
 559static u8 in_to_reg(const struct it87_data *data, int nr, long val)
 560{
 561	val = DIV_ROUND_CLOSEST(val * 10, adc_lsb(data, nr));
 562	return clamp_val(val, 0, 255);
 563}
 564
 565static int in_from_reg(const struct it87_data *data, int nr, int val)
 566{
 567	return DIV_ROUND_CLOSEST(val * adc_lsb(data, nr), 10);
 568}
 569
 570static inline u8 FAN_TO_REG(long rpm, int div)
 571{
 572	if (rpm == 0)
 573		return 255;
 574	rpm = clamp_val(rpm, 1, 1000000);
 575	return clamp_val((1350000 + rpm * div / 2) / (rpm * div), 1, 254);
 576}
 577
 578static inline u16 FAN16_TO_REG(long rpm)
 579{
 580	if (rpm == 0)
 581		return 0xffff;
 582	return clamp_val((1350000 + rpm) / (rpm * 2), 1, 0xfffe);
 583}
 584
 585#define FAN_FROM_REG(val, div) ((val) == 0 ? -1 : (val) == 255 ? 0 : \
 586				1350000 / ((val) * (div)))
 587/* The divider is fixed to 2 in 16-bit mode */
 588#define FAN16_FROM_REG(val) ((val) == 0 ? -1 : (val) == 0xffff ? 0 : \
 589			     1350000 / ((val) * 2))
 590
 591#define TEMP_TO_REG(val) (clamp_val(((val) < 0 ? (((val) - 500) / 1000) : \
 592				    ((val) + 500) / 1000), -128, 127))
 593#define TEMP_FROM_REG(val) ((val) * 1000)
 594
 595static u8 pwm_to_reg(const struct it87_data *data, long val)
 596{
 597	if (has_newer_autopwm(data))
 598		return val;
 599	else
 600		return val >> 1;
 601}
 602
 603static int pwm_from_reg(const struct it87_data *data, u8 reg)
 604{
 605	if (has_newer_autopwm(data))
 606		return reg;
 607	else
 608		return (reg & 0x7f) << 1;
 609}
 610
 611static int DIV_TO_REG(int val)
 612{
 613	int answer = 0;
 614
 615	while (answer < 7 && (val >>= 1))
 616		answer++;
 617	return answer;
 618}
 619
 620#define DIV_FROM_REG(val) BIT(val)
 621
 622/*
 623 * PWM base frequencies. The frequency has to be divided by either 128 or 256,
 624 * depending on the chip type, to calculate the actual PWM frequency.
 625 *
 626 * Some of the chip datasheets suggest a base frequency of 51 kHz instead
 627 * of 750 kHz for the slowest base frequency, resulting in a PWM frequency
 628 * of 200 Hz. Sometimes both PWM frequency select registers are affected,
 629 * sometimes just one. It is unknown if this is a datasheet error or real,
 630 * so this is ignored for now.
 631 */
 632static const unsigned int pwm_freq[8] = {
 633	48000000,
 634	24000000,
 635	12000000,
 636	8000000,
 637	6000000,
 638	3000000,
 639	1500000,
 640	750000,
 641};
 642
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 643/*
 644 * Must be called with data->update_lock held, except during initialization.
 
 645 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
 646 * would slow down the IT87 access and should not be necessary.
 647 */
 648static int it87_read_value(struct it87_data *data, u8 reg)
 649{
 650	outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
 651	return inb_p(data->addr + IT87_DATA_REG_OFFSET);
 652}
 653
 654/*
 655 * Must be called with data->update_lock held, except during initialization.
 
 656 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
 657 * would slow down the IT87 access and should not be necessary.
 658 */
 659static void it87_write_value(struct it87_data *data, u8 reg, u8 value)
 660{
 661	outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
 662	outb_p(value, data->addr + IT87_DATA_REG_OFFSET);
 663}
 664
 665static void it87_update_pwm_ctrl(struct it87_data *data, int nr)
 666{
 667	data->pwm_ctrl[nr] = it87_read_value(data, IT87_REG_PWM[nr]);
 668	if (has_newer_autopwm(data)) {
 669		data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
 670		data->pwm_duty[nr] = it87_read_value(data,
 671						     IT87_REG_PWM_DUTY[nr]);
 672	} else {
 673		if (data->pwm_ctrl[nr] & 0x80)	/* Automatic mode */
 674			data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
 675		else				/* Manual mode */
 676			data->pwm_duty[nr] = data->pwm_ctrl[nr] & 0x7f;
 677	}
 678
 679	if (has_old_autopwm(data)) {
 680		int i;
 681
 682		for (i = 0; i < 5 ; i++)
 683			data->auto_temp[nr][i] = it87_read_value(data,
 684						IT87_REG_AUTO_TEMP(nr, i));
 685		for (i = 0; i < 3 ; i++)
 686			data->auto_pwm[nr][i] = it87_read_value(data,
 687						IT87_REG_AUTO_PWM(nr, i));
 688	} else if (has_newer_autopwm(data)) {
 689		int i;
 690
 691		/*
 692		 * 0: temperature hysteresis (base + 5)
 693		 * 1: fan off temperature (base + 0)
 694		 * 2: fan start temperature (base + 1)
 695		 * 3: fan max temperature (base + 2)
 696		 */
 697		data->auto_temp[nr][0] =
 698			it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 5));
 699
 700		for (i = 0; i < 3 ; i++)
 701			data->auto_temp[nr][i + 1] =
 702				it87_read_value(data,
 703						IT87_REG_AUTO_TEMP(nr, i));
 704		/*
 705		 * 0: start pwm value (base + 3)
 706		 * 1: pwm slope (base + 4, 1/8th pwm)
 707		 */
 708		data->auto_pwm[nr][0] =
 709			it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 3));
 710		data->auto_pwm[nr][1] =
 711			it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 4));
 712	}
 713}
 714
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 715static struct it87_data *it87_update_device(struct device *dev)
 716{
 717	struct it87_data *data = dev_get_drvdata(dev);
 
 
 718	int i;
 719
 720	mutex_lock(&data->update_lock);
 721
 722	if (time_after(jiffies, data->last_updated + HZ + HZ / 2) ||
 723	    !data->valid) {
 
 
 
 
 
 724		if (update_vbat) {
 725			/*
 726			 * Cleared after each update, so reenable.  Value
 727			 * returned by this read will be previous value
 728			 */
 729			it87_write_value(data, IT87_REG_CONFIG,
 730				it87_read_value(data, IT87_REG_CONFIG) | 0x40);
 731		}
 732		for (i = 0; i < NUM_VIN; i++) {
 733			if (!(data->has_in & BIT(i)))
 734				continue;
 735
 736			data->in[i][0] =
 737				it87_read_value(data, IT87_REG_VIN[i]);
 738
 739			/* VBAT and AVCC don't have limit registers */
 740			if (i >= NUM_VIN_LIMIT)
 741				continue;
 742
 743			data->in[i][1] =
 744				it87_read_value(data, IT87_REG_VIN_MIN(i));
 745			data->in[i][2] =
 746				it87_read_value(data, IT87_REG_VIN_MAX(i));
 747		}
 748
 749		for (i = 0; i < NUM_FAN; i++) {
 750			/* Skip disabled fans */
 751			if (!(data->has_fan & BIT(i)))
 752				continue;
 753
 754			data->fan[i][1] =
 755				it87_read_value(data, IT87_REG_FAN_MIN[i]);
 756			data->fan[i][0] = it87_read_value(data,
 757				       IT87_REG_FAN[i]);
 758			/* Add high byte if in 16-bit mode */
 759			if (has_16bit_fans(data)) {
 760				data->fan[i][0] |= it87_read_value(data,
 761						IT87_REG_FANX[i]) << 8;
 762				data->fan[i][1] |= it87_read_value(data,
 763						IT87_REG_FANX_MIN[i]) << 8;
 764			}
 765		}
 766		for (i = 0; i < NUM_TEMP; i++) {
 767			if (!(data->has_temp & BIT(i)))
 768				continue;
 769			data->temp[i][0] =
 770				it87_read_value(data, IT87_REG_TEMP(i));
 771
 772			if (has_temp_offset(data) && i < NUM_TEMP_OFFSET)
 773				data->temp[i][3] =
 774				  it87_read_value(data,
 775						  IT87_REG_TEMP_OFFSET[i]);
 776
 777			if (i >= NUM_TEMP_LIMIT)
 778				continue;
 779
 780			data->temp[i][1] =
 781				it87_read_value(data, IT87_REG_TEMP_LOW(i));
 782			data->temp[i][2] =
 783				it87_read_value(data, IT87_REG_TEMP_HIGH(i));
 784		}
 785
 786		/* Newer chips don't have clock dividers */
 787		if ((data->has_fan & 0x07) && !has_16bit_fans(data)) {
 788			i = it87_read_value(data, IT87_REG_FAN_DIV);
 789			data->fan_div[0] = i & 0x07;
 790			data->fan_div[1] = (i >> 3) & 0x07;
 791			data->fan_div[2] = (i & 0x40) ? 3 : 1;
 792		}
 793
 794		data->alarms =
 795			it87_read_value(data, IT87_REG_ALARM1) |
 796			(it87_read_value(data, IT87_REG_ALARM2) << 8) |
 797			(it87_read_value(data, IT87_REG_ALARM3) << 16);
 798		data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
 799
 800		data->fan_main_ctrl = it87_read_value(data,
 801				IT87_REG_FAN_MAIN_CTRL);
 802		data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL);
 803		for (i = 0; i < NUM_PWM; i++) {
 804			if (!(data->has_pwm & BIT(i)))
 805				continue;
 806			it87_update_pwm_ctrl(data, i);
 807		}
 808
 809		data->sensor = it87_read_value(data, IT87_REG_TEMP_ENABLE);
 810		data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
 811		/*
 812		 * The IT8705F does not have VID capability.
 813		 * The IT8718F and later don't use IT87_REG_VID for the
 814		 * same purpose.
 815		 */
 816		if (data->type == it8712 || data->type == it8716) {
 817			data->vid = it87_read_value(data, IT87_REG_VID);
 818			/*
 819			 * The older IT8712F revisions had only 5 VID pins,
 820			 * but we assume it is always safe to read 6 bits.
 821			 */
 822			data->vid &= 0x3f;
 823		}
 824		data->last_updated = jiffies;
 825		data->valid = 1;
 
 826	}
 827
 828	mutex_unlock(&data->update_lock);
 829
 830	return data;
 831}
 832
 833static ssize_t show_in(struct device *dev, struct device_attribute *attr,
 834		       char *buf)
 835{
 836	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
 837	struct it87_data *data = it87_update_device(dev);
 838	int index = sattr->index;
 839	int nr = sattr->nr;
 840
 
 
 
 841	return sprintf(buf, "%d\n", in_from_reg(data, nr, data->in[nr][index]));
 842}
 843
 844static ssize_t set_in(struct device *dev, struct device_attribute *attr,
 845		      const char *buf, size_t count)
 846{
 847	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
 848	struct it87_data *data = dev_get_drvdata(dev);
 849	int index = sattr->index;
 850	int nr = sattr->nr;
 851	unsigned long val;
 
 852
 853	if (kstrtoul(buf, 10, &val) < 0)
 854		return -EINVAL;
 855
 856	mutex_lock(&data->update_lock);
 
 
 
 857	data->in[nr][index] = in_to_reg(data, nr, val);
 858	it87_write_value(data,
 859			 index == 1 ? IT87_REG_VIN_MIN(nr)
 860				    : IT87_REG_VIN_MAX(nr),
 861			 data->in[nr][index]);
 862	mutex_unlock(&data->update_lock);
 863	return count;
 864}
 865
 866static SENSOR_DEVICE_ATTR_2(in0_input, S_IRUGO, show_in, NULL, 0, 0);
 867static SENSOR_DEVICE_ATTR_2(in0_min, S_IRUGO | S_IWUSR, show_in, set_in,
 868			    0, 1);
 869static SENSOR_DEVICE_ATTR_2(in0_max, S_IRUGO | S_IWUSR, show_in, set_in,
 870			    0, 2);
 871
 872static SENSOR_DEVICE_ATTR_2(in1_input, S_IRUGO, show_in, NULL, 1, 0);
 873static SENSOR_DEVICE_ATTR_2(in1_min, S_IRUGO | S_IWUSR, show_in, set_in,
 874			    1, 1);
 875static SENSOR_DEVICE_ATTR_2(in1_max, S_IRUGO | S_IWUSR, show_in, set_in,
 876			    1, 2);
 877
 878static SENSOR_DEVICE_ATTR_2(in2_input, S_IRUGO, show_in, NULL, 2, 0);
 879static SENSOR_DEVICE_ATTR_2(in2_min, S_IRUGO | S_IWUSR, show_in, set_in,
 880			    2, 1);
 881static SENSOR_DEVICE_ATTR_2(in2_max, S_IRUGO | S_IWUSR, show_in, set_in,
 882			    2, 2);
 883
 884static SENSOR_DEVICE_ATTR_2(in3_input, S_IRUGO, show_in, NULL, 3, 0);
 885static SENSOR_DEVICE_ATTR_2(in3_min, S_IRUGO | S_IWUSR, show_in, set_in,
 886			    3, 1);
 887static SENSOR_DEVICE_ATTR_2(in3_max, S_IRUGO | S_IWUSR, show_in, set_in,
 888			    3, 2);
 889
 890static SENSOR_DEVICE_ATTR_2(in4_input, S_IRUGO, show_in, NULL, 4, 0);
 891static SENSOR_DEVICE_ATTR_2(in4_min, S_IRUGO | S_IWUSR, show_in, set_in,
 892			    4, 1);
 893static SENSOR_DEVICE_ATTR_2(in4_max, S_IRUGO | S_IWUSR, show_in, set_in,
 894			    4, 2);
 895
 896static SENSOR_DEVICE_ATTR_2(in5_input, S_IRUGO, show_in, NULL, 5, 0);
 897static SENSOR_DEVICE_ATTR_2(in5_min, S_IRUGO | S_IWUSR, show_in, set_in,
 898			    5, 1);
 899static SENSOR_DEVICE_ATTR_2(in5_max, S_IRUGO | S_IWUSR, show_in, set_in,
 900			    5, 2);
 901
 902static SENSOR_DEVICE_ATTR_2(in6_input, S_IRUGO, show_in, NULL, 6, 0);
 903static SENSOR_DEVICE_ATTR_2(in6_min, S_IRUGO | S_IWUSR, show_in, set_in,
 904			    6, 1);
 905static SENSOR_DEVICE_ATTR_2(in6_max, S_IRUGO | S_IWUSR, show_in, set_in,
 906			    6, 2);
 907
 908static SENSOR_DEVICE_ATTR_2(in7_input, S_IRUGO, show_in, NULL, 7, 0);
 909static SENSOR_DEVICE_ATTR_2(in7_min, S_IRUGO | S_IWUSR, show_in, set_in,
 910			    7, 1);
 911static SENSOR_DEVICE_ATTR_2(in7_max, S_IRUGO | S_IWUSR, show_in, set_in,
 912			    7, 2);
 913
 914static SENSOR_DEVICE_ATTR_2(in8_input, S_IRUGO, show_in, NULL, 8, 0);
 915static SENSOR_DEVICE_ATTR_2(in9_input, S_IRUGO, show_in, NULL, 9, 0);
 916static SENSOR_DEVICE_ATTR_2(in10_input, S_IRUGO, show_in, NULL, 10, 0);
 917static SENSOR_DEVICE_ATTR_2(in11_input, S_IRUGO, show_in, NULL, 11, 0);
 918static SENSOR_DEVICE_ATTR_2(in12_input, S_IRUGO, show_in, NULL, 12, 0);
 919
 920/* Up to 6 temperatures */
 921static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
 922			 char *buf)
 923{
 924	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
 925	int nr = sattr->nr;
 926	int index = sattr->index;
 927	struct it87_data *data = it87_update_device(dev);
 928
 
 
 
 929	return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index]));
 930}
 931
 932static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
 933			const char *buf, size_t count)
 934{
 935	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
 936	int nr = sattr->nr;
 937	int index = sattr->index;
 938	struct it87_data *data = dev_get_drvdata(dev);
 939	long val;
 940	u8 reg, regval;
 
 941
 942	if (kstrtol(buf, 10, &val) < 0)
 943		return -EINVAL;
 944
 945	mutex_lock(&data->update_lock);
 
 
 946
 947	switch (index) {
 948	default:
 949	case 1:
 950		reg = IT87_REG_TEMP_LOW(nr);
 951		break;
 952	case 2:
 953		reg = IT87_REG_TEMP_HIGH(nr);
 954		break;
 955	case 3:
 956		regval = it87_read_value(data, IT87_REG_BEEP_ENABLE);
 957		if (!(regval & 0x80)) {
 958			regval |= 0x80;
 959			it87_write_value(data, IT87_REG_BEEP_ENABLE, regval);
 960		}
 961		data->valid = 0;
 962		reg = IT87_REG_TEMP_OFFSET[nr];
 963		break;
 964	}
 965
 966	data->temp[nr][index] = TEMP_TO_REG(val);
 967	it87_write_value(data, reg, data->temp[nr][index]);
 968	mutex_unlock(&data->update_lock);
 969	return count;
 970}
 971
 972static SENSOR_DEVICE_ATTR_2(temp1_input, S_IRUGO, show_temp, NULL, 0, 0);
 973static SENSOR_DEVICE_ATTR_2(temp1_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
 974			    0, 1);
 975static SENSOR_DEVICE_ATTR_2(temp1_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
 976			    0, 2);
 977static SENSOR_DEVICE_ATTR_2(temp1_offset, S_IRUGO | S_IWUSR, show_temp,
 978			    set_temp, 0, 3);
 979static SENSOR_DEVICE_ATTR_2(temp2_input, S_IRUGO, show_temp, NULL, 1, 0);
 980static SENSOR_DEVICE_ATTR_2(temp2_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
 981			    1, 1);
 982static SENSOR_DEVICE_ATTR_2(temp2_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
 983			    1, 2);
 984static SENSOR_DEVICE_ATTR_2(temp2_offset, S_IRUGO | S_IWUSR, show_temp,
 985			    set_temp, 1, 3);
 986static SENSOR_DEVICE_ATTR_2(temp3_input, S_IRUGO, show_temp, NULL, 2, 0);
 987static SENSOR_DEVICE_ATTR_2(temp3_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
 988			    2, 1);
 989static SENSOR_DEVICE_ATTR_2(temp3_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
 990			    2, 2);
 991static SENSOR_DEVICE_ATTR_2(temp3_offset, S_IRUGO | S_IWUSR, show_temp,
 992			    set_temp, 2, 3);
 993static SENSOR_DEVICE_ATTR_2(temp4_input, S_IRUGO, show_temp, NULL, 3, 0);
 994static SENSOR_DEVICE_ATTR_2(temp5_input, S_IRUGO, show_temp, NULL, 4, 0);
 995static SENSOR_DEVICE_ATTR_2(temp6_input, S_IRUGO, show_temp, NULL, 5, 0);
 996
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 997static ssize_t show_temp_type(struct device *dev, struct device_attribute *attr,
 998			      char *buf)
 999{
1000	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1001	int nr = sensor_attr->index;
1002	struct it87_data *data = it87_update_device(dev);
1003	u8 reg = data->sensor;	    /* In case value is updated while used */
1004	u8 extra = data->extra;
1005
1006	if ((has_temp_peci(data, nr) && (reg >> 6 == nr + 1)) ||
1007	    (has_temp_old_peci(data, nr) && (extra & 0x80)))
1008		return sprintf(buf, "6\n");  /* Intel PECI */
1009	if (reg & (1 << nr))
1010		return sprintf(buf, "3\n");  /* thermal diode */
1011	if (reg & (8 << nr))
1012		return sprintf(buf, "4\n");  /* thermistor */
1013	return sprintf(buf, "0\n");      /* disabled */
1014}
1015
1016static ssize_t set_temp_type(struct device *dev, struct device_attribute *attr,
1017			     const char *buf, size_t count)
1018{
1019	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1020	int nr = sensor_attr->index;
1021
1022	struct it87_data *data = dev_get_drvdata(dev);
1023	long val;
1024	u8 reg, extra;
 
1025
1026	if (kstrtol(buf, 10, &val) < 0)
1027		return -EINVAL;
1028
 
 
 
 
1029	reg = it87_read_value(data, IT87_REG_TEMP_ENABLE);
1030	reg &= ~(1 << nr);
1031	reg &= ~(8 << nr);
1032	if (has_temp_peci(data, nr) && (reg >> 6 == nr + 1 || val == 6))
1033		reg &= 0x3f;
1034	extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
1035	if (has_temp_old_peci(data, nr) && ((extra & 0x80) || val == 6))
1036		extra &= 0x7f;
1037	if (val == 2) {	/* backwards compatibility */
1038		dev_warn(dev,
1039			 "Sensor type 2 is deprecated, please use 4 instead\n");
1040		val = 4;
1041	}
1042	/* 3 = thermal diode; 4 = thermistor; 6 = Intel PECI; 0 = disabled */
1043	if (val == 3)
1044		reg |= 1 << nr;
1045	else if (val == 4)
1046		reg |= 8 << nr;
1047	else if (has_temp_peci(data, nr) && val == 6)
1048		reg |= (nr + 1) << 6;
1049	else if (has_temp_old_peci(data, nr) && val == 6)
1050		extra |= 0x80;
1051	else if (val != 0)
1052		return -EINVAL;
 
 
1053
1054	mutex_lock(&data->update_lock);
1055	data->sensor = reg;
1056	data->extra = extra;
1057	it87_write_value(data, IT87_REG_TEMP_ENABLE, data->sensor);
1058	if (has_temp_old_peci(data, nr))
1059		it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
1060	data->valid = 0;	/* Force cache refresh */
1061	mutex_unlock(&data->update_lock);
 
1062	return count;
1063}
1064
1065static SENSOR_DEVICE_ATTR(temp1_type, S_IRUGO | S_IWUSR, show_temp_type,
1066			  set_temp_type, 0);
1067static SENSOR_DEVICE_ATTR(temp2_type, S_IRUGO | S_IWUSR, show_temp_type,
1068			  set_temp_type, 1);
1069static SENSOR_DEVICE_ATTR(temp3_type, S_IRUGO | S_IWUSR, show_temp_type,
1070			  set_temp_type, 2);
1071
1072/* 6 Fans */
1073
1074static int pwm_mode(const struct it87_data *data, int nr)
1075{
1076	if (data->type != it8603 && nr < 3 && !(data->fan_main_ctrl & BIT(nr)))
1077		return 0;				/* Full speed */
 
1078	if (data->pwm_ctrl[nr] & 0x80)
1079		return 2;				/* Automatic mode */
1080	if ((data->type == it8603 || nr >= 3) &&
1081	    data->pwm_duty[nr] == pwm_to_reg(data, 0xff))
1082		return 0;			/* Full speed */
1083
1084	return 1;				/* Manual mode */
1085}
1086
1087static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
1088			char *buf)
1089{
1090	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1091	int nr = sattr->nr;
1092	int index = sattr->index;
1093	int speed;
1094	struct it87_data *data = it87_update_device(dev);
1095
 
 
 
1096	speed = has_16bit_fans(data) ?
1097		FAN16_FROM_REG(data->fan[nr][index]) :
1098		FAN_FROM_REG(data->fan[nr][index],
1099			     DIV_FROM_REG(data->fan_div[nr]));
1100	return sprintf(buf, "%d\n", speed);
1101}
1102
1103static ssize_t show_fan_div(struct device *dev, struct device_attribute *attr,
1104			    char *buf)
1105{
1106	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1107	struct it87_data *data = it87_update_device(dev);
1108	int nr = sensor_attr->index;
1109
 
 
 
1110	return sprintf(buf, "%lu\n", DIV_FROM_REG(data->fan_div[nr]));
1111}
1112
1113static ssize_t show_pwm_enable(struct device *dev,
1114			       struct device_attribute *attr, char *buf)
1115{
1116	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1117	struct it87_data *data = it87_update_device(dev);
1118	int nr = sensor_attr->index;
1119
 
 
 
1120	return sprintf(buf, "%d\n", pwm_mode(data, nr));
1121}
1122
1123static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
1124			char *buf)
1125{
1126	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1127	struct it87_data *data = it87_update_device(dev);
1128	int nr = sensor_attr->index;
1129
 
 
 
1130	return sprintf(buf, "%d\n",
1131		       pwm_from_reg(data, data->pwm_duty[nr]));
1132}
1133
1134static ssize_t show_pwm_freq(struct device *dev, struct device_attribute *attr,
1135			     char *buf)
1136{
1137	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1138	struct it87_data *data = it87_update_device(dev);
1139	int nr = sensor_attr->index;
1140	unsigned int freq;
1141	int index;
1142
 
 
 
1143	if (has_pwm_freq2(data) && nr == 1)
1144		index = (data->extra >> 4) & 0x07;
1145	else
1146		index = (data->fan_ctl >> 4) & 0x07;
1147
1148	freq = pwm_freq[index] / (has_newer_autopwm(data) ? 256 : 128);
1149
1150	return sprintf(buf, "%u\n", freq);
1151}
1152
1153static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
1154		       const char *buf, size_t count)
1155{
1156	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1157	int nr = sattr->nr;
1158	int index = sattr->index;
1159
1160	struct it87_data *data = dev_get_drvdata(dev);
1161	long val;
 
1162	u8 reg;
1163
1164	if (kstrtol(buf, 10, &val) < 0)
1165		return -EINVAL;
1166
1167	mutex_lock(&data->update_lock);
 
 
1168
1169	if (has_16bit_fans(data)) {
1170		data->fan[nr][index] = FAN16_TO_REG(val);
1171		it87_write_value(data, IT87_REG_FAN_MIN[nr],
1172				 data->fan[nr][index] & 0xff);
1173		it87_write_value(data, IT87_REG_FANX_MIN[nr],
1174				 data->fan[nr][index] >> 8);
1175	} else {
1176		reg = it87_read_value(data, IT87_REG_FAN_DIV);
1177		switch (nr) {
1178		case 0:
1179			data->fan_div[nr] = reg & 0x07;
1180			break;
1181		case 1:
1182			data->fan_div[nr] = (reg >> 3) & 0x07;
1183			break;
1184		case 2:
1185			data->fan_div[nr] = (reg & 0x40) ? 3 : 1;
1186			break;
1187		}
1188		data->fan[nr][index] =
1189		  FAN_TO_REG(val, DIV_FROM_REG(data->fan_div[nr]));
1190		it87_write_value(data, IT87_REG_FAN_MIN[nr],
1191				 data->fan[nr][index]);
1192	}
1193
1194	mutex_unlock(&data->update_lock);
1195	return count;
1196}
1197
1198static ssize_t set_fan_div(struct device *dev, struct device_attribute *attr,
1199			   const char *buf, size_t count)
1200{
1201	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1202	struct it87_data *data = dev_get_drvdata(dev);
1203	int nr = sensor_attr->index;
1204	unsigned long val;
1205	int min;
1206	u8 old;
1207
1208	if (kstrtoul(buf, 10, &val) < 0)
1209		return -EINVAL;
1210
1211	mutex_lock(&data->update_lock);
 
 
 
1212	old = it87_read_value(data, IT87_REG_FAN_DIV);
1213
1214	/* Save fan min limit */
1215	min = FAN_FROM_REG(data->fan[nr][1], DIV_FROM_REG(data->fan_div[nr]));
1216
1217	switch (nr) {
1218	case 0:
1219	case 1:
1220		data->fan_div[nr] = DIV_TO_REG(val);
1221		break;
1222	case 2:
1223		if (val < 8)
1224			data->fan_div[nr] = 1;
1225		else
1226			data->fan_div[nr] = 3;
1227	}
1228	val = old & 0x80;
1229	val |= (data->fan_div[0] & 0x07);
1230	val |= (data->fan_div[1] & 0x07) << 3;
1231	if (data->fan_div[2] == 3)
1232		val |= 0x1 << 6;
1233	it87_write_value(data, IT87_REG_FAN_DIV, val);
1234
1235	/* Restore fan min limit */
1236	data->fan[nr][1] = FAN_TO_REG(min, DIV_FROM_REG(data->fan_div[nr]));
1237	it87_write_value(data, IT87_REG_FAN_MIN[nr], data->fan[nr][1]);
1238
1239	mutex_unlock(&data->update_lock);
1240	return count;
1241}
1242
1243/* Returns 0 if OK, -EINVAL otherwise */
1244static int check_trip_points(struct device *dev, int nr)
1245{
1246	const struct it87_data *data = dev_get_drvdata(dev);
1247	int i, err = 0;
1248
1249	if (has_old_autopwm(data)) {
1250		for (i = 0; i < 3; i++) {
1251			if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1252				err = -EINVAL;
1253		}
1254		for (i = 0; i < 2; i++) {
1255			if (data->auto_pwm[nr][i] > data->auto_pwm[nr][i + 1])
1256				err = -EINVAL;
1257		}
1258	} else if (has_newer_autopwm(data)) {
1259		for (i = 1; i < 3; i++) {
1260			if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1261				err = -EINVAL;
1262		}
1263	}
1264
1265	if (err) {
1266		dev_err(dev,
1267			"Inconsistent trip points, not switching to automatic mode\n");
1268		dev_err(dev, "Adjust the trip points and try again\n");
1269	}
1270	return err;
1271}
1272
1273static ssize_t set_pwm_enable(struct device *dev, struct device_attribute *attr,
1274			      const char *buf, size_t count)
1275{
1276	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1277	struct it87_data *data = dev_get_drvdata(dev);
1278	int nr = sensor_attr->index;
1279	long val;
 
1280
1281	if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 2)
1282		return -EINVAL;
1283
1284	/* Check trip points before switching to automatic mode */
1285	if (val == 2) {
1286		if (check_trip_points(dev, nr) < 0)
1287			return -EINVAL;
1288	}
1289
1290	mutex_lock(&data->update_lock);
 
 
1291
1292	if (val == 0) {
1293		if (nr < 3 && data->type != it8603) {
1294			int tmp;
1295			/* make sure the fan is on when in on/off mode */
1296			tmp = it87_read_value(data, IT87_REG_FAN_CTL);
1297			it87_write_value(data, IT87_REG_FAN_CTL, tmp | BIT(nr));
1298			/* set on/off mode */
1299			data->fan_main_ctrl &= ~BIT(nr);
1300			it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1301					 data->fan_main_ctrl);
1302		} else {
1303			u8 ctrl;
1304
1305			/* No on/off mode, set maximum pwm value */
1306			data->pwm_duty[nr] = pwm_to_reg(data, 0xff);
1307			it87_write_value(data, IT87_REG_PWM_DUTY[nr],
1308					 data->pwm_duty[nr]);
1309			/* and set manual mode */
1310			if (has_newer_autopwm(data)) {
1311				ctrl = (data->pwm_ctrl[nr] & 0x7c) |
1312					data->pwm_temp_map[nr];
1313			} else {
1314				ctrl = data->pwm_duty[nr];
1315			}
1316			data->pwm_ctrl[nr] = ctrl;
1317			it87_write_value(data, IT87_REG_PWM[nr], ctrl);
1318		}
1319	} else {
1320		u8 ctrl;
1321
1322		if (has_newer_autopwm(data)) {
1323			ctrl = (data->pwm_ctrl[nr] & 0x7c) |
1324				data->pwm_temp_map[nr];
1325			if (val != 1)
1326				ctrl |= 0x80;
1327		} else {
1328			ctrl = (val == 1 ? data->pwm_duty[nr] : 0x80);
1329		}
1330		data->pwm_ctrl[nr] = ctrl;
1331		it87_write_value(data, IT87_REG_PWM[nr], ctrl);
1332
1333		if (data->type != it8603 && nr < 3) {
1334			/* set SmartGuardian mode */
1335			data->fan_main_ctrl |= BIT(nr);
1336			it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1337					 data->fan_main_ctrl);
1338		}
1339	}
1340
1341	mutex_unlock(&data->update_lock);
1342	return count;
1343}
1344
1345static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
1346		       const char *buf, size_t count)
1347{
1348	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1349	struct it87_data *data = dev_get_drvdata(dev);
1350	int nr = sensor_attr->index;
1351	long val;
 
1352
1353	if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1354		return -EINVAL;
1355
1356	mutex_lock(&data->update_lock);
 
 
 
1357	it87_update_pwm_ctrl(data, nr);
1358	if (has_newer_autopwm(data)) {
1359		/*
1360		 * If we are in automatic mode, the PWM duty cycle register
1361		 * is read-only so we can't write the value.
1362		 */
1363		if (data->pwm_ctrl[nr] & 0x80) {
1364			mutex_unlock(&data->update_lock);
1365			return -EBUSY;
1366		}
1367		data->pwm_duty[nr] = pwm_to_reg(data, val);
1368		it87_write_value(data, IT87_REG_PWM_DUTY[nr],
1369				 data->pwm_duty[nr]);
1370	} else {
1371		data->pwm_duty[nr] = pwm_to_reg(data, val);
1372		/*
1373		 * If we are in manual mode, write the duty cycle immediately;
1374		 * otherwise, just store it for later use.
1375		 */
1376		if (!(data->pwm_ctrl[nr] & 0x80)) {
1377			data->pwm_ctrl[nr] = data->pwm_duty[nr];
1378			it87_write_value(data, IT87_REG_PWM[nr],
1379					 data->pwm_ctrl[nr]);
1380		}
1381	}
1382	mutex_unlock(&data->update_lock);
 
1383	return count;
1384}
1385
1386static ssize_t set_pwm_freq(struct device *dev, struct device_attribute *attr,
1387			    const char *buf, size_t count)
1388{
1389	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1390	struct it87_data *data = dev_get_drvdata(dev);
1391	int nr = sensor_attr->index;
1392	unsigned long val;
 
1393	int i;
1394
1395	if (kstrtoul(buf, 10, &val) < 0)
1396		return -EINVAL;
1397
1398	val = clamp_val(val, 0, 1000000);
1399	val *= has_newer_autopwm(data) ? 256 : 128;
1400
1401	/* Search for the nearest available frequency */
1402	for (i = 0; i < 7; i++) {
1403		if (val > (pwm_freq[i] + pwm_freq[i + 1]) / 2)
1404			break;
1405	}
1406
1407	mutex_lock(&data->update_lock);
 
 
 
1408	if (nr == 0) {
1409		data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL) & 0x8f;
1410		data->fan_ctl |= i << 4;
1411		it87_write_value(data, IT87_REG_FAN_CTL, data->fan_ctl);
1412	} else {
1413		data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x8f;
1414		data->extra |= i << 4;
1415		it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
1416	}
1417	mutex_unlock(&data->update_lock);
1418
1419	return count;
1420}
1421
1422static ssize_t show_pwm_temp_map(struct device *dev,
1423				 struct device_attribute *attr, char *buf)
1424{
1425	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1426	struct it87_data *data = it87_update_device(dev);
1427	int nr = sensor_attr->index;
1428	int map;
1429
 
 
 
1430	map = data->pwm_temp_map[nr];
1431	if (map >= 3)
1432		map = 0;	/* Should never happen */
1433	if (nr >= 3)		/* pwm channels 3..6 map to temp4..6 */
1434		map += 3;
1435
1436	return sprintf(buf, "%d\n", (int)BIT(map));
1437}
1438
1439static ssize_t set_pwm_temp_map(struct device *dev,
1440				struct device_attribute *attr, const char *buf,
1441				size_t count)
1442{
1443	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1444	struct it87_data *data = dev_get_drvdata(dev);
1445	int nr = sensor_attr->index;
1446	long val;
 
1447	u8 reg;
1448
1449	if (kstrtol(buf, 10, &val) < 0)
1450		return -EINVAL;
1451
1452	if (nr >= 3)
1453		val -= 3;
1454
1455	switch (val) {
1456	case BIT(0):
1457		reg = 0x00;
1458		break;
1459	case BIT(1):
1460		reg = 0x01;
1461		break;
1462	case BIT(2):
1463		reg = 0x02;
1464		break;
1465	default:
1466		return -EINVAL;
1467	}
1468
1469	mutex_lock(&data->update_lock);
 
 
 
1470	it87_update_pwm_ctrl(data, nr);
1471	data->pwm_temp_map[nr] = reg;
1472	/*
1473	 * If we are in automatic mode, write the temp mapping immediately;
1474	 * otherwise, just store it for later use.
1475	 */
1476	if (data->pwm_ctrl[nr] & 0x80) {
1477		data->pwm_ctrl[nr] = (data->pwm_ctrl[nr] & 0xfc) |
1478						data->pwm_temp_map[nr];
1479		it87_write_value(data, IT87_REG_PWM[nr], data->pwm_ctrl[nr]);
1480	}
1481	mutex_unlock(&data->update_lock);
1482	return count;
1483}
1484
1485static ssize_t show_auto_pwm(struct device *dev, struct device_attribute *attr,
1486			     char *buf)
1487{
1488	struct it87_data *data = it87_update_device(dev);
1489	struct sensor_device_attribute_2 *sensor_attr =
1490			to_sensor_dev_attr_2(attr);
1491	int nr = sensor_attr->nr;
1492	int point = sensor_attr->index;
1493
 
 
 
1494	return sprintf(buf, "%d\n",
1495		       pwm_from_reg(data, data->auto_pwm[nr][point]));
1496}
1497
1498static ssize_t set_auto_pwm(struct device *dev, struct device_attribute *attr,
1499			    const char *buf, size_t count)
1500{
1501	struct it87_data *data = dev_get_drvdata(dev);
1502	struct sensor_device_attribute_2 *sensor_attr =
1503			to_sensor_dev_attr_2(attr);
1504	int nr = sensor_attr->nr;
1505	int point = sensor_attr->index;
1506	int regaddr;
1507	long val;
 
1508
1509	if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1510		return -EINVAL;
1511
1512	mutex_lock(&data->update_lock);
 
 
 
1513	data->auto_pwm[nr][point] = pwm_to_reg(data, val);
1514	if (has_newer_autopwm(data))
1515		regaddr = IT87_REG_AUTO_TEMP(nr, 3);
1516	else
1517		regaddr = IT87_REG_AUTO_PWM(nr, point);
1518	it87_write_value(data, regaddr, data->auto_pwm[nr][point]);
1519	mutex_unlock(&data->update_lock);
1520	return count;
1521}
1522
1523static ssize_t show_auto_pwm_slope(struct device *dev,
1524				   struct device_attribute *attr, char *buf)
1525{
1526	struct it87_data *data = it87_update_device(dev);
1527	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1528	int nr = sensor_attr->index;
1529
 
 
 
1530	return sprintf(buf, "%d\n", data->auto_pwm[nr][1] & 0x7f);
1531}
1532
1533static ssize_t set_auto_pwm_slope(struct device *dev,
1534				  struct device_attribute *attr,
1535				  const char *buf, size_t count)
1536{
1537	struct it87_data *data = dev_get_drvdata(dev);
1538	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1539	int nr = sensor_attr->index;
1540	unsigned long val;
 
1541
1542	if (kstrtoul(buf, 10, &val) < 0 || val > 127)
1543		return -EINVAL;
1544
1545	mutex_lock(&data->update_lock);
 
 
 
1546	data->auto_pwm[nr][1] = (data->auto_pwm[nr][1] & 0x80) | val;
1547	it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 4),
1548			 data->auto_pwm[nr][1]);
1549	mutex_unlock(&data->update_lock);
1550	return count;
1551}
1552
1553static ssize_t show_auto_temp(struct device *dev, struct device_attribute *attr,
1554			      char *buf)
1555{
1556	struct it87_data *data = it87_update_device(dev);
1557	struct sensor_device_attribute_2 *sensor_attr =
1558			to_sensor_dev_attr_2(attr);
1559	int nr = sensor_attr->nr;
1560	int point = sensor_attr->index;
1561	int reg;
1562
 
 
 
1563	if (has_old_autopwm(data) || point)
1564		reg = data->auto_temp[nr][point];
1565	else
1566		reg = data->auto_temp[nr][1] - (data->auto_temp[nr][0] & 0x1f);
1567
1568	return sprintf(buf, "%d\n", TEMP_FROM_REG(reg));
1569}
1570
1571static ssize_t set_auto_temp(struct device *dev, struct device_attribute *attr,
1572			     const char *buf, size_t count)
1573{
1574	struct it87_data *data = dev_get_drvdata(dev);
1575	struct sensor_device_attribute_2 *sensor_attr =
1576			to_sensor_dev_attr_2(attr);
1577	int nr = sensor_attr->nr;
1578	int point = sensor_attr->index;
1579	long val;
1580	int reg;
 
1581
1582	if (kstrtol(buf, 10, &val) < 0 || val < -128000 || val > 127000)
1583		return -EINVAL;
1584
1585	mutex_lock(&data->update_lock);
 
 
 
1586	if (has_newer_autopwm(data) && !point) {
1587		reg = data->auto_temp[nr][1] - TEMP_TO_REG(val);
1588		reg = clamp_val(reg, 0, 0x1f) | (data->auto_temp[nr][0] & 0xe0);
1589		data->auto_temp[nr][0] = reg;
1590		it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 5), reg);
1591	} else {
1592		reg = TEMP_TO_REG(val);
1593		data->auto_temp[nr][point] = reg;
1594		if (has_newer_autopwm(data))
1595			point--;
1596		it87_write_value(data, IT87_REG_AUTO_TEMP(nr, point), reg);
1597	}
1598	mutex_unlock(&data->update_lock);
1599	return count;
1600}
1601
1602static SENSOR_DEVICE_ATTR_2(fan1_input, S_IRUGO, show_fan, NULL, 0, 0);
1603static SENSOR_DEVICE_ATTR_2(fan1_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1604			    0, 1);
1605static SENSOR_DEVICE_ATTR(fan1_div, S_IRUGO | S_IWUSR, show_fan_div,
1606			  set_fan_div, 0);
1607
1608static SENSOR_DEVICE_ATTR_2(fan2_input, S_IRUGO, show_fan, NULL, 1, 0);
1609static SENSOR_DEVICE_ATTR_2(fan2_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1610			    1, 1);
1611static SENSOR_DEVICE_ATTR(fan2_div, S_IRUGO | S_IWUSR, show_fan_div,
1612			  set_fan_div, 1);
1613
1614static SENSOR_DEVICE_ATTR_2(fan3_input, S_IRUGO, show_fan, NULL, 2, 0);
1615static SENSOR_DEVICE_ATTR_2(fan3_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1616			    2, 1);
1617static SENSOR_DEVICE_ATTR(fan3_div, S_IRUGO | S_IWUSR, show_fan_div,
1618			  set_fan_div, 2);
1619
1620static SENSOR_DEVICE_ATTR_2(fan4_input, S_IRUGO, show_fan, NULL, 3, 0);
1621static SENSOR_DEVICE_ATTR_2(fan4_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1622			    3, 1);
1623
1624static SENSOR_DEVICE_ATTR_2(fan5_input, S_IRUGO, show_fan, NULL, 4, 0);
1625static SENSOR_DEVICE_ATTR_2(fan5_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1626			    4, 1);
1627
1628static SENSOR_DEVICE_ATTR_2(fan6_input, S_IRUGO, show_fan, NULL, 5, 0);
1629static SENSOR_DEVICE_ATTR_2(fan6_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1630			    5, 1);
1631
1632static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR,
1633			  show_pwm_enable, set_pwm_enable, 0);
1634static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 0);
1635static SENSOR_DEVICE_ATTR(pwm1_freq, S_IRUGO | S_IWUSR, show_pwm_freq,
1636			  set_pwm_freq, 0);
1637static SENSOR_DEVICE_ATTR(pwm1_auto_channels_temp, S_IRUGO,
1638			  show_pwm_temp_map, set_pwm_temp_map, 0);
1639static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_pwm, S_IRUGO | S_IWUSR,
1640			    show_auto_pwm, set_auto_pwm, 0, 0);
1641static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_pwm, S_IRUGO | S_IWUSR,
1642			    show_auto_pwm, set_auto_pwm, 0, 1);
1643static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_pwm, S_IRUGO | S_IWUSR,
1644			    show_auto_pwm, set_auto_pwm, 0, 2);
1645static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_pwm, S_IRUGO,
1646			    show_auto_pwm, NULL, 0, 3);
1647static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp, S_IRUGO | S_IWUSR,
1648			    show_auto_temp, set_auto_temp, 0, 1);
1649static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1650			    show_auto_temp, set_auto_temp, 0, 0);
1651static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_temp, S_IRUGO | S_IWUSR,
1652			    show_auto_temp, set_auto_temp, 0, 2);
1653static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_temp, S_IRUGO | S_IWUSR,
1654			    show_auto_temp, set_auto_temp, 0, 3);
1655static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_temp, S_IRUGO | S_IWUSR,
1656			    show_auto_temp, set_auto_temp, 0, 4);
1657static SENSOR_DEVICE_ATTR_2(pwm1_auto_start, S_IRUGO | S_IWUSR,
1658			    show_auto_pwm, set_auto_pwm, 0, 0);
1659static SENSOR_DEVICE_ATTR(pwm1_auto_slope, S_IRUGO | S_IWUSR,
1660			  show_auto_pwm_slope, set_auto_pwm_slope, 0);
1661
1662static SENSOR_DEVICE_ATTR(pwm2_enable, S_IRUGO | S_IWUSR,
1663			  show_pwm_enable, set_pwm_enable, 1);
1664static SENSOR_DEVICE_ATTR(pwm2, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 1);
1665static SENSOR_DEVICE_ATTR(pwm2_freq, S_IRUGO, show_pwm_freq, set_pwm_freq, 1);
1666static SENSOR_DEVICE_ATTR(pwm2_auto_channels_temp, S_IRUGO,
1667			  show_pwm_temp_map, set_pwm_temp_map, 1);
1668static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_pwm, S_IRUGO | S_IWUSR,
1669			    show_auto_pwm, set_auto_pwm, 1, 0);
1670static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_pwm, S_IRUGO | S_IWUSR,
1671			    show_auto_pwm, set_auto_pwm, 1, 1);
1672static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_pwm, S_IRUGO | S_IWUSR,
1673			    show_auto_pwm, set_auto_pwm, 1, 2);
1674static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_pwm, S_IRUGO,
1675			    show_auto_pwm, NULL, 1, 3);
1676static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp, S_IRUGO | S_IWUSR,
1677			    show_auto_temp, set_auto_temp, 1, 1);
1678static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1679			    show_auto_temp, set_auto_temp, 1, 0);
1680static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_temp, S_IRUGO | S_IWUSR,
1681			    show_auto_temp, set_auto_temp, 1, 2);
1682static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_temp, S_IRUGO | S_IWUSR,
1683			    show_auto_temp, set_auto_temp, 1, 3);
1684static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_temp, S_IRUGO | S_IWUSR,
1685			    show_auto_temp, set_auto_temp, 1, 4);
1686static SENSOR_DEVICE_ATTR_2(pwm2_auto_start, S_IRUGO | S_IWUSR,
1687			    show_auto_pwm, set_auto_pwm, 1, 0);
1688static SENSOR_DEVICE_ATTR(pwm2_auto_slope, S_IRUGO | S_IWUSR,
1689			  show_auto_pwm_slope, set_auto_pwm_slope, 1);
1690
1691static SENSOR_DEVICE_ATTR(pwm3_enable, S_IRUGO | S_IWUSR,
1692			  show_pwm_enable, set_pwm_enable, 2);
1693static SENSOR_DEVICE_ATTR(pwm3, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 2);
1694static SENSOR_DEVICE_ATTR(pwm3_freq, S_IRUGO, show_pwm_freq, NULL, 2);
1695static SENSOR_DEVICE_ATTR(pwm3_auto_channels_temp, S_IRUGO,
1696			  show_pwm_temp_map, set_pwm_temp_map, 2);
1697static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_pwm, S_IRUGO | S_IWUSR,
1698			    show_auto_pwm, set_auto_pwm, 2, 0);
1699static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_pwm, S_IRUGO | S_IWUSR,
1700			    show_auto_pwm, set_auto_pwm, 2, 1);
1701static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_pwm, S_IRUGO | S_IWUSR,
1702			    show_auto_pwm, set_auto_pwm, 2, 2);
1703static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_pwm, S_IRUGO,
1704			    show_auto_pwm, NULL, 2, 3);
1705static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp, S_IRUGO | S_IWUSR,
1706			    show_auto_temp, set_auto_temp, 2, 1);
1707static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1708			    show_auto_temp, set_auto_temp, 2, 0);
1709static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_temp, S_IRUGO | S_IWUSR,
1710			    show_auto_temp, set_auto_temp, 2, 2);
1711static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_temp, S_IRUGO | S_IWUSR,
1712			    show_auto_temp, set_auto_temp, 2, 3);
1713static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_temp, S_IRUGO | S_IWUSR,
1714			    show_auto_temp, set_auto_temp, 2, 4);
1715static SENSOR_DEVICE_ATTR_2(pwm3_auto_start, S_IRUGO | S_IWUSR,
1716			    show_auto_pwm, set_auto_pwm, 2, 0);
1717static SENSOR_DEVICE_ATTR(pwm3_auto_slope, S_IRUGO | S_IWUSR,
1718			  show_auto_pwm_slope, set_auto_pwm_slope, 2);
1719
1720static SENSOR_DEVICE_ATTR(pwm4_enable, S_IRUGO | S_IWUSR,
1721			  show_pwm_enable, set_pwm_enable, 3);
1722static SENSOR_DEVICE_ATTR(pwm4, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 3);
1723static SENSOR_DEVICE_ATTR(pwm4_freq, S_IRUGO, show_pwm_freq, NULL, 3);
1724static SENSOR_DEVICE_ATTR(pwm4_auto_channels_temp, S_IRUGO,
1725			  show_pwm_temp_map, set_pwm_temp_map, 3);
1726static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp, S_IRUGO | S_IWUSR,
1727			    show_auto_temp, set_auto_temp, 2, 1);
1728static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1729			    show_auto_temp, set_auto_temp, 2, 0);
1730static SENSOR_DEVICE_ATTR_2(pwm4_auto_point2_temp, S_IRUGO | S_IWUSR,
1731			    show_auto_temp, set_auto_temp, 2, 2);
1732static SENSOR_DEVICE_ATTR_2(pwm4_auto_point3_temp, S_IRUGO | S_IWUSR,
1733			    show_auto_temp, set_auto_temp, 2, 3);
1734static SENSOR_DEVICE_ATTR_2(pwm4_auto_start, S_IRUGO | S_IWUSR,
1735			    show_auto_pwm, set_auto_pwm, 3, 0);
1736static SENSOR_DEVICE_ATTR(pwm4_auto_slope, S_IRUGO | S_IWUSR,
1737			  show_auto_pwm_slope, set_auto_pwm_slope, 3);
1738
1739static SENSOR_DEVICE_ATTR(pwm5_enable, S_IRUGO | S_IWUSR,
1740			  show_pwm_enable, set_pwm_enable, 4);
1741static SENSOR_DEVICE_ATTR(pwm5, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 4);
1742static SENSOR_DEVICE_ATTR(pwm5_freq, S_IRUGO, show_pwm_freq, NULL, 4);
1743static SENSOR_DEVICE_ATTR(pwm5_auto_channels_temp, S_IRUGO,
1744			  show_pwm_temp_map, set_pwm_temp_map, 4);
1745static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp, S_IRUGO | S_IWUSR,
1746			    show_auto_temp, set_auto_temp, 2, 1);
1747static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1748			    show_auto_temp, set_auto_temp, 2, 0);
1749static SENSOR_DEVICE_ATTR_2(pwm5_auto_point2_temp, S_IRUGO | S_IWUSR,
1750			    show_auto_temp, set_auto_temp, 2, 2);
1751static SENSOR_DEVICE_ATTR_2(pwm5_auto_point3_temp, S_IRUGO | S_IWUSR,
1752			    show_auto_temp, set_auto_temp, 2, 3);
1753static SENSOR_DEVICE_ATTR_2(pwm5_auto_start, S_IRUGO | S_IWUSR,
1754			    show_auto_pwm, set_auto_pwm, 4, 0);
1755static SENSOR_DEVICE_ATTR(pwm5_auto_slope, S_IRUGO | S_IWUSR,
1756			  show_auto_pwm_slope, set_auto_pwm_slope, 4);
1757
1758static SENSOR_DEVICE_ATTR(pwm6_enable, S_IRUGO | S_IWUSR,
1759			  show_pwm_enable, set_pwm_enable, 5);
1760static SENSOR_DEVICE_ATTR(pwm6, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 5);
1761static SENSOR_DEVICE_ATTR(pwm6_freq, S_IRUGO, show_pwm_freq, NULL, 5);
1762static SENSOR_DEVICE_ATTR(pwm6_auto_channels_temp, S_IRUGO,
1763			  show_pwm_temp_map, set_pwm_temp_map, 5);
1764static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp, S_IRUGO | S_IWUSR,
1765			    show_auto_temp, set_auto_temp, 2, 1);
1766static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1767			    show_auto_temp, set_auto_temp, 2, 0);
1768static SENSOR_DEVICE_ATTR_2(pwm6_auto_point2_temp, S_IRUGO | S_IWUSR,
1769			    show_auto_temp, set_auto_temp, 2, 2);
1770static SENSOR_DEVICE_ATTR_2(pwm6_auto_point3_temp, S_IRUGO | S_IWUSR,
1771			    show_auto_temp, set_auto_temp, 2, 3);
1772static SENSOR_DEVICE_ATTR_2(pwm6_auto_start, S_IRUGO | S_IWUSR,
1773			    show_auto_pwm, set_auto_pwm, 5, 0);
1774static SENSOR_DEVICE_ATTR(pwm6_auto_slope, S_IRUGO | S_IWUSR,
1775			  show_auto_pwm_slope, set_auto_pwm_slope, 5);
1776
1777/* Alarms */
1778static ssize_t show_alarms(struct device *dev, struct device_attribute *attr,
1779			   char *buf)
1780{
1781	struct it87_data *data = it87_update_device(dev);
1782
 
 
 
1783	return sprintf(buf, "%u\n", data->alarms);
1784}
1785static DEVICE_ATTR(alarms, S_IRUGO, show_alarms, NULL);
1786
1787static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
1788			  char *buf)
1789{
1790	struct it87_data *data = it87_update_device(dev);
1791	int bitnr = to_sensor_dev_attr(attr)->index;
1792
 
 
 
1793	return sprintf(buf, "%u\n", (data->alarms >> bitnr) & 1);
1794}
1795
1796static ssize_t clear_intrusion(struct device *dev,
1797			       struct device_attribute *attr, const char *buf,
1798			       size_t count)
1799{
1800	struct it87_data *data = dev_get_drvdata(dev);
1801	int config;
1802	long val;
1803
1804	if (kstrtol(buf, 10, &val) < 0 || val != 0)
1805		return -EINVAL;
1806
1807	mutex_lock(&data->update_lock);
 
 
 
1808	config = it87_read_value(data, IT87_REG_CONFIG);
1809	if (config < 0) {
1810		count = config;
1811	} else {
1812		config |= BIT(5);
1813		it87_write_value(data, IT87_REG_CONFIG, config);
1814		/* Invalidate cache to force re-read */
1815		data->valid = 0;
1816	}
1817	mutex_unlock(&data->update_lock);
1818
1819	return count;
1820}
1821
1822static SENSOR_DEVICE_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 8);
1823static SENSOR_DEVICE_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 9);
1824static SENSOR_DEVICE_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 10);
1825static SENSOR_DEVICE_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 11);
1826static SENSOR_DEVICE_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 12);
1827static SENSOR_DEVICE_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 13);
1828static SENSOR_DEVICE_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 14);
1829static SENSOR_DEVICE_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 15);
1830static SENSOR_DEVICE_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 0);
1831static SENSOR_DEVICE_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 1);
1832static SENSOR_DEVICE_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 2);
1833static SENSOR_DEVICE_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 3);
1834static SENSOR_DEVICE_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 6);
1835static SENSOR_DEVICE_ATTR(fan6_alarm, S_IRUGO, show_alarm, NULL, 7);
1836static SENSOR_DEVICE_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 16);
1837static SENSOR_DEVICE_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 17);
1838static SENSOR_DEVICE_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 18);
1839static SENSOR_DEVICE_ATTR(intrusion0_alarm, S_IRUGO | S_IWUSR,
1840			  show_alarm, clear_intrusion, 4);
1841
1842static ssize_t show_beep(struct device *dev, struct device_attribute *attr,
1843			 char *buf)
1844{
1845	struct it87_data *data = it87_update_device(dev);
1846	int bitnr = to_sensor_dev_attr(attr)->index;
1847
 
 
 
1848	return sprintf(buf, "%u\n", (data->beeps >> bitnr) & 1);
1849}
1850
1851static ssize_t set_beep(struct device *dev, struct device_attribute *attr,
1852			const char *buf, size_t count)
1853{
1854	int bitnr = to_sensor_dev_attr(attr)->index;
1855	struct it87_data *data = dev_get_drvdata(dev);
1856	long val;
 
1857
1858	if (kstrtol(buf, 10, &val) < 0 || (val != 0 && val != 1))
1859		return -EINVAL;
1860
1861	mutex_lock(&data->update_lock);
 
 
 
1862	data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
1863	if (val)
1864		data->beeps |= BIT(bitnr);
1865	else
1866		data->beeps &= ~BIT(bitnr);
1867	it87_write_value(data, IT87_REG_BEEP_ENABLE, data->beeps);
1868	mutex_unlock(&data->update_lock);
1869	return count;
1870}
1871
1872static SENSOR_DEVICE_ATTR(in0_beep, S_IRUGO | S_IWUSR,
1873			  show_beep, set_beep, 1);
1874static SENSOR_DEVICE_ATTR(in1_beep, S_IRUGO, show_beep, NULL, 1);
1875static SENSOR_DEVICE_ATTR(in2_beep, S_IRUGO, show_beep, NULL, 1);
1876static SENSOR_DEVICE_ATTR(in3_beep, S_IRUGO, show_beep, NULL, 1);
1877static SENSOR_DEVICE_ATTR(in4_beep, S_IRUGO, show_beep, NULL, 1);
1878static SENSOR_DEVICE_ATTR(in5_beep, S_IRUGO, show_beep, NULL, 1);
1879static SENSOR_DEVICE_ATTR(in6_beep, S_IRUGO, show_beep, NULL, 1);
1880static SENSOR_DEVICE_ATTR(in7_beep, S_IRUGO, show_beep, NULL, 1);
1881/* fanX_beep writability is set later */
1882static SENSOR_DEVICE_ATTR(fan1_beep, S_IRUGO, show_beep, set_beep, 0);
1883static SENSOR_DEVICE_ATTR(fan2_beep, S_IRUGO, show_beep, set_beep, 0);
1884static SENSOR_DEVICE_ATTR(fan3_beep, S_IRUGO, show_beep, set_beep, 0);
1885static SENSOR_DEVICE_ATTR(fan4_beep, S_IRUGO, show_beep, set_beep, 0);
1886static SENSOR_DEVICE_ATTR(fan5_beep, S_IRUGO, show_beep, set_beep, 0);
1887static SENSOR_DEVICE_ATTR(fan6_beep, S_IRUGO, show_beep, set_beep, 0);
1888static SENSOR_DEVICE_ATTR(temp1_beep, S_IRUGO | S_IWUSR,
1889			  show_beep, set_beep, 2);
1890static SENSOR_DEVICE_ATTR(temp2_beep, S_IRUGO, show_beep, NULL, 2);
1891static SENSOR_DEVICE_ATTR(temp3_beep, S_IRUGO, show_beep, NULL, 2);
1892
1893static ssize_t show_vrm_reg(struct device *dev, struct device_attribute *attr,
1894			    char *buf)
1895{
1896	struct it87_data *data = dev_get_drvdata(dev);
1897
1898	return sprintf(buf, "%u\n", data->vrm);
1899}
1900
1901static ssize_t store_vrm_reg(struct device *dev, struct device_attribute *attr,
1902			     const char *buf, size_t count)
1903{
1904	struct it87_data *data = dev_get_drvdata(dev);
1905	unsigned long val;
1906
1907	if (kstrtoul(buf, 10, &val) < 0)
1908		return -EINVAL;
1909
1910	data->vrm = val;
1911
1912	return count;
1913}
1914static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm_reg, store_vrm_reg);
1915
1916static ssize_t show_vid_reg(struct device *dev, struct device_attribute *attr,
1917			    char *buf)
1918{
1919	struct it87_data *data = it87_update_device(dev);
1920
 
 
 
1921	return sprintf(buf, "%ld\n", (long)vid_from_reg(data->vid, data->vrm));
1922}
1923static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid_reg, NULL);
1924
1925static ssize_t show_label(struct device *dev, struct device_attribute *attr,
1926			  char *buf)
1927{
1928	static const char * const labels[] = {
1929		"+5V",
1930		"5VSB",
1931		"Vbat",
 
1932	};
1933	static const char * const labels_it8721[] = {
1934		"+3.3V",
1935		"3VSB",
1936		"Vbat",
 
1937	};
1938	struct it87_data *data = dev_get_drvdata(dev);
1939	int nr = to_sensor_dev_attr(attr)->index;
1940	const char *label;
1941
1942	if (has_12mv_adc(data) || has_10_9mv_adc(data))
 
 
1943		label = labels_it8721[nr];
1944	else
1945		label = labels[nr];
1946
1947	return sprintf(buf, "%s\n", label);
1948}
1949static SENSOR_DEVICE_ATTR(in3_label, S_IRUGO, show_label, NULL, 0);
1950static SENSOR_DEVICE_ATTR(in7_label, S_IRUGO, show_label, NULL, 1);
1951static SENSOR_DEVICE_ATTR(in8_label, S_IRUGO, show_label, NULL, 2);
1952/* AVCC3 */
1953static SENSOR_DEVICE_ATTR(in9_label, S_IRUGO, show_label, NULL, 0);
1954
1955static umode_t it87_in_is_visible(struct kobject *kobj,
1956				  struct attribute *attr, int index)
1957{
1958	struct device *dev = container_of(kobj, struct device, kobj);
1959	struct it87_data *data = dev_get_drvdata(dev);
1960	int i = index / 5;	/* voltage index */
1961	int a = index % 5;	/* attribute index */
1962
1963	if (index >= 40) {	/* in8 and higher only have input attributes */
1964		i = index - 40 + 8;
1965		a = 0;
1966	}
1967
1968	if (!(data->has_in & BIT(i)))
1969		return 0;
1970
1971	if (a == 4 && !data->has_beep)
1972		return 0;
1973
1974	return attr->mode;
1975}
1976
1977static struct attribute *it87_attributes_in[] = {
1978	&sensor_dev_attr_in0_input.dev_attr.attr,
1979	&sensor_dev_attr_in0_min.dev_attr.attr,
1980	&sensor_dev_attr_in0_max.dev_attr.attr,
1981	&sensor_dev_attr_in0_alarm.dev_attr.attr,
1982	&sensor_dev_attr_in0_beep.dev_attr.attr,	/* 4 */
1983
1984	&sensor_dev_attr_in1_input.dev_attr.attr,
1985	&sensor_dev_attr_in1_min.dev_attr.attr,
1986	&sensor_dev_attr_in1_max.dev_attr.attr,
1987	&sensor_dev_attr_in1_alarm.dev_attr.attr,
1988	&sensor_dev_attr_in1_beep.dev_attr.attr,	/* 9 */
1989
1990	&sensor_dev_attr_in2_input.dev_attr.attr,
1991	&sensor_dev_attr_in2_min.dev_attr.attr,
1992	&sensor_dev_attr_in2_max.dev_attr.attr,
1993	&sensor_dev_attr_in2_alarm.dev_attr.attr,
1994	&sensor_dev_attr_in2_beep.dev_attr.attr,	/* 14 */
1995
1996	&sensor_dev_attr_in3_input.dev_attr.attr,
1997	&sensor_dev_attr_in3_min.dev_attr.attr,
1998	&sensor_dev_attr_in3_max.dev_attr.attr,
1999	&sensor_dev_attr_in3_alarm.dev_attr.attr,
2000	&sensor_dev_attr_in3_beep.dev_attr.attr,	/* 19 */
2001
2002	&sensor_dev_attr_in4_input.dev_attr.attr,
2003	&sensor_dev_attr_in4_min.dev_attr.attr,
2004	&sensor_dev_attr_in4_max.dev_attr.attr,
2005	&sensor_dev_attr_in4_alarm.dev_attr.attr,
2006	&sensor_dev_attr_in4_beep.dev_attr.attr,	/* 24 */
2007
2008	&sensor_dev_attr_in5_input.dev_attr.attr,
2009	&sensor_dev_attr_in5_min.dev_attr.attr,
2010	&sensor_dev_attr_in5_max.dev_attr.attr,
2011	&sensor_dev_attr_in5_alarm.dev_attr.attr,
2012	&sensor_dev_attr_in5_beep.dev_attr.attr,	/* 29 */
2013
2014	&sensor_dev_attr_in6_input.dev_attr.attr,
2015	&sensor_dev_attr_in6_min.dev_attr.attr,
2016	&sensor_dev_attr_in6_max.dev_attr.attr,
2017	&sensor_dev_attr_in6_alarm.dev_attr.attr,
2018	&sensor_dev_attr_in6_beep.dev_attr.attr,	/* 34 */
2019
2020	&sensor_dev_attr_in7_input.dev_attr.attr,
2021	&sensor_dev_attr_in7_min.dev_attr.attr,
2022	&sensor_dev_attr_in7_max.dev_attr.attr,
2023	&sensor_dev_attr_in7_alarm.dev_attr.attr,
2024	&sensor_dev_attr_in7_beep.dev_attr.attr,	/* 39 */
2025
2026	&sensor_dev_attr_in8_input.dev_attr.attr,	/* 40 */
2027	&sensor_dev_attr_in9_input.dev_attr.attr,
2028	&sensor_dev_attr_in10_input.dev_attr.attr,
2029	&sensor_dev_attr_in11_input.dev_attr.attr,
2030	&sensor_dev_attr_in12_input.dev_attr.attr,
2031	NULL
2032};
2033
2034static const struct attribute_group it87_group_in = {
2035	.attrs = it87_attributes_in,
2036	.is_visible = it87_in_is_visible,
2037};
2038
2039static umode_t it87_temp_is_visible(struct kobject *kobj,
2040				    struct attribute *attr, int index)
2041{
2042	struct device *dev = container_of(kobj, struct device, kobj);
2043	struct it87_data *data = dev_get_drvdata(dev);
2044	int i = index / 7;	/* temperature index */
2045	int a = index % 7;	/* attribute index */
2046
2047	if (index >= 21) {
2048		i = index - 21 + 3;
2049		a = 0;
2050	}
2051
2052	if (!(data->has_temp & BIT(i)))
2053		return 0;
2054
 
 
 
 
 
 
2055	if (a == 5 && !has_temp_offset(data))
2056		return 0;
2057
2058	if (a == 6 && !data->has_beep)
2059		return 0;
2060
2061	return attr->mode;
2062}
2063
2064static struct attribute *it87_attributes_temp[] = {
2065	&sensor_dev_attr_temp1_input.dev_attr.attr,
2066	&sensor_dev_attr_temp1_max.dev_attr.attr,
2067	&sensor_dev_attr_temp1_min.dev_attr.attr,
2068	&sensor_dev_attr_temp1_type.dev_attr.attr,
2069	&sensor_dev_attr_temp1_alarm.dev_attr.attr,
2070	&sensor_dev_attr_temp1_offset.dev_attr.attr,	/* 5 */
2071	&sensor_dev_attr_temp1_beep.dev_attr.attr,	/* 6 */
2072
2073	&sensor_dev_attr_temp2_input.dev_attr.attr,	/* 7 */
2074	&sensor_dev_attr_temp2_max.dev_attr.attr,
2075	&sensor_dev_attr_temp2_min.dev_attr.attr,
2076	&sensor_dev_attr_temp2_type.dev_attr.attr,
2077	&sensor_dev_attr_temp2_alarm.dev_attr.attr,
2078	&sensor_dev_attr_temp2_offset.dev_attr.attr,
2079	&sensor_dev_attr_temp2_beep.dev_attr.attr,
2080
2081	&sensor_dev_attr_temp3_input.dev_attr.attr,	/* 14 */
2082	&sensor_dev_attr_temp3_max.dev_attr.attr,
2083	&sensor_dev_attr_temp3_min.dev_attr.attr,
2084	&sensor_dev_attr_temp3_type.dev_attr.attr,
2085	&sensor_dev_attr_temp3_alarm.dev_attr.attr,
2086	&sensor_dev_attr_temp3_offset.dev_attr.attr,
2087	&sensor_dev_attr_temp3_beep.dev_attr.attr,
2088
2089	&sensor_dev_attr_temp4_input.dev_attr.attr,	/* 21 */
2090	&sensor_dev_attr_temp5_input.dev_attr.attr,
2091	&sensor_dev_attr_temp6_input.dev_attr.attr,
2092	NULL
2093};
2094
2095static const struct attribute_group it87_group_temp = {
2096	.attrs = it87_attributes_temp,
2097	.is_visible = it87_temp_is_visible,
2098};
2099
2100static umode_t it87_is_visible(struct kobject *kobj,
2101			       struct attribute *attr, int index)
2102{
2103	struct device *dev = container_of(kobj, struct device, kobj);
2104	struct it87_data *data = dev_get_drvdata(dev);
2105
2106	if ((index == 2 || index == 3) && !data->has_vid)
2107		return 0;
2108
2109	if (index > 3 && !(data->in_internal & BIT(index - 4)))
2110		return 0;
2111
2112	return attr->mode;
2113}
2114
2115static struct attribute *it87_attributes[] = {
2116	&dev_attr_alarms.attr,
2117	&sensor_dev_attr_intrusion0_alarm.dev_attr.attr,
2118	&dev_attr_vrm.attr,				/* 2 */
2119	&dev_attr_cpu0_vid.attr,			/* 3 */
2120	&sensor_dev_attr_in3_label.dev_attr.attr,	/* 4 .. 7 */
2121	&sensor_dev_attr_in7_label.dev_attr.attr,
2122	&sensor_dev_attr_in8_label.dev_attr.attr,
2123	&sensor_dev_attr_in9_label.dev_attr.attr,
2124	NULL
2125};
2126
2127static const struct attribute_group it87_group = {
2128	.attrs = it87_attributes,
2129	.is_visible = it87_is_visible,
2130};
2131
2132static umode_t it87_fan_is_visible(struct kobject *kobj,
2133				   struct attribute *attr, int index)
2134{
2135	struct device *dev = container_of(kobj, struct device, kobj);
2136	struct it87_data *data = dev_get_drvdata(dev);
2137	int i = index / 5;	/* fan index */
2138	int a = index % 5;	/* attribute index */
2139
2140	if (index >= 15) {	/* fan 4..6 don't have divisor attributes */
2141		i = (index - 15) / 4 + 3;
2142		a = (index - 15) % 4;
2143	}
2144
2145	if (!(data->has_fan & BIT(i)))
2146		return 0;
2147
2148	if (a == 3) {				/* beep */
2149		if (!data->has_beep)
2150			return 0;
2151		/* first fan beep attribute is writable */
2152		if (i == __ffs(data->has_fan))
2153			return attr->mode | S_IWUSR;
2154	}
2155
2156	if (a == 4 && has_16bit_fans(data))	/* divisor */
2157		return 0;
2158
2159	return attr->mode;
2160}
2161
2162static struct attribute *it87_attributes_fan[] = {
2163	&sensor_dev_attr_fan1_input.dev_attr.attr,
2164	&sensor_dev_attr_fan1_min.dev_attr.attr,
2165	&sensor_dev_attr_fan1_alarm.dev_attr.attr,
2166	&sensor_dev_attr_fan1_beep.dev_attr.attr,	/* 3 */
2167	&sensor_dev_attr_fan1_div.dev_attr.attr,	/* 4 */
2168
2169	&sensor_dev_attr_fan2_input.dev_attr.attr,
2170	&sensor_dev_attr_fan2_min.dev_attr.attr,
2171	&sensor_dev_attr_fan2_alarm.dev_attr.attr,
2172	&sensor_dev_attr_fan2_beep.dev_attr.attr,
2173	&sensor_dev_attr_fan2_div.dev_attr.attr,	/* 9 */
2174
2175	&sensor_dev_attr_fan3_input.dev_attr.attr,
2176	&sensor_dev_attr_fan3_min.dev_attr.attr,
2177	&sensor_dev_attr_fan3_alarm.dev_attr.attr,
2178	&sensor_dev_attr_fan3_beep.dev_attr.attr,
2179	&sensor_dev_attr_fan3_div.dev_attr.attr,	/* 14 */
2180
2181	&sensor_dev_attr_fan4_input.dev_attr.attr,	/* 15 */
2182	&sensor_dev_attr_fan4_min.dev_attr.attr,
2183	&sensor_dev_attr_fan4_alarm.dev_attr.attr,
2184	&sensor_dev_attr_fan4_beep.dev_attr.attr,
2185
2186	&sensor_dev_attr_fan5_input.dev_attr.attr,	/* 19 */
2187	&sensor_dev_attr_fan5_min.dev_attr.attr,
2188	&sensor_dev_attr_fan5_alarm.dev_attr.attr,
2189	&sensor_dev_attr_fan5_beep.dev_attr.attr,
2190
2191	&sensor_dev_attr_fan6_input.dev_attr.attr,	/* 23 */
2192	&sensor_dev_attr_fan6_min.dev_attr.attr,
2193	&sensor_dev_attr_fan6_alarm.dev_attr.attr,
2194	&sensor_dev_attr_fan6_beep.dev_attr.attr,
2195	NULL
2196};
2197
2198static const struct attribute_group it87_group_fan = {
2199	.attrs = it87_attributes_fan,
2200	.is_visible = it87_fan_is_visible,
2201};
2202
2203static umode_t it87_pwm_is_visible(struct kobject *kobj,
2204				   struct attribute *attr, int index)
2205{
2206	struct device *dev = container_of(kobj, struct device, kobj);
2207	struct it87_data *data = dev_get_drvdata(dev);
2208	int i = index / 4;	/* pwm index */
2209	int a = index % 4;	/* attribute index */
2210
2211	if (!(data->has_pwm & BIT(i)))
2212		return 0;
2213
2214	/* pwmX_auto_channels_temp is only writable if auto pwm is supported */
2215	if (a == 3 && (has_old_autopwm(data) || has_newer_autopwm(data)))
2216		return attr->mode | S_IWUSR;
2217
2218	/* pwm2_freq is writable if there are two pwm frequency selects */
2219	if (has_pwm_freq2(data) && i == 1 && a == 2)
2220		return attr->mode | S_IWUSR;
2221
2222	return attr->mode;
2223}
2224
2225static struct attribute *it87_attributes_pwm[] = {
2226	&sensor_dev_attr_pwm1_enable.dev_attr.attr,
2227	&sensor_dev_attr_pwm1.dev_attr.attr,
2228	&sensor_dev_attr_pwm1_freq.dev_attr.attr,
2229	&sensor_dev_attr_pwm1_auto_channels_temp.dev_attr.attr,
2230
2231	&sensor_dev_attr_pwm2_enable.dev_attr.attr,
2232	&sensor_dev_attr_pwm2.dev_attr.attr,
2233	&sensor_dev_attr_pwm2_freq.dev_attr.attr,
2234	&sensor_dev_attr_pwm2_auto_channels_temp.dev_attr.attr,
2235
2236	&sensor_dev_attr_pwm3_enable.dev_attr.attr,
2237	&sensor_dev_attr_pwm3.dev_attr.attr,
2238	&sensor_dev_attr_pwm3_freq.dev_attr.attr,
2239	&sensor_dev_attr_pwm3_auto_channels_temp.dev_attr.attr,
2240
2241	&sensor_dev_attr_pwm4_enable.dev_attr.attr,
2242	&sensor_dev_attr_pwm4.dev_attr.attr,
2243	&sensor_dev_attr_pwm4_freq.dev_attr.attr,
2244	&sensor_dev_attr_pwm4_auto_channels_temp.dev_attr.attr,
2245
2246	&sensor_dev_attr_pwm5_enable.dev_attr.attr,
2247	&sensor_dev_attr_pwm5.dev_attr.attr,
2248	&sensor_dev_attr_pwm5_freq.dev_attr.attr,
2249	&sensor_dev_attr_pwm5_auto_channels_temp.dev_attr.attr,
2250
2251	&sensor_dev_attr_pwm6_enable.dev_attr.attr,
2252	&sensor_dev_attr_pwm6.dev_attr.attr,
2253	&sensor_dev_attr_pwm6_freq.dev_attr.attr,
2254	&sensor_dev_attr_pwm6_auto_channels_temp.dev_attr.attr,
2255
2256	NULL
2257};
2258
2259static const struct attribute_group it87_group_pwm = {
2260	.attrs = it87_attributes_pwm,
2261	.is_visible = it87_pwm_is_visible,
2262};
2263
2264static umode_t it87_auto_pwm_is_visible(struct kobject *kobj,
2265					struct attribute *attr, int index)
2266{
2267	struct device *dev = container_of(kobj, struct device, kobj);
2268	struct it87_data *data = dev_get_drvdata(dev);
2269	int i = index / 11;	/* pwm index */
2270	int a = index % 11;	/* attribute index */
2271
2272	if (index >= 33) {	/* pwm 4..6 */
2273		i = (index - 33) / 6 + 3;
2274		a = (index - 33) % 6 + 4;
2275	}
2276
2277	if (!(data->has_pwm & BIT(i)))
2278		return 0;
2279
2280	if (has_newer_autopwm(data)) {
2281		if (a < 4)	/* no auto point pwm */
2282			return 0;
2283		if (a == 8)	/* no auto_point4 */
2284			return 0;
2285	}
2286	if (has_old_autopwm(data)) {
2287		if (a >= 9)	/* no pwm_auto_start, pwm_auto_slope */
2288			return 0;
2289	}
2290
2291	return attr->mode;
2292}
2293
2294static struct attribute *it87_attributes_auto_pwm[] = {
2295	&sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
2296	&sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
2297	&sensor_dev_attr_pwm1_auto_point3_pwm.dev_attr.attr,
2298	&sensor_dev_attr_pwm1_auto_point4_pwm.dev_attr.attr,
2299	&sensor_dev_attr_pwm1_auto_point1_temp.dev_attr.attr,
2300	&sensor_dev_attr_pwm1_auto_point1_temp_hyst.dev_attr.attr,
2301	&sensor_dev_attr_pwm1_auto_point2_temp.dev_attr.attr,
2302	&sensor_dev_attr_pwm1_auto_point3_temp.dev_attr.attr,
2303	&sensor_dev_attr_pwm1_auto_point4_temp.dev_attr.attr,
2304	&sensor_dev_attr_pwm1_auto_start.dev_attr.attr,
2305	&sensor_dev_attr_pwm1_auto_slope.dev_attr.attr,
2306
2307	&sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,	/* 11 */
2308	&sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
2309	&sensor_dev_attr_pwm2_auto_point3_pwm.dev_attr.attr,
2310	&sensor_dev_attr_pwm2_auto_point4_pwm.dev_attr.attr,
2311	&sensor_dev_attr_pwm2_auto_point1_temp.dev_attr.attr,
2312	&sensor_dev_attr_pwm2_auto_point1_temp_hyst.dev_attr.attr,
2313	&sensor_dev_attr_pwm2_auto_point2_temp.dev_attr.attr,
2314	&sensor_dev_attr_pwm2_auto_point3_temp.dev_attr.attr,
2315	&sensor_dev_attr_pwm2_auto_point4_temp.dev_attr.attr,
2316	&sensor_dev_attr_pwm2_auto_start.dev_attr.attr,
2317	&sensor_dev_attr_pwm2_auto_slope.dev_attr.attr,
2318
2319	&sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,	/* 22 */
2320	&sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
2321	&sensor_dev_attr_pwm3_auto_point3_pwm.dev_attr.attr,
2322	&sensor_dev_attr_pwm3_auto_point4_pwm.dev_attr.attr,
2323	&sensor_dev_attr_pwm3_auto_point1_temp.dev_attr.attr,
2324	&sensor_dev_attr_pwm3_auto_point1_temp_hyst.dev_attr.attr,
2325	&sensor_dev_attr_pwm3_auto_point2_temp.dev_attr.attr,
2326	&sensor_dev_attr_pwm3_auto_point3_temp.dev_attr.attr,
2327	&sensor_dev_attr_pwm3_auto_point4_temp.dev_attr.attr,
2328	&sensor_dev_attr_pwm3_auto_start.dev_attr.attr,
2329	&sensor_dev_attr_pwm3_auto_slope.dev_attr.attr,
2330
2331	&sensor_dev_attr_pwm4_auto_point1_temp.dev_attr.attr,	/* 33 */
2332	&sensor_dev_attr_pwm4_auto_point1_temp_hyst.dev_attr.attr,
2333	&sensor_dev_attr_pwm4_auto_point2_temp.dev_attr.attr,
2334	&sensor_dev_attr_pwm4_auto_point3_temp.dev_attr.attr,
2335	&sensor_dev_attr_pwm4_auto_start.dev_attr.attr,
2336	&sensor_dev_attr_pwm4_auto_slope.dev_attr.attr,
2337
2338	&sensor_dev_attr_pwm5_auto_point1_temp.dev_attr.attr,
2339	&sensor_dev_attr_pwm5_auto_point1_temp_hyst.dev_attr.attr,
2340	&sensor_dev_attr_pwm5_auto_point2_temp.dev_attr.attr,
2341	&sensor_dev_attr_pwm5_auto_point3_temp.dev_attr.attr,
2342	&sensor_dev_attr_pwm5_auto_start.dev_attr.attr,
2343	&sensor_dev_attr_pwm5_auto_slope.dev_attr.attr,
2344
2345	&sensor_dev_attr_pwm6_auto_point1_temp.dev_attr.attr,
2346	&sensor_dev_attr_pwm6_auto_point1_temp_hyst.dev_attr.attr,
2347	&sensor_dev_attr_pwm6_auto_point2_temp.dev_attr.attr,
2348	&sensor_dev_attr_pwm6_auto_point3_temp.dev_attr.attr,
2349	&sensor_dev_attr_pwm6_auto_start.dev_attr.attr,
2350	&sensor_dev_attr_pwm6_auto_slope.dev_attr.attr,
2351
2352	NULL,
2353};
2354
2355static const struct attribute_group it87_group_auto_pwm = {
2356	.attrs = it87_attributes_auto_pwm,
2357	.is_visible = it87_auto_pwm_is_visible,
2358};
2359
2360/* SuperIO detection - will change isa_address if a chip is found */
2361static int __init it87_find(int sioaddr, unsigned short *address,
2362			    struct it87_sio_data *sio_data)
2363{
2364	int err;
2365	u16 chip_type;
2366	const char *board_vendor, *board_name;
2367	const struct it87_devices *config;
2368
2369	err = superio_enter(sioaddr);
2370	if (err)
2371		return err;
2372
2373	err = -ENODEV;
2374	chip_type = force_id ? force_id : superio_inw(sioaddr, DEVID);
 
 
 
 
 
 
 
 
 
 
2375
2376	switch (chip_type) {
2377	case IT8705F_DEVID:
2378		sio_data->type = it87;
2379		break;
2380	case IT8712F_DEVID:
2381		sio_data->type = it8712;
2382		break;
2383	case IT8716F_DEVID:
2384	case IT8726F_DEVID:
2385		sio_data->type = it8716;
2386		break;
2387	case IT8718F_DEVID:
2388		sio_data->type = it8718;
2389		break;
2390	case IT8720F_DEVID:
2391		sio_data->type = it8720;
2392		break;
2393	case IT8721F_DEVID:
2394		sio_data->type = it8721;
2395		break;
2396	case IT8728F_DEVID:
2397		sio_data->type = it8728;
2398		break;
2399	case IT8732F_DEVID:
2400		sio_data->type = it8732;
2401		break;
 
 
 
2402	case IT8771E_DEVID:
2403		sio_data->type = it8771;
2404		break;
2405	case IT8772E_DEVID:
2406		sio_data->type = it8772;
2407		break;
2408	case IT8781F_DEVID:
2409		sio_data->type = it8781;
2410		break;
2411	case IT8782F_DEVID:
2412		sio_data->type = it8782;
2413		break;
2414	case IT8783E_DEVID:
2415		sio_data->type = it8783;
2416		break;
2417	case IT8786E_DEVID:
2418		sio_data->type = it8786;
2419		break;
2420	case IT8790E_DEVID:
2421		sio_data->type = it8790;
2422		break;
2423	case IT8603E_DEVID:
2424	case IT8623E_DEVID:
2425		sio_data->type = it8603;
2426		break;
2427	case IT8620E_DEVID:
2428		sio_data->type = it8620;
2429		break;
 
 
 
2430	case IT8628E_DEVID:
2431		sio_data->type = it8628;
2432		break;
 
 
 
2433	case 0xffff:	/* No device at all */
2434		goto exit;
2435	default:
2436		pr_debug("Unsupported chip (DEVID=0x%x)\n", chip_type);
2437		goto exit;
2438	}
2439
 
 
2440	superio_select(sioaddr, PME);
2441	if (!(superio_inb(sioaddr, IT87_ACT_REG) & 0x01)) {
2442		pr_info("Device not activated, skipping\n");
 
2443		goto exit;
2444	}
2445
2446	*address = superio_inw(sioaddr, IT87_BASE_REG) & ~(IT87_EXTENT - 1);
2447	if (*address == 0) {
2448		pr_info("Base address not set, skipping\n");
 
2449		goto exit;
2450	}
2451
2452	err = 0;
 
2453	sio_data->revision = superio_inb(sioaddr, DEVREV) & 0x0f;
2454	pr_info("Found IT%04x%s chip at 0x%x, revision %d\n", chip_type,
2455		it87_devices[sio_data->type].suffix,
2456		*address, sio_data->revision);
2457
2458	config = &it87_devices[sio_data->type];
2459
2460	/* in7 (VSB or VCCH5V) is always internal on some chips */
2461	if (has_in7_internal(config))
2462		sio_data->internal |= BIT(1);
2463
2464	/* in8 (Vbat) is always internal */
2465	sio_data->internal |= BIT(2);
2466
2467	/* in9 (AVCC3), always internal if supported */
2468	if (has_avcc3(config))
2469		sio_data->internal |= BIT(3); /* in9 is AVCC */
2470	else
2471		sio_data->skip_in |= BIT(9);
2472
2473	if (!has_six_pwm(config))
2474		sio_data->skip_pwm |= BIT(3) | BIT(4) | BIT(5);
 
 
 
 
2475
2476	if (!has_vid(config))
2477		sio_data->skip_vid = 1;
2478
2479	/* Read GPIO config and VID value from LDN 7 (GPIO) */
2480	if (sio_data->type == it87) {
2481		/* The IT8705F has a different LD number for GPIO */
2482		superio_select(sioaddr, 5);
2483		sio_data->beep_pin = superio_inb(sioaddr,
2484						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2485	} else if (sio_data->type == it8783) {
2486		int reg25, reg27, reg2a, reg2c, regef;
2487
2488		superio_select(sioaddr, GPIO);
2489
2490		reg25 = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2491		reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2492		reg2a = superio_inb(sioaddr, IT87_SIO_PINX1_REG);
2493		reg2c = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2494		regef = superio_inb(sioaddr, IT87_SIO_SPI_REG);
2495
2496		/* Check if fan3 is there or not */
2497		if ((reg27 & BIT(0)) || !(reg2c & BIT(2)))
2498			sio_data->skip_fan |= BIT(2);
2499		if ((reg25 & BIT(4)) ||
2500		    (!(reg2a & BIT(1)) && (regef & BIT(0))))
2501			sio_data->skip_pwm |= BIT(2);
2502
2503		/* Check if fan2 is there or not */
2504		if (reg27 & BIT(7))
2505			sio_data->skip_fan |= BIT(1);
2506		if (reg27 & BIT(3))
2507			sio_data->skip_pwm |= BIT(1);
2508
2509		/* VIN5 */
2510		if ((reg27 & BIT(0)) || (reg2c & BIT(2)))
2511			sio_data->skip_in |= BIT(5); /* No VIN5 */
2512
2513		/* VIN6 */
2514		if (reg27 & BIT(1))
2515			sio_data->skip_in |= BIT(6); /* No VIN6 */
2516
2517		/*
2518		 * VIN7
2519		 * Does not depend on bit 2 of Reg2C, contrary to datasheet.
2520		 */
2521		if (reg27 & BIT(2)) {
2522			/*
2523			 * The data sheet is a bit unclear regarding the
2524			 * internal voltage divider for VCCH5V. It says
2525			 * "This bit enables and switches VIN7 (pin 91) to the
2526			 * internal voltage divider for VCCH5V".
2527			 * This is different to other chips, where the internal
2528			 * voltage divider would connect VIN7 to an internal
2529			 * voltage source. Maybe that is the case here as well.
2530			 *
2531			 * Since we don't know for sure, re-route it if that is
2532			 * not the case, and ask the user to report if the
2533			 * resulting voltage is sane.
2534			 */
2535			if (!(reg2c & BIT(1))) {
2536				reg2c |= BIT(1);
2537				superio_outb(sioaddr, IT87_SIO_PINX2_REG,
2538					     reg2c);
 
2539				pr_notice("Routing internal VCCH5V to in7.\n");
2540			}
2541			pr_notice("in7 routed to internal voltage divider, with external pin disabled.\n");
2542			pr_notice("Please report if it displays a reasonable voltage.\n");
2543		}
2544
2545		if (reg2c & BIT(0))
2546			sio_data->internal |= BIT(0);
2547		if (reg2c & BIT(1))
2548			sio_data->internal |= BIT(1);
2549
2550		sio_data->beep_pin = superio_inb(sioaddr,
2551						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2552	} else if (sio_data->type == it8603) {
2553		int reg27, reg29;
2554
2555		superio_select(sioaddr, GPIO);
2556
2557		reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2558
2559		/* Check if fan3 is there or not */
2560		if (reg27 & BIT(6))
2561			sio_data->skip_pwm |= BIT(2);
2562		if (reg27 & BIT(7))
2563			sio_data->skip_fan |= BIT(2);
2564
2565		/* Check if fan2 is there or not */
2566		reg29 = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2567		if (reg29 & BIT(1))
2568			sio_data->skip_pwm |= BIT(1);
2569		if (reg29 & BIT(2))
2570			sio_data->skip_fan |= BIT(1);
2571
2572		sio_data->skip_in |= BIT(5); /* No VIN5 */
2573		sio_data->skip_in |= BIT(6); /* No VIN6 */
2574
2575		sio_data->beep_pin = superio_inb(sioaddr,
2576						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2577	} else if (sio_data->type == it8620 || sio_data->type == it8628) {
2578		int reg;
2579
2580		superio_select(sioaddr, GPIO);
2581
2582		/* Check for pwm5 */
2583		reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2584		if (reg & BIT(6))
2585			sio_data->skip_pwm |= BIT(4);
2586
2587		/* Check for fan4, fan5 */
2588		reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
2589		if (!(reg & BIT(5)))
2590			sio_data->skip_fan |= BIT(3);
2591		if (!(reg & BIT(4)))
2592			sio_data->skip_fan |= BIT(4);
2593
2594		/* Check for pwm3, fan3 */
2595		reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2596		if (reg & BIT(6))
2597			sio_data->skip_pwm |= BIT(2);
2598		if (reg & BIT(7))
2599			sio_data->skip_fan |= BIT(2);
2600
2601		/* Check for pwm4 */
2602		reg = superio_inb(sioaddr, IT87_SIO_GPIO4_REG);
2603		if (!(reg & BIT(2)))
2604			sio_data->skip_pwm |= BIT(3);
2605
2606		/* Check for pwm2, fan2 */
2607		reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2608		if (reg & BIT(1))
2609			sio_data->skip_pwm |= BIT(1);
2610		if (reg & BIT(2))
2611			sio_data->skip_fan |= BIT(1);
2612		/* Check for pwm6, fan6 */
2613		if (!(reg & BIT(7))) {
2614			sio_data->skip_pwm |= BIT(5);
2615			sio_data->skip_fan |= BIT(5);
2616		}
2617
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2618		sio_data->beep_pin = superio_inb(sioaddr,
2619						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2620	} else {
2621		int reg;
2622		bool uart6;
2623
2624		superio_select(sioaddr, GPIO);
2625
2626		/* Check for fan4, fan5 */
2627		if (has_five_fans(config)) {
2628			reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
2629			switch (sio_data->type) {
2630			case it8718:
2631				if (reg & BIT(5))
2632					sio_data->skip_fan |= BIT(3);
2633				if (reg & BIT(4))
2634					sio_data->skip_fan |= BIT(4);
2635				break;
2636			case it8720:
2637			case it8721:
2638			case it8728:
2639				if (!(reg & BIT(5)))
2640					sio_data->skip_fan |= BIT(3);
2641				if (!(reg & BIT(4)))
2642					sio_data->skip_fan |= BIT(4);
2643				break;
2644			default:
2645				break;
2646			}
2647		}
2648
2649		reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2650		if (!sio_data->skip_vid) {
2651			/* We need at least 4 VID pins */
2652			if (reg & 0x0f) {
2653				pr_info("VID is disabled (pins used for GPIO)\n");
2654				sio_data->skip_vid = 1;
2655			}
2656		}
2657
2658		/* Check if fan3 is there or not */
2659		if (reg & BIT(6))
2660			sio_data->skip_pwm |= BIT(2);
2661		if (reg & BIT(7))
2662			sio_data->skip_fan |= BIT(2);
2663
2664		/* Check if fan2 is there or not */
2665		reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2666		if (reg & BIT(1))
2667			sio_data->skip_pwm |= BIT(1);
2668		if (reg & BIT(2))
2669			sio_data->skip_fan |= BIT(1);
2670
2671		if ((sio_data->type == it8718 || sio_data->type == it8720) &&
2672		    !(sio_data->skip_vid))
2673			sio_data->vid_value = superio_inb(sioaddr,
2674							  IT87_SIO_VID_REG);
2675
2676		reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2677
2678		uart6 = sio_data->type == it8782 && (reg & BIT(2));
2679
2680		/*
2681		 * The IT8720F has no VIN7 pin, so VCCH should always be
2682		 * routed internally to VIN7 with an internal divider.
2683		 * Curiously, there still is a configuration bit to control
2684		 * this, which means it can be set incorrectly. And even
2685		 * more curiously, many boards out there are improperly
2686		 * configured, even though the IT8720F datasheet claims
2687		 * that the internal routing of VCCH to VIN7 is the default
2688		 * setting. So we force the internal routing in this case.
2689		 *
2690		 * On IT8782F, VIN7 is multiplexed with one of the UART6 pins.
2691		 * If UART6 is enabled, re-route VIN7 to the internal divider
2692		 * if that is not already the case.
2693		 */
2694		if ((sio_data->type == it8720 || uart6) && !(reg & BIT(1))) {
2695			reg |= BIT(1);
2696			superio_outb(sioaddr, IT87_SIO_PINX2_REG, reg);
2697			pr_notice("Routing internal VCCH to in7\n");
 
2698		}
2699		if (reg & BIT(0))
2700			sio_data->internal |= BIT(0);
2701		if (reg & BIT(1))
2702			sio_data->internal |= BIT(1);
2703
2704		/*
2705		 * On IT8782F, UART6 pins overlap with VIN5, VIN6, and VIN7.
2706		 * While VIN7 can be routed to the internal voltage divider,
2707		 * VIN5 and VIN6 are not available if UART6 is enabled.
2708		 *
2709		 * Also, temp3 is not available if UART6 is enabled and TEMPIN3
2710		 * is the temperature source. Since we can not read the
2711		 * temperature source here, skip_temp is preliminary.
2712		 */
2713		if (uart6) {
2714			sio_data->skip_in |= BIT(5) | BIT(6);
2715			sio_data->skip_temp |= BIT(2);
2716		}
2717
2718		sio_data->beep_pin = superio_inb(sioaddr,
2719						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2720	}
2721	if (sio_data->beep_pin)
2722		pr_info("Beeping is supported\n");
2723
2724	/* Disable specific features based on DMI strings */
2725	board_vendor = dmi_get_system_info(DMI_BOARD_VENDOR);
2726	board_name = dmi_get_system_info(DMI_BOARD_NAME);
2727	if (board_vendor && board_name) {
2728		if (strcmp(board_vendor, "nVIDIA") == 0 &&
2729		    strcmp(board_name, "FN68PT") == 0) {
2730			/*
2731			 * On the Shuttle SN68PT, FAN_CTL2 is apparently not
2732			 * connected to a fan, but to something else. One user
2733			 * has reported instant system power-off when changing
2734			 * the PWM2 duty cycle, so we disable it.
2735			 * I use the board name string as the trigger in case
2736			 * the same board is ever used in other systems.
2737			 */
2738			pr_info("Disabling pwm2 due to hardware constraints\n");
2739			sio_data->skip_pwm = BIT(1);
2740		}
2741	}
2742
2743exit:
2744	superio_exit(sioaddr);
2745	return err;
2746}
2747
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2748/* Called when we have found a new IT87. */
2749static void it87_init_device(struct platform_device *pdev)
2750{
2751	struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
2752	struct it87_data *data = platform_get_drvdata(pdev);
2753	int tmp, i;
2754	u8 mask;
2755
2756	/*
2757	 * For each PWM channel:
2758	 * - If it is in automatic mode, setting to manual mode should set
2759	 *   the fan to full speed by default.
2760	 * - If it is in manual mode, we need a mapping to temperature
2761	 *   channels to use when later setting to automatic mode later.
2762	 *   Use a 1:1 mapping by default (we are clueless.)
2763	 * In both cases, the value can (and should) be changed by the user
2764	 * prior to switching to a different mode.
2765	 * Note that this is no longer needed for the IT8721F and later, as
2766	 * these have separate registers for the temperature mapping and the
2767	 * manual duty cycle.
2768	 */
2769	for (i = 0; i < NUM_AUTO_PWM; i++) {
2770		data->pwm_temp_map[i] = i;
2771		data->pwm_duty[i] = 0x7f;	/* Full speed */
2772		data->auto_pwm[i][3] = 0x7f;	/* Full speed, hard-coded */
2773	}
2774
2775	/*
2776	 * Some chips seem to have default value 0xff for all limit
2777	 * registers. For low voltage limits it makes no sense and triggers
2778	 * alarms, so change to 0 instead. For high temperature limits, it
2779	 * means -1 degree C, which surprisingly doesn't trigger an alarm,
2780	 * but is still confusing, so change to 127 degrees C.
2781	 */
2782	for (i = 0; i < NUM_VIN_LIMIT; i++) {
2783		tmp = it87_read_value(data, IT87_REG_VIN_MIN(i));
2784		if (tmp == 0xff)
2785			it87_write_value(data, IT87_REG_VIN_MIN(i), 0);
2786	}
2787	for (i = 0; i < NUM_TEMP_LIMIT; i++) {
2788		tmp = it87_read_value(data, IT87_REG_TEMP_HIGH(i));
2789		if (tmp == 0xff)
2790			it87_write_value(data, IT87_REG_TEMP_HIGH(i), 127);
2791	}
2792
2793	/*
2794	 * Temperature channels are not forcibly enabled, as they can be
2795	 * set to two different sensor types and we can't guess which one
2796	 * is correct for a given system. These channels can be enabled at
2797	 * run-time through the temp{1-3}_type sysfs accessors if needed.
2798	 */
2799
2800	/* Check if voltage monitors are reset manually or by some reason */
2801	tmp = it87_read_value(data, IT87_REG_VIN_ENABLE);
2802	if ((tmp & 0xff) == 0) {
2803		/* Enable all voltage monitors */
2804		it87_write_value(data, IT87_REG_VIN_ENABLE, 0xff);
2805	}
2806
2807	/* Check if tachometers are reset manually or by some reason */
2808	mask = 0x70 & ~(sio_data->skip_fan << 4);
2809	data->fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
2810	if ((data->fan_main_ctrl & mask) == 0) {
2811		/* Enable all fan tachometers */
2812		data->fan_main_ctrl |= mask;
2813		it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
2814				 data->fan_main_ctrl);
2815	}
2816	data->has_fan = (data->fan_main_ctrl >> 4) & 0x07;
2817
2818	tmp = it87_read_value(data, IT87_REG_FAN_16BIT);
2819
2820	/* Set tachometers to 16-bit mode if needed */
2821	if (has_fan16_config(data)) {
2822		if (~tmp & 0x07 & data->has_fan) {
2823			dev_dbg(&pdev->dev,
2824				"Setting fan1-3 to 16-bit mode\n");
2825			it87_write_value(data, IT87_REG_FAN_16BIT,
2826					 tmp | 0x07);
2827		}
2828	}
2829
2830	/* Check for additional fans */
2831	if (has_five_fans(data)) {
2832		if (tmp & BIT(4))
2833			data->has_fan |= BIT(3); /* fan4 enabled */
2834		if (tmp & BIT(5))
2835			data->has_fan |= BIT(4); /* fan5 enabled */
2836		if (has_six_fans(data) && (tmp & BIT(2)))
2837			data->has_fan |= BIT(5); /* fan6 enabled */
2838	}
2839
2840	/* Fan input pins may be used for alternative functions */
2841	data->has_fan &= ~sio_data->skip_fan;
2842
2843	/* Check if pwm5, pwm6 are enabled */
2844	if (has_six_pwm(data)) {
2845		/* The following code may be IT8620E specific */
2846		tmp = it87_read_value(data, IT87_REG_FAN_DIV);
2847		if ((tmp & 0xc0) == 0xc0)
2848			sio_data->skip_pwm |= BIT(4);
2849		if (!(tmp & BIT(3)))
2850			sio_data->skip_pwm |= BIT(5);
2851	}
2852
2853	/* Start monitoring */
2854	it87_write_value(data, IT87_REG_CONFIG,
2855			 (it87_read_value(data, IT87_REG_CONFIG) & 0x3e)
2856			 | (update_vbat ? 0x41 : 0x01));
2857}
2858
2859/* Return 1 if and only if the PWM interface is safe to use */
2860static int it87_check_pwm(struct device *dev)
2861{
2862	struct it87_data *data = dev_get_drvdata(dev);
2863	/*
2864	 * Some BIOSes fail to correctly configure the IT87 fans. All fans off
2865	 * and polarity set to active low is sign that this is the case so we
2866	 * disable pwm control to protect the user.
2867	 */
2868	int tmp = it87_read_value(data, IT87_REG_FAN_CTL);
2869
2870	if ((tmp & 0x87) == 0) {
2871		if (fix_pwm_polarity) {
2872			/*
2873			 * The user asks us to attempt a chip reconfiguration.
2874			 * This means switching to active high polarity and
2875			 * inverting all fan speed values.
2876			 */
2877			int i;
2878			u8 pwm[3];
2879
2880			for (i = 0; i < ARRAY_SIZE(pwm); i++)
2881				pwm[i] = it87_read_value(data,
2882							 IT87_REG_PWM[i]);
2883
2884			/*
2885			 * If any fan is in automatic pwm mode, the polarity
2886			 * might be correct, as suspicious as it seems, so we
2887			 * better don't change anything (but still disable the
2888			 * PWM interface).
2889			 */
2890			if (!((pwm[0] | pwm[1] | pwm[2]) & 0x80)) {
2891				dev_info(dev,
2892					 "Reconfiguring PWM to active high polarity\n");
2893				it87_write_value(data, IT87_REG_FAN_CTL,
2894						 tmp | 0x87);
2895				for (i = 0; i < 3; i++)
2896					it87_write_value(data,
2897							 IT87_REG_PWM[i],
2898							 0x7f & ~pwm[i]);
2899				return 1;
2900			}
2901
2902			dev_info(dev,
2903				 "PWM configuration is too broken to be fixed\n");
2904		}
2905
2906		dev_info(dev,
2907			 "Detected broken BIOS defaults, disabling PWM interface\n");
2908		return 0;
2909	} else if (fix_pwm_polarity) {
2910		dev_info(dev,
2911			 "PWM configuration looks sane, won't touch\n");
2912	}
2913
2914	return 1;
2915}
2916
2917static int it87_probe(struct platform_device *pdev)
2918{
2919	struct it87_data *data;
2920	struct resource *res;
2921	struct device *dev = &pdev->dev;
2922	struct it87_sio_data *sio_data = dev_get_platdata(dev);
2923	int enable_pwm_interface;
2924	struct device *hwmon_dev;
 
2925
2926	res = platform_get_resource(pdev, IORESOURCE_IO, 0);
2927	if (!devm_request_region(&pdev->dev, res->start, IT87_EC_EXTENT,
2928				 DRVNAME)) {
2929		dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
2930			(unsigned long)res->start,
2931			(unsigned long)(res->start + IT87_EC_EXTENT - 1));
2932		return -EBUSY;
2933	}
2934
2935	data = devm_kzalloc(&pdev->dev, sizeof(struct it87_data), GFP_KERNEL);
2936	if (!data)
2937		return -ENOMEM;
2938
2939	data->addr = res->start;
 
2940	data->type = sio_data->type;
 
 
2941	data->features = it87_devices[sio_data->type].features;
2942	data->peci_mask = it87_devices[sio_data->type].peci_mask;
2943	data->old_peci_mask = it87_devices[sio_data->type].old_peci_mask;
2944	/*
2945	 * IT8705F Datasheet 0.4.1, 3h == Version G.
2946	 * IT8712F Datasheet 0.9.1, section 8.3.5 indicates 8h == Version J.
2947	 * These are the first revisions with 16-bit tachometer support.
2948	 */
2949	switch (data->type) {
2950	case it87:
2951		if (sio_data->revision >= 0x03) {
2952			data->features &= ~FEAT_OLD_AUTOPWM;
2953			data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS;
2954		}
2955		break;
2956	case it8712:
2957		if (sio_data->revision >= 0x08) {
2958			data->features &= ~FEAT_OLD_AUTOPWM;
2959			data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS |
2960					  FEAT_FIVE_FANS;
2961		}
2962		break;
2963	default:
2964		break;
2965	}
2966
2967	/* Now, we do the remaining detection. */
2968	if ((it87_read_value(data, IT87_REG_CONFIG) & 0x80) ||
2969	    it87_read_value(data, IT87_REG_CHIPID) != 0x90)
2970		return -ENODEV;
2971
2972	platform_set_drvdata(pdev, data);
2973
2974	mutex_init(&data->update_lock);
2975
 
 
 
 
 
 
 
 
 
 
 
2976	/* Check PWM configuration */
2977	enable_pwm_interface = it87_check_pwm(dev);
 
 
 
2978
2979	/* Starting with IT8721F, we handle scaling of internal voltages */
2980	if (has_12mv_adc(data)) {
2981		if (sio_data->internal & BIT(0))
2982			data->in_scaled |= BIT(3);	/* in3 is AVCC */
2983		if (sio_data->internal & BIT(1))
2984			data->in_scaled |= BIT(7);	/* in7 is VSB */
2985		if (sio_data->internal & BIT(2))
2986			data->in_scaled |= BIT(8);	/* in8 is Vbat */
2987		if (sio_data->internal & BIT(3))
2988			data->in_scaled |= BIT(9);	/* in9 is AVCC */
2989	} else if (sio_data->type == it8781 || sio_data->type == it8782 ||
2990		   sio_data->type == it8783) {
2991		if (sio_data->internal & BIT(0))
2992			data->in_scaled |= BIT(3);	/* in3 is VCC5V */
2993		if (sio_data->internal & BIT(1))
2994			data->in_scaled |= BIT(7);	/* in7 is VCCH5V */
2995	}
2996
2997	data->has_temp = 0x07;
2998	if (sio_data->skip_temp & BIT(2)) {
2999		if (sio_data->type == it8782 &&
3000		    !(it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x80))
3001			data->has_temp &= ~BIT(2);
3002	}
3003
3004	data->in_internal = sio_data->internal;
 
3005	data->has_in = 0x3ff & ~sio_data->skip_in;
3006
3007	if (has_six_temp(data)) {
 
 
3008		u8 reg = it87_read_value(data, IT87_REG_TEMP456_ENABLE);
3009
3010		/* Check for additional temperature sensors */
3011		if ((reg & 0x03) >= 0x02)
3012			data->has_temp |= BIT(3);
3013		if (((reg >> 2) & 0x03) >= 0x02)
3014			data->has_temp |= BIT(4);
3015		if (((reg >> 4) & 0x03) >= 0x02)
3016			data->has_temp |= BIT(5);
3017
3018		/* Check for additional voltage sensors */
3019		if ((reg & 0x03) == 0x01)
3020			data->has_in |= BIT(10);
3021		if (((reg >> 2) & 0x03) == 0x01)
3022			data->has_in |= BIT(11);
3023		if (((reg >> 4) & 0x03) == 0x01)
3024			data->has_in |= BIT(12);
3025	}
3026
3027	data->has_beep = !!sio_data->beep_pin;
3028
3029	/* Initialize the IT87 chip */
3030	it87_init_device(pdev);
3031
 
 
3032	if (!sio_data->skip_vid) {
3033		data->has_vid = true;
3034		data->vrm = vid_which_vrm();
3035		/* VID reading from Super-I/O config space if available */
3036		data->vid = sio_data->vid_value;
3037	}
3038
3039	/* Prepare for sysfs hooks */
3040	data->groups[0] = &it87_group;
3041	data->groups[1] = &it87_group_in;
3042	data->groups[2] = &it87_group_temp;
3043	data->groups[3] = &it87_group_fan;
3044
3045	if (enable_pwm_interface) {
3046		data->has_pwm = BIT(ARRAY_SIZE(IT87_REG_PWM)) - 1;
3047		data->has_pwm &= ~sio_data->skip_pwm;
3048
3049		data->groups[4] = &it87_group_pwm;
3050		if (has_old_autopwm(data) || has_newer_autopwm(data))
3051			data->groups[5] = &it87_group_auto_pwm;
3052	}
3053
3054	hwmon_dev = devm_hwmon_device_register_with_groups(dev,
3055					it87_devices[sio_data->type].name,
3056					data, data->groups);
3057	return PTR_ERR_OR_ZERO(hwmon_dev);
3058}
3059
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3060static struct platform_driver it87_driver = {
3061	.driver = {
3062		.name	= DRVNAME,
 
3063	},
3064	.probe	= it87_probe,
3065};
3066
3067static int __init it87_device_add(int index, unsigned short address,
3068				  const struct it87_sio_data *sio_data)
3069{
3070	struct platform_device *pdev;
3071	struct resource res = {
3072		.start	= address + IT87_EC_OFFSET,
3073		.end	= address + IT87_EC_OFFSET + IT87_EC_EXTENT - 1,
3074		.name	= DRVNAME,
3075		.flags	= IORESOURCE_IO,
3076	};
3077	int err;
3078
3079	err = acpi_check_resource_conflict(&res);
3080	if (err)
3081		return err;
 
 
3082
3083	pdev = platform_device_alloc(DRVNAME, address);
3084	if (!pdev)
3085		return -ENOMEM;
3086
3087	err = platform_device_add_resources(pdev, &res, 1);
3088	if (err) {
3089		pr_err("Device resource addition failed (%d)\n", err);
3090		goto exit_device_put;
3091	}
3092
3093	err = platform_device_add_data(pdev, sio_data,
3094				       sizeof(struct it87_sio_data));
3095	if (err) {
3096		pr_err("Platform data allocation failed\n");
3097		goto exit_device_put;
3098	}
3099
3100	err = platform_device_add(pdev);
3101	if (err) {
3102		pr_err("Device addition failed (%d)\n", err);
3103		goto exit_device_put;
3104	}
3105
3106	it87_pdev[index] = pdev;
3107	return 0;
3108
3109exit_device_put:
3110	platform_device_put(pdev);
3111	return err;
3112}
3113
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3114static int __init sm_it87_init(void)
3115{
3116	int sioaddr[2] = { REG_2E, REG_4E };
3117	struct it87_sio_data sio_data;
3118	unsigned short isa_address;
3119	bool found = false;
3120	int i, err;
3121
3122	err = platform_driver_register(&it87_driver);
3123	if (err)
3124		return err;
3125
 
 
3126	for (i = 0; i < ARRAY_SIZE(sioaddr); i++) {
3127		memset(&sio_data, 0, sizeof(struct it87_sio_data));
3128		isa_address = 0;
3129		err = it87_find(sioaddr[i], &isa_address, &sio_data);
3130		if (err || isa_address == 0)
3131			continue;
 
 
 
 
 
 
3132
3133		err = it87_device_add(i, isa_address, &sio_data);
3134		if (err)
3135			goto exit_dev_unregister;
 
3136		found = true;
 
 
 
 
 
 
 
3137	}
3138
3139	if (!found) {
3140		err = -ENODEV;
3141		goto exit_unregister;
3142	}
3143	return 0;
3144
3145exit_dev_unregister:
3146	/* NULL check handled by platform_device_unregister */
3147	platform_device_unregister(it87_pdev[0]);
3148exit_unregister:
3149	platform_driver_unregister(&it87_driver);
3150	return err;
3151}
3152
3153static void __exit sm_it87_exit(void)
3154{
3155	/* NULL check handled by platform_device_unregister */
3156	platform_device_unregister(it87_pdev[1]);
3157	platform_device_unregister(it87_pdev[0]);
3158	platform_driver_unregister(&it87_driver);
3159}
3160
3161MODULE_AUTHOR("Chris Gauthron, Jean Delvare <jdelvare@suse.de>");
3162MODULE_DESCRIPTION("IT8705F/IT871xF/IT872xF hardware monitoring driver");
 
 
 
 
 
 
 
3163module_param(update_vbat, bool, 0);
3164MODULE_PARM_DESC(update_vbat, "Update vbat if set else return powerup value");
 
3165module_param(fix_pwm_polarity, bool, 0);
3166MODULE_PARM_DESC(fix_pwm_polarity,
3167		 "Force PWM polarity to active high (DANGEROUS)");
 
3168MODULE_LICENSE("GPL");
3169
3170module_init(sm_it87_init);
3171module_exit(sm_it87_exit);
v6.9.4
   1// SPDX-License-Identifier: GPL-2.0-or-later
   2/*
   3 *  it87.c - Part of lm_sensors, Linux kernel modules for hardware
   4 *           monitoring.
   5 *
   6 *  The IT8705F is an LPC-based Super I/O part that contains UARTs, a
   7 *  parallel port, an IR port, a MIDI port, a floppy controller, etc., in
   8 *  addition to an Environment Controller (Enhanced Hardware Monitor and
   9 *  Fan Controller)
  10 *
  11 *  This driver supports only the Environment Controller in the IT8705F and
  12 *  similar parts.  The other devices are supported by different drivers.
  13 *
  14 *  Supports: IT8603E  Super I/O chip w/LPC interface
  15 *            IT8620E  Super I/O chip w/LPC interface
  16 *            IT8622E  Super I/O chip w/LPC interface
  17 *            IT8623E  Super I/O chip w/LPC interface
  18 *            IT8628E  Super I/O chip w/LPC interface
  19 *            IT8705F  Super I/O chip w/LPC interface
  20 *            IT8712F  Super I/O chip w/LPC interface
  21 *            IT8716F  Super I/O chip w/LPC interface
  22 *            IT8718F  Super I/O chip w/LPC interface
  23 *            IT8720F  Super I/O chip w/LPC interface
  24 *            IT8721F  Super I/O chip w/LPC interface
  25 *            IT8726F  Super I/O chip w/LPC interface
  26 *            IT8728F  Super I/O chip w/LPC interface
  27 *            IT8732F  Super I/O chip w/LPC interface
  28 *            IT8758E  Super I/O chip w/LPC interface
  29 *            IT8771E  Super I/O chip w/LPC interface
  30 *            IT8772E  Super I/O chip w/LPC interface
  31 *            IT8781F  Super I/O chip w/LPC interface
  32 *            IT8782F  Super I/O chip w/LPC interface
  33 *            IT8783E/F Super I/O chip w/LPC interface
  34 *            IT8786E  Super I/O chip w/LPC interface
  35 *            IT8790E  Super I/O chip w/LPC interface
  36 *            IT8792E  Super I/O chip w/LPC interface
  37 *            IT87952E  Super I/O chip w/LPC interface
  38 *            Sis950   A clone of the IT8705F
  39 *
  40 *  Copyright (C) 2001 Chris Gauthron
  41 *  Copyright (C) 2005-2010 Jean Delvare <jdelvare@suse.de>
 
 
 
 
 
 
 
 
 
 
  42 */
  43
  44#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  45
  46#include <linux/bitops.h>
  47#include <linux/module.h>
  48#include <linux/init.h>
  49#include <linux/slab.h>
  50#include <linux/jiffies.h>
  51#include <linux/platform_device.h>
  52#include <linux/hwmon.h>
  53#include <linux/hwmon-sysfs.h>
  54#include <linux/hwmon-vid.h>
  55#include <linux/err.h>
  56#include <linux/mutex.h>
  57#include <linux/sysfs.h>
  58#include <linux/string.h>
  59#include <linux/dmi.h>
  60#include <linux/acpi.h>
  61#include <linux/io.h>
  62
  63#define DRVNAME "it87"
  64
  65enum chips { it87, it8712, it8716, it8718, it8720, it8721, it8728, it8732,
  66	     it8771, it8772, it8781, it8782, it8783, it8786, it8790,
  67	     it8792, it8603, it8620, it8622, it8628, it87952 };
 
 
 
 
  68
  69static struct platform_device *it87_pdev[2];
  70
  71#define	REG_2E	0x2e	/* The register to read/write */
  72#define	REG_4E	0x4e	/* Secondary register to read/write */
  73
  74#define	DEV	0x07	/* Register: Logical device select */
  75#define PME	0x04	/* The device with the fan registers in it */
  76
  77/* The device with the IT8718F/IT8720F VID value in it */
  78#define GPIO	0x07
  79
  80#define	DEVID	0x20	/* Register: Device ID */
  81#define	DEVREV	0x22	/* Register: Device Revision */
  82
  83static inline void __superio_enter(int ioreg)
  84{
  85	outb(0x87, ioreg);
  86	outb(0x01, ioreg);
  87	outb(0x55, ioreg);
  88	outb(ioreg == REG_4E ? 0xaa : 0x55, ioreg);
  89}
  90
  91static inline int superio_inb(int ioreg, int reg)
  92{
  93	outb(reg, ioreg);
  94	return inb(ioreg + 1);
  95}
  96
  97static inline void superio_outb(int ioreg, int reg, int val)
  98{
  99	outb(reg, ioreg);
 100	outb(val, ioreg + 1);
 101}
 102
 103static int superio_inw(int ioreg, int reg)
 104{
 105	int val;
 106
 107	outb(reg++, ioreg);
 108	val = inb(ioreg + 1) << 8;
 109	outb(reg, ioreg);
 110	val |= inb(ioreg + 1);
 111	return val;
 112}
 113
 114static inline void superio_select(int ioreg, int ldn)
 115{
 116	outb(DEV, ioreg);
 117	outb(ldn, ioreg + 1);
 118}
 119
 120static inline int superio_enter(int ioreg)
 121{
 122	/*
 123	 * Try to reserve ioreg and ioreg + 1 for exclusive access.
 124	 */
 125	if (!request_muxed_region(ioreg, 2, DRVNAME))
 126		return -EBUSY;
 127
 128	__superio_enter(ioreg);
 
 
 
 129	return 0;
 130}
 131
 132static inline void superio_exit(int ioreg, bool noexit)
 133{
 134	if (!noexit) {
 135		outb(0x02, ioreg);
 136		outb(0x02, ioreg + 1);
 137	}
 138	release_region(ioreg, 2);
 139}
 140
 141/* Logical device 4 registers */
 142#define IT8712F_DEVID 0x8712
 143#define IT8705F_DEVID 0x8705
 144#define IT8716F_DEVID 0x8716
 145#define IT8718F_DEVID 0x8718
 146#define IT8720F_DEVID 0x8720
 147#define IT8721F_DEVID 0x8721
 148#define IT8726F_DEVID 0x8726
 149#define IT8728F_DEVID 0x8728
 150#define IT8732F_DEVID 0x8732
 151#define IT8792E_DEVID 0x8733
 152#define IT8771E_DEVID 0x8771
 153#define IT8772E_DEVID 0x8772
 154#define IT8781F_DEVID 0x8781
 155#define IT8782F_DEVID 0x8782
 156#define IT8783E_DEVID 0x8783
 157#define IT8786E_DEVID 0x8786
 158#define IT8790E_DEVID 0x8790
 159#define IT8603E_DEVID 0x8603
 160#define IT8620E_DEVID 0x8620
 161#define IT8622E_DEVID 0x8622
 162#define IT8623E_DEVID 0x8623
 163#define IT8628E_DEVID 0x8628
 164#define IT87952E_DEVID 0x8695
 165
 166/* Logical device 4 (Environmental Monitor) registers */
 167#define IT87_ACT_REG	0x30
 168#define IT87_BASE_REG	0x60
 169#define IT87_SPECIAL_CFG_REG	0xf3	/* special configuration register */
 170
 171/* Logical device 7 registers (IT8712F and later) */
 172#define IT87_SIO_GPIO1_REG	0x25
 173#define IT87_SIO_GPIO2_REG	0x26
 174#define IT87_SIO_GPIO3_REG	0x27
 175#define IT87_SIO_GPIO4_REG	0x28
 176#define IT87_SIO_GPIO5_REG	0x29
 177#define IT87_SIO_PINX1_REG	0x2a	/* Pin selection */
 178#define IT87_SIO_PINX2_REG	0x2c	/* Pin selection */
 179#define IT87_SIO_SPI_REG	0xef	/* SPI function pin select */
 180#define IT87_SIO_VID_REG	0xfc	/* VID value */
 181#define IT87_SIO_BEEP_PIN_REG	0xf6	/* Beep pin mapping */
 182
 183/* Force chip IDs to specified values. Should only be used for testing */
 184static unsigned short force_id[2];
 185static unsigned int force_id_cnt;
 186
 187/* ACPI resource conflicts are ignored if this parameter is set to 1 */
 188static bool ignore_resource_conflict;
 189
 190/* Update battery voltage after every reading if true */
 191static bool update_vbat;
 192
 193/* Not all BIOSes properly configure the PWM registers */
 194static bool fix_pwm_polarity;
 195
 196/* Many IT87 constants specified below */
 197
 198/* Length of ISA address segment */
 199#define IT87_EXTENT 8
 200
 201/* Length of ISA address segment for Environmental Controller */
 202#define IT87_EC_EXTENT 2
 203
 204/* Offset of EC registers from ISA base address */
 205#define IT87_EC_OFFSET 5
 206
 207/* Where are the ISA address/data registers relative to the EC base address */
 208#define IT87_ADDR_REG_OFFSET 0
 209#define IT87_DATA_REG_OFFSET 1
 210
 211/*----- The IT87 registers -----*/
 212
 213#define IT87_REG_CONFIG        0x00
 214
 215#define IT87_REG_ALARM1        0x01
 216#define IT87_REG_ALARM2        0x02
 217#define IT87_REG_ALARM3        0x03
 218
 219/*
 220 * The IT8718F and IT8720F have the VID value in a different register, in
 221 * Super-I/O configuration space.
 222 */
 223#define IT87_REG_VID           0x0a
 224
 225/* Interface Selection register on other chips */
 226#define IT87_REG_IFSEL         0x0a
 227
 228/*
 229 * The IT8705F and IT8712F earlier than revision 0x08 use register 0x0b
 230 * for fan divisors. Later IT8712F revisions must use 16-bit tachometer
 231 * mode.
 232 */
 233#define IT87_REG_FAN_DIV       0x0b
 234#define IT87_REG_FAN_16BIT     0x0c
 235
 236/*
 237 * Monitors:
 238 * - up to 13 voltage (0 to 7, battery, avcc, 10 to 12)
 239 * - up to 6 temp (1 to 6)
 240 * - up to 6 fan (1 to 6)
 241 */
 242
 243static const u8 IT87_REG_FAN[]         = { 0x0d, 0x0e, 0x0f, 0x80, 0x82, 0x4c };
 244static const u8 IT87_REG_FAN_MIN[]     = { 0x10, 0x11, 0x12, 0x84, 0x86, 0x4e };
 245static const u8 IT87_REG_FANX[]        = { 0x18, 0x19, 0x1a, 0x81, 0x83, 0x4d };
 246static const u8 IT87_REG_FANX_MIN[]    = { 0x1b, 0x1c, 0x1d, 0x85, 0x87, 0x4f };
 247static const u8 IT87_REG_TEMP_OFFSET[] = { 0x56, 0x57, 0x59 };
 248
 249#define IT87_REG_FAN_MAIN_CTRL 0x13
 250#define IT87_REG_FAN_CTL       0x14
 251static const u8 IT87_REG_PWM[]         = { 0x15, 0x16, 0x17, 0x7f, 0xa7, 0xaf };
 252static const u8 IT87_REG_PWM_DUTY[]    = { 0x63, 0x6b, 0x73, 0x7b, 0xa3, 0xab };
 253
 254static const u8 IT87_REG_VIN[]	= { 0x20, 0x21, 0x22, 0x23, 0x24, 0x25, 0x26,
 255				    0x27, 0x28, 0x2f, 0x2c, 0x2d, 0x2e };
 256
 257#define IT87_REG_TEMP(nr)      (0x29 + (nr))
 258
 259#define IT87_REG_VIN_MAX(nr)   (0x30 + (nr) * 2)
 260#define IT87_REG_VIN_MIN(nr)   (0x31 + (nr) * 2)
 261#define IT87_REG_TEMP_HIGH(nr) (0x40 + (nr) * 2)
 262#define IT87_REG_TEMP_LOW(nr)  (0x41 + (nr) * 2)
 263
 264#define IT87_REG_VIN_ENABLE    0x50
 265#define IT87_REG_TEMP_ENABLE   0x51
 266#define IT87_REG_TEMP_EXTRA    0x55
 267#define IT87_REG_BEEP_ENABLE   0x5c
 268
 269#define IT87_REG_CHIPID        0x58
 270
 271static const u8 IT87_REG_AUTO_BASE[] = { 0x60, 0x68, 0x70, 0x78, 0xa0, 0xa8 };
 272
 273#define IT87_REG_AUTO_TEMP(nr, i) (IT87_REG_AUTO_BASE[nr] + (i))
 274#define IT87_REG_AUTO_PWM(nr, i)  (IT87_REG_AUTO_BASE[nr] + 5 + (i))
 275
 276#define IT87_REG_TEMP456_ENABLE	0x77
 277
 278#define NUM_VIN			ARRAY_SIZE(IT87_REG_VIN)
 279#define NUM_VIN_LIMIT		8
 280#define NUM_TEMP		6
 281#define NUM_TEMP_OFFSET		ARRAY_SIZE(IT87_REG_TEMP_OFFSET)
 282#define NUM_TEMP_LIMIT		3
 283#define NUM_FAN			ARRAY_SIZE(IT87_REG_FAN)
 284#define NUM_FAN_DIV		3
 285#define NUM_PWM			ARRAY_SIZE(IT87_REG_PWM)
 286#define NUM_AUTO_PWM		ARRAY_SIZE(IT87_REG_PWM)
 287
 288struct it87_devices {
 289	const char *name;
 290	const char * const model;
 291	u32 features;
 292	u8 peci_mask;
 293	u8 old_peci_mask;
 294	u8 smbus_bitmap;	/* SMBus enable bits in extra config register */
 295	u8 ec_special_config;
 296};
 297
 298#define FEAT_12MV_ADC		BIT(0)
 299#define FEAT_NEWER_AUTOPWM	BIT(1)
 300#define FEAT_OLD_AUTOPWM	BIT(2)
 301#define FEAT_16BIT_FANS		BIT(3)
 302#define FEAT_TEMP_OFFSET	BIT(4)
 303#define FEAT_TEMP_PECI		BIT(5)
 304#define FEAT_TEMP_OLD_PECI	BIT(6)
 305#define FEAT_FAN16_CONFIG	BIT(7)	/* Need to enable 16-bit fans */
 306#define FEAT_FIVE_FANS		BIT(8)	/* Supports five fans */
 307#define FEAT_VID		BIT(9)	/* Set if chip supports VID */
 308#define FEAT_IN7_INTERNAL	BIT(10)	/* Set if in7 is internal */
 309#define FEAT_SIX_FANS		BIT(11)	/* Supports six fans */
 310#define FEAT_10_9MV_ADC		BIT(12)
 311#define FEAT_AVCC3		BIT(13)	/* Chip supports in9/AVCC3 */
 312#define FEAT_FIVE_PWM		BIT(14)	/* Chip supports 5 pwm chn */
 313#define FEAT_SIX_PWM		BIT(15)	/* Chip supports 6 pwm chn */
 314#define FEAT_PWM_FREQ2		BIT(16)	/* Separate pwm freq 2 */
 315#define FEAT_SIX_TEMP		BIT(17)	/* Up to 6 temp sensors */
 316#define FEAT_VIN3_5V		BIT(18)	/* VIN3 connected to +5V */
 317/*
 318 * Disabling configuration mode on some chips can result in system
 319 * hang-ups and access failures to the Super-IO chip at the
 320 * second SIO address. Never exit configuration mode on these
 321 * chips to avoid the problem.
 322 */
 323#define FEAT_CONF_NOEXIT	BIT(19)	/* Chip should not exit conf mode */
 324#define FEAT_FOUR_FANS		BIT(20)	/* Supports four fans */
 325#define FEAT_FOUR_PWM		BIT(21)	/* Supports four fan controls */
 326#define FEAT_FOUR_TEMP		BIT(22)
 327#define FEAT_FANCTL_ONOFF	BIT(23)	/* chip has FAN_CTL ON/OFF */
 328
 329static const struct it87_devices it87_devices[] = {
 330	[it87] = {
 331		.name = "it87",
 332		.model = "IT87F",
 333		.features = FEAT_OLD_AUTOPWM | FEAT_FANCTL_ONOFF,
 334		/* may need to overwrite */
 335	},
 336	[it8712] = {
 337		.name = "it8712",
 338		.model = "IT8712F",
 339		.features = FEAT_OLD_AUTOPWM | FEAT_VID | FEAT_FANCTL_ONOFF,
 340		/* may need to overwrite */
 341	},
 342	[it8716] = {
 343		.name = "it8716",
 344		.model = "IT8716F",
 345		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
 346		  | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_PWM_FREQ2
 347		  | FEAT_FANCTL_ONOFF,
 348	},
 349	[it8718] = {
 350		.name = "it8718",
 351		.model = "IT8718F",
 352		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
 353		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
 354		  | FEAT_PWM_FREQ2 | FEAT_FANCTL_ONOFF,
 355		.old_peci_mask = 0x4,
 356	},
 357	[it8720] = {
 358		.name = "it8720",
 359		.model = "IT8720F",
 360		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
 361		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
 362		  | FEAT_PWM_FREQ2 | FEAT_FANCTL_ONOFF,
 363		.old_peci_mask = 0x4,
 364	},
 365	[it8721] = {
 366		.name = "it8721",
 367		.model = "IT8721F",
 368		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 369		  | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
 370		  | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_IN7_INTERNAL
 371		  | FEAT_PWM_FREQ2 | FEAT_FANCTL_ONOFF,
 372		.peci_mask = 0x05,
 373		.old_peci_mask = 0x02,	/* Actually reports PCH */
 374	},
 375	[it8728] = {
 376		.name = "it8728",
 377		.model = "IT8728F",
 378		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 379		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
 380		  | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2
 381		  | FEAT_FANCTL_ONOFF,
 382		.peci_mask = 0x07,
 383	},
 384	[it8732] = {
 385		.name = "it8732",
 386		.model = "IT8732F",
 387		.features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
 388		  | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
 389		  | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL | FEAT_FOUR_FANS
 390		  | FEAT_FOUR_PWM | FEAT_FANCTL_ONOFF,
 391		.peci_mask = 0x07,
 392		.old_peci_mask = 0x02,	/* Actually reports PCH */
 393	},
 394	[it8771] = {
 395		.name = "it8771",
 396		.model = "IT8771E",
 397		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 398		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 399		  | FEAT_PWM_FREQ2 | FEAT_FANCTL_ONOFF,
 400				/* PECI: guesswork */
 401				/* 12mV ADC (OHM) */
 402				/* 16 bit fans (OHM) */
 403				/* three fans, always 16 bit (guesswork) */
 404		.peci_mask = 0x07,
 405	},
 406	[it8772] = {
 407		.name = "it8772",
 408		.model = "IT8772E",
 409		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 410		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 411		  | FEAT_PWM_FREQ2 | FEAT_FANCTL_ONOFF,
 412				/* PECI (coreboot) */
 413				/* 12mV ADC (HWSensors4, OHM) */
 414				/* 16 bit fans (HWSensors4, OHM) */
 415				/* three fans, always 16 bit (datasheet) */
 416		.peci_mask = 0x07,
 417	},
 418	[it8781] = {
 419		.name = "it8781",
 420		.model = "IT8781F",
 421		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
 422		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2
 423		  | FEAT_FANCTL_ONOFF,
 424		.old_peci_mask = 0x4,
 425	},
 426	[it8782] = {
 427		.name = "it8782",
 428		.model = "IT8782F",
 429		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
 430		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2
 431		  | FEAT_FANCTL_ONOFF,
 432		.old_peci_mask = 0x4,
 433	},
 434	[it8783] = {
 435		.name = "it8783",
 436		.model = "IT8783E/F",
 437		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
 438		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2
 439		  | FEAT_FANCTL_ONOFF,
 440		.old_peci_mask = 0x4,
 441	},
 442	[it8786] = {
 443		.name = "it8786",
 444		.model = "IT8786E",
 445		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 446		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 447		  | FEAT_PWM_FREQ2 | FEAT_FANCTL_ONOFF,
 448		.peci_mask = 0x07,
 449	},
 450	[it8790] = {
 451		.name = "it8790",
 452		.model = "IT8790E",
 453		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 454		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 455		  | FEAT_PWM_FREQ2 | FEAT_FANCTL_ONOFF | FEAT_CONF_NOEXIT,
 456		.peci_mask = 0x07,
 457	},
 458	[it8792] = {
 459		.name = "it8792",
 460		.model = "IT8792E/IT8795E",
 461		.features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
 462		  | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
 463		  | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL | FEAT_FANCTL_ONOFF
 464		  | FEAT_CONF_NOEXIT,
 465		.peci_mask = 0x07,
 466		.old_peci_mask = 0x02,	/* Actually reports PCH */
 467	},
 468	[it8603] = {
 469		.name = "it8603",
 470		.model = "IT8603E",
 471		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 472		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 473		  | FEAT_AVCC3 | FEAT_PWM_FREQ2,
 474		.peci_mask = 0x07,
 475	},
 476	[it8620] = {
 477		.name = "it8620",
 478		.model = "IT8620E",
 479		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 480		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
 481		  | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
 482		  | FEAT_SIX_TEMP | FEAT_VIN3_5V | FEAT_FANCTL_ONOFF,
 483		.peci_mask = 0x07,
 484	},
 485	[it8622] = {
 486		.name = "it8622",
 487		.model = "IT8622E",
 488		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 489		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
 490		  | FEAT_FIVE_PWM | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2
 491		  | FEAT_AVCC3 | FEAT_VIN3_5V | FEAT_FOUR_TEMP,
 492		.peci_mask = 0x07,
 493		.smbus_bitmap = BIT(1) | BIT(2),
 494	},
 495	[it8628] = {
 496		.name = "it8628",
 497		.model = "IT8628E",
 498		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 499		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
 500		  | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
 501		  | FEAT_SIX_TEMP | FEAT_VIN3_5V | FEAT_FANCTL_ONOFF,
 502		.peci_mask = 0x07,
 503	},
 504	[it87952] = {
 505		.name = "it87952",
 506		.model = "IT87952E",
 507		.features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
 508		  | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
 509		  | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL | FEAT_FANCTL_ONOFF
 510		  | FEAT_CONF_NOEXIT,
 511		.peci_mask = 0x07,
 512		.old_peci_mask = 0x02,	/* Actually reports PCH */
 513	},
 514};
 515
 516#define has_16bit_fans(data)	((data)->features & FEAT_16BIT_FANS)
 517#define has_12mv_adc(data)	((data)->features & FEAT_12MV_ADC)
 518#define has_10_9mv_adc(data)	((data)->features & FEAT_10_9MV_ADC)
 519#define has_newer_autopwm(data)	((data)->features & FEAT_NEWER_AUTOPWM)
 520#define has_old_autopwm(data)	((data)->features & FEAT_OLD_AUTOPWM)
 521#define has_temp_offset(data)	((data)->features & FEAT_TEMP_OFFSET)
 522#define has_temp_peci(data, nr)	(((data)->features & FEAT_TEMP_PECI) && \
 523				 ((data)->peci_mask & BIT(nr)))
 524#define has_temp_old_peci(data, nr) \
 525				(((data)->features & FEAT_TEMP_OLD_PECI) && \
 526				 ((data)->old_peci_mask & BIT(nr)))
 527#define has_fan16_config(data)	((data)->features & FEAT_FAN16_CONFIG)
 528#define has_four_fans(data)	((data)->features & (FEAT_FOUR_FANS | \
 529						     FEAT_FIVE_FANS | \
 530						     FEAT_SIX_FANS))
 531#define has_five_fans(data)	((data)->features & (FEAT_FIVE_FANS | \
 532						     FEAT_SIX_FANS))
 533#define has_six_fans(data)	((data)->features & FEAT_SIX_FANS)
 534#define has_vid(data)		((data)->features & FEAT_VID)
 535#define has_in7_internal(data)	((data)->features & FEAT_IN7_INTERNAL)
 
 536#define has_avcc3(data)		((data)->features & FEAT_AVCC3)
 537#define has_four_pwm(data)	((data)->features & (FEAT_FOUR_PWM | \
 538						     FEAT_FIVE_PWM | \
 539						     FEAT_SIX_PWM))
 540#define has_five_pwm(data)	((data)->features & (FEAT_FIVE_PWM | \
 541						     FEAT_SIX_PWM))
 542#define has_six_pwm(data)	((data)->features & FEAT_SIX_PWM)
 543#define has_pwm_freq2(data)	((data)->features & FEAT_PWM_FREQ2)
 544#define has_four_temp(data)	((data)->features & FEAT_FOUR_TEMP)
 545#define has_six_temp(data)	((data)->features & FEAT_SIX_TEMP)
 546#define has_vin3_5v(data)	((data)->features & FEAT_VIN3_5V)
 547#define has_conf_noexit(data)	((data)->features & FEAT_CONF_NOEXIT)
 548#define has_scaling(data)	((data)->features & (FEAT_12MV_ADC | \
 549						     FEAT_10_9MV_ADC))
 550#define has_fanctl_onoff(data)	((data)->features & FEAT_FANCTL_ONOFF)
 551
 552struct it87_sio_data {
 553	int sioaddr;
 554	enum chips type;
 555	/* Values read from Super-I/O config space */
 556	u8 revision;
 557	u8 vid_value;
 558	u8 beep_pin;
 559	u8 internal;	/* Internal sensors can be labeled */
 560	bool need_in7_reroute;
 561	/* Features skipped based on config or DMI */
 562	u16 skip_in;
 563	u8 skip_vid;
 564	u8 skip_fan;
 565	u8 skip_pwm;
 566	u8 skip_temp;
 567	u8 smbus_bitmap;
 568	u8 ec_special_config;
 569};
 570
 571/*
 572 * For each registered chip, we need to keep some data in memory.
 573 * The structure is dynamically allocated.
 574 */
 575struct it87_data {
 576	const struct attribute_group *groups[7];
 577	int sioaddr;
 578	enum chips type;
 579	u32 features;
 580	u8 peci_mask;
 581	u8 old_peci_mask;
 582
 583	u8 smbus_bitmap;	/* !=0 if SMBus needs to be disabled */
 584	u8 ec_special_config;	/* EC special config register restore value */
 585
 586	unsigned short addr;
 587	const char *name;
 588	struct mutex update_lock;
 589	bool valid;		/* true if following fields are valid */
 590	unsigned long last_updated;	/* In jiffies */
 591
 592	u16 in_scaled;		/* Internal voltage sensors are scaled */
 593	u16 in_internal;	/* Bitfield, internal sensors (for labels) */
 594	u16 has_in;		/* Bitfield, voltage sensors enabled */
 595	u8 in[NUM_VIN][3];		/* [nr][0]=in, [1]=min, [2]=max */
 596	bool need_in7_reroute;
 597	u8 has_fan;		/* Bitfield, fans enabled */
 598	u16 fan[NUM_FAN][2];	/* Register values, [nr][0]=fan, [1]=min */
 599	u8 has_temp;		/* Bitfield, temp sensors enabled */
 600	s8 temp[NUM_TEMP][4];	/* [nr][0]=temp, [1]=min, [2]=max, [3]=offset */
 601	u8 sensor;		/* Register value (IT87_REG_TEMP_ENABLE) */
 602	u8 extra;		/* Register value (IT87_REG_TEMP_EXTRA) */
 603	u8 fan_div[NUM_FAN_DIV];/* Register encoding, shifted right */
 604	bool has_vid;		/* True if VID supported */
 605	u8 vid;			/* Register encoding, combined */
 606	u8 vrm;
 607	u32 alarms;		/* Register encoding, combined */
 608	bool has_beep;		/* true if beep supported */
 609	u8 beeps;		/* Register encoding */
 610	u8 fan_main_ctrl;	/* Register value */
 611	u8 fan_ctl;		/* Register value */
 612
 613	/*
 614	 * The following 3 arrays correspond to the same registers up to
 615	 * the IT8720F. The meaning of bits 6-0 depends on the value of bit
 616	 * 7, and we want to preserve settings on mode changes, so we have
 617	 * to track all values separately.
 618	 * Starting with the IT8721F, the manual PWM duty cycles are stored
 619	 * in separate registers (8-bit values), so the separate tracking
 620	 * is no longer needed, but it is still done to keep the driver
 621	 * simple.
 622	 */
 623	u8 has_pwm;		/* Bitfield, pwm control enabled */
 624	u8 pwm_ctrl[NUM_PWM];	/* Register value */
 625	u8 pwm_duty[NUM_PWM];	/* Manual PWM value set by user */
 626	u8 pwm_temp_map[NUM_PWM];/* PWM to temp. chan. mapping (bits 1-0) */
 627
 628	/* Automatic fan speed control registers */
 629	u8 auto_pwm[NUM_AUTO_PWM][4];	/* [nr][3] is hard-coded */
 630	s8 auto_temp[NUM_AUTO_PWM][5];	/* [nr][0] is point1_temp_hyst */
 631};
 632
 633/* Board specific settings from DMI matching */
 634struct it87_dmi_data {
 635	u8 skip_pwm;		/* pwm channels to skip for this board  */
 636};
 637
 638/* Global for results from DMI matching, if needed */
 639static struct it87_dmi_data *dmi_data;
 640
 641static int adc_lsb(const struct it87_data *data, int nr)
 642{
 643	int lsb;
 644
 645	if (has_12mv_adc(data))
 646		lsb = 120;
 647	else if (has_10_9mv_adc(data))
 648		lsb = 109;
 649	else
 650		lsb = 160;
 651	if (data->in_scaled & BIT(nr))
 652		lsb <<= 1;
 653	return lsb;
 654}
 655
 656static u8 in_to_reg(const struct it87_data *data, int nr, long val)
 657{
 658	val = DIV_ROUND_CLOSEST(val * 10, adc_lsb(data, nr));
 659	return clamp_val(val, 0, 255);
 660}
 661
 662static int in_from_reg(const struct it87_data *data, int nr, int val)
 663{
 664	return DIV_ROUND_CLOSEST(val * adc_lsb(data, nr), 10);
 665}
 666
 667static inline u8 FAN_TO_REG(long rpm, int div)
 668{
 669	if (rpm == 0)
 670		return 255;
 671	rpm = clamp_val(rpm, 1, 1000000);
 672	return clamp_val((1350000 + rpm * div / 2) / (rpm * div), 1, 254);
 673}
 674
 675static inline u16 FAN16_TO_REG(long rpm)
 676{
 677	if (rpm == 0)
 678		return 0xffff;
 679	return clamp_val((1350000 + rpm) / (rpm * 2), 1, 0xfffe);
 680}
 681
 682#define FAN_FROM_REG(val, div) ((val) == 0 ? -1 : (val) == 255 ? 0 : \
 683				1350000 / ((val) * (div)))
 684/* The divider is fixed to 2 in 16-bit mode */
 685#define FAN16_FROM_REG(val) ((val) == 0 ? -1 : (val) == 0xffff ? 0 : \
 686			     1350000 / ((val) * 2))
 687
 688#define TEMP_TO_REG(val) (clamp_val(((val) < 0 ? (((val) - 500) / 1000) : \
 689				    ((val) + 500) / 1000), -128, 127))
 690#define TEMP_FROM_REG(val) ((val) * 1000)
 691
 692static u8 pwm_to_reg(const struct it87_data *data, long val)
 693{
 694	if (has_newer_autopwm(data))
 695		return val;
 696	else
 697		return val >> 1;
 698}
 699
 700static int pwm_from_reg(const struct it87_data *data, u8 reg)
 701{
 702	if (has_newer_autopwm(data))
 703		return reg;
 704	else
 705		return (reg & 0x7f) << 1;
 706}
 707
 708static int DIV_TO_REG(int val)
 709{
 710	int answer = 0;
 711
 712	while (answer < 7 && (val >>= 1))
 713		answer++;
 714	return answer;
 715}
 716
 717#define DIV_FROM_REG(val) BIT(val)
 718
 719/*
 720 * PWM base frequencies. The frequency has to be divided by either 128 or 256,
 721 * depending on the chip type, to calculate the actual PWM frequency.
 722 *
 723 * Some of the chip datasheets suggest a base frequency of 51 kHz instead
 724 * of 750 kHz for the slowest base frequency, resulting in a PWM frequency
 725 * of 200 Hz. Sometimes both PWM frequency select registers are affected,
 726 * sometimes just one. It is unknown if this is a datasheet error or real,
 727 * so this is ignored for now.
 728 */
 729static const unsigned int pwm_freq[8] = {
 730	48000000,
 731	24000000,
 732	12000000,
 733	8000000,
 734	6000000,
 735	3000000,
 736	1500000,
 737	750000,
 738};
 739
 740static int smbus_disable(struct it87_data *data)
 741{
 742	int err;
 743
 744	if (data->smbus_bitmap) {
 745		err = superio_enter(data->sioaddr);
 746		if (err)
 747			return err;
 748		superio_select(data->sioaddr, PME);
 749		superio_outb(data->sioaddr, IT87_SPECIAL_CFG_REG,
 750			     data->ec_special_config & ~data->smbus_bitmap);
 751		superio_exit(data->sioaddr, has_conf_noexit(data));
 752	}
 753	return 0;
 754}
 755
 756static int smbus_enable(struct it87_data *data)
 757{
 758	int err;
 759
 760	if (data->smbus_bitmap) {
 761		err = superio_enter(data->sioaddr);
 762		if (err)
 763			return err;
 764
 765		superio_select(data->sioaddr, PME);
 766		superio_outb(data->sioaddr, IT87_SPECIAL_CFG_REG,
 767			     data->ec_special_config);
 768		superio_exit(data->sioaddr, has_conf_noexit(data));
 769	}
 770	return 0;
 771}
 772
 773/*
 774 * Must be called with data->update_lock held, except during initialization.
 775 * Must be called with SMBus accesses disabled.
 776 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
 777 * would slow down the IT87 access and should not be necessary.
 778 */
 779static int it87_read_value(struct it87_data *data, u8 reg)
 780{
 781	outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
 782	return inb_p(data->addr + IT87_DATA_REG_OFFSET);
 783}
 784
 785/*
 786 * Must be called with data->update_lock held, except during initialization.
 787 * Must be called with SMBus accesses disabled.
 788 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
 789 * would slow down the IT87 access and should not be necessary.
 790 */
 791static void it87_write_value(struct it87_data *data, u8 reg, u8 value)
 792{
 793	outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
 794	outb_p(value, data->addr + IT87_DATA_REG_OFFSET);
 795}
 796
 797static void it87_update_pwm_ctrl(struct it87_data *data, int nr)
 798{
 799	data->pwm_ctrl[nr] = it87_read_value(data, IT87_REG_PWM[nr]);
 800	if (has_newer_autopwm(data)) {
 801		data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
 802		data->pwm_duty[nr] = it87_read_value(data,
 803						     IT87_REG_PWM_DUTY[nr]);
 804	} else {
 805		if (data->pwm_ctrl[nr] & 0x80)	/* Automatic mode */
 806			data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
 807		else				/* Manual mode */
 808			data->pwm_duty[nr] = data->pwm_ctrl[nr] & 0x7f;
 809	}
 810
 811	if (has_old_autopwm(data)) {
 812		int i;
 813
 814		for (i = 0; i < 5 ; i++)
 815			data->auto_temp[nr][i] = it87_read_value(data,
 816						IT87_REG_AUTO_TEMP(nr, i));
 817		for (i = 0; i < 3 ; i++)
 818			data->auto_pwm[nr][i] = it87_read_value(data,
 819						IT87_REG_AUTO_PWM(nr, i));
 820	} else if (has_newer_autopwm(data)) {
 821		int i;
 822
 823		/*
 824		 * 0: temperature hysteresis (base + 5)
 825		 * 1: fan off temperature (base + 0)
 826		 * 2: fan start temperature (base + 1)
 827		 * 3: fan max temperature (base + 2)
 828		 */
 829		data->auto_temp[nr][0] =
 830			it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 5));
 831
 832		for (i = 0; i < 3 ; i++)
 833			data->auto_temp[nr][i + 1] =
 834				it87_read_value(data,
 835						IT87_REG_AUTO_TEMP(nr, i));
 836		/*
 837		 * 0: start pwm value (base + 3)
 838		 * 1: pwm slope (base + 4, 1/8th pwm)
 839		 */
 840		data->auto_pwm[nr][0] =
 841			it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 3));
 842		data->auto_pwm[nr][1] =
 843			it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 4));
 844	}
 845}
 846
 847static int it87_lock(struct it87_data *data)
 848{
 849	int err;
 850
 851	mutex_lock(&data->update_lock);
 852	err = smbus_disable(data);
 853	if (err)
 854		mutex_unlock(&data->update_lock);
 855	return err;
 856}
 857
 858static void it87_unlock(struct it87_data *data)
 859{
 860	smbus_enable(data);
 861	mutex_unlock(&data->update_lock);
 862}
 863
 864static struct it87_data *it87_update_device(struct device *dev)
 865{
 866	struct it87_data *data = dev_get_drvdata(dev);
 867	struct it87_data *ret = data;
 868	int err;
 869	int i;
 870
 871	mutex_lock(&data->update_lock);
 872
 873	if (time_after(jiffies, data->last_updated + HZ + HZ / 2) ||
 874		       !data->valid) {
 875		err = smbus_disable(data);
 876		if (err) {
 877			ret = ERR_PTR(err);
 878			goto unlock;
 879		}
 880		if (update_vbat) {
 881			/*
 882			 * Cleared after each update, so reenable.  Value
 883			 * returned by this read will be previous value
 884			 */
 885			it87_write_value(data, IT87_REG_CONFIG,
 886				it87_read_value(data, IT87_REG_CONFIG) | 0x40);
 887		}
 888		for (i = 0; i < NUM_VIN; i++) {
 889			if (!(data->has_in & BIT(i)))
 890				continue;
 891
 892			data->in[i][0] =
 893				it87_read_value(data, IT87_REG_VIN[i]);
 894
 895			/* VBAT and AVCC don't have limit registers */
 896			if (i >= NUM_VIN_LIMIT)
 897				continue;
 898
 899			data->in[i][1] =
 900				it87_read_value(data, IT87_REG_VIN_MIN(i));
 901			data->in[i][2] =
 902				it87_read_value(data, IT87_REG_VIN_MAX(i));
 903		}
 904
 905		for (i = 0; i < NUM_FAN; i++) {
 906			/* Skip disabled fans */
 907			if (!(data->has_fan & BIT(i)))
 908				continue;
 909
 910			data->fan[i][1] =
 911				it87_read_value(data, IT87_REG_FAN_MIN[i]);
 912			data->fan[i][0] = it87_read_value(data,
 913				       IT87_REG_FAN[i]);
 914			/* Add high byte if in 16-bit mode */
 915			if (has_16bit_fans(data)) {
 916				data->fan[i][0] |= it87_read_value(data,
 917						IT87_REG_FANX[i]) << 8;
 918				data->fan[i][1] |= it87_read_value(data,
 919						IT87_REG_FANX_MIN[i]) << 8;
 920			}
 921		}
 922		for (i = 0; i < NUM_TEMP; i++) {
 923			if (!(data->has_temp & BIT(i)))
 924				continue;
 925			data->temp[i][0] =
 926				it87_read_value(data, IT87_REG_TEMP(i));
 927
 928			if (has_temp_offset(data) && i < NUM_TEMP_OFFSET)
 929				data->temp[i][3] =
 930				  it87_read_value(data,
 931						  IT87_REG_TEMP_OFFSET[i]);
 932
 933			if (i >= NUM_TEMP_LIMIT)
 934				continue;
 935
 936			data->temp[i][1] =
 937				it87_read_value(data, IT87_REG_TEMP_LOW(i));
 938			data->temp[i][2] =
 939				it87_read_value(data, IT87_REG_TEMP_HIGH(i));
 940		}
 941
 942		/* Newer chips don't have clock dividers */
 943		if ((data->has_fan & 0x07) && !has_16bit_fans(data)) {
 944			i = it87_read_value(data, IT87_REG_FAN_DIV);
 945			data->fan_div[0] = i & 0x07;
 946			data->fan_div[1] = (i >> 3) & 0x07;
 947			data->fan_div[2] = (i & 0x40) ? 3 : 1;
 948		}
 949
 950		data->alarms =
 951			it87_read_value(data, IT87_REG_ALARM1) |
 952			(it87_read_value(data, IT87_REG_ALARM2) << 8) |
 953			(it87_read_value(data, IT87_REG_ALARM3) << 16);
 954		data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
 955
 956		data->fan_main_ctrl = it87_read_value(data,
 957				IT87_REG_FAN_MAIN_CTRL);
 958		data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL);
 959		for (i = 0; i < NUM_PWM; i++) {
 960			if (!(data->has_pwm & BIT(i)))
 961				continue;
 962			it87_update_pwm_ctrl(data, i);
 963		}
 964
 965		data->sensor = it87_read_value(data, IT87_REG_TEMP_ENABLE);
 966		data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
 967		/*
 968		 * The IT8705F does not have VID capability.
 969		 * The IT8718F and later don't use IT87_REG_VID for the
 970		 * same purpose.
 971		 */
 972		if (data->type == it8712 || data->type == it8716) {
 973			data->vid = it87_read_value(data, IT87_REG_VID);
 974			/*
 975			 * The older IT8712F revisions had only 5 VID pins,
 976			 * but we assume it is always safe to read 6 bits.
 977			 */
 978			data->vid &= 0x3f;
 979		}
 980		data->last_updated = jiffies;
 981		data->valid = true;
 982		smbus_enable(data);
 983	}
 984unlock:
 985	mutex_unlock(&data->update_lock);
 986	return ret;
 
 987}
 988
 989static ssize_t show_in(struct device *dev, struct device_attribute *attr,
 990		       char *buf)
 991{
 992	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
 993	struct it87_data *data = it87_update_device(dev);
 994	int index = sattr->index;
 995	int nr = sattr->nr;
 996
 997	if (IS_ERR(data))
 998		return PTR_ERR(data);
 999
1000	return sprintf(buf, "%d\n", in_from_reg(data, nr, data->in[nr][index]));
1001}
1002
1003static ssize_t set_in(struct device *dev, struct device_attribute *attr,
1004		      const char *buf, size_t count)
1005{
1006	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1007	struct it87_data *data = dev_get_drvdata(dev);
1008	int index = sattr->index;
1009	int nr = sattr->nr;
1010	unsigned long val;
1011	int err;
1012
1013	if (kstrtoul(buf, 10, &val) < 0)
1014		return -EINVAL;
1015
1016	err = it87_lock(data);
1017	if (err)
1018		return err;
1019
1020	data->in[nr][index] = in_to_reg(data, nr, val);
1021	it87_write_value(data,
1022			 index == 1 ? IT87_REG_VIN_MIN(nr)
1023				    : IT87_REG_VIN_MAX(nr),
1024			 data->in[nr][index]);
1025	it87_unlock(data);
1026	return count;
1027}
1028
1029static SENSOR_DEVICE_ATTR_2(in0_input, S_IRUGO, show_in, NULL, 0, 0);
1030static SENSOR_DEVICE_ATTR_2(in0_min, S_IRUGO | S_IWUSR, show_in, set_in,
1031			    0, 1);
1032static SENSOR_DEVICE_ATTR_2(in0_max, S_IRUGO | S_IWUSR, show_in, set_in,
1033			    0, 2);
1034
1035static SENSOR_DEVICE_ATTR_2(in1_input, S_IRUGO, show_in, NULL, 1, 0);
1036static SENSOR_DEVICE_ATTR_2(in1_min, S_IRUGO | S_IWUSR, show_in, set_in,
1037			    1, 1);
1038static SENSOR_DEVICE_ATTR_2(in1_max, S_IRUGO | S_IWUSR, show_in, set_in,
1039			    1, 2);
1040
1041static SENSOR_DEVICE_ATTR_2(in2_input, S_IRUGO, show_in, NULL, 2, 0);
1042static SENSOR_DEVICE_ATTR_2(in2_min, S_IRUGO | S_IWUSR, show_in, set_in,
1043			    2, 1);
1044static SENSOR_DEVICE_ATTR_2(in2_max, S_IRUGO | S_IWUSR, show_in, set_in,
1045			    2, 2);
1046
1047static SENSOR_DEVICE_ATTR_2(in3_input, S_IRUGO, show_in, NULL, 3, 0);
1048static SENSOR_DEVICE_ATTR_2(in3_min, S_IRUGO | S_IWUSR, show_in, set_in,
1049			    3, 1);
1050static SENSOR_DEVICE_ATTR_2(in3_max, S_IRUGO | S_IWUSR, show_in, set_in,
1051			    3, 2);
1052
1053static SENSOR_DEVICE_ATTR_2(in4_input, S_IRUGO, show_in, NULL, 4, 0);
1054static SENSOR_DEVICE_ATTR_2(in4_min, S_IRUGO | S_IWUSR, show_in, set_in,
1055			    4, 1);
1056static SENSOR_DEVICE_ATTR_2(in4_max, S_IRUGO | S_IWUSR, show_in, set_in,
1057			    4, 2);
1058
1059static SENSOR_DEVICE_ATTR_2(in5_input, S_IRUGO, show_in, NULL, 5, 0);
1060static SENSOR_DEVICE_ATTR_2(in5_min, S_IRUGO | S_IWUSR, show_in, set_in,
1061			    5, 1);
1062static SENSOR_DEVICE_ATTR_2(in5_max, S_IRUGO | S_IWUSR, show_in, set_in,
1063			    5, 2);
1064
1065static SENSOR_DEVICE_ATTR_2(in6_input, S_IRUGO, show_in, NULL, 6, 0);
1066static SENSOR_DEVICE_ATTR_2(in6_min, S_IRUGO | S_IWUSR, show_in, set_in,
1067			    6, 1);
1068static SENSOR_DEVICE_ATTR_2(in6_max, S_IRUGO | S_IWUSR, show_in, set_in,
1069			    6, 2);
1070
1071static SENSOR_DEVICE_ATTR_2(in7_input, S_IRUGO, show_in, NULL, 7, 0);
1072static SENSOR_DEVICE_ATTR_2(in7_min, S_IRUGO | S_IWUSR, show_in, set_in,
1073			    7, 1);
1074static SENSOR_DEVICE_ATTR_2(in7_max, S_IRUGO | S_IWUSR, show_in, set_in,
1075			    7, 2);
1076
1077static SENSOR_DEVICE_ATTR_2(in8_input, S_IRUGO, show_in, NULL, 8, 0);
1078static SENSOR_DEVICE_ATTR_2(in9_input, S_IRUGO, show_in, NULL, 9, 0);
1079static SENSOR_DEVICE_ATTR_2(in10_input, S_IRUGO, show_in, NULL, 10, 0);
1080static SENSOR_DEVICE_ATTR_2(in11_input, S_IRUGO, show_in, NULL, 11, 0);
1081static SENSOR_DEVICE_ATTR_2(in12_input, S_IRUGO, show_in, NULL, 12, 0);
1082
1083/* Up to 6 temperatures */
1084static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
1085			 char *buf)
1086{
1087	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1088	int nr = sattr->nr;
1089	int index = sattr->index;
1090	struct it87_data *data = it87_update_device(dev);
1091
1092	if (IS_ERR(data))
1093		return PTR_ERR(data);
1094
1095	return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index]));
1096}
1097
1098static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
1099			const char *buf, size_t count)
1100{
1101	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1102	int nr = sattr->nr;
1103	int index = sattr->index;
1104	struct it87_data *data = dev_get_drvdata(dev);
1105	long val;
1106	u8 reg, regval;
1107	int err;
1108
1109	if (kstrtol(buf, 10, &val) < 0)
1110		return -EINVAL;
1111
1112	err = it87_lock(data);
1113	if (err)
1114		return err;
1115
1116	switch (index) {
1117	default:
1118	case 1:
1119		reg = IT87_REG_TEMP_LOW(nr);
1120		break;
1121	case 2:
1122		reg = IT87_REG_TEMP_HIGH(nr);
1123		break;
1124	case 3:
1125		regval = it87_read_value(data, IT87_REG_BEEP_ENABLE);
1126		if (!(regval & 0x80)) {
1127			regval |= 0x80;
1128			it87_write_value(data, IT87_REG_BEEP_ENABLE, regval);
1129		}
1130		data->valid = false;
1131		reg = IT87_REG_TEMP_OFFSET[nr];
1132		break;
1133	}
1134
1135	data->temp[nr][index] = TEMP_TO_REG(val);
1136	it87_write_value(data, reg, data->temp[nr][index]);
1137	it87_unlock(data);
1138	return count;
1139}
1140
1141static SENSOR_DEVICE_ATTR_2(temp1_input, S_IRUGO, show_temp, NULL, 0, 0);
1142static SENSOR_DEVICE_ATTR_2(temp1_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
1143			    0, 1);
1144static SENSOR_DEVICE_ATTR_2(temp1_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
1145			    0, 2);
1146static SENSOR_DEVICE_ATTR_2(temp1_offset, S_IRUGO | S_IWUSR, show_temp,
1147			    set_temp, 0, 3);
1148static SENSOR_DEVICE_ATTR_2(temp2_input, S_IRUGO, show_temp, NULL, 1, 0);
1149static SENSOR_DEVICE_ATTR_2(temp2_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
1150			    1, 1);
1151static SENSOR_DEVICE_ATTR_2(temp2_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
1152			    1, 2);
1153static SENSOR_DEVICE_ATTR_2(temp2_offset, S_IRUGO | S_IWUSR, show_temp,
1154			    set_temp, 1, 3);
1155static SENSOR_DEVICE_ATTR_2(temp3_input, S_IRUGO, show_temp, NULL, 2, 0);
1156static SENSOR_DEVICE_ATTR_2(temp3_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
1157			    2, 1);
1158static SENSOR_DEVICE_ATTR_2(temp3_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
1159			    2, 2);
1160static SENSOR_DEVICE_ATTR_2(temp3_offset, S_IRUGO | S_IWUSR, show_temp,
1161			    set_temp, 2, 3);
1162static SENSOR_DEVICE_ATTR_2(temp4_input, S_IRUGO, show_temp, NULL, 3, 0);
1163static SENSOR_DEVICE_ATTR_2(temp5_input, S_IRUGO, show_temp, NULL, 4, 0);
1164static SENSOR_DEVICE_ATTR_2(temp6_input, S_IRUGO, show_temp, NULL, 5, 0);
1165
1166static int get_temp_type(struct it87_data *data, int index)
1167{
1168	/*
1169	 * 2 is deprecated;
1170	 * 3 = thermal diode;
1171	 * 4 = thermistor;
1172	 * 5 = AMDTSI;
1173	 * 6 = Intel PECI;
1174	 * 0 = disabled
1175	 */
1176	u8 reg, extra;
1177	int ttype, type = 0;
1178
1179	/* Detect PECI vs. AMDTSI */
1180	ttype = 6;
1181	if ((has_temp_peci(data, index)) || data->type == it8721 ||
1182	    data->type == it8720) {
1183		extra = it87_read_value(data, IT87_REG_IFSEL);
1184		if ((extra & 0x70) == 0x40)
1185			ttype = 5;
1186	}
1187
1188	reg = it87_read_value(data, IT87_REG_TEMP_ENABLE);
1189
1190	/* Per chip special detection */
1191	switch (data->type) {
1192	case it8622:
1193		if (!(reg & 0xc0) && index == 3)
1194			type = ttype;
1195		break;
1196	default:
1197		break;
1198	}
1199
1200	if (type || index >= 3)
1201		return type;
1202
1203	extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
1204
1205	if ((has_temp_peci(data, index) && (reg >> 6 == index + 1)) ||
1206	    (has_temp_old_peci(data, index) && (extra & 0x80)))
1207		type = ttype;	/* Intel PECI or AMDTSI */
1208	else if (reg & BIT(index))
1209		type = 3;	/* thermal diode */
1210	else if (reg & BIT(index + 3))
1211		type = 4;	/* thermistor */
1212
1213	return type;
1214}
1215
1216static ssize_t show_temp_type(struct device *dev, struct device_attribute *attr,
1217			      char *buf)
1218{
1219	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
 
1220	struct it87_data *data = it87_update_device(dev);
 
 
1221
1222	if (IS_ERR(data))
1223		return PTR_ERR(data);
1224
1225	return sprintf(buf, "%d\n", get_temp_type(data, sensor_attr->index));
 
 
 
 
1226}
1227
1228static ssize_t set_temp_type(struct device *dev, struct device_attribute *attr,
1229			     const char *buf, size_t count)
1230{
1231	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1232	int nr = sensor_attr->index;
1233
1234	struct it87_data *data = dev_get_drvdata(dev);
1235	long val;
1236	u8 reg, extra;
1237	int err;
1238
1239	if (kstrtol(buf, 10, &val) < 0)
1240		return -EINVAL;
1241
1242	err = it87_lock(data);
1243	if (err)
1244		return err;
1245
1246	reg = it87_read_value(data, IT87_REG_TEMP_ENABLE);
1247	reg &= ~(1 << nr);
1248	reg &= ~(8 << nr);
1249	if (has_temp_peci(data, nr) && (reg >> 6 == nr + 1 || val == 6))
1250		reg &= 0x3f;
1251	extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
1252	if (has_temp_old_peci(data, nr) && ((extra & 0x80) || val == 6))
1253		extra &= 0x7f;
1254	if (val == 2) {	/* backwards compatibility */
1255		dev_warn(dev,
1256			 "Sensor type 2 is deprecated, please use 4 instead\n");
1257		val = 4;
1258	}
1259	/* 3 = thermal diode; 4 = thermistor; 6 = Intel PECI; 0 = disabled */
1260	if (val == 3)
1261		reg |= 1 << nr;
1262	else if (val == 4)
1263		reg |= 8 << nr;
1264	else if (has_temp_peci(data, nr) && val == 6)
1265		reg |= (nr + 1) << 6;
1266	else if (has_temp_old_peci(data, nr) && val == 6)
1267		extra |= 0x80;
1268	else if (val != 0) {
1269		count = -EINVAL;
1270		goto unlock;
1271	}
1272
 
1273	data->sensor = reg;
1274	data->extra = extra;
1275	it87_write_value(data, IT87_REG_TEMP_ENABLE, data->sensor);
1276	if (has_temp_old_peci(data, nr))
1277		it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
1278	data->valid = false;	/* Force cache refresh */
1279unlock:
1280	it87_unlock(data);
1281	return count;
1282}
1283
1284static SENSOR_DEVICE_ATTR(temp1_type, S_IRUGO | S_IWUSR, show_temp_type,
1285			  set_temp_type, 0);
1286static SENSOR_DEVICE_ATTR(temp2_type, S_IRUGO | S_IWUSR, show_temp_type,
1287			  set_temp_type, 1);
1288static SENSOR_DEVICE_ATTR(temp3_type, S_IRUGO | S_IWUSR, show_temp_type,
1289			  set_temp_type, 2);
1290
1291/* 6 Fans */
1292
1293static int pwm_mode(const struct it87_data *data, int nr)
1294{
1295	if (has_fanctl_onoff(data) && nr < 3 &&
1296	    !(data->fan_main_ctrl & BIT(nr)))
1297		return 0;			/* Full speed */
1298	if (data->pwm_ctrl[nr] & 0x80)
1299		return 2;			/* Automatic mode */
1300	if ((!has_fanctl_onoff(data) || nr >= 3) &&
1301	    data->pwm_duty[nr] == pwm_to_reg(data, 0xff))
1302		return 0;			/* Full speed */
1303
1304	return 1;				/* Manual mode */
1305}
1306
1307static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
1308			char *buf)
1309{
1310	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1311	int nr = sattr->nr;
1312	int index = sattr->index;
1313	int speed;
1314	struct it87_data *data = it87_update_device(dev);
1315
1316	if (IS_ERR(data))
1317		return PTR_ERR(data);
1318
1319	speed = has_16bit_fans(data) ?
1320		FAN16_FROM_REG(data->fan[nr][index]) :
1321		FAN_FROM_REG(data->fan[nr][index],
1322			     DIV_FROM_REG(data->fan_div[nr]));
1323	return sprintf(buf, "%d\n", speed);
1324}
1325
1326static ssize_t show_fan_div(struct device *dev, struct device_attribute *attr,
1327			    char *buf)
1328{
1329	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1330	struct it87_data *data = it87_update_device(dev);
1331	int nr = sensor_attr->index;
1332
1333	if (IS_ERR(data))
1334		return PTR_ERR(data);
1335
1336	return sprintf(buf, "%lu\n", DIV_FROM_REG(data->fan_div[nr]));
1337}
1338
1339static ssize_t show_pwm_enable(struct device *dev,
1340			       struct device_attribute *attr, char *buf)
1341{
1342	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1343	struct it87_data *data = it87_update_device(dev);
1344	int nr = sensor_attr->index;
1345
1346	if (IS_ERR(data))
1347		return PTR_ERR(data);
1348
1349	return sprintf(buf, "%d\n", pwm_mode(data, nr));
1350}
1351
1352static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
1353			char *buf)
1354{
1355	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1356	struct it87_data *data = it87_update_device(dev);
1357	int nr = sensor_attr->index;
1358
1359	if (IS_ERR(data))
1360		return PTR_ERR(data);
1361
1362	return sprintf(buf, "%d\n",
1363		       pwm_from_reg(data, data->pwm_duty[nr]));
1364}
1365
1366static ssize_t show_pwm_freq(struct device *dev, struct device_attribute *attr,
1367			     char *buf)
1368{
1369	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1370	struct it87_data *data = it87_update_device(dev);
1371	int nr = sensor_attr->index;
1372	unsigned int freq;
1373	int index;
1374
1375	if (IS_ERR(data))
1376		return PTR_ERR(data);
1377
1378	if (has_pwm_freq2(data) && nr == 1)
1379		index = (data->extra >> 4) & 0x07;
1380	else
1381		index = (data->fan_ctl >> 4) & 0x07;
1382
1383	freq = pwm_freq[index] / (has_newer_autopwm(data) ? 256 : 128);
1384
1385	return sprintf(buf, "%u\n", freq);
1386}
1387
1388static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
1389		       const char *buf, size_t count)
1390{
1391	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1392	int nr = sattr->nr;
1393	int index = sattr->index;
1394
1395	struct it87_data *data = dev_get_drvdata(dev);
1396	long val;
1397	int err;
1398	u8 reg;
1399
1400	if (kstrtol(buf, 10, &val) < 0)
1401		return -EINVAL;
1402
1403	err = it87_lock(data);
1404	if (err)
1405		return err;
1406
1407	if (has_16bit_fans(data)) {
1408		data->fan[nr][index] = FAN16_TO_REG(val);
1409		it87_write_value(data, IT87_REG_FAN_MIN[nr],
1410				 data->fan[nr][index] & 0xff);
1411		it87_write_value(data, IT87_REG_FANX_MIN[nr],
1412				 data->fan[nr][index] >> 8);
1413	} else {
1414		reg = it87_read_value(data, IT87_REG_FAN_DIV);
1415		switch (nr) {
1416		case 0:
1417			data->fan_div[nr] = reg & 0x07;
1418			break;
1419		case 1:
1420			data->fan_div[nr] = (reg >> 3) & 0x07;
1421			break;
1422		case 2:
1423			data->fan_div[nr] = (reg & 0x40) ? 3 : 1;
1424			break;
1425		}
1426		data->fan[nr][index] =
1427		  FAN_TO_REG(val, DIV_FROM_REG(data->fan_div[nr]));
1428		it87_write_value(data, IT87_REG_FAN_MIN[nr],
1429				 data->fan[nr][index]);
1430	}
1431
1432	it87_unlock(data);
1433	return count;
1434}
1435
1436static ssize_t set_fan_div(struct device *dev, struct device_attribute *attr,
1437			   const char *buf, size_t count)
1438{
1439	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1440	struct it87_data *data = dev_get_drvdata(dev);
1441	int nr = sensor_attr->index;
1442	unsigned long val;
1443	int min, err;
1444	u8 old;
1445
1446	if (kstrtoul(buf, 10, &val) < 0)
1447		return -EINVAL;
1448
1449	err = it87_lock(data);
1450	if (err)
1451		return err;
1452
1453	old = it87_read_value(data, IT87_REG_FAN_DIV);
1454
1455	/* Save fan min limit */
1456	min = FAN_FROM_REG(data->fan[nr][1], DIV_FROM_REG(data->fan_div[nr]));
1457
1458	switch (nr) {
1459	case 0:
1460	case 1:
1461		data->fan_div[nr] = DIV_TO_REG(val);
1462		break;
1463	case 2:
1464		if (val < 8)
1465			data->fan_div[nr] = 1;
1466		else
1467			data->fan_div[nr] = 3;
1468	}
1469	val = old & 0x80;
1470	val |= (data->fan_div[0] & 0x07);
1471	val |= (data->fan_div[1] & 0x07) << 3;
1472	if (data->fan_div[2] == 3)
1473		val |= 0x1 << 6;
1474	it87_write_value(data, IT87_REG_FAN_DIV, val);
1475
1476	/* Restore fan min limit */
1477	data->fan[nr][1] = FAN_TO_REG(min, DIV_FROM_REG(data->fan_div[nr]));
1478	it87_write_value(data, IT87_REG_FAN_MIN[nr], data->fan[nr][1]);
1479
1480	it87_unlock(data);
1481	return count;
1482}
1483
1484/* Returns 0 if OK, -EINVAL otherwise */
1485static int check_trip_points(struct device *dev, int nr)
1486{
1487	const struct it87_data *data = dev_get_drvdata(dev);
1488	int i, err = 0;
1489
1490	if (has_old_autopwm(data)) {
1491		for (i = 0; i < 3; i++) {
1492			if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1493				err = -EINVAL;
1494		}
1495		for (i = 0; i < 2; i++) {
1496			if (data->auto_pwm[nr][i] > data->auto_pwm[nr][i + 1])
1497				err = -EINVAL;
1498		}
1499	} else if (has_newer_autopwm(data)) {
1500		for (i = 1; i < 3; i++) {
1501			if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1502				err = -EINVAL;
1503		}
1504	}
1505
1506	if (err) {
1507		dev_err(dev,
1508			"Inconsistent trip points, not switching to automatic mode\n");
1509		dev_err(dev, "Adjust the trip points and try again\n");
1510	}
1511	return err;
1512}
1513
1514static ssize_t set_pwm_enable(struct device *dev, struct device_attribute *attr,
1515			      const char *buf, size_t count)
1516{
1517	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1518	struct it87_data *data = dev_get_drvdata(dev);
1519	int nr = sensor_attr->index;
1520	long val;
1521	int err;
1522
1523	if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 2)
1524		return -EINVAL;
1525
1526	/* Check trip points before switching to automatic mode */
1527	if (val == 2) {
1528		if (check_trip_points(dev, nr) < 0)
1529			return -EINVAL;
1530	}
1531
1532	err = it87_lock(data);
1533	if (err)
1534		return err;
1535
1536	if (val == 0) {
1537		if (nr < 3 && has_fanctl_onoff(data)) {
1538			int tmp;
1539			/* make sure the fan is on when in on/off mode */
1540			tmp = it87_read_value(data, IT87_REG_FAN_CTL);
1541			it87_write_value(data, IT87_REG_FAN_CTL, tmp | BIT(nr));
1542			/* set on/off mode */
1543			data->fan_main_ctrl &= ~BIT(nr);
1544			it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1545					 data->fan_main_ctrl);
1546		} else {
1547			u8 ctrl;
1548
1549			/* No on/off mode, set maximum pwm value */
1550			data->pwm_duty[nr] = pwm_to_reg(data, 0xff);
1551			it87_write_value(data, IT87_REG_PWM_DUTY[nr],
1552					 data->pwm_duty[nr]);
1553			/* and set manual mode */
1554			if (has_newer_autopwm(data)) {
1555				ctrl = (data->pwm_ctrl[nr] & 0x7c) |
1556					data->pwm_temp_map[nr];
1557			} else {
1558				ctrl = data->pwm_duty[nr];
1559			}
1560			data->pwm_ctrl[nr] = ctrl;
1561			it87_write_value(data, IT87_REG_PWM[nr], ctrl);
1562		}
1563	} else {
1564		u8 ctrl;
1565
1566		if (has_newer_autopwm(data)) {
1567			ctrl = (data->pwm_ctrl[nr] & 0x7c) |
1568				data->pwm_temp_map[nr];
1569			if (val != 1)
1570				ctrl |= 0x80;
1571		} else {
1572			ctrl = (val == 1 ? data->pwm_duty[nr] : 0x80);
1573		}
1574		data->pwm_ctrl[nr] = ctrl;
1575		it87_write_value(data, IT87_REG_PWM[nr], ctrl);
1576
1577		if (has_fanctl_onoff(data) && nr < 3) {
1578			/* set SmartGuardian mode */
1579			data->fan_main_ctrl |= BIT(nr);
1580			it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1581					 data->fan_main_ctrl);
1582		}
1583	}
1584
1585	it87_unlock(data);
1586	return count;
1587}
1588
1589static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
1590		       const char *buf, size_t count)
1591{
1592	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1593	struct it87_data *data = dev_get_drvdata(dev);
1594	int nr = sensor_attr->index;
1595	long val;
1596	int err;
1597
1598	if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1599		return -EINVAL;
1600
1601	err = it87_lock(data);
1602	if (err)
1603		return err;
1604
1605	it87_update_pwm_ctrl(data, nr);
1606	if (has_newer_autopwm(data)) {
1607		/*
1608		 * If we are in automatic mode, the PWM duty cycle register
1609		 * is read-only so we can't write the value.
1610		 */
1611		if (data->pwm_ctrl[nr] & 0x80) {
1612			count = -EBUSY;
1613			goto unlock;
1614		}
1615		data->pwm_duty[nr] = pwm_to_reg(data, val);
1616		it87_write_value(data, IT87_REG_PWM_DUTY[nr],
1617				 data->pwm_duty[nr]);
1618	} else {
1619		data->pwm_duty[nr] = pwm_to_reg(data, val);
1620		/*
1621		 * If we are in manual mode, write the duty cycle immediately;
1622		 * otherwise, just store it for later use.
1623		 */
1624		if (!(data->pwm_ctrl[nr] & 0x80)) {
1625			data->pwm_ctrl[nr] = data->pwm_duty[nr];
1626			it87_write_value(data, IT87_REG_PWM[nr],
1627					 data->pwm_ctrl[nr]);
1628		}
1629	}
1630unlock:
1631	it87_unlock(data);
1632	return count;
1633}
1634
1635static ssize_t set_pwm_freq(struct device *dev, struct device_attribute *attr,
1636			    const char *buf, size_t count)
1637{
1638	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1639	struct it87_data *data = dev_get_drvdata(dev);
1640	int nr = sensor_attr->index;
1641	unsigned long val;
1642	int err;
1643	int i;
1644
1645	if (kstrtoul(buf, 10, &val) < 0)
1646		return -EINVAL;
1647
1648	val = clamp_val(val, 0, 1000000);
1649	val *= has_newer_autopwm(data) ? 256 : 128;
1650
1651	/* Search for the nearest available frequency */
1652	for (i = 0; i < 7; i++) {
1653		if (val > (pwm_freq[i] + pwm_freq[i + 1]) / 2)
1654			break;
1655	}
1656
1657	err = it87_lock(data);
1658	if (err)
1659		return err;
1660
1661	if (nr == 0) {
1662		data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL) & 0x8f;
1663		data->fan_ctl |= i << 4;
1664		it87_write_value(data, IT87_REG_FAN_CTL, data->fan_ctl);
1665	} else {
1666		data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x8f;
1667		data->extra |= i << 4;
1668		it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
1669	}
1670	it87_unlock(data);
1671
1672	return count;
1673}
1674
1675static ssize_t show_pwm_temp_map(struct device *dev,
1676				 struct device_attribute *attr, char *buf)
1677{
1678	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1679	struct it87_data *data = it87_update_device(dev);
1680	int nr = sensor_attr->index;
1681	int map;
1682
1683	if (IS_ERR(data))
1684		return PTR_ERR(data);
1685
1686	map = data->pwm_temp_map[nr];
1687	if (map >= 3)
1688		map = 0;	/* Should never happen */
1689	if (nr >= 3)		/* pwm channels 3..6 map to temp4..6 */
1690		map += 3;
1691
1692	return sprintf(buf, "%d\n", (int)BIT(map));
1693}
1694
1695static ssize_t set_pwm_temp_map(struct device *dev,
1696				struct device_attribute *attr, const char *buf,
1697				size_t count)
1698{
1699	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1700	struct it87_data *data = dev_get_drvdata(dev);
1701	int nr = sensor_attr->index;
1702	long val;
1703	int err;
1704	u8 reg;
1705
1706	if (kstrtol(buf, 10, &val) < 0)
1707		return -EINVAL;
1708
1709	if (nr >= 3)
1710		val -= 3;
1711
1712	switch (val) {
1713	case BIT(0):
1714		reg = 0x00;
1715		break;
1716	case BIT(1):
1717		reg = 0x01;
1718		break;
1719	case BIT(2):
1720		reg = 0x02;
1721		break;
1722	default:
1723		return -EINVAL;
1724	}
1725
1726	err = it87_lock(data);
1727	if (err)
1728		return err;
1729
1730	it87_update_pwm_ctrl(data, nr);
1731	data->pwm_temp_map[nr] = reg;
1732	/*
1733	 * If we are in automatic mode, write the temp mapping immediately;
1734	 * otherwise, just store it for later use.
1735	 */
1736	if (data->pwm_ctrl[nr] & 0x80) {
1737		data->pwm_ctrl[nr] = (data->pwm_ctrl[nr] & 0xfc) |
1738						data->pwm_temp_map[nr];
1739		it87_write_value(data, IT87_REG_PWM[nr], data->pwm_ctrl[nr]);
1740	}
1741	it87_unlock(data);
1742	return count;
1743}
1744
1745static ssize_t show_auto_pwm(struct device *dev, struct device_attribute *attr,
1746			     char *buf)
1747{
1748	struct it87_data *data = it87_update_device(dev);
1749	struct sensor_device_attribute_2 *sensor_attr =
1750			to_sensor_dev_attr_2(attr);
1751	int nr = sensor_attr->nr;
1752	int point = sensor_attr->index;
1753
1754	if (IS_ERR(data))
1755		return PTR_ERR(data);
1756
1757	return sprintf(buf, "%d\n",
1758		       pwm_from_reg(data, data->auto_pwm[nr][point]));
1759}
1760
1761static ssize_t set_auto_pwm(struct device *dev, struct device_attribute *attr,
1762			    const char *buf, size_t count)
1763{
1764	struct it87_data *data = dev_get_drvdata(dev);
1765	struct sensor_device_attribute_2 *sensor_attr =
1766			to_sensor_dev_attr_2(attr);
1767	int nr = sensor_attr->nr;
1768	int point = sensor_attr->index;
1769	int regaddr;
1770	long val;
1771	int err;
1772
1773	if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1774		return -EINVAL;
1775
1776	err = it87_lock(data);
1777	if (err)
1778		return err;
1779
1780	data->auto_pwm[nr][point] = pwm_to_reg(data, val);
1781	if (has_newer_autopwm(data))
1782		regaddr = IT87_REG_AUTO_TEMP(nr, 3);
1783	else
1784		regaddr = IT87_REG_AUTO_PWM(nr, point);
1785	it87_write_value(data, regaddr, data->auto_pwm[nr][point]);
1786	it87_unlock(data);
1787	return count;
1788}
1789
1790static ssize_t show_auto_pwm_slope(struct device *dev,
1791				   struct device_attribute *attr, char *buf)
1792{
1793	struct it87_data *data = it87_update_device(dev);
1794	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1795	int nr = sensor_attr->index;
1796
1797	if (IS_ERR(data))
1798		return PTR_ERR(data);
1799
1800	return sprintf(buf, "%d\n", data->auto_pwm[nr][1] & 0x7f);
1801}
1802
1803static ssize_t set_auto_pwm_slope(struct device *dev,
1804				  struct device_attribute *attr,
1805				  const char *buf, size_t count)
1806{
1807	struct it87_data *data = dev_get_drvdata(dev);
1808	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1809	int nr = sensor_attr->index;
1810	unsigned long val;
1811	int err;
1812
1813	if (kstrtoul(buf, 10, &val) < 0 || val > 127)
1814		return -EINVAL;
1815
1816	err = it87_lock(data);
1817	if (err)
1818		return err;
1819
1820	data->auto_pwm[nr][1] = (data->auto_pwm[nr][1] & 0x80) | val;
1821	it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 4),
1822			 data->auto_pwm[nr][1]);
1823	it87_unlock(data);
1824	return count;
1825}
1826
1827static ssize_t show_auto_temp(struct device *dev, struct device_attribute *attr,
1828			      char *buf)
1829{
1830	struct it87_data *data = it87_update_device(dev);
1831	struct sensor_device_attribute_2 *sensor_attr =
1832			to_sensor_dev_attr_2(attr);
1833	int nr = sensor_attr->nr;
1834	int point = sensor_attr->index;
1835	int reg;
1836
1837	if (IS_ERR(data))
1838		return PTR_ERR(data);
1839
1840	if (has_old_autopwm(data) || point)
1841		reg = data->auto_temp[nr][point];
1842	else
1843		reg = data->auto_temp[nr][1] - (data->auto_temp[nr][0] & 0x1f);
1844
1845	return sprintf(buf, "%d\n", TEMP_FROM_REG(reg));
1846}
1847
1848static ssize_t set_auto_temp(struct device *dev, struct device_attribute *attr,
1849			     const char *buf, size_t count)
1850{
1851	struct it87_data *data = dev_get_drvdata(dev);
1852	struct sensor_device_attribute_2 *sensor_attr =
1853			to_sensor_dev_attr_2(attr);
1854	int nr = sensor_attr->nr;
1855	int point = sensor_attr->index;
1856	long val;
1857	int reg;
1858	int err;
1859
1860	if (kstrtol(buf, 10, &val) < 0 || val < -128000 || val > 127000)
1861		return -EINVAL;
1862
1863	err = it87_lock(data);
1864	if (err)
1865		return err;
1866
1867	if (has_newer_autopwm(data) && !point) {
1868		reg = data->auto_temp[nr][1] - TEMP_TO_REG(val);
1869		reg = clamp_val(reg, 0, 0x1f) | (data->auto_temp[nr][0] & 0xe0);
1870		data->auto_temp[nr][0] = reg;
1871		it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 5), reg);
1872	} else {
1873		reg = TEMP_TO_REG(val);
1874		data->auto_temp[nr][point] = reg;
1875		if (has_newer_autopwm(data))
1876			point--;
1877		it87_write_value(data, IT87_REG_AUTO_TEMP(nr, point), reg);
1878	}
1879	it87_unlock(data);
1880	return count;
1881}
1882
1883static SENSOR_DEVICE_ATTR_2(fan1_input, S_IRUGO, show_fan, NULL, 0, 0);
1884static SENSOR_DEVICE_ATTR_2(fan1_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1885			    0, 1);
1886static SENSOR_DEVICE_ATTR(fan1_div, S_IRUGO | S_IWUSR, show_fan_div,
1887			  set_fan_div, 0);
1888
1889static SENSOR_DEVICE_ATTR_2(fan2_input, S_IRUGO, show_fan, NULL, 1, 0);
1890static SENSOR_DEVICE_ATTR_2(fan2_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1891			    1, 1);
1892static SENSOR_DEVICE_ATTR(fan2_div, S_IRUGO | S_IWUSR, show_fan_div,
1893			  set_fan_div, 1);
1894
1895static SENSOR_DEVICE_ATTR_2(fan3_input, S_IRUGO, show_fan, NULL, 2, 0);
1896static SENSOR_DEVICE_ATTR_2(fan3_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1897			    2, 1);
1898static SENSOR_DEVICE_ATTR(fan3_div, S_IRUGO | S_IWUSR, show_fan_div,
1899			  set_fan_div, 2);
1900
1901static SENSOR_DEVICE_ATTR_2(fan4_input, S_IRUGO, show_fan, NULL, 3, 0);
1902static SENSOR_DEVICE_ATTR_2(fan4_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1903			    3, 1);
1904
1905static SENSOR_DEVICE_ATTR_2(fan5_input, S_IRUGO, show_fan, NULL, 4, 0);
1906static SENSOR_DEVICE_ATTR_2(fan5_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1907			    4, 1);
1908
1909static SENSOR_DEVICE_ATTR_2(fan6_input, S_IRUGO, show_fan, NULL, 5, 0);
1910static SENSOR_DEVICE_ATTR_2(fan6_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1911			    5, 1);
1912
1913static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR,
1914			  show_pwm_enable, set_pwm_enable, 0);
1915static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 0);
1916static SENSOR_DEVICE_ATTR(pwm1_freq, S_IRUGO | S_IWUSR, show_pwm_freq,
1917			  set_pwm_freq, 0);
1918static SENSOR_DEVICE_ATTR(pwm1_auto_channels_temp, S_IRUGO,
1919			  show_pwm_temp_map, set_pwm_temp_map, 0);
1920static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_pwm, S_IRUGO | S_IWUSR,
1921			    show_auto_pwm, set_auto_pwm, 0, 0);
1922static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_pwm, S_IRUGO | S_IWUSR,
1923			    show_auto_pwm, set_auto_pwm, 0, 1);
1924static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_pwm, S_IRUGO | S_IWUSR,
1925			    show_auto_pwm, set_auto_pwm, 0, 2);
1926static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_pwm, S_IRUGO,
1927			    show_auto_pwm, NULL, 0, 3);
1928static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp, S_IRUGO | S_IWUSR,
1929			    show_auto_temp, set_auto_temp, 0, 1);
1930static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1931			    show_auto_temp, set_auto_temp, 0, 0);
1932static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_temp, S_IRUGO | S_IWUSR,
1933			    show_auto_temp, set_auto_temp, 0, 2);
1934static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_temp, S_IRUGO | S_IWUSR,
1935			    show_auto_temp, set_auto_temp, 0, 3);
1936static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_temp, S_IRUGO | S_IWUSR,
1937			    show_auto_temp, set_auto_temp, 0, 4);
1938static SENSOR_DEVICE_ATTR_2(pwm1_auto_start, S_IRUGO | S_IWUSR,
1939			    show_auto_pwm, set_auto_pwm, 0, 0);
1940static SENSOR_DEVICE_ATTR(pwm1_auto_slope, S_IRUGO | S_IWUSR,
1941			  show_auto_pwm_slope, set_auto_pwm_slope, 0);
1942
1943static SENSOR_DEVICE_ATTR(pwm2_enable, S_IRUGO | S_IWUSR,
1944			  show_pwm_enable, set_pwm_enable, 1);
1945static SENSOR_DEVICE_ATTR(pwm2, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 1);
1946static SENSOR_DEVICE_ATTR(pwm2_freq, S_IRUGO, show_pwm_freq, set_pwm_freq, 1);
1947static SENSOR_DEVICE_ATTR(pwm2_auto_channels_temp, S_IRUGO,
1948			  show_pwm_temp_map, set_pwm_temp_map, 1);
1949static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_pwm, S_IRUGO | S_IWUSR,
1950			    show_auto_pwm, set_auto_pwm, 1, 0);
1951static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_pwm, S_IRUGO | S_IWUSR,
1952			    show_auto_pwm, set_auto_pwm, 1, 1);
1953static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_pwm, S_IRUGO | S_IWUSR,
1954			    show_auto_pwm, set_auto_pwm, 1, 2);
1955static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_pwm, S_IRUGO,
1956			    show_auto_pwm, NULL, 1, 3);
1957static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp, S_IRUGO | S_IWUSR,
1958			    show_auto_temp, set_auto_temp, 1, 1);
1959static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1960			    show_auto_temp, set_auto_temp, 1, 0);
1961static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_temp, S_IRUGO | S_IWUSR,
1962			    show_auto_temp, set_auto_temp, 1, 2);
1963static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_temp, S_IRUGO | S_IWUSR,
1964			    show_auto_temp, set_auto_temp, 1, 3);
1965static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_temp, S_IRUGO | S_IWUSR,
1966			    show_auto_temp, set_auto_temp, 1, 4);
1967static SENSOR_DEVICE_ATTR_2(pwm2_auto_start, S_IRUGO | S_IWUSR,
1968			    show_auto_pwm, set_auto_pwm, 1, 0);
1969static SENSOR_DEVICE_ATTR(pwm2_auto_slope, S_IRUGO | S_IWUSR,
1970			  show_auto_pwm_slope, set_auto_pwm_slope, 1);
1971
1972static SENSOR_DEVICE_ATTR(pwm3_enable, S_IRUGO | S_IWUSR,
1973			  show_pwm_enable, set_pwm_enable, 2);
1974static SENSOR_DEVICE_ATTR(pwm3, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 2);
1975static SENSOR_DEVICE_ATTR(pwm3_freq, S_IRUGO, show_pwm_freq, NULL, 2);
1976static SENSOR_DEVICE_ATTR(pwm3_auto_channels_temp, S_IRUGO,
1977			  show_pwm_temp_map, set_pwm_temp_map, 2);
1978static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_pwm, S_IRUGO | S_IWUSR,
1979			    show_auto_pwm, set_auto_pwm, 2, 0);
1980static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_pwm, S_IRUGO | S_IWUSR,
1981			    show_auto_pwm, set_auto_pwm, 2, 1);
1982static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_pwm, S_IRUGO | S_IWUSR,
1983			    show_auto_pwm, set_auto_pwm, 2, 2);
1984static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_pwm, S_IRUGO,
1985			    show_auto_pwm, NULL, 2, 3);
1986static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp, S_IRUGO | S_IWUSR,
1987			    show_auto_temp, set_auto_temp, 2, 1);
1988static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1989			    show_auto_temp, set_auto_temp, 2, 0);
1990static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_temp, S_IRUGO | S_IWUSR,
1991			    show_auto_temp, set_auto_temp, 2, 2);
1992static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_temp, S_IRUGO | S_IWUSR,
1993			    show_auto_temp, set_auto_temp, 2, 3);
1994static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_temp, S_IRUGO | S_IWUSR,
1995			    show_auto_temp, set_auto_temp, 2, 4);
1996static SENSOR_DEVICE_ATTR_2(pwm3_auto_start, S_IRUGO | S_IWUSR,
1997			    show_auto_pwm, set_auto_pwm, 2, 0);
1998static SENSOR_DEVICE_ATTR(pwm3_auto_slope, S_IRUGO | S_IWUSR,
1999			  show_auto_pwm_slope, set_auto_pwm_slope, 2);
2000
2001static SENSOR_DEVICE_ATTR(pwm4_enable, S_IRUGO | S_IWUSR,
2002			  show_pwm_enable, set_pwm_enable, 3);
2003static SENSOR_DEVICE_ATTR(pwm4, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 3);
2004static SENSOR_DEVICE_ATTR(pwm4_freq, S_IRUGO, show_pwm_freq, NULL, 3);
2005static SENSOR_DEVICE_ATTR(pwm4_auto_channels_temp, S_IRUGO,
2006			  show_pwm_temp_map, set_pwm_temp_map, 3);
2007static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp, S_IRUGO | S_IWUSR,
2008			    show_auto_temp, set_auto_temp, 2, 1);
2009static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
2010			    show_auto_temp, set_auto_temp, 2, 0);
2011static SENSOR_DEVICE_ATTR_2(pwm4_auto_point2_temp, S_IRUGO | S_IWUSR,
2012			    show_auto_temp, set_auto_temp, 2, 2);
2013static SENSOR_DEVICE_ATTR_2(pwm4_auto_point3_temp, S_IRUGO | S_IWUSR,
2014			    show_auto_temp, set_auto_temp, 2, 3);
2015static SENSOR_DEVICE_ATTR_2(pwm4_auto_start, S_IRUGO | S_IWUSR,
2016			    show_auto_pwm, set_auto_pwm, 3, 0);
2017static SENSOR_DEVICE_ATTR(pwm4_auto_slope, S_IRUGO | S_IWUSR,
2018			  show_auto_pwm_slope, set_auto_pwm_slope, 3);
2019
2020static SENSOR_DEVICE_ATTR(pwm5_enable, S_IRUGO | S_IWUSR,
2021			  show_pwm_enable, set_pwm_enable, 4);
2022static SENSOR_DEVICE_ATTR(pwm5, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 4);
2023static SENSOR_DEVICE_ATTR(pwm5_freq, S_IRUGO, show_pwm_freq, NULL, 4);
2024static SENSOR_DEVICE_ATTR(pwm5_auto_channels_temp, S_IRUGO,
2025			  show_pwm_temp_map, set_pwm_temp_map, 4);
2026static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp, S_IRUGO | S_IWUSR,
2027			    show_auto_temp, set_auto_temp, 2, 1);
2028static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
2029			    show_auto_temp, set_auto_temp, 2, 0);
2030static SENSOR_DEVICE_ATTR_2(pwm5_auto_point2_temp, S_IRUGO | S_IWUSR,
2031			    show_auto_temp, set_auto_temp, 2, 2);
2032static SENSOR_DEVICE_ATTR_2(pwm5_auto_point3_temp, S_IRUGO | S_IWUSR,
2033			    show_auto_temp, set_auto_temp, 2, 3);
2034static SENSOR_DEVICE_ATTR_2(pwm5_auto_start, S_IRUGO | S_IWUSR,
2035			    show_auto_pwm, set_auto_pwm, 4, 0);
2036static SENSOR_DEVICE_ATTR(pwm5_auto_slope, S_IRUGO | S_IWUSR,
2037			  show_auto_pwm_slope, set_auto_pwm_slope, 4);
2038
2039static SENSOR_DEVICE_ATTR(pwm6_enable, S_IRUGO | S_IWUSR,
2040			  show_pwm_enable, set_pwm_enable, 5);
2041static SENSOR_DEVICE_ATTR(pwm6, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 5);
2042static SENSOR_DEVICE_ATTR(pwm6_freq, S_IRUGO, show_pwm_freq, NULL, 5);
2043static SENSOR_DEVICE_ATTR(pwm6_auto_channels_temp, S_IRUGO,
2044			  show_pwm_temp_map, set_pwm_temp_map, 5);
2045static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp, S_IRUGO | S_IWUSR,
2046			    show_auto_temp, set_auto_temp, 2, 1);
2047static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
2048			    show_auto_temp, set_auto_temp, 2, 0);
2049static SENSOR_DEVICE_ATTR_2(pwm6_auto_point2_temp, S_IRUGO | S_IWUSR,
2050			    show_auto_temp, set_auto_temp, 2, 2);
2051static SENSOR_DEVICE_ATTR_2(pwm6_auto_point3_temp, S_IRUGO | S_IWUSR,
2052			    show_auto_temp, set_auto_temp, 2, 3);
2053static SENSOR_DEVICE_ATTR_2(pwm6_auto_start, S_IRUGO | S_IWUSR,
2054			    show_auto_pwm, set_auto_pwm, 5, 0);
2055static SENSOR_DEVICE_ATTR(pwm6_auto_slope, S_IRUGO | S_IWUSR,
2056			  show_auto_pwm_slope, set_auto_pwm_slope, 5);
2057
2058/* Alarms */
2059static ssize_t alarms_show(struct device *dev, struct device_attribute *attr,
2060			   char *buf)
2061{
2062	struct it87_data *data = it87_update_device(dev);
2063
2064	if (IS_ERR(data))
2065		return PTR_ERR(data);
2066
2067	return sprintf(buf, "%u\n", data->alarms);
2068}
2069static DEVICE_ATTR_RO(alarms);
2070
2071static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
2072			  char *buf)
2073{
2074	struct it87_data *data = it87_update_device(dev);
2075	int bitnr = to_sensor_dev_attr(attr)->index;
2076
2077	if (IS_ERR(data))
2078		return PTR_ERR(data);
2079
2080	return sprintf(buf, "%u\n", (data->alarms >> bitnr) & 1);
2081}
2082
2083static ssize_t clear_intrusion(struct device *dev,
2084			       struct device_attribute *attr, const char *buf,
2085			       size_t count)
2086{
2087	struct it87_data *data = dev_get_drvdata(dev);
2088	int err, config;
2089	long val;
2090
2091	if (kstrtol(buf, 10, &val) < 0 || val != 0)
2092		return -EINVAL;
2093
2094	err = it87_lock(data);
2095	if (err)
2096		return err;
2097
2098	config = it87_read_value(data, IT87_REG_CONFIG);
2099	if (config < 0) {
2100		count = config;
2101	} else {
2102		config |= BIT(5);
2103		it87_write_value(data, IT87_REG_CONFIG, config);
2104		/* Invalidate cache to force re-read */
2105		data->valid = false;
2106	}
2107	it87_unlock(data);
 
2108	return count;
2109}
2110
2111static SENSOR_DEVICE_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 8);
2112static SENSOR_DEVICE_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 9);
2113static SENSOR_DEVICE_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 10);
2114static SENSOR_DEVICE_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 11);
2115static SENSOR_DEVICE_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 12);
2116static SENSOR_DEVICE_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 13);
2117static SENSOR_DEVICE_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 14);
2118static SENSOR_DEVICE_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 15);
2119static SENSOR_DEVICE_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 0);
2120static SENSOR_DEVICE_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 1);
2121static SENSOR_DEVICE_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 2);
2122static SENSOR_DEVICE_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 3);
2123static SENSOR_DEVICE_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 6);
2124static SENSOR_DEVICE_ATTR(fan6_alarm, S_IRUGO, show_alarm, NULL, 7);
2125static SENSOR_DEVICE_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 16);
2126static SENSOR_DEVICE_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 17);
2127static SENSOR_DEVICE_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 18);
2128static SENSOR_DEVICE_ATTR(intrusion0_alarm, S_IRUGO | S_IWUSR,
2129			  show_alarm, clear_intrusion, 4);
2130
2131static ssize_t show_beep(struct device *dev, struct device_attribute *attr,
2132			 char *buf)
2133{
2134	struct it87_data *data = it87_update_device(dev);
2135	int bitnr = to_sensor_dev_attr(attr)->index;
2136
2137	if (IS_ERR(data))
2138		return PTR_ERR(data);
2139
2140	return sprintf(buf, "%u\n", (data->beeps >> bitnr) & 1);
2141}
2142
2143static ssize_t set_beep(struct device *dev, struct device_attribute *attr,
2144			const char *buf, size_t count)
2145{
2146	int bitnr = to_sensor_dev_attr(attr)->index;
2147	struct it87_data *data = dev_get_drvdata(dev);
2148	long val;
2149	int err;
2150
2151	if (kstrtol(buf, 10, &val) < 0 || (val != 0 && val != 1))
2152		return -EINVAL;
2153
2154	err = it87_lock(data);
2155	if (err)
2156		return err;
2157
2158	data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
2159	if (val)
2160		data->beeps |= BIT(bitnr);
2161	else
2162		data->beeps &= ~BIT(bitnr);
2163	it87_write_value(data, IT87_REG_BEEP_ENABLE, data->beeps);
2164	it87_unlock(data);
2165	return count;
2166}
2167
2168static SENSOR_DEVICE_ATTR(in0_beep, S_IRUGO | S_IWUSR,
2169			  show_beep, set_beep, 1);
2170static SENSOR_DEVICE_ATTR(in1_beep, S_IRUGO, show_beep, NULL, 1);
2171static SENSOR_DEVICE_ATTR(in2_beep, S_IRUGO, show_beep, NULL, 1);
2172static SENSOR_DEVICE_ATTR(in3_beep, S_IRUGO, show_beep, NULL, 1);
2173static SENSOR_DEVICE_ATTR(in4_beep, S_IRUGO, show_beep, NULL, 1);
2174static SENSOR_DEVICE_ATTR(in5_beep, S_IRUGO, show_beep, NULL, 1);
2175static SENSOR_DEVICE_ATTR(in6_beep, S_IRUGO, show_beep, NULL, 1);
2176static SENSOR_DEVICE_ATTR(in7_beep, S_IRUGO, show_beep, NULL, 1);
2177/* fanX_beep writability is set later */
2178static SENSOR_DEVICE_ATTR(fan1_beep, S_IRUGO, show_beep, set_beep, 0);
2179static SENSOR_DEVICE_ATTR(fan2_beep, S_IRUGO, show_beep, set_beep, 0);
2180static SENSOR_DEVICE_ATTR(fan3_beep, S_IRUGO, show_beep, set_beep, 0);
2181static SENSOR_DEVICE_ATTR(fan4_beep, S_IRUGO, show_beep, set_beep, 0);
2182static SENSOR_DEVICE_ATTR(fan5_beep, S_IRUGO, show_beep, set_beep, 0);
2183static SENSOR_DEVICE_ATTR(fan6_beep, S_IRUGO, show_beep, set_beep, 0);
2184static SENSOR_DEVICE_ATTR(temp1_beep, S_IRUGO | S_IWUSR,
2185			  show_beep, set_beep, 2);
2186static SENSOR_DEVICE_ATTR(temp2_beep, S_IRUGO, show_beep, NULL, 2);
2187static SENSOR_DEVICE_ATTR(temp3_beep, S_IRUGO, show_beep, NULL, 2);
2188
2189static ssize_t vrm_show(struct device *dev, struct device_attribute *attr,
2190			char *buf)
2191{
2192	struct it87_data *data = dev_get_drvdata(dev);
2193
2194	return sprintf(buf, "%u\n", data->vrm);
2195}
2196
2197static ssize_t vrm_store(struct device *dev, struct device_attribute *attr,
2198			 const char *buf, size_t count)
2199{
2200	struct it87_data *data = dev_get_drvdata(dev);
2201	unsigned long val;
2202
2203	if (kstrtoul(buf, 10, &val) < 0)
2204		return -EINVAL;
2205
2206	data->vrm = val;
2207
2208	return count;
2209}
2210static DEVICE_ATTR_RW(vrm);
2211
2212static ssize_t cpu0_vid_show(struct device *dev,
2213			     struct device_attribute *attr, char *buf)
2214{
2215	struct it87_data *data = it87_update_device(dev);
2216
2217	if (IS_ERR(data))
2218		return PTR_ERR(data);
2219
2220	return sprintf(buf, "%ld\n", (long)vid_from_reg(data->vid, data->vrm));
2221}
2222static DEVICE_ATTR_RO(cpu0_vid);
2223
2224static ssize_t show_label(struct device *dev, struct device_attribute *attr,
2225			  char *buf)
2226{
2227	static const char * const labels[] = {
2228		"+5V",
2229		"5VSB",
2230		"Vbat",
2231		"AVCC",
2232	};
2233	static const char * const labels_it8721[] = {
2234		"+3.3V",
2235		"3VSB",
2236		"Vbat",
2237		"+3.3V",
2238	};
2239	struct it87_data *data = dev_get_drvdata(dev);
2240	int nr = to_sensor_dev_attr(attr)->index;
2241	const char *label;
2242
2243	if (has_vin3_5v(data) && nr == 0)
2244		label = labels[0];
2245	else if (has_scaling(data))
2246		label = labels_it8721[nr];
2247	else
2248		label = labels[nr];
2249
2250	return sprintf(buf, "%s\n", label);
2251}
2252static SENSOR_DEVICE_ATTR(in3_label, S_IRUGO, show_label, NULL, 0);
2253static SENSOR_DEVICE_ATTR(in7_label, S_IRUGO, show_label, NULL, 1);
2254static SENSOR_DEVICE_ATTR(in8_label, S_IRUGO, show_label, NULL, 2);
2255/* AVCC3 */
2256static SENSOR_DEVICE_ATTR(in9_label, S_IRUGO, show_label, NULL, 3);
2257
2258static umode_t it87_in_is_visible(struct kobject *kobj,
2259				  struct attribute *attr, int index)
2260{
2261	struct device *dev = kobj_to_dev(kobj);
2262	struct it87_data *data = dev_get_drvdata(dev);
2263	int i = index / 5;	/* voltage index */
2264	int a = index % 5;	/* attribute index */
2265
2266	if (index >= 40) {	/* in8 and higher only have input attributes */
2267		i = index - 40 + 8;
2268		a = 0;
2269	}
2270
2271	if (!(data->has_in & BIT(i)))
2272		return 0;
2273
2274	if (a == 4 && !data->has_beep)
2275		return 0;
2276
2277	return attr->mode;
2278}
2279
2280static struct attribute *it87_attributes_in[] = {
2281	&sensor_dev_attr_in0_input.dev_attr.attr,
2282	&sensor_dev_attr_in0_min.dev_attr.attr,
2283	&sensor_dev_attr_in0_max.dev_attr.attr,
2284	&sensor_dev_attr_in0_alarm.dev_attr.attr,
2285	&sensor_dev_attr_in0_beep.dev_attr.attr,	/* 4 */
2286
2287	&sensor_dev_attr_in1_input.dev_attr.attr,
2288	&sensor_dev_attr_in1_min.dev_attr.attr,
2289	&sensor_dev_attr_in1_max.dev_attr.attr,
2290	&sensor_dev_attr_in1_alarm.dev_attr.attr,
2291	&sensor_dev_attr_in1_beep.dev_attr.attr,	/* 9 */
2292
2293	&sensor_dev_attr_in2_input.dev_attr.attr,
2294	&sensor_dev_attr_in2_min.dev_attr.attr,
2295	&sensor_dev_attr_in2_max.dev_attr.attr,
2296	&sensor_dev_attr_in2_alarm.dev_attr.attr,
2297	&sensor_dev_attr_in2_beep.dev_attr.attr,	/* 14 */
2298
2299	&sensor_dev_attr_in3_input.dev_attr.attr,
2300	&sensor_dev_attr_in3_min.dev_attr.attr,
2301	&sensor_dev_attr_in3_max.dev_attr.attr,
2302	&sensor_dev_attr_in3_alarm.dev_attr.attr,
2303	&sensor_dev_attr_in3_beep.dev_attr.attr,	/* 19 */
2304
2305	&sensor_dev_attr_in4_input.dev_attr.attr,
2306	&sensor_dev_attr_in4_min.dev_attr.attr,
2307	&sensor_dev_attr_in4_max.dev_attr.attr,
2308	&sensor_dev_attr_in4_alarm.dev_attr.attr,
2309	&sensor_dev_attr_in4_beep.dev_attr.attr,	/* 24 */
2310
2311	&sensor_dev_attr_in5_input.dev_attr.attr,
2312	&sensor_dev_attr_in5_min.dev_attr.attr,
2313	&sensor_dev_attr_in5_max.dev_attr.attr,
2314	&sensor_dev_attr_in5_alarm.dev_attr.attr,
2315	&sensor_dev_attr_in5_beep.dev_attr.attr,	/* 29 */
2316
2317	&sensor_dev_attr_in6_input.dev_attr.attr,
2318	&sensor_dev_attr_in6_min.dev_attr.attr,
2319	&sensor_dev_attr_in6_max.dev_attr.attr,
2320	&sensor_dev_attr_in6_alarm.dev_attr.attr,
2321	&sensor_dev_attr_in6_beep.dev_attr.attr,	/* 34 */
2322
2323	&sensor_dev_attr_in7_input.dev_attr.attr,
2324	&sensor_dev_attr_in7_min.dev_attr.attr,
2325	&sensor_dev_attr_in7_max.dev_attr.attr,
2326	&sensor_dev_attr_in7_alarm.dev_attr.attr,
2327	&sensor_dev_attr_in7_beep.dev_attr.attr,	/* 39 */
2328
2329	&sensor_dev_attr_in8_input.dev_attr.attr,	/* 40 */
2330	&sensor_dev_attr_in9_input.dev_attr.attr,
2331	&sensor_dev_attr_in10_input.dev_attr.attr,
2332	&sensor_dev_attr_in11_input.dev_attr.attr,
2333	&sensor_dev_attr_in12_input.dev_attr.attr,
2334	NULL
2335};
2336
2337static const struct attribute_group it87_group_in = {
2338	.attrs = it87_attributes_in,
2339	.is_visible = it87_in_is_visible,
2340};
2341
2342static umode_t it87_temp_is_visible(struct kobject *kobj,
2343				    struct attribute *attr, int index)
2344{
2345	struct device *dev = kobj_to_dev(kobj);
2346	struct it87_data *data = dev_get_drvdata(dev);
2347	int i = index / 7;	/* temperature index */
2348	int a = index % 7;	/* attribute index */
2349
2350	if (index >= 21) {
2351		i = index - 21 + 3;
2352		a = 0;
2353	}
2354
2355	if (!(data->has_temp & BIT(i)))
2356		return 0;
2357
2358	if (a == 3) {
2359		if (get_temp_type(data, i) == 0)
2360			return 0;
2361		return attr->mode;
2362	}
2363
2364	if (a == 5 && !has_temp_offset(data))
2365		return 0;
2366
2367	if (a == 6 && !data->has_beep)
2368		return 0;
2369
2370	return attr->mode;
2371}
2372
2373static struct attribute *it87_attributes_temp[] = {
2374	&sensor_dev_attr_temp1_input.dev_attr.attr,
2375	&sensor_dev_attr_temp1_max.dev_attr.attr,
2376	&sensor_dev_attr_temp1_min.dev_attr.attr,
2377	&sensor_dev_attr_temp1_type.dev_attr.attr,
2378	&sensor_dev_attr_temp1_alarm.dev_attr.attr,
2379	&sensor_dev_attr_temp1_offset.dev_attr.attr,	/* 5 */
2380	&sensor_dev_attr_temp1_beep.dev_attr.attr,	/* 6 */
2381
2382	&sensor_dev_attr_temp2_input.dev_attr.attr,	/* 7 */
2383	&sensor_dev_attr_temp2_max.dev_attr.attr,
2384	&sensor_dev_attr_temp2_min.dev_attr.attr,
2385	&sensor_dev_attr_temp2_type.dev_attr.attr,
2386	&sensor_dev_attr_temp2_alarm.dev_attr.attr,
2387	&sensor_dev_attr_temp2_offset.dev_attr.attr,
2388	&sensor_dev_attr_temp2_beep.dev_attr.attr,
2389
2390	&sensor_dev_attr_temp3_input.dev_attr.attr,	/* 14 */
2391	&sensor_dev_attr_temp3_max.dev_attr.attr,
2392	&sensor_dev_attr_temp3_min.dev_attr.attr,
2393	&sensor_dev_attr_temp3_type.dev_attr.attr,
2394	&sensor_dev_attr_temp3_alarm.dev_attr.attr,
2395	&sensor_dev_attr_temp3_offset.dev_attr.attr,
2396	&sensor_dev_attr_temp3_beep.dev_attr.attr,
2397
2398	&sensor_dev_attr_temp4_input.dev_attr.attr,	/* 21 */
2399	&sensor_dev_attr_temp5_input.dev_attr.attr,
2400	&sensor_dev_attr_temp6_input.dev_attr.attr,
2401	NULL
2402};
2403
2404static const struct attribute_group it87_group_temp = {
2405	.attrs = it87_attributes_temp,
2406	.is_visible = it87_temp_is_visible,
2407};
2408
2409static umode_t it87_is_visible(struct kobject *kobj,
2410			       struct attribute *attr, int index)
2411{
2412	struct device *dev = kobj_to_dev(kobj);
2413	struct it87_data *data = dev_get_drvdata(dev);
2414
2415	if ((index == 2 || index == 3) && !data->has_vid)
2416		return 0;
2417
2418	if (index > 3 && !(data->in_internal & BIT(index - 4)))
2419		return 0;
2420
2421	return attr->mode;
2422}
2423
2424static struct attribute *it87_attributes[] = {
2425	&dev_attr_alarms.attr,
2426	&sensor_dev_attr_intrusion0_alarm.dev_attr.attr,
2427	&dev_attr_vrm.attr,				/* 2 */
2428	&dev_attr_cpu0_vid.attr,			/* 3 */
2429	&sensor_dev_attr_in3_label.dev_attr.attr,	/* 4 .. 7 */
2430	&sensor_dev_attr_in7_label.dev_attr.attr,
2431	&sensor_dev_attr_in8_label.dev_attr.attr,
2432	&sensor_dev_attr_in9_label.dev_attr.attr,
2433	NULL
2434};
2435
2436static const struct attribute_group it87_group = {
2437	.attrs = it87_attributes,
2438	.is_visible = it87_is_visible,
2439};
2440
2441static umode_t it87_fan_is_visible(struct kobject *kobj,
2442				   struct attribute *attr, int index)
2443{
2444	struct device *dev = kobj_to_dev(kobj);
2445	struct it87_data *data = dev_get_drvdata(dev);
2446	int i = index / 5;	/* fan index */
2447	int a = index % 5;	/* attribute index */
2448
2449	if (index >= 15) {	/* fan 4..6 don't have divisor attributes */
2450		i = (index - 15) / 4 + 3;
2451		a = (index - 15) % 4;
2452	}
2453
2454	if (!(data->has_fan & BIT(i)))
2455		return 0;
2456
2457	if (a == 3) {				/* beep */
2458		if (!data->has_beep)
2459			return 0;
2460		/* first fan beep attribute is writable */
2461		if (i == __ffs(data->has_fan))
2462			return attr->mode | S_IWUSR;
2463	}
2464
2465	if (a == 4 && has_16bit_fans(data))	/* divisor */
2466		return 0;
2467
2468	return attr->mode;
2469}
2470
2471static struct attribute *it87_attributes_fan[] = {
2472	&sensor_dev_attr_fan1_input.dev_attr.attr,
2473	&sensor_dev_attr_fan1_min.dev_attr.attr,
2474	&sensor_dev_attr_fan1_alarm.dev_attr.attr,
2475	&sensor_dev_attr_fan1_beep.dev_attr.attr,	/* 3 */
2476	&sensor_dev_attr_fan1_div.dev_attr.attr,	/* 4 */
2477
2478	&sensor_dev_attr_fan2_input.dev_attr.attr,
2479	&sensor_dev_attr_fan2_min.dev_attr.attr,
2480	&sensor_dev_attr_fan2_alarm.dev_attr.attr,
2481	&sensor_dev_attr_fan2_beep.dev_attr.attr,
2482	&sensor_dev_attr_fan2_div.dev_attr.attr,	/* 9 */
2483
2484	&sensor_dev_attr_fan3_input.dev_attr.attr,
2485	&sensor_dev_attr_fan3_min.dev_attr.attr,
2486	&sensor_dev_attr_fan3_alarm.dev_attr.attr,
2487	&sensor_dev_attr_fan3_beep.dev_attr.attr,
2488	&sensor_dev_attr_fan3_div.dev_attr.attr,	/* 14 */
2489
2490	&sensor_dev_attr_fan4_input.dev_attr.attr,	/* 15 */
2491	&sensor_dev_attr_fan4_min.dev_attr.attr,
2492	&sensor_dev_attr_fan4_alarm.dev_attr.attr,
2493	&sensor_dev_attr_fan4_beep.dev_attr.attr,
2494
2495	&sensor_dev_attr_fan5_input.dev_attr.attr,	/* 19 */
2496	&sensor_dev_attr_fan5_min.dev_attr.attr,
2497	&sensor_dev_attr_fan5_alarm.dev_attr.attr,
2498	&sensor_dev_attr_fan5_beep.dev_attr.attr,
2499
2500	&sensor_dev_attr_fan6_input.dev_attr.attr,	/* 23 */
2501	&sensor_dev_attr_fan6_min.dev_attr.attr,
2502	&sensor_dev_attr_fan6_alarm.dev_attr.attr,
2503	&sensor_dev_attr_fan6_beep.dev_attr.attr,
2504	NULL
2505};
2506
2507static const struct attribute_group it87_group_fan = {
2508	.attrs = it87_attributes_fan,
2509	.is_visible = it87_fan_is_visible,
2510};
2511
2512static umode_t it87_pwm_is_visible(struct kobject *kobj,
2513				   struct attribute *attr, int index)
2514{
2515	struct device *dev = kobj_to_dev(kobj);
2516	struct it87_data *data = dev_get_drvdata(dev);
2517	int i = index / 4;	/* pwm index */
2518	int a = index % 4;	/* attribute index */
2519
2520	if (!(data->has_pwm & BIT(i)))
2521		return 0;
2522
2523	/* pwmX_auto_channels_temp is only writable if auto pwm is supported */
2524	if (a == 3 && (has_old_autopwm(data) || has_newer_autopwm(data)))
2525		return attr->mode | S_IWUSR;
2526
2527	/* pwm2_freq is writable if there are two pwm frequency selects */
2528	if (has_pwm_freq2(data) && i == 1 && a == 2)
2529		return attr->mode | S_IWUSR;
2530
2531	return attr->mode;
2532}
2533
2534static struct attribute *it87_attributes_pwm[] = {
2535	&sensor_dev_attr_pwm1_enable.dev_attr.attr,
2536	&sensor_dev_attr_pwm1.dev_attr.attr,
2537	&sensor_dev_attr_pwm1_freq.dev_attr.attr,
2538	&sensor_dev_attr_pwm1_auto_channels_temp.dev_attr.attr,
2539
2540	&sensor_dev_attr_pwm2_enable.dev_attr.attr,
2541	&sensor_dev_attr_pwm2.dev_attr.attr,
2542	&sensor_dev_attr_pwm2_freq.dev_attr.attr,
2543	&sensor_dev_attr_pwm2_auto_channels_temp.dev_attr.attr,
2544
2545	&sensor_dev_attr_pwm3_enable.dev_attr.attr,
2546	&sensor_dev_attr_pwm3.dev_attr.attr,
2547	&sensor_dev_attr_pwm3_freq.dev_attr.attr,
2548	&sensor_dev_attr_pwm3_auto_channels_temp.dev_attr.attr,
2549
2550	&sensor_dev_attr_pwm4_enable.dev_attr.attr,
2551	&sensor_dev_attr_pwm4.dev_attr.attr,
2552	&sensor_dev_attr_pwm4_freq.dev_attr.attr,
2553	&sensor_dev_attr_pwm4_auto_channels_temp.dev_attr.attr,
2554
2555	&sensor_dev_attr_pwm5_enable.dev_attr.attr,
2556	&sensor_dev_attr_pwm5.dev_attr.attr,
2557	&sensor_dev_attr_pwm5_freq.dev_attr.attr,
2558	&sensor_dev_attr_pwm5_auto_channels_temp.dev_attr.attr,
2559
2560	&sensor_dev_attr_pwm6_enable.dev_attr.attr,
2561	&sensor_dev_attr_pwm6.dev_attr.attr,
2562	&sensor_dev_attr_pwm6_freq.dev_attr.attr,
2563	&sensor_dev_attr_pwm6_auto_channels_temp.dev_attr.attr,
2564
2565	NULL
2566};
2567
2568static const struct attribute_group it87_group_pwm = {
2569	.attrs = it87_attributes_pwm,
2570	.is_visible = it87_pwm_is_visible,
2571};
2572
2573static umode_t it87_auto_pwm_is_visible(struct kobject *kobj,
2574					struct attribute *attr, int index)
2575{
2576	struct device *dev = kobj_to_dev(kobj);
2577	struct it87_data *data = dev_get_drvdata(dev);
2578	int i = index / 11;	/* pwm index */
2579	int a = index % 11;	/* attribute index */
2580
2581	if (index >= 33) {	/* pwm 4..6 */
2582		i = (index - 33) / 6 + 3;
2583		a = (index - 33) % 6 + 4;
2584	}
2585
2586	if (!(data->has_pwm & BIT(i)))
2587		return 0;
2588
2589	if (has_newer_autopwm(data)) {
2590		if (a < 4)	/* no auto point pwm */
2591			return 0;
2592		if (a == 8)	/* no auto_point4 */
2593			return 0;
2594	}
2595	if (has_old_autopwm(data)) {
2596		if (a >= 9)	/* no pwm_auto_start, pwm_auto_slope */
2597			return 0;
2598	}
2599
2600	return attr->mode;
2601}
2602
2603static struct attribute *it87_attributes_auto_pwm[] = {
2604	&sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
2605	&sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
2606	&sensor_dev_attr_pwm1_auto_point3_pwm.dev_attr.attr,
2607	&sensor_dev_attr_pwm1_auto_point4_pwm.dev_attr.attr,
2608	&sensor_dev_attr_pwm1_auto_point1_temp.dev_attr.attr,
2609	&sensor_dev_attr_pwm1_auto_point1_temp_hyst.dev_attr.attr,
2610	&sensor_dev_attr_pwm1_auto_point2_temp.dev_attr.attr,
2611	&sensor_dev_attr_pwm1_auto_point3_temp.dev_attr.attr,
2612	&sensor_dev_attr_pwm1_auto_point4_temp.dev_attr.attr,
2613	&sensor_dev_attr_pwm1_auto_start.dev_attr.attr,
2614	&sensor_dev_attr_pwm1_auto_slope.dev_attr.attr,
2615
2616	&sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,	/* 11 */
2617	&sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
2618	&sensor_dev_attr_pwm2_auto_point3_pwm.dev_attr.attr,
2619	&sensor_dev_attr_pwm2_auto_point4_pwm.dev_attr.attr,
2620	&sensor_dev_attr_pwm2_auto_point1_temp.dev_attr.attr,
2621	&sensor_dev_attr_pwm2_auto_point1_temp_hyst.dev_attr.attr,
2622	&sensor_dev_attr_pwm2_auto_point2_temp.dev_attr.attr,
2623	&sensor_dev_attr_pwm2_auto_point3_temp.dev_attr.attr,
2624	&sensor_dev_attr_pwm2_auto_point4_temp.dev_attr.attr,
2625	&sensor_dev_attr_pwm2_auto_start.dev_attr.attr,
2626	&sensor_dev_attr_pwm2_auto_slope.dev_attr.attr,
2627
2628	&sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,	/* 22 */
2629	&sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
2630	&sensor_dev_attr_pwm3_auto_point3_pwm.dev_attr.attr,
2631	&sensor_dev_attr_pwm3_auto_point4_pwm.dev_attr.attr,
2632	&sensor_dev_attr_pwm3_auto_point1_temp.dev_attr.attr,
2633	&sensor_dev_attr_pwm3_auto_point1_temp_hyst.dev_attr.attr,
2634	&sensor_dev_attr_pwm3_auto_point2_temp.dev_attr.attr,
2635	&sensor_dev_attr_pwm3_auto_point3_temp.dev_attr.attr,
2636	&sensor_dev_attr_pwm3_auto_point4_temp.dev_attr.attr,
2637	&sensor_dev_attr_pwm3_auto_start.dev_attr.attr,
2638	&sensor_dev_attr_pwm3_auto_slope.dev_attr.attr,
2639
2640	&sensor_dev_attr_pwm4_auto_point1_temp.dev_attr.attr,	/* 33 */
2641	&sensor_dev_attr_pwm4_auto_point1_temp_hyst.dev_attr.attr,
2642	&sensor_dev_attr_pwm4_auto_point2_temp.dev_attr.attr,
2643	&sensor_dev_attr_pwm4_auto_point3_temp.dev_attr.attr,
2644	&sensor_dev_attr_pwm4_auto_start.dev_attr.attr,
2645	&sensor_dev_attr_pwm4_auto_slope.dev_attr.attr,
2646
2647	&sensor_dev_attr_pwm5_auto_point1_temp.dev_attr.attr,
2648	&sensor_dev_attr_pwm5_auto_point1_temp_hyst.dev_attr.attr,
2649	&sensor_dev_attr_pwm5_auto_point2_temp.dev_attr.attr,
2650	&sensor_dev_attr_pwm5_auto_point3_temp.dev_attr.attr,
2651	&sensor_dev_attr_pwm5_auto_start.dev_attr.attr,
2652	&sensor_dev_attr_pwm5_auto_slope.dev_attr.attr,
2653
2654	&sensor_dev_attr_pwm6_auto_point1_temp.dev_attr.attr,
2655	&sensor_dev_attr_pwm6_auto_point1_temp_hyst.dev_attr.attr,
2656	&sensor_dev_attr_pwm6_auto_point2_temp.dev_attr.attr,
2657	&sensor_dev_attr_pwm6_auto_point3_temp.dev_attr.attr,
2658	&sensor_dev_attr_pwm6_auto_start.dev_attr.attr,
2659	&sensor_dev_attr_pwm6_auto_slope.dev_attr.attr,
2660
2661	NULL,
2662};
2663
2664static const struct attribute_group it87_group_auto_pwm = {
2665	.attrs = it87_attributes_auto_pwm,
2666	.is_visible = it87_auto_pwm_is_visible,
2667};
2668
2669/* SuperIO detection - will change isa_address if a chip is found */
2670static int __init it87_find(int sioaddr, unsigned short *address,
2671			    struct it87_sio_data *sio_data, int chip_cnt)
2672{
2673	int err;
2674	u16 chip_type;
2675	const struct it87_devices *config = NULL;
 
2676
2677	err = superio_enter(sioaddr);
2678	if (err)
2679		return err;
2680
2681	err = -ENODEV;
2682	chip_type = superio_inw(sioaddr, DEVID);
2683	/* check first for a valid chip before forcing chip id */
2684	if (chip_type == 0xffff)
2685		goto exit;
2686
2687	if (force_id_cnt == 1) {
2688		/* If only one value given use for all chips */
2689		if (force_id[0])
2690			chip_type = force_id[0];
2691	} else if (force_id[chip_cnt])
2692		chip_type = force_id[chip_cnt];
2693
2694	switch (chip_type) {
2695	case IT8705F_DEVID:
2696		sio_data->type = it87;
2697		break;
2698	case IT8712F_DEVID:
2699		sio_data->type = it8712;
2700		break;
2701	case IT8716F_DEVID:
2702	case IT8726F_DEVID:
2703		sio_data->type = it8716;
2704		break;
2705	case IT8718F_DEVID:
2706		sio_data->type = it8718;
2707		break;
2708	case IT8720F_DEVID:
2709		sio_data->type = it8720;
2710		break;
2711	case IT8721F_DEVID:
2712		sio_data->type = it8721;
2713		break;
2714	case IT8728F_DEVID:
2715		sio_data->type = it8728;
2716		break;
2717	case IT8732F_DEVID:
2718		sio_data->type = it8732;
2719		break;
2720	case IT8792E_DEVID:
2721		sio_data->type = it8792;
2722		break;
2723	case IT8771E_DEVID:
2724		sio_data->type = it8771;
2725		break;
2726	case IT8772E_DEVID:
2727		sio_data->type = it8772;
2728		break;
2729	case IT8781F_DEVID:
2730		sio_data->type = it8781;
2731		break;
2732	case IT8782F_DEVID:
2733		sio_data->type = it8782;
2734		break;
2735	case IT8783E_DEVID:
2736		sio_data->type = it8783;
2737		break;
2738	case IT8786E_DEVID:
2739		sio_data->type = it8786;
2740		break;
2741	case IT8790E_DEVID:
2742		sio_data->type = it8790;
2743		break;
2744	case IT8603E_DEVID:
2745	case IT8623E_DEVID:
2746		sio_data->type = it8603;
2747		break;
2748	case IT8620E_DEVID:
2749		sio_data->type = it8620;
2750		break;
2751	case IT8622E_DEVID:
2752		sio_data->type = it8622;
2753		break;
2754	case IT8628E_DEVID:
2755		sio_data->type = it8628;
2756		break;
2757	case IT87952E_DEVID:
2758		sio_data->type = it87952;
2759		break;
2760	case 0xffff:	/* No device at all */
2761		goto exit;
2762	default:
2763		pr_debug("Unsupported chip (DEVID=0x%x)\n", chip_type);
2764		goto exit;
2765	}
2766
2767	config = &it87_devices[sio_data->type];
2768
2769	superio_select(sioaddr, PME);
2770	if (!(superio_inb(sioaddr, IT87_ACT_REG) & 0x01)) {
2771		pr_info("Device (chip %s ioreg 0x%x) not activated, skipping\n",
2772			config->model, sioaddr);
2773		goto exit;
2774	}
2775
2776	*address = superio_inw(sioaddr, IT87_BASE_REG) & ~(IT87_EXTENT - 1);
2777	if (*address == 0) {
2778		pr_info("Base address not set (chip %s ioreg 0x%x), skipping\n",
2779			config->model, sioaddr);
2780		goto exit;
2781	}
2782
2783	err = 0;
2784	sio_data->sioaddr = sioaddr;
2785	sio_data->revision = superio_inb(sioaddr, DEVREV) & 0x0f;
2786	pr_info("Found %s chip at 0x%x, revision %d\n",
2787		it87_devices[sio_data->type].model,
2788		*address, sio_data->revision);
2789
 
 
2790	/* in7 (VSB or VCCH5V) is always internal on some chips */
2791	if (has_in7_internal(config))
2792		sio_data->internal |= BIT(1);
2793
2794	/* in8 (Vbat) is always internal */
2795	sio_data->internal |= BIT(2);
2796
2797	/* in9 (AVCC3), always internal if supported */
2798	if (has_avcc3(config))
2799		sio_data->internal |= BIT(3); /* in9 is AVCC */
2800	else
2801		sio_data->skip_in |= BIT(9);
2802
2803	if (!has_four_pwm(config))
2804		sio_data->skip_pwm |= BIT(3) | BIT(4) | BIT(5);
2805	else if (!has_five_pwm(config))
2806		sio_data->skip_pwm |= BIT(4) | BIT(5);
2807	else if (!has_six_pwm(config))
2808		sio_data->skip_pwm |= BIT(5);
2809
2810	if (!has_vid(config))
2811		sio_data->skip_vid = 1;
2812
2813	/* Read GPIO config and VID value from LDN 7 (GPIO) */
2814	if (sio_data->type == it87) {
2815		/* The IT8705F has a different LD number for GPIO */
2816		superio_select(sioaddr, 5);
2817		sio_data->beep_pin = superio_inb(sioaddr,
2818						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2819	} else if (sio_data->type == it8783) {
2820		int reg25, reg27, reg2a, reg2c, regef;
2821
2822		superio_select(sioaddr, GPIO);
2823
2824		reg25 = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2825		reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2826		reg2a = superio_inb(sioaddr, IT87_SIO_PINX1_REG);
2827		reg2c = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2828		regef = superio_inb(sioaddr, IT87_SIO_SPI_REG);
2829
2830		/* Check if fan3 is there or not */
2831		if ((reg27 & BIT(0)) || !(reg2c & BIT(2)))
2832			sio_data->skip_fan |= BIT(2);
2833		if ((reg25 & BIT(4)) ||
2834		    (!(reg2a & BIT(1)) && (regef & BIT(0))))
2835			sio_data->skip_pwm |= BIT(2);
2836
2837		/* Check if fan2 is there or not */
2838		if (reg27 & BIT(7))
2839			sio_data->skip_fan |= BIT(1);
2840		if (reg27 & BIT(3))
2841			sio_data->skip_pwm |= BIT(1);
2842
2843		/* VIN5 */
2844		if ((reg27 & BIT(0)) || (reg2c & BIT(2)))
2845			sio_data->skip_in |= BIT(5); /* No VIN5 */
2846
2847		/* VIN6 */
2848		if (reg27 & BIT(1))
2849			sio_data->skip_in |= BIT(6); /* No VIN6 */
2850
2851		/*
2852		 * VIN7
2853		 * Does not depend on bit 2 of Reg2C, contrary to datasheet.
2854		 */
2855		if (reg27 & BIT(2)) {
2856			/*
2857			 * The data sheet is a bit unclear regarding the
2858			 * internal voltage divider for VCCH5V. It says
2859			 * "This bit enables and switches VIN7 (pin 91) to the
2860			 * internal voltage divider for VCCH5V".
2861			 * This is different to other chips, where the internal
2862			 * voltage divider would connect VIN7 to an internal
2863			 * voltage source. Maybe that is the case here as well.
2864			 *
2865			 * Since we don't know for sure, re-route it if that is
2866			 * not the case, and ask the user to report if the
2867			 * resulting voltage is sane.
2868			 */
2869			if (!(reg2c & BIT(1))) {
2870				reg2c |= BIT(1);
2871				superio_outb(sioaddr, IT87_SIO_PINX2_REG,
2872					     reg2c);
2873				sio_data->need_in7_reroute = true;
2874				pr_notice("Routing internal VCCH5V to in7.\n");
2875			}
2876			pr_notice("in7 routed to internal voltage divider, with external pin disabled.\n");
2877			pr_notice("Please report if it displays a reasonable voltage.\n");
2878		}
2879
2880		if (reg2c & BIT(0))
2881			sio_data->internal |= BIT(0);
2882		if (reg2c & BIT(1))
2883			sio_data->internal |= BIT(1);
2884
2885		sio_data->beep_pin = superio_inb(sioaddr,
2886						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2887	} else if (sio_data->type == it8603) {
2888		int reg27, reg29;
2889
2890		superio_select(sioaddr, GPIO);
2891
2892		reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2893
2894		/* Check if fan3 is there or not */
2895		if (reg27 & BIT(6))
2896			sio_data->skip_pwm |= BIT(2);
2897		if (reg27 & BIT(7))
2898			sio_data->skip_fan |= BIT(2);
2899
2900		/* Check if fan2 is there or not */
2901		reg29 = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2902		if (reg29 & BIT(1))
2903			sio_data->skip_pwm |= BIT(1);
2904		if (reg29 & BIT(2))
2905			sio_data->skip_fan |= BIT(1);
2906
2907		sio_data->skip_in |= BIT(5); /* No VIN5 */
2908		sio_data->skip_in |= BIT(6); /* No VIN6 */
2909
2910		sio_data->beep_pin = superio_inb(sioaddr,
2911						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2912	} else if (sio_data->type == it8620 || sio_data->type == it8628) {
2913		int reg;
2914
2915		superio_select(sioaddr, GPIO);
2916
2917		/* Check for pwm5 */
2918		reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2919		if (reg & BIT(6))
2920			sio_data->skip_pwm |= BIT(4);
2921
2922		/* Check for fan4, fan5 */
2923		reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
2924		if (!(reg & BIT(5)))
2925			sio_data->skip_fan |= BIT(3);
2926		if (!(reg & BIT(4)))
2927			sio_data->skip_fan |= BIT(4);
2928
2929		/* Check for pwm3, fan3 */
2930		reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2931		if (reg & BIT(6))
2932			sio_data->skip_pwm |= BIT(2);
2933		if (reg & BIT(7))
2934			sio_data->skip_fan |= BIT(2);
2935
2936		/* Check for pwm4 */
2937		reg = superio_inb(sioaddr, IT87_SIO_GPIO4_REG);
2938		if (reg & BIT(2))
2939			sio_data->skip_pwm |= BIT(3);
2940
2941		/* Check for pwm2, fan2 */
2942		reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2943		if (reg & BIT(1))
2944			sio_data->skip_pwm |= BIT(1);
2945		if (reg & BIT(2))
2946			sio_data->skip_fan |= BIT(1);
2947		/* Check for pwm6, fan6 */
2948		if (!(reg & BIT(7))) {
2949			sio_data->skip_pwm |= BIT(5);
2950			sio_data->skip_fan |= BIT(5);
2951		}
2952
2953		/* Check if AVCC is on VIN3 */
2954		reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2955		if (reg & BIT(0))
2956			sio_data->internal |= BIT(0);
2957		else
2958			sio_data->skip_in |= BIT(9);
2959
2960		sio_data->beep_pin = superio_inb(sioaddr,
2961						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2962	} else if (sio_data->type == it8622) {
2963		int reg;
2964
2965		superio_select(sioaddr, GPIO);
2966
2967		/* Check for pwm4, fan4 */
2968		reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2969		if (reg & BIT(6))
2970			sio_data->skip_fan |= BIT(3);
2971		if (reg & BIT(5))
2972			sio_data->skip_pwm |= BIT(3);
2973
2974		/* Check for pwm3, fan3, pwm5, fan5 */
2975		reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2976		if (reg & BIT(6))
2977			sio_data->skip_pwm |= BIT(2);
2978		if (reg & BIT(7))
2979			sio_data->skip_fan |= BIT(2);
2980		if (reg & BIT(3))
2981			sio_data->skip_pwm |= BIT(4);
2982		if (reg & BIT(1))
2983			sio_data->skip_fan |= BIT(4);
2984
2985		/* Check for pwm2, fan2 */
2986		reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2987		if (reg & BIT(1))
2988			sio_data->skip_pwm |= BIT(1);
2989		if (reg & BIT(2))
2990			sio_data->skip_fan |= BIT(1);
2991
2992		/* Check for AVCC */
2993		reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2994		if (!(reg & BIT(0)))
2995			sio_data->skip_in |= BIT(9);
2996
2997		sio_data->beep_pin = superio_inb(sioaddr,
2998						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2999	} else if (sio_data->type == it8732) {
3000		int reg;
3001
3002		superio_select(sioaddr, GPIO);
3003
3004		/* Check for pwm2, fan2 */
3005		reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
3006		if (reg & BIT(1))
3007			sio_data->skip_pwm |= BIT(1);
3008		if (reg & BIT(2))
3009			sio_data->skip_fan |= BIT(1);
3010
3011		/* Check for pwm3, fan3, fan4 */
3012		reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
3013		if (reg & BIT(6))
3014			sio_data->skip_pwm |= BIT(2);
3015		if (reg & BIT(7))
3016			sio_data->skip_fan |= BIT(2);
3017		if (reg & BIT(5))
3018			sio_data->skip_fan |= BIT(3);
3019
3020		/* Check if AVCC is on VIN3 */
3021		reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
3022		if (reg & BIT(0))
3023			sio_data->internal |= BIT(0);
3024
3025		sio_data->beep_pin = superio_inb(sioaddr,
3026						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
3027	} else {
3028		int reg;
3029		bool uart6;
3030
3031		superio_select(sioaddr, GPIO);
3032
3033		/* Check for fan4, fan5 */
3034		if (has_five_fans(config)) {
3035			reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
3036			switch (sio_data->type) {
3037			case it8718:
3038				if (reg & BIT(5))
3039					sio_data->skip_fan |= BIT(3);
3040				if (reg & BIT(4))
3041					sio_data->skip_fan |= BIT(4);
3042				break;
3043			case it8720:
3044			case it8721:
3045			case it8728:
3046				if (!(reg & BIT(5)))
3047					sio_data->skip_fan |= BIT(3);
3048				if (!(reg & BIT(4)))
3049					sio_data->skip_fan |= BIT(4);
3050				break;
3051			default:
3052				break;
3053			}
3054		}
3055
3056		reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
3057		if (!sio_data->skip_vid) {
3058			/* We need at least 4 VID pins */
3059			if (reg & 0x0f) {
3060				pr_info("VID is disabled (pins used for GPIO)\n");
3061				sio_data->skip_vid = 1;
3062			}
3063		}
3064
3065		/* Check if fan3 is there or not */
3066		if (reg & BIT(6))
3067			sio_data->skip_pwm |= BIT(2);
3068		if (reg & BIT(7))
3069			sio_data->skip_fan |= BIT(2);
3070
3071		/* Check if fan2 is there or not */
3072		reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
3073		if (reg & BIT(1))
3074			sio_data->skip_pwm |= BIT(1);
3075		if (reg & BIT(2))
3076			sio_data->skip_fan |= BIT(1);
3077
3078		if ((sio_data->type == it8718 || sio_data->type == it8720) &&
3079		    !(sio_data->skip_vid))
3080			sio_data->vid_value = superio_inb(sioaddr,
3081							  IT87_SIO_VID_REG);
3082
3083		reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
3084
3085		uart6 = sio_data->type == it8782 && (reg & BIT(2));
3086
3087		/*
3088		 * The IT8720F has no VIN7 pin, so VCCH5V should always be
3089		 * routed internally to VIN7 with an internal divider.
3090		 * Curiously, there still is a configuration bit to control
3091		 * this, which means it can be set incorrectly. And even
3092		 * more curiously, many boards out there are improperly
3093		 * configured, even though the IT8720F datasheet claims
3094		 * that the internal routing of VCCH5V to VIN7 is the default
3095		 * setting. So we force the internal routing in this case.
3096		 *
3097		 * On IT8782F, VIN7 is multiplexed with one of the UART6 pins.
3098		 * If UART6 is enabled, re-route VIN7 to the internal divider
3099		 * if that is not already the case.
3100		 */
3101		if ((sio_data->type == it8720 || uart6) && !(reg & BIT(1))) {
3102			reg |= BIT(1);
3103			superio_outb(sioaddr, IT87_SIO_PINX2_REG, reg);
3104			sio_data->need_in7_reroute = true;
3105			pr_notice("Routing internal VCCH5V to in7\n");
3106		}
3107		if (reg & BIT(0))
3108			sio_data->internal |= BIT(0);
3109		if (reg & BIT(1))
3110			sio_data->internal |= BIT(1);
3111
3112		/*
3113		 * On IT8782F, UART6 pins overlap with VIN5, VIN6, and VIN7.
3114		 * While VIN7 can be routed to the internal voltage divider,
3115		 * VIN5 and VIN6 are not available if UART6 is enabled.
3116		 *
3117		 * Also, temp3 is not available if UART6 is enabled and TEMPIN3
3118		 * is the temperature source. Since we can not read the
3119		 * temperature source here, skip_temp is preliminary.
3120		 */
3121		if (uart6) {
3122			sio_data->skip_in |= BIT(5) | BIT(6);
3123			sio_data->skip_temp |= BIT(2);
3124		}
3125
3126		sio_data->beep_pin = superio_inb(sioaddr,
3127						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
3128	}
3129	if (sio_data->beep_pin)
3130		pr_info("Beeping is supported\n");
3131
3132	/* Set values based on DMI matches */
3133	if (dmi_data)
3134		sio_data->skip_pwm |= dmi_data->skip_pwm;
3135
3136	if (config->smbus_bitmap) {
3137		u8 reg;
3138
3139		superio_select(sioaddr, PME);
3140		reg = superio_inb(sioaddr, IT87_SPECIAL_CFG_REG);
3141		sio_data->ec_special_config = reg;
3142		sio_data->smbus_bitmap = reg & config->smbus_bitmap;
 
 
 
 
 
 
3143	}
3144
3145exit:
3146	superio_exit(sioaddr, config ? has_conf_noexit(config) : false);
3147	return err;
3148}
3149
3150/*
3151 * Some chips seem to have default value 0xff for all limit
3152 * registers. For low voltage limits it makes no sense and triggers
3153 * alarms, so change to 0 instead. For high temperature limits, it
3154 * means -1 degree C, which surprisingly doesn't trigger an alarm,
3155 * but is still confusing, so change to 127 degrees C.
3156 */
3157static void it87_check_limit_regs(struct it87_data *data)
3158{
3159	int i, reg;
3160
3161	for (i = 0; i < NUM_VIN_LIMIT; i++) {
3162		reg = it87_read_value(data, IT87_REG_VIN_MIN(i));
3163		if (reg == 0xff)
3164			it87_write_value(data, IT87_REG_VIN_MIN(i), 0);
3165	}
3166	for (i = 0; i < NUM_TEMP_LIMIT; i++) {
3167		reg = it87_read_value(data, IT87_REG_TEMP_HIGH(i));
3168		if (reg == 0xff)
3169			it87_write_value(data, IT87_REG_TEMP_HIGH(i), 127);
3170	}
3171}
3172
3173/* Check if voltage monitors are reset manually or by some reason */
3174static void it87_check_voltage_monitors_reset(struct it87_data *data)
3175{
3176	int reg;
3177
3178	reg = it87_read_value(data, IT87_REG_VIN_ENABLE);
3179	if ((reg & 0xff) == 0) {
3180		/* Enable all voltage monitors */
3181		it87_write_value(data, IT87_REG_VIN_ENABLE, 0xff);
3182	}
3183}
3184
3185/* Check if tachometers are reset manually or by some reason */
3186static void it87_check_tachometers_reset(struct platform_device *pdev)
3187{
3188	struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
3189	struct it87_data *data = platform_get_drvdata(pdev);
3190	u8 mask, fan_main_ctrl;
3191
3192	mask = 0x70 & ~(sio_data->skip_fan << 4);
3193	fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
3194	if ((fan_main_ctrl & mask) == 0) {
3195		/* Enable all fan tachometers */
3196		fan_main_ctrl |= mask;
3197		it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
3198				 fan_main_ctrl);
3199	}
3200}
3201
3202/* Set tachometers to 16-bit mode if needed */
3203static void it87_check_tachometers_16bit_mode(struct platform_device *pdev)
3204{
3205	struct it87_data *data = platform_get_drvdata(pdev);
3206	int reg;
3207
3208	if (!has_fan16_config(data))
3209		return;
3210
3211	reg = it87_read_value(data, IT87_REG_FAN_16BIT);
3212	if (~reg & 0x07 & data->has_fan) {
3213		dev_dbg(&pdev->dev,
3214			"Setting fan1-3 to 16-bit mode\n");
3215		it87_write_value(data, IT87_REG_FAN_16BIT,
3216				 reg | 0x07);
3217	}
3218}
3219
3220static void it87_start_monitoring(struct it87_data *data)
3221{
3222	it87_write_value(data, IT87_REG_CONFIG,
3223			 (it87_read_value(data, IT87_REG_CONFIG) & 0x3e)
3224			 | (update_vbat ? 0x41 : 0x01));
3225}
3226
3227/* Called when we have found a new IT87. */
3228static void it87_init_device(struct platform_device *pdev)
3229{
3230	struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
3231	struct it87_data *data = platform_get_drvdata(pdev);
3232	int tmp, i;
 
3233
3234	/*
3235	 * For each PWM channel:
3236	 * - If it is in automatic mode, setting to manual mode should set
3237	 *   the fan to full speed by default.
3238	 * - If it is in manual mode, we need a mapping to temperature
3239	 *   channels to use when later setting to automatic mode later.
3240	 *   Use a 1:1 mapping by default (we are clueless.)
3241	 * In both cases, the value can (and should) be changed by the user
3242	 * prior to switching to a different mode.
3243	 * Note that this is no longer needed for the IT8721F and later, as
3244	 * these have separate registers for the temperature mapping and the
3245	 * manual duty cycle.
3246	 */
3247	for (i = 0; i < NUM_AUTO_PWM; i++) {
3248		data->pwm_temp_map[i] = i;
3249		data->pwm_duty[i] = 0x7f;	/* Full speed */
3250		data->auto_pwm[i][3] = 0x7f;	/* Full speed, hard-coded */
3251	}
3252
3253	it87_check_limit_regs(data);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3254
3255	/*
3256	 * Temperature channels are not forcibly enabled, as they can be
3257	 * set to two different sensor types and we can't guess which one
3258	 * is correct for a given system. These channels can be enabled at
3259	 * run-time through the temp{1-3}_type sysfs accessors if needed.
3260	 */
3261
3262	it87_check_voltage_monitors_reset(data);
3263
3264	it87_check_tachometers_reset(pdev);
 
 
 
3265
 
 
3266	data->fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
 
 
 
 
 
 
3267	data->has_fan = (data->fan_main_ctrl >> 4) & 0x07;
3268
3269	it87_check_tachometers_16bit_mode(pdev);
 
 
 
 
 
 
 
 
 
 
3270
3271	/* Check for additional fans */
3272	tmp = it87_read_value(data, IT87_REG_FAN_16BIT);
3273
3274	if (has_four_fans(data) && (tmp & BIT(4)))
3275		data->has_fan |= BIT(3); /* fan4 enabled */
3276	if (has_five_fans(data) && (tmp & BIT(5)))
3277		data->has_fan |= BIT(4); /* fan5 enabled */
3278	if (has_six_fans(data) && (tmp & BIT(2)))
3279		data->has_fan |= BIT(5); /* fan6 enabled */
3280
3281	/* Fan input pins may be used for alternative functions */
3282	data->has_fan &= ~sio_data->skip_fan;
3283
3284	/* Check if pwm5, pwm6 are enabled */
3285	if (has_six_pwm(data)) {
3286		/* The following code may be IT8620E specific */
3287		tmp = it87_read_value(data, IT87_REG_FAN_DIV);
3288		if ((tmp & 0xc0) == 0xc0)
3289			sio_data->skip_pwm |= BIT(4);
3290		if (!(tmp & BIT(3)))
3291			sio_data->skip_pwm |= BIT(5);
3292	}
3293
3294	it87_start_monitoring(data);
 
 
 
3295}
3296
3297/* Return 1 if and only if the PWM interface is safe to use */
3298static int it87_check_pwm(struct device *dev)
3299{
3300	struct it87_data *data = dev_get_drvdata(dev);
3301	/*
3302	 * Some BIOSes fail to correctly configure the IT87 fans. All fans off
3303	 * and polarity set to active low is sign that this is the case so we
3304	 * disable pwm control to protect the user.
3305	 */
3306	int tmp = it87_read_value(data, IT87_REG_FAN_CTL);
3307
3308	if ((tmp & 0x87) == 0) {
3309		if (fix_pwm_polarity) {
3310			/*
3311			 * The user asks us to attempt a chip reconfiguration.
3312			 * This means switching to active high polarity and
3313			 * inverting all fan speed values.
3314			 */
3315			int i;
3316			u8 pwm[3];
3317
3318			for (i = 0; i < ARRAY_SIZE(pwm); i++)
3319				pwm[i] = it87_read_value(data,
3320							 IT87_REG_PWM[i]);
3321
3322			/*
3323			 * If any fan is in automatic pwm mode, the polarity
3324			 * might be correct, as suspicious as it seems, so we
3325			 * better don't change anything (but still disable the
3326			 * PWM interface).
3327			 */
3328			if (!((pwm[0] | pwm[1] | pwm[2]) & 0x80)) {
3329				dev_info(dev,
3330					 "Reconfiguring PWM to active high polarity\n");
3331				it87_write_value(data, IT87_REG_FAN_CTL,
3332						 tmp | 0x87);
3333				for (i = 0; i < 3; i++)
3334					it87_write_value(data,
3335							 IT87_REG_PWM[i],
3336							 0x7f & ~pwm[i]);
3337				return 1;
3338			}
3339
3340			dev_info(dev,
3341				 "PWM configuration is too broken to be fixed\n");
3342		}
3343
 
 
3344		return 0;
3345	} else if (fix_pwm_polarity) {
3346		dev_info(dev,
3347			 "PWM configuration looks sane, won't touch\n");
3348	}
3349
3350	return 1;
3351}
3352
3353static int it87_probe(struct platform_device *pdev)
3354{
3355	struct it87_data *data;
3356	struct resource *res;
3357	struct device *dev = &pdev->dev;
3358	struct it87_sio_data *sio_data = dev_get_platdata(dev);
3359	int enable_pwm_interface;
3360	struct device *hwmon_dev;
3361	int err;
3362
3363	res = platform_get_resource(pdev, IORESOURCE_IO, 0);
3364	if (!devm_request_region(&pdev->dev, res->start, IT87_EC_EXTENT,
3365				 DRVNAME)) {
3366		dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
3367			(unsigned long)res->start,
3368			(unsigned long)(res->start + IT87_EC_EXTENT - 1));
3369		return -EBUSY;
3370	}
3371
3372	data = devm_kzalloc(&pdev->dev, sizeof(struct it87_data), GFP_KERNEL);
3373	if (!data)
3374		return -ENOMEM;
3375
3376	data->addr = res->start;
3377	data->sioaddr = sio_data->sioaddr;
3378	data->type = sio_data->type;
3379	data->smbus_bitmap = sio_data->smbus_bitmap;
3380	data->ec_special_config = sio_data->ec_special_config;
3381	data->features = it87_devices[sio_data->type].features;
3382	data->peci_mask = it87_devices[sio_data->type].peci_mask;
3383	data->old_peci_mask = it87_devices[sio_data->type].old_peci_mask;
3384	/*
3385	 * IT8705F Datasheet 0.4.1, 3h == Version G.
3386	 * IT8712F Datasheet 0.9.1, section 8.3.5 indicates 8h == Version J.
3387	 * These are the first revisions with 16-bit tachometer support.
3388	 */
3389	switch (data->type) {
3390	case it87:
3391		if (sio_data->revision >= 0x03) {
3392			data->features &= ~FEAT_OLD_AUTOPWM;
3393			data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS;
3394		}
3395		break;
3396	case it8712:
3397		if (sio_data->revision >= 0x08) {
3398			data->features &= ~FEAT_OLD_AUTOPWM;
3399			data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS |
3400					  FEAT_FIVE_FANS;
3401		}
3402		break;
3403	default:
3404		break;
3405	}
3406
 
 
 
 
 
3407	platform_set_drvdata(pdev, data);
3408
3409	mutex_init(&data->update_lock);
3410
3411	err = smbus_disable(data);
3412	if (err)
3413		return err;
3414
3415	/* Now, we do the remaining detection. */
3416	if ((it87_read_value(data, IT87_REG_CONFIG) & 0x80) ||
3417	    it87_read_value(data, IT87_REG_CHIPID) != 0x90) {
3418		smbus_enable(data);
3419		return -ENODEV;
3420	}
3421
3422	/* Check PWM configuration */
3423	enable_pwm_interface = it87_check_pwm(dev);
3424	if (!enable_pwm_interface)
3425		dev_info(dev,
3426			 "Detected broken BIOS defaults, disabling PWM interface\n");
3427
3428	/* Starting with IT8721F, we handle scaling of internal voltages */
3429	if (has_scaling(data)) {
3430		if (sio_data->internal & BIT(0))
3431			data->in_scaled |= BIT(3);	/* in3 is AVCC */
3432		if (sio_data->internal & BIT(1))
3433			data->in_scaled |= BIT(7);	/* in7 is VSB */
3434		if (sio_data->internal & BIT(2))
3435			data->in_scaled |= BIT(8);	/* in8 is Vbat */
3436		if (sio_data->internal & BIT(3))
3437			data->in_scaled |= BIT(9);	/* in9 is AVCC */
3438	} else if (sio_data->type == it8781 || sio_data->type == it8782 ||
3439		   sio_data->type == it8783) {
3440		if (sio_data->internal & BIT(0))
3441			data->in_scaled |= BIT(3);	/* in3 is VCC5V */
3442		if (sio_data->internal & BIT(1))
3443			data->in_scaled |= BIT(7);	/* in7 is VCCH5V */
3444	}
3445
3446	data->has_temp = 0x07;
3447	if (sio_data->skip_temp & BIT(2)) {
3448		if (sio_data->type == it8782 &&
3449		    !(it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x80))
3450			data->has_temp &= ~BIT(2);
3451	}
3452
3453	data->in_internal = sio_data->internal;
3454	data->need_in7_reroute = sio_data->need_in7_reroute;
3455	data->has_in = 0x3ff & ~sio_data->skip_in;
3456
3457	if (has_four_temp(data)) {
3458		data->has_temp |= BIT(3);
3459	} else if (has_six_temp(data)) {
3460		u8 reg = it87_read_value(data, IT87_REG_TEMP456_ENABLE);
3461
3462		/* Check for additional temperature sensors */
3463		if ((reg & 0x03) >= 0x02)
3464			data->has_temp |= BIT(3);
3465		if (((reg >> 2) & 0x03) >= 0x02)
3466			data->has_temp |= BIT(4);
3467		if (((reg >> 4) & 0x03) >= 0x02)
3468			data->has_temp |= BIT(5);
3469
3470		/* Check for additional voltage sensors */
3471		if ((reg & 0x03) == 0x01)
3472			data->has_in |= BIT(10);
3473		if (((reg >> 2) & 0x03) == 0x01)
3474			data->has_in |= BIT(11);
3475		if (((reg >> 4) & 0x03) == 0x01)
3476			data->has_in |= BIT(12);
3477	}
3478
3479	data->has_beep = !!sio_data->beep_pin;
3480
3481	/* Initialize the IT87 chip */
3482	it87_init_device(pdev);
3483
3484	smbus_enable(data);
3485
3486	if (!sio_data->skip_vid) {
3487		data->has_vid = true;
3488		data->vrm = vid_which_vrm();
3489		/* VID reading from Super-I/O config space if available */
3490		data->vid = sio_data->vid_value;
3491	}
3492
3493	/* Prepare for sysfs hooks */
3494	data->groups[0] = &it87_group;
3495	data->groups[1] = &it87_group_in;
3496	data->groups[2] = &it87_group_temp;
3497	data->groups[3] = &it87_group_fan;
3498
3499	if (enable_pwm_interface) {
3500		data->has_pwm = BIT(ARRAY_SIZE(IT87_REG_PWM)) - 1;
3501		data->has_pwm &= ~sio_data->skip_pwm;
3502
3503		data->groups[4] = &it87_group_pwm;
3504		if (has_old_autopwm(data) || has_newer_autopwm(data))
3505			data->groups[5] = &it87_group_auto_pwm;
3506	}
3507
3508	hwmon_dev = devm_hwmon_device_register_with_groups(dev,
3509					it87_devices[sio_data->type].name,
3510					data, data->groups);
3511	return PTR_ERR_OR_ZERO(hwmon_dev);
3512}
3513
3514static void it87_resume_sio(struct platform_device *pdev)
3515{
3516	struct it87_data *data = dev_get_drvdata(&pdev->dev);
3517	int err;
3518	int reg2c;
3519
3520	if (!data->need_in7_reroute)
3521		return;
3522
3523	err = superio_enter(data->sioaddr);
3524	if (err) {
3525		dev_warn(&pdev->dev,
3526			 "Unable to enter Super I/O to reroute in7 (%d)",
3527			 err);
3528		return;
3529	}
3530
3531	superio_select(data->sioaddr, GPIO);
3532
3533	reg2c = superio_inb(data->sioaddr, IT87_SIO_PINX2_REG);
3534	if (!(reg2c & BIT(1))) {
3535		dev_dbg(&pdev->dev,
3536			"Routing internal VCCH5V to in7 again");
3537
3538		reg2c |= BIT(1);
3539		superio_outb(data->sioaddr, IT87_SIO_PINX2_REG,
3540			     reg2c);
3541	}
3542
3543	superio_exit(data->sioaddr, has_conf_noexit(data));
3544}
3545
3546static int it87_resume(struct device *dev)
3547{
3548	struct platform_device *pdev = to_platform_device(dev);
3549	struct it87_data *data = dev_get_drvdata(dev);
3550
3551	it87_resume_sio(pdev);
3552
3553	it87_lock(data);
3554
3555	it87_check_pwm(dev);
3556	it87_check_limit_regs(data);
3557	it87_check_voltage_monitors_reset(data);
3558	it87_check_tachometers_reset(pdev);
3559	it87_check_tachometers_16bit_mode(pdev);
3560
3561	it87_start_monitoring(data);
3562
3563	/* force update */
3564	data->valid = false;
3565
3566	it87_unlock(data);
3567
3568	it87_update_device(dev);
3569
3570	return 0;
3571}
3572
3573static DEFINE_SIMPLE_DEV_PM_OPS(it87_dev_pm_ops, NULL, it87_resume);
3574
3575static struct platform_driver it87_driver = {
3576	.driver = {
3577		.name	= DRVNAME,
3578		.pm     = pm_sleep_ptr(&it87_dev_pm_ops),
3579	},
3580	.probe	= it87_probe,
3581};
3582
3583static int __init it87_device_add(int index, unsigned short address,
3584				  const struct it87_sio_data *sio_data)
3585{
3586	struct platform_device *pdev;
3587	struct resource res = {
3588		.start	= address + IT87_EC_OFFSET,
3589		.end	= address + IT87_EC_OFFSET + IT87_EC_EXTENT - 1,
3590		.name	= DRVNAME,
3591		.flags	= IORESOURCE_IO,
3592	};
3593	int err;
3594
3595	err = acpi_check_resource_conflict(&res);
3596	if (err) {
3597		if (!ignore_resource_conflict)
3598			return err;
3599	}
3600
3601	pdev = platform_device_alloc(DRVNAME, address);
3602	if (!pdev)
3603		return -ENOMEM;
3604
3605	err = platform_device_add_resources(pdev, &res, 1);
3606	if (err) {
3607		pr_err("Device resource addition failed (%d)\n", err);
3608		goto exit_device_put;
3609	}
3610
3611	err = platform_device_add_data(pdev, sio_data,
3612				       sizeof(struct it87_sio_data));
3613	if (err) {
3614		pr_err("Platform data allocation failed\n");
3615		goto exit_device_put;
3616	}
3617
3618	err = platform_device_add(pdev);
3619	if (err) {
3620		pr_err("Device addition failed (%d)\n", err);
3621		goto exit_device_put;
3622	}
3623
3624	it87_pdev[index] = pdev;
3625	return 0;
3626
3627exit_device_put:
3628	platform_device_put(pdev);
3629	return err;
3630}
3631
3632/* callback function for DMI */
3633static int it87_dmi_cb(const struct dmi_system_id *dmi_entry)
3634{
3635	dmi_data = dmi_entry->driver_data;
3636
3637	if (dmi_data && dmi_data->skip_pwm)
3638		pr_info("Disabling pwm2 due to hardware constraints\n");
3639
3640	return 1;
3641}
3642
3643/*
3644 * On various Gigabyte AM4 boards (AB350, AX370), the second Super-IO chip
3645 * (IT8792E) needs to be in configuration mode before accessing the first
3646 * due to a bug in IT8792E which otherwise results in LPC bus access errors.
3647 * This needs to be done before accessing the first Super-IO chip since
3648 * the second chip may have been accessed prior to loading this driver.
3649 *
3650 * The problem is also reported to affect IT8795E, which is used on X299 boards
3651 * and has the same chip ID as IT8792E (0x8733). It also appears to affect
3652 * systems with IT8790E, which is used on some Z97X-Gaming boards as well as
3653 * Z87X-OC.
3654 * DMI entries for those systems will be added as they become available and
3655 * as the problem is confirmed to affect those boards.
3656 */
3657static int it87_sio_force(const struct dmi_system_id *dmi_entry)
3658{
3659	__superio_enter(REG_4E);
3660
3661	return it87_dmi_cb(dmi_entry);
3662};
3663
3664/*
3665 * On the Shuttle SN68PT, FAN_CTL2 is apparently not
3666 * connected to a fan, but to something else. One user
3667 * has reported instant system power-off when changing
3668 * the PWM2 duty cycle, so we disable it.
3669 * I use the board name string as the trigger in case
3670 * the same board is ever used in other systems.
3671 */
3672static struct it87_dmi_data nvidia_fn68pt = {
3673	.skip_pwm = BIT(1),
3674};
3675
3676#define IT87_DMI_MATCH_VND(vendor, name, cb, data) \
3677	{ \
3678		.callback = cb, \
3679		.matches = { \
3680			DMI_EXACT_MATCH(DMI_BOARD_VENDOR, vendor), \
3681			DMI_EXACT_MATCH(DMI_BOARD_NAME, name), \
3682		}, \
3683		.driver_data = data, \
3684	}
3685
3686#define IT87_DMI_MATCH_GBT(name, cb, data) \
3687	IT87_DMI_MATCH_VND("Gigabyte Technology Co., Ltd.", name, cb, data)
3688
3689static const struct dmi_system_id it87_dmi_table[] __initconst = {
3690	IT87_DMI_MATCH_GBT("AB350", it87_sio_force, NULL),
3691		/* ? + IT8792E/IT8795E */
3692	IT87_DMI_MATCH_GBT("AX370", it87_sio_force, NULL),
3693		/* ? + IT8792E/IT8795E */
3694	IT87_DMI_MATCH_GBT("Z97X-Gaming G1", it87_sio_force, NULL),
3695		/* ? + IT8790E */
3696	IT87_DMI_MATCH_GBT("TRX40 AORUS XTREME", it87_sio_force, NULL),
3697		/* IT8688E + IT8792E/IT8795E */
3698	IT87_DMI_MATCH_GBT("Z390 AORUS ULTRA-CF", it87_sio_force, NULL),
3699		/* IT8688E + IT8792E/IT8795E */
3700	IT87_DMI_MATCH_GBT("B550 AORUS PRO AC", it87_sio_force, NULL),
3701		/* IT8688E + IT8792E/IT8795E */
3702	IT87_DMI_MATCH_GBT("X570 AORUS MASTER", it87_sio_force, NULL),
3703		/* IT8688E + IT8792E/IT8795E */
3704	IT87_DMI_MATCH_GBT("X570 AORUS PRO", it87_sio_force, NULL),
3705		/* IT8688E + IT8792E/IT8795E */
3706	IT87_DMI_MATCH_GBT("X570 AORUS PRO WIFI", it87_sio_force, NULL),
3707		/* IT8688E + IT8792E/IT8795E */
3708	IT87_DMI_MATCH_GBT("X570S AERO G", it87_sio_force, NULL),
3709		/* IT8689E + IT87952E */
3710	IT87_DMI_MATCH_GBT("Z690 AORUS PRO DDR4", it87_sio_force, NULL),
3711		/* IT8689E + IT87952E */
3712	IT87_DMI_MATCH_GBT("Z690 AORUS PRO", it87_sio_force, NULL),
3713		/* IT8689E + IT87952E */
3714	IT87_DMI_MATCH_VND("nVIDIA", "FN68PT", it87_dmi_cb, &nvidia_fn68pt),
3715	{ }
3716
3717};
3718MODULE_DEVICE_TABLE(dmi, it87_dmi_table);
3719
3720static int __init sm_it87_init(void)
3721{
3722	int sioaddr[2] = { REG_2E, REG_4E };
3723	struct it87_sio_data sio_data;
3724	unsigned short isa_address[2];
3725	bool found = false;
3726	int i, err;
3727
3728	err = platform_driver_register(&it87_driver);
3729	if (err)
3730		return err;
3731
3732	dmi_check_system(it87_dmi_table);
3733
3734	for (i = 0; i < ARRAY_SIZE(sioaddr); i++) {
3735		memset(&sio_data, 0, sizeof(struct it87_sio_data));
3736		isa_address[i] = 0;
3737		err = it87_find(sioaddr[i], &isa_address[i], &sio_data, i);
3738		if (err || isa_address[i] == 0)
3739			continue;
3740		/*
3741		 * Don't register second chip if its ISA address matches
3742		 * the first chip's ISA address.
3743		 */
3744		if (i && isa_address[i] == isa_address[0])
3745			break;
3746
3747		err = it87_device_add(i, isa_address[i], &sio_data);
3748		if (err)
3749			goto exit_dev_unregister;
3750
3751		found = true;
3752
3753		/*
3754		 * IT8705F may respond on both SIO addresses.
3755		 * Stop probing after finding one.
3756		 */
3757		if (sio_data.type == it87)
3758			break;
3759	}
3760
3761	if (!found) {
3762		err = -ENODEV;
3763		goto exit_unregister;
3764	}
3765	return 0;
3766
3767exit_dev_unregister:
3768	/* NULL check handled by platform_device_unregister */
3769	platform_device_unregister(it87_pdev[0]);
3770exit_unregister:
3771	platform_driver_unregister(&it87_driver);
3772	return err;
3773}
3774
3775static void __exit sm_it87_exit(void)
3776{
3777	/* NULL check handled by platform_device_unregister */
3778	platform_device_unregister(it87_pdev[1]);
3779	platform_device_unregister(it87_pdev[0]);
3780	platform_driver_unregister(&it87_driver);
3781}
3782
3783MODULE_AUTHOR("Chris Gauthron, Jean Delvare <jdelvare@suse.de>");
3784MODULE_DESCRIPTION("IT8705F/IT871xF/IT872xF hardware monitoring driver");
3785
3786module_param_array(force_id, ushort, &force_id_cnt, 0);
3787MODULE_PARM_DESC(force_id, "Override one or more detected device ID(s)");
3788
3789module_param(ignore_resource_conflict, bool, 0);
3790MODULE_PARM_DESC(ignore_resource_conflict, "Ignore ACPI resource conflict");
3791
3792module_param(update_vbat, bool, 0);
3793MODULE_PARM_DESC(update_vbat, "Update vbat if set else return powerup value");
3794
3795module_param(fix_pwm_polarity, bool, 0);
3796MODULE_PARM_DESC(fix_pwm_polarity,
3797		 "Force PWM polarity to active high (DANGEROUS)");
3798
3799MODULE_LICENSE("GPL");
3800
3801module_init(sm_it87_init);
3802module_exit(sm_it87_exit);