Linux Audio

Check our new training course

Loading...
v4.10.11
   1/*
   2 *  it87.c - Part of lm_sensors, Linux kernel modules for hardware
   3 *           monitoring.
   4 *
   5 *  The IT8705F is an LPC-based Super I/O part that contains UARTs, a
   6 *  parallel port, an IR port, a MIDI port, a floppy controller, etc., in
   7 *  addition to an Environment Controller (Enhanced Hardware Monitor and
   8 *  Fan Controller)
   9 *
  10 *  This driver supports only the Environment Controller in the IT8705F and
  11 *  similar parts.  The other devices are supported by different drivers.
  12 *
  13 *  Supports: IT8603E  Super I/O chip w/LPC interface
  14 *            IT8620E  Super I/O chip w/LPC interface
 
  15 *            IT8623E  Super I/O chip w/LPC interface
  16 *            IT8628E  Super I/O chip w/LPC interface
  17 *            IT8705F  Super I/O chip w/LPC interface
  18 *            IT8712F  Super I/O chip w/LPC interface
  19 *            IT8716F  Super I/O chip w/LPC interface
  20 *            IT8718F  Super I/O chip w/LPC interface
  21 *            IT8720F  Super I/O chip w/LPC interface
  22 *            IT8721F  Super I/O chip w/LPC interface
  23 *            IT8726F  Super I/O chip w/LPC interface
  24 *            IT8728F  Super I/O chip w/LPC interface
  25 *            IT8732F  Super I/O chip w/LPC interface
  26 *            IT8758E  Super I/O chip w/LPC interface
  27 *            IT8771E  Super I/O chip w/LPC interface
  28 *            IT8772E  Super I/O chip w/LPC interface
  29 *            IT8781F  Super I/O chip w/LPC interface
  30 *            IT8782F  Super I/O chip w/LPC interface
  31 *            IT8783E/F Super I/O chip w/LPC interface
  32 *            IT8786E  Super I/O chip w/LPC interface
  33 *            IT8790E  Super I/O chip w/LPC interface
 
  34 *            Sis950   A clone of the IT8705F
  35 *
  36 *  Copyright (C) 2001 Chris Gauthron
  37 *  Copyright (C) 2005-2010 Jean Delvare <jdelvare@suse.de>
  38 *
  39 *  This program is free software; you can redistribute it and/or modify
  40 *  it under the terms of the GNU General Public License as published by
  41 *  the Free Software Foundation; either version 2 of the License, or
  42 *  (at your option) any later version.
  43 *
  44 *  This program is distributed in the hope that it will be useful,
  45 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
  46 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  47 *  GNU General Public License for more details.
  48 */
  49
  50#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  51
  52#include <linux/bitops.h>
  53#include <linux/module.h>
  54#include <linux/init.h>
  55#include <linux/slab.h>
  56#include <linux/jiffies.h>
  57#include <linux/platform_device.h>
  58#include <linux/hwmon.h>
  59#include <linux/hwmon-sysfs.h>
  60#include <linux/hwmon-vid.h>
  61#include <linux/err.h>
  62#include <linux/mutex.h>
  63#include <linux/sysfs.h>
  64#include <linux/string.h>
  65#include <linux/dmi.h>
  66#include <linux/acpi.h>
  67#include <linux/io.h>
  68
  69#define DRVNAME "it87"
  70
  71enum chips { it87, it8712, it8716, it8718, it8720, it8721, it8728, it8732,
  72	     it8771, it8772, it8781, it8782, it8783, it8786, it8790, it8603,
  73	     it8620, it8628 };
  74
  75static unsigned short force_id;
  76module_param(force_id, ushort, 0);
  77MODULE_PARM_DESC(force_id, "Override the detected device ID");
  78
  79static struct platform_device *it87_pdev[2];
  80
  81#define	REG_2E	0x2e	/* The register to read/write */
  82#define	REG_4E	0x4e	/* Secondary register to read/write */
  83
  84#define	DEV	0x07	/* Register: Logical device select */
  85#define PME	0x04	/* The device with the fan registers in it */
  86
  87/* The device with the IT8718F/IT8720F VID value in it */
  88#define GPIO	0x07
  89
  90#define	DEVID	0x20	/* Register: Device ID */
  91#define	DEVREV	0x22	/* Register: Device Revision */
  92
  93static inline int superio_inb(int ioreg, int reg)
  94{
  95	outb(reg, ioreg);
  96	return inb(ioreg + 1);
  97}
  98
  99static inline void superio_outb(int ioreg, int reg, int val)
 100{
 101	outb(reg, ioreg);
 102	outb(val, ioreg + 1);
 103}
 104
 105static int superio_inw(int ioreg, int reg)
 106{
 107	int val;
 108
 109	outb(reg++, ioreg);
 110	val = inb(ioreg + 1) << 8;
 111	outb(reg, ioreg);
 112	val |= inb(ioreg + 1);
 113	return val;
 114}
 115
 116static inline void superio_select(int ioreg, int ldn)
 117{
 118	outb(DEV, ioreg);
 119	outb(ldn, ioreg + 1);
 120}
 121
 122static inline int superio_enter(int ioreg)
 123{
 124	/*
 125	 * Try to reserve ioreg and ioreg + 1 for exclusive access.
 126	 */
 127	if (!request_muxed_region(ioreg, 2, DRVNAME))
 128		return -EBUSY;
 129
 130	outb(0x87, ioreg);
 131	outb(0x01, ioreg);
 132	outb(0x55, ioreg);
 133	outb(ioreg == REG_4E ? 0xaa : 0x55, ioreg);
 134	return 0;
 135}
 136
 137static inline void superio_exit(int ioreg)
 138{
 139	outb(0x02, ioreg);
 140	outb(0x02, ioreg + 1);
 141	release_region(ioreg, 2);
 142}
 143
 144/* Logical device 4 registers */
 145#define IT8712F_DEVID 0x8712
 146#define IT8705F_DEVID 0x8705
 147#define IT8716F_DEVID 0x8716
 148#define IT8718F_DEVID 0x8718
 149#define IT8720F_DEVID 0x8720
 150#define IT8721F_DEVID 0x8721
 151#define IT8726F_DEVID 0x8726
 152#define IT8728F_DEVID 0x8728
 153#define IT8732F_DEVID 0x8732
 
 154#define IT8771E_DEVID 0x8771
 155#define IT8772E_DEVID 0x8772
 156#define IT8781F_DEVID 0x8781
 157#define IT8782F_DEVID 0x8782
 158#define IT8783E_DEVID 0x8783
 159#define IT8786E_DEVID 0x8786
 160#define IT8790E_DEVID 0x8790
 161#define IT8603E_DEVID 0x8603
 162#define IT8620E_DEVID 0x8620
 
 163#define IT8623E_DEVID 0x8623
 164#define IT8628E_DEVID 0x8628
 165#define IT87_ACT_REG  0x30
 166#define IT87_BASE_REG 0x60
 167
 168/* Logical device 7 registers (IT8712F and later) */
 169#define IT87_SIO_GPIO1_REG	0x25
 170#define IT87_SIO_GPIO2_REG	0x26
 171#define IT87_SIO_GPIO3_REG	0x27
 172#define IT87_SIO_GPIO4_REG	0x28
 173#define IT87_SIO_GPIO5_REG	0x29
 174#define IT87_SIO_PINX1_REG	0x2a	/* Pin selection */
 175#define IT87_SIO_PINX2_REG	0x2c	/* Pin selection */
 176#define IT87_SIO_SPI_REG	0xef	/* SPI function pin select */
 177#define IT87_SIO_VID_REG	0xfc	/* VID value */
 178#define IT87_SIO_BEEP_PIN_REG	0xf6	/* Beep pin mapping */
 179
 180/* Update battery voltage after every reading if true */
 181static bool update_vbat;
 182
 183/* Not all BIOSes properly configure the PWM registers */
 184static bool fix_pwm_polarity;
 185
 186/* Many IT87 constants specified below */
 187
 188/* Length of ISA address segment */
 189#define IT87_EXTENT 8
 190
 191/* Length of ISA address segment for Environmental Controller */
 192#define IT87_EC_EXTENT 2
 193
 194/* Offset of EC registers from ISA base address */
 195#define IT87_EC_OFFSET 5
 196
 197/* Where are the ISA address/data registers relative to the EC base address */
 198#define IT87_ADDR_REG_OFFSET 0
 199#define IT87_DATA_REG_OFFSET 1
 200
 201/*----- The IT87 registers -----*/
 202
 203#define IT87_REG_CONFIG        0x00
 204
 205#define IT87_REG_ALARM1        0x01
 206#define IT87_REG_ALARM2        0x02
 207#define IT87_REG_ALARM3        0x03
 208
 209/*
 210 * The IT8718F and IT8720F have the VID value in a different register, in
 211 * Super-I/O configuration space.
 212 */
 213#define IT87_REG_VID           0x0a
 214/*
 215 * The IT8705F and IT8712F earlier than revision 0x08 use register 0x0b
 216 * for fan divisors. Later IT8712F revisions must use 16-bit tachometer
 217 * mode.
 218 */
 219#define IT87_REG_FAN_DIV       0x0b
 220#define IT87_REG_FAN_16BIT     0x0c
 221
 222/*
 223 * Monitors:
 224 * - up to 13 voltage (0 to 7, battery, avcc, 10 to 12)
 225 * - up to 6 temp (1 to 6)
 226 * - up to 6 fan (1 to 6)
 227 */
 228
 229static const u8 IT87_REG_FAN[]         = { 0x0d, 0x0e, 0x0f, 0x80, 0x82, 0x4c };
 230static const u8 IT87_REG_FAN_MIN[]     = { 0x10, 0x11, 0x12, 0x84, 0x86, 0x4e };
 231static const u8 IT87_REG_FANX[]        = { 0x18, 0x19, 0x1a, 0x81, 0x83, 0x4d };
 232static const u8 IT87_REG_FANX_MIN[]    = { 0x1b, 0x1c, 0x1d, 0x85, 0x87, 0x4f };
 233static const u8 IT87_REG_TEMP_OFFSET[] = { 0x56, 0x57, 0x59 };
 234
 235#define IT87_REG_FAN_MAIN_CTRL 0x13
 236#define IT87_REG_FAN_CTL       0x14
 237static const u8 IT87_REG_PWM[]         = { 0x15, 0x16, 0x17, 0x7f, 0xa7, 0xaf };
 238static const u8 IT87_REG_PWM_DUTY[]    = { 0x63, 0x6b, 0x73, 0x7b, 0xa3, 0xab };
 239
 240static const u8 IT87_REG_VIN[]	= { 0x20, 0x21, 0x22, 0x23, 0x24, 0x25, 0x26,
 241				    0x27, 0x28, 0x2f, 0x2c, 0x2d, 0x2e };
 242
 243#define IT87_REG_TEMP(nr)      (0x29 + (nr))
 244
 245#define IT87_REG_VIN_MAX(nr)   (0x30 + (nr) * 2)
 246#define IT87_REG_VIN_MIN(nr)   (0x31 + (nr) * 2)
 247#define IT87_REG_TEMP_HIGH(nr) (0x40 + (nr) * 2)
 248#define IT87_REG_TEMP_LOW(nr)  (0x41 + (nr) * 2)
 249
 250#define IT87_REG_VIN_ENABLE    0x50
 251#define IT87_REG_TEMP_ENABLE   0x51
 252#define IT87_REG_TEMP_EXTRA    0x55
 253#define IT87_REG_BEEP_ENABLE   0x5c
 254
 255#define IT87_REG_CHIPID        0x58
 256
 257static const u8 IT87_REG_AUTO_BASE[] = { 0x60, 0x68, 0x70, 0x78, 0xa0, 0xa8 };
 258
 259#define IT87_REG_AUTO_TEMP(nr, i) (IT87_REG_AUTO_BASE[nr] + (i))
 260#define IT87_REG_AUTO_PWM(nr, i)  (IT87_REG_AUTO_BASE[nr] + 5 + (i))
 261
 262#define IT87_REG_TEMP456_ENABLE	0x77
 263
 264#define NUM_VIN			ARRAY_SIZE(IT87_REG_VIN)
 265#define NUM_VIN_LIMIT		8
 266#define NUM_TEMP		6
 267#define NUM_TEMP_OFFSET		ARRAY_SIZE(IT87_REG_TEMP_OFFSET)
 268#define NUM_TEMP_LIMIT		3
 269#define NUM_FAN			ARRAY_SIZE(IT87_REG_FAN)
 270#define NUM_FAN_DIV		3
 271#define NUM_PWM			ARRAY_SIZE(IT87_REG_PWM)
 272#define NUM_AUTO_PWM		ARRAY_SIZE(IT87_REG_PWM)
 273
 274struct it87_devices {
 275	const char *name;
 276	const char * const suffix;
 277	u32 features;
 278	u8 peci_mask;
 279	u8 old_peci_mask;
 280};
 281
 282#define FEAT_12MV_ADC		BIT(0)
 283#define FEAT_NEWER_AUTOPWM	BIT(1)
 284#define FEAT_OLD_AUTOPWM	BIT(2)
 285#define FEAT_16BIT_FANS		BIT(3)
 286#define FEAT_TEMP_OFFSET	BIT(4)
 287#define FEAT_TEMP_PECI		BIT(5)
 288#define FEAT_TEMP_OLD_PECI	BIT(6)
 289#define FEAT_FAN16_CONFIG	BIT(7)	/* Need to enable 16-bit fans */
 290#define FEAT_FIVE_FANS		BIT(8)	/* Supports five fans */
 291#define FEAT_VID		BIT(9)	/* Set if chip supports VID */
 292#define FEAT_IN7_INTERNAL	BIT(10)	/* Set if in7 is internal */
 293#define FEAT_SIX_FANS		BIT(11)	/* Supports six fans */
 294#define FEAT_10_9MV_ADC		BIT(12)
 295#define FEAT_AVCC3		BIT(13)	/* Chip supports in9/AVCC3 */
 296#define FEAT_SIX_PWM		BIT(14)	/* Chip supports 6 pwm chn */
 297#define FEAT_PWM_FREQ2		BIT(15)	/* Separate pwm freq 2 */
 298#define FEAT_SIX_TEMP		BIT(16)	/* Up to 6 temp sensors */
 
 
 299
 300static const struct it87_devices it87_devices[] = {
 301	[it87] = {
 302		.name = "it87",
 303		.suffix = "F",
 304		.features = FEAT_OLD_AUTOPWM,	/* may need to overwrite */
 305	},
 306	[it8712] = {
 307		.name = "it8712",
 308		.suffix = "F",
 309		.features = FEAT_OLD_AUTOPWM | FEAT_VID,
 310						/* may need to overwrite */
 311	},
 312	[it8716] = {
 313		.name = "it8716",
 314		.suffix = "F",
 315		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
 316		  | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_PWM_FREQ2,
 317	},
 318	[it8718] = {
 319		.name = "it8718",
 320		.suffix = "F",
 321		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
 322		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
 323		  | FEAT_PWM_FREQ2,
 324		.old_peci_mask = 0x4,
 325	},
 326	[it8720] = {
 327		.name = "it8720",
 328		.suffix = "F",
 329		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
 330		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
 331		  | FEAT_PWM_FREQ2,
 332		.old_peci_mask = 0x4,
 333	},
 334	[it8721] = {
 335		.name = "it8721",
 336		.suffix = "F",
 337		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 338		  | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
 339		  | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_IN7_INTERNAL
 340		  | FEAT_PWM_FREQ2,
 341		.peci_mask = 0x05,
 342		.old_peci_mask = 0x02,	/* Actually reports PCH */
 343	},
 344	[it8728] = {
 345		.name = "it8728",
 346		.suffix = "F",
 347		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 348		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
 349		  | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2,
 350		.peci_mask = 0x07,
 351	},
 352	[it8732] = {
 353		.name = "it8732",
 354		.suffix = "F",
 355		.features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
 356		  | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
 357		  | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL,
 358		.peci_mask = 0x07,
 359		.old_peci_mask = 0x02,	/* Actually reports PCH */
 360	},
 361	[it8771] = {
 362		.name = "it8771",
 363		.suffix = "E",
 364		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 365		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 366		  | FEAT_PWM_FREQ2,
 367				/* PECI: guesswork */
 368				/* 12mV ADC (OHM) */
 369				/* 16 bit fans (OHM) */
 370				/* three fans, always 16 bit (guesswork) */
 371		.peci_mask = 0x07,
 372	},
 373	[it8772] = {
 374		.name = "it8772",
 375		.suffix = "E",
 376		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 377		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 378		  | FEAT_PWM_FREQ2,
 379				/* PECI (coreboot) */
 380				/* 12mV ADC (HWSensors4, OHM) */
 381				/* 16 bit fans (HWSensors4, OHM) */
 382				/* three fans, always 16 bit (datasheet) */
 383		.peci_mask = 0x07,
 384	},
 385	[it8781] = {
 386		.name = "it8781",
 387		.suffix = "F",
 388		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
 389		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
 390		.old_peci_mask = 0x4,
 391	},
 392	[it8782] = {
 393		.name = "it8782",
 394		.suffix = "F",
 395		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
 396		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
 397		.old_peci_mask = 0x4,
 398	},
 399	[it8783] = {
 400		.name = "it8783",
 401		.suffix = "E/F",
 402		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
 403		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
 404		.old_peci_mask = 0x4,
 405	},
 406	[it8786] = {
 407		.name = "it8786",
 408		.suffix = "E",
 409		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 410		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 411		  | FEAT_PWM_FREQ2,
 412		.peci_mask = 0x07,
 413	},
 414	[it8790] = {
 415		.name = "it8790",
 416		.suffix = "E",
 417		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 418		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 419		  | FEAT_PWM_FREQ2,
 420		.peci_mask = 0x07,
 421	},
 
 
 
 
 
 
 
 
 
 422	[it8603] = {
 423		.name = "it8603",
 424		.suffix = "E",
 425		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 426		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 427		  | FEAT_AVCC3 | FEAT_PWM_FREQ2,
 428		.peci_mask = 0x07,
 429	},
 430	[it8620] = {
 431		.name = "it8620",
 432		.suffix = "E",
 433		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 434		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
 435		  | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
 436		  | FEAT_SIX_TEMP,
 
 
 
 
 
 
 
 
 
 437		.peci_mask = 0x07,
 438	},
 439	[it8628] = {
 440		.name = "it8628",
 441		.suffix = "E",
 442		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 443		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
 444		  | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
 445		  | FEAT_SIX_TEMP,
 446		.peci_mask = 0x07,
 447	},
 448};
 449
 450#define has_16bit_fans(data)	((data)->features & FEAT_16BIT_FANS)
 451#define has_12mv_adc(data)	((data)->features & FEAT_12MV_ADC)
 452#define has_10_9mv_adc(data)	((data)->features & FEAT_10_9MV_ADC)
 453#define has_newer_autopwm(data)	((data)->features & FEAT_NEWER_AUTOPWM)
 454#define has_old_autopwm(data)	((data)->features & FEAT_OLD_AUTOPWM)
 455#define has_temp_offset(data)	((data)->features & FEAT_TEMP_OFFSET)
 456#define has_temp_peci(data, nr)	(((data)->features & FEAT_TEMP_PECI) && \
 457				 ((data)->peci_mask & BIT(nr)))
 458#define has_temp_old_peci(data, nr) \
 459				(((data)->features & FEAT_TEMP_OLD_PECI) && \
 460				 ((data)->old_peci_mask & BIT(nr)))
 461#define has_fan16_config(data)	((data)->features & FEAT_FAN16_CONFIG)
 462#define has_five_fans(data)	((data)->features & (FEAT_FIVE_FANS | \
 463						     FEAT_SIX_FANS))
 464#define has_vid(data)		((data)->features & FEAT_VID)
 465#define has_in7_internal(data)	((data)->features & FEAT_IN7_INTERNAL)
 466#define has_six_fans(data)	((data)->features & FEAT_SIX_FANS)
 467#define has_avcc3(data)		((data)->features & FEAT_AVCC3)
 
 
 468#define has_six_pwm(data)	((data)->features & FEAT_SIX_PWM)
 469#define has_pwm_freq2(data)	((data)->features & FEAT_PWM_FREQ2)
 470#define has_six_temp(data)	((data)->features & FEAT_SIX_TEMP)
 
 471
 472struct it87_sio_data {
 
 473	enum chips type;
 474	/* Values read from Super-I/O config space */
 475	u8 revision;
 476	u8 vid_value;
 477	u8 beep_pin;
 478	u8 internal;	/* Internal sensors can be labeled */
 
 479	/* Features skipped based on config or DMI */
 480	u16 skip_in;
 481	u8 skip_vid;
 482	u8 skip_fan;
 483	u8 skip_pwm;
 484	u8 skip_temp;
 485};
 486
 487/*
 488 * For each registered chip, we need to keep some data in memory.
 489 * The structure is dynamically allocated.
 490 */
 491struct it87_data {
 492	const struct attribute_group *groups[7];
 
 493	enum chips type;
 494	u32 features;
 495	u8 peci_mask;
 496	u8 old_peci_mask;
 497
 498	unsigned short addr;
 499	const char *name;
 500	struct mutex update_lock;
 501	char valid;		/* !=0 if following fields are valid */
 502	unsigned long last_updated;	/* In jiffies */
 503
 504	u16 in_scaled;		/* Internal voltage sensors are scaled */
 505	u16 in_internal;	/* Bitfield, internal sensors (for labels) */
 506	u16 has_in;		/* Bitfield, voltage sensors enabled */
 507	u8 in[NUM_VIN][3];		/* [nr][0]=in, [1]=min, [2]=max */
 
 508	u8 has_fan;		/* Bitfield, fans enabled */
 509	u16 fan[NUM_FAN][2];	/* Register values, [nr][0]=fan, [1]=min */
 510	u8 has_temp;		/* Bitfield, temp sensors enabled */
 511	s8 temp[NUM_TEMP][4];	/* [nr][0]=temp, [1]=min, [2]=max, [3]=offset */
 512	u8 sensor;		/* Register value (IT87_REG_TEMP_ENABLE) */
 513	u8 extra;		/* Register value (IT87_REG_TEMP_EXTRA) */
 514	u8 fan_div[NUM_FAN_DIV];/* Register encoding, shifted right */
 515	bool has_vid;		/* True if VID supported */
 516	u8 vid;			/* Register encoding, combined */
 517	u8 vrm;
 518	u32 alarms;		/* Register encoding, combined */
 519	bool has_beep;		/* true if beep supported */
 520	u8 beeps;		/* Register encoding */
 521	u8 fan_main_ctrl;	/* Register value */
 522	u8 fan_ctl;		/* Register value */
 523
 524	/*
 525	 * The following 3 arrays correspond to the same registers up to
 526	 * the IT8720F. The meaning of bits 6-0 depends on the value of bit
 527	 * 7, and we want to preserve settings on mode changes, so we have
 528	 * to track all values separately.
 529	 * Starting with the IT8721F, the manual PWM duty cycles are stored
 530	 * in separate registers (8-bit values), so the separate tracking
 531	 * is no longer needed, but it is still done to keep the driver
 532	 * simple.
 533	 */
 534	u8 has_pwm;		/* Bitfield, pwm control enabled */
 535	u8 pwm_ctrl[NUM_PWM];	/* Register value */
 536	u8 pwm_duty[NUM_PWM];	/* Manual PWM value set by user */
 537	u8 pwm_temp_map[NUM_PWM];/* PWM to temp. chan. mapping (bits 1-0) */
 538
 539	/* Automatic fan speed control registers */
 540	u8 auto_pwm[NUM_AUTO_PWM][4];	/* [nr][3] is hard-coded */
 541	s8 auto_temp[NUM_AUTO_PWM][5];	/* [nr][0] is point1_temp_hyst */
 542};
 543
 544static int adc_lsb(const struct it87_data *data, int nr)
 545{
 546	int lsb;
 547
 548	if (has_12mv_adc(data))
 549		lsb = 120;
 550	else if (has_10_9mv_adc(data))
 551		lsb = 109;
 552	else
 553		lsb = 160;
 554	if (data->in_scaled & BIT(nr))
 555		lsb <<= 1;
 556	return lsb;
 557}
 558
 559static u8 in_to_reg(const struct it87_data *data, int nr, long val)
 560{
 561	val = DIV_ROUND_CLOSEST(val * 10, adc_lsb(data, nr));
 562	return clamp_val(val, 0, 255);
 563}
 564
 565static int in_from_reg(const struct it87_data *data, int nr, int val)
 566{
 567	return DIV_ROUND_CLOSEST(val * adc_lsb(data, nr), 10);
 568}
 569
 570static inline u8 FAN_TO_REG(long rpm, int div)
 571{
 572	if (rpm == 0)
 573		return 255;
 574	rpm = clamp_val(rpm, 1, 1000000);
 575	return clamp_val((1350000 + rpm * div / 2) / (rpm * div), 1, 254);
 576}
 577
 578static inline u16 FAN16_TO_REG(long rpm)
 579{
 580	if (rpm == 0)
 581		return 0xffff;
 582	return clamp_val((1350000 + rpm) / (rpm * 2), 1, 0xfffe);
 583}
 584
 585#define FAN_FROM_REG(val, div) ((val) == 0 ? -1 : (val) == 255 ? 0 : \
 586				1350000 / ((val) * (div)))
 587/* The divider is fixed to 2 in 16-bit mode */
 588#define FAN16_FROM_REG(val) ((val) == 0 ? -1 : (val) == 0xffff ? 0 : \
 589			     1350000 / ((val) * 2))
 590
 591#define TEMP_TO_REG(val) (clamp_val(((val) < 0 ? (((val) - 500) / 1000) : \
 592				    ((val) + 500) / 1000), -128, 127))
 593#define TEMP_FROM_REG(val) ((val) * 1000)
 594
 595static u8 pwm_to_reg(const struct it87_data *data, long val)
 596{
 597	if (has_newer_autopwm(data))
 598		return val;
 599	else
 600		return val >> 1;
 601}
 602
 603static int pwm_from_reg(const struct it87_data *data, u8 reg)
 604{
 605	if (has_newer_autopwm(data))
 606		return reg;
 607	else
 608		return (reg & 0x7f) << 1;
 609}
 610
 611static int DIV_TO_REG(int val)
 612{
 613	int answer = 0;
 614
 615	while (answer < 7 && (val >>= 1))
 616		answer++;
 617	return answer;
 618}
 619
 620#define DIV_FROM_REG(val) BIT(val)
 621
 622/*
 623 * PWM base frequencies. The frequency has to be divided by either 128 or 256,
 624 * depending on the chip type, to calculate the actual PWM frequency.
 625 *
 626 * Some of the chip datasheets suggest a base frequency of 51 kHz instead
 627 * of 750 kHz for the slowest base frequency, resulting in a PWM frequency
 628 * of 200 Hz. Sometimes both PWM frequency select registers are affected,
 629 * sometimes just one. It is unknown if this is a datasheet error or real,
 630 * so this is ignored for now.
 631 */
 632static const unsigned int pwm_freq[8] = {
 633	48000000,
 634	24000000,
 635	12000000,
 636	8000000,
 637	6000000,
 638	3000000,
 639	1500000,
 640	750000,
 641};
 642
 643/*
 644 * Must be called with data->update_lock held, except during initialization.
 645 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
 646 * would slow down the IT87 access and should not be necessary.
 647 */
 648static int it87_read_value(struct it87_data *data, u8 reg)
 649{
 650	outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
 651	return inb_p(data->addr + IT87_DATA_REG_OFFSET);
 652}
 653
 654/*
 655 * Must be called with data->update_lock held, except during initialization.
 656 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
 657 * would slow down the IT87 access and should not be necessary.
 658 */
 659static void it87_write_value(struct it87_data *data, u8 reg, u8 value)
 660{
 661	outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
 662	outb_p(value, data->addr + IT87_DATA_REG_OFFSET);
 663}
 664
 665static void it87_update_pwm_ctrl(struct it87_data *data, int nr)
 666{
 667	data->pwm_ctrl[nr] = it87_read_value(data, IT87_REG_PWM[nr]);
 668	if (has_newer_autopwm(data)) {
 669		data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
 670		data->pwm_duty[nr] = it87_read_value(data,
 671						     IT87_REG_PWM_DUTY[nr]);
 672	} else {
 673		if (data->pwm_ctrl[nr] & 0x80)	/* Automatic mode */
 674			data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
 675		else				/* Manual mode */
 676			data->pwm_duty[nr] = data->pwm_ctrl[nr] & 0x7f;
 677	}
 678
 679	if (has_old_autopwm(data)) {
 680		int i;
 681
 682		for (i = 0; i < 5 ; i++)
 683			data->auto_temp[nr][i] = it87_read_value(data,
 684						IT87_REG_AUTO_TEMP(nr, i));
 685		for (i = 0; i < 3 ; i++)
 686			data->auto_pwm[nr][i] = it87_read_value(data,
 687						IT87_REG_AUTO_PWM(nr, i));
 688	} else if (has_newer_autopwm(data)) {
 689		int i;
 690
 691		/*
 692		 * 0: temperature hysteresis (base + 5)
 693		 * 1: fan off temperature (base + 0)
 694		 * 2: fan start temperature (base + 1)
 695		 * 3: fan max temperature (base + 2)
 696		 */
 697		data->auto_temp[nr][0] =
 698			it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 5));
 699
 700		for (i = 0; i < 3 ; i++)
 701			data->auto_temp[nr][i + 1] =
 702				it87_read_value(data,
 703						IT87_REG_AUTO_TEMP(nr, i));
 704		/*
 705		 * 0: start pwm value (base + 3)
 706		 * 1: pwm slope (base + 4, 1/8th pwm)
 707		 */
 708		data->auto_pwm[nr][0] =
 709			it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 3));
 710		data->auto_pwm[nr][1] =
 711			it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 4));
 712	}
 713}
 714
 715static struct it87_data *it87_update_device(struct device *dev)
 716{
 717	struct it87_data *data = dev_get_drvdata(dev);
 718	int i;
 719
 720	mutex_lock(&data->update_lock);
 721
 722	if (time_after(jiffies, data->last_updated + HZ + HZ / 2) ||
 723	    !data->valid) {
 724		if (update_vbat) {
 725			/*
 726			 * Cleared after each update, so reenable.  Value
 727			 * returned by this read will be previous value
 728			 */
 729			it87_write_value(data, IT87_REG_CONFIG,
 730				it87_read_value(data, IT87_REG_CONFIG) | 0x40);
 731		}
 732		for (i = 0; i < NUM_VIN; i++) {
 733			if (!(data->has_in & BIT(i)))
 734				continue;
 735
 736			data->in[i][0] =
 737				it87_read_value(data, IT87_REG_VIN[i]);
 738
 739			/* VBAT and AVCC don't have limit registers */
 740			if (i >= NUM_VIN_LIMIT)
 741				continue;
 742
 743			data->in[i][1] =
 744				it87_read_value(data, IT87_REG_VIN_MIN(i));
 745			data->in[i][2] =
 746				it87_read_value(data, IT87_REG_VIN_MAX(i));
 747		}
 748
 749		for (i = 0; i < NUM_FAN; i++) {
 750			/* Skip disabled fans */
 751			if (!(data->has_fan & BIT(i)))
 752				continue;
 753
 754			data->fan[i][1] =
 755				it87_read_value(data, IT87_REG_FAN_MIN[i]);
 756			data->fan[i][0] = it87_read_value(data,
 757				       IT87_REG_FAN[i]);
 758			/* Add high byte if in 16-bit mode */
 759			if (has_16bit_fans(data)) {
 760				data->fan[i][0] |= it87_read_value(data,
 761						IT87_REG_FANX[i]) << 8;
 762				data->fan[i][1] |= it87_read_value(data,
 763						IT87_REG_FANX_MIN[i]) << 8;
 764			}
 765		}
 766		for (i = 0; i < NUM_TEMP; i++) {
 767			if (!(data->has_temp & BIT(i)))
 768				continue;
 769			data->temp[i][0] =
 770				it87_read_value(data, IT87_REG_TEMP(i));
 771
 772			if (has_temp_offset(data) && i < NUM_TEMP_OFFSET)
 773				data->temp[i][3] =
 774				  it87_read_value(data,
 775						  IT87_REG_TEMP_OFFSET[i]);
 776
 777			if (i >= NUM_TEMP_LIMIT)
 778				continue;
 779
 780			data->temp[i][1] =
 781				it87_read_value(data, IT87_REG_TEMP_LOW(i));
 782			data->temp[i][2] =
 783				it87_read_value(data, IT87_REG_TEMP_HIGH(i));
 784		}
 785
 786		/* Newer chips don't have clock dividers */
 787		if ((data->has_fan & 0x07) && !has_16bit_fans(data)) {
 788			i = it87_read_value(data, IT87_REG_FAN_DIV);
 789			data->fan_div[0] = i & 0x07;
 790			data->fan_div[1] = (i >> 3) & 0x07;
 791			data->fan_div[2] = (i & 0x40) ? 3 : 1;
 792		}
 793
 794		data->alarms =
 795			it87_read_value(data, IT87_REG_ALARM1) |
 796			(it87_read_value(data, IT87_REG_ALARM2) << 8) |
 797			(it87_read_value(data, IT87_REG_ALARM3) << 16);
 798		data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
 799
 800		data->fan_main_ctrl = it87_read_value(data,
 801				IT87_REG_FAN_MAIN_CTRL);
 802		data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL);
 803		for (i = 0; i < NUM_PWM; i++) {
 804			if (!(data->has_pwm & BIT(i)))
 805				continue;
 806			it87_update_pwm_ctrl(data, i);
 807		}
 808
 809		data->sensor = it87_read_value(data, IT87_REG_TEMP_ENABLE);
 810		data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
 811		/*
 812		 * The IT8705F does not have VID capability.
 813		 * The IT8718F and later don't use IT87_REG_VID for the
 814		 * same purpose.
 815		 */
 816		if (data->type == it8712 || data->type == it8716) {
 817			data->vid = it87_read_value(data, IT87_REG_VID);
 818			/*
 819			 * The older IT8712F revisions had only 5 VID pins,
 820			 * but we assume it is always safe to read 6 bits.
 821			 */
 822			data->vid &= 0x3f;
 823		}
 824		data->last_updated = jiffies;
 825		data->valid = 1;
 826	}
 827
 828	mutex_unlock(&data->update_lock);
 829
 830	return data;
 831}
 832
 833static ssize_t show_in(struct device *dev, struct device_attribute *attr,
 834		       char *buf)
 835{
 836	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
 837	struct it87_data *data = it87_update_device(dev);
 838	int index = sattr->index;
 839	int nr = sattr->nr;
 840
 841	return sprintf(buf, "%d\n", in_from_reg(data, nr, data->in[nr][index]));
 842}
 843
 844static ssize_t set_in(struct device *dev, struct device_attribute *attr,
 845		      const char *buf, size_t count)
 846{
 847	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
 848	struct it87_data *data = dev_get_drvdata(dev);
 849	int index = sattr->index;
 850	int nr = sattr->nr;
 851	unsigned long val;
 852
 853	if (kstrtoul(buf, 10, &val) < 0)
 854		return -EINVAL;
 855
 856	mutex_lock(&data->update_lock);
 857	data->in[nr][index] = in_to_reg(data, nr, val);
 858	it87_write_value(data,
 859			 index == 1 ? IT87_REG_VIN_MIN(nr)
 860				    : IT87_REG_VIN_MAX(nr),
 861			 data->in[nr][index]);
 862	mutex_unlock(&data->update_lock);
 863	return count;
 864}
 865
 866static SENSOR_DEVICE_ATTR_2(in0_input, S_IRUGO, show_in, NULL, 0, 0);
 867static SENSOR_DEVICE_ATTR_2(in0_min, S_IRUGO | S_IWUSR, show_in, set_in,
 868			    0, 1);
 869static SENSOR_DEVICE_ATTR_2(in0_max, S_IRUGO | S_IWUSR, show_in, set_in,
 870			    0, 2);
 871
 872static SENSOR_DEVICE_ATTR_2(in1_input, S_IRUGO, show_in, NULL, 1, 0);
 873static SENSOR_DEVICE_ATTR_2(in1_min, S_IRUGO | S_IWUSR, show_in, set_in,
 874			    1, 1);
 875static SENSOR_DEVICE_ATTR_2(in1_max, S_IRUGO | S_IWUSR, show_in, set_in,
 876			    1, 2);
 877
 878static SENSOR_DEVICE_ATTR_2(in2_input, S_IRUGO, show_in, NULL, 2, 0);
 879static SENSOR_DEVICE_ATTR_2(in2_min, S_IRUGO | S_IWUSR, show_in, set_in,
 880			    2, 1);
 881static SENSOR_DEVICE_ATTR_2(in2_max, S_IRUGO | S_IWUSR, show_in, set_in,
 882			    2, 2);
 883
 884static SENSOR_DEVICE_ATTR_2(in3_input, S_IRUGO, show_in, NULL, 3, 0);
 885static SENSOR_DEVICE_ATTR_2(in3_min, S_IRUGO | S_IWUSR, show_in, set_in,
 886			    3, 1);
 887static SENSOR_DEVICE_ATTR_2(in3_max, S_IRUGO | S_IWUSR, show_in, set_in,
 888			    3, 2);
 889
 890static SENSOR_DEVICE_ATTR_2(in4_input, S_IRUGO, show_in, NULL, 4, 0);
 891static SENSOR_DEVICE_ATTR_2(in4_min, S_IRUGO | S_IWUSR, show_in, set_in,
 892			    4, 1);
 893static SENSOR_DEVICE_ATTR_2(in4_max, S_IRUGO | S_IWUSR, show_in, set_in,
 894			    4, 2);
 895
 896static SENSOR_DEVICE_ATTR_2(in5_input, S_IRUGO, show_in, NULL, 5, 0);
 897static SENSOR_DEVICE_ATTR_2(in5_min, S_IRUGO | S_IWUSR, show_in, set_in,
 898			    5, 1);
 899static SENSOR_DEVICE_ATTR_2(in5_max, S_IRUGO | S_IWUSR, show_in, set_in,
 900			    5, 2);
 901
 902static SENSOR_DEVICE_ATTR_2(in6_input, S_IRUGO, show_in, NULL, 6, 0);
 903static SENSOR_DEVICE_ATTR_2(in6_min, S_IRUGO | S_IWUSR, show_in, set_in,
 904			    6, 1);
 905static SENSOR_DEVICE_ATTR_2(in6_max, S_IRUGO | S_IWUSR, show_in, set_in,
 906			    6, 2);
 907
 908static SENSOR_DEVICE_ATTR_2(in7_input, S_IRUGO, show_in, NULL, 7, 0);
 909static SENSOR_DEVICE_ATTR_2(in7_min, S_IRUGO | S_IWUSR, show_in, set_in,
 910			    7, 1);
 911static SENSOR_DEVICE_ATTR_2(in7_max, S_IRUGO | S_IWUSR, show_in, set_in,
 912			    7, 2);
 913
 914static SENSOR_DEVICE_ATTR_2(in8_input, S_IRUGO, show_in, NULL, 8, 0);
 915static SENSOR_DEVICE_ATTR_2(in9_input, S_IRUGO, show_in, NULL, 9, 0);
 916static SENSOR_DEVICE_ATTR_2(in10_input, S_IRUGO, show_in, NULL, 10, 0);
 917static SENSOR_DEVICE_ATTR_2(in11_input, S_IRUGO, show_in, NULL, 11, 0);
 918static SENSOR_DEVICE_ATTR_2(in12_input, S_IRUGO, show_in, NULL, 12, 0);
 919
 920/* Up to 6 temperatures */
 921static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
 922			 char *buf)
 923{
 924	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
 925	int nr = sattr->nr;
 926	int index = sattr->index;
 927	struct it87_data *data = it87_update_device(dev);
 928
 929	return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index]));
 930}
 931
 932static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
 933			const char *buf, size_t count)
 934{
 935	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
 936	int nr = sattr->nr;
 937	int index = sattr->index;
 938	struct it87_data *data = dev_get_drvdata(dev);
 939	long val;
 940	u8 reg, regval;
 941
 942	if (kstrtol(buf, 10, &val) < 0)
 943		return -EINVAL;
 944
 945	mutex_lock(&data->update_lock);
 946
 947	switch (index) {
 948	default:
 949	case 1:
 950		reg = IT87_REG_TEMP_LOW(nr);
 951		break;
 952	case 2:
 953		reg = IT87_REG_TEMP_HIGH(nr);
 954		break;
 955	case 3:
 956		regval = it87_read_value(data, IT87_REG_BEEP_ENABLE);
 957		if (!(regval & 0x80)) {
 958			regval |= 0x80;
 959			it87_write_value(data, IT87_REG_BEEP_ENABLE, regval);
 960		}
 961		data->valid = 0;
 962		reg = IT87_REG_TEMP_OFFSET[nr];
 963		break;
 964	}
 965
 966	data->temp[nr][index] = TEMP_TO_REG(val);
 967	it87_write_value(data, reg, data->temp[nr][index]);
 968	mutex_unlock(&data->update_lock);
 969	return count;
 970}
 971
 972static SENSOR_DEVICE_ATTR_2(temp1_input, S_IRUGO, show_temp, NULL, 0, 0);
 973static SENSOR_DEVICE_ATTR_2(temp1_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
 974			    0, 1);
 975static SENSOR_DEVICE_ATTR_2(temp1_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
 976			    0, 2);
 977static SENSOR_DEVICE_ATTR_2(temp1_offset, S_IRUGO | S_IWUSR, show_temp,
 978			    set_temp, 0, 3);
 979static SENSOR_DEVICE_ATTR_2(temp2_input, S_IRUGO, show_temp, NULL, 1, 0);
 980static SENSOR_DEVICE_ATTR_2(temp2_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
 981			    1, 1);
 982static SENSOR_DEVICE_ATTR_2(temp2_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
 983			    1, 2);
 984static SENSOR_DEVICE_ATTR_2(temp2_offset, S_IRUGO | S_IWUSR, show_temp,
 985			    set_temp, 1, 3);
 986static SENSOR_DEVICE_ATTR_2(temp3_input, S_IRUGO, show_temp, NULL, 2, 0);
 987static SENSOR_DEVICE_ATTR_2(temp3_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
 988			    2, 1);
 989static SENSOR_DEVICE_ATTR_2(temp3_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
 990			    2, 2);
 991static SENSOR_DEVICE_ATTR_2(temp3_offset, S_IRUGO | S_IWUSR, show_temp,
 992			    set_temp, 2, 3);
 993static SENSOR_DEVICE_ATTR_2(temp4_input, S_IRUGO, show_temp, NULL, 3, 0);
 994static SENSOR_DEVICE_ATTR_2(temp5_input, S_IRUGO, show_temp, NULL, 4, 0);
 995static SENSOR_DEVICE_ATTR_2(temp6_input, S_IRUGO, show_temp, NULL, 5, 0);
 996
 997static ssize_t show_temp_type(struct device *dev, struct device_attribute *attr,
 998			      char *buf)
 999{
1000	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1001	int nr = sensor_attr->index;
1002	struct it87_data *data = it87_update_device(dev);
1003	u8 reg = data->sensor;	    /* In case value is updated while used */
1004	u8 extra = data->extra;
1005
1006	if ((has_temp_peci(data, nr) && (reg >> 6 == nr + 1)) ||
1007	    (has_temp_old_peci(data, nr) && (extra & 0x80)))
1008		return sprintf(buf, "6\n");  /* Intel PECI */
1009	if (reg & (1 << nr))
1010		return sprintf(buf, "3\n");  /* thermal diode */
1011	if (reg & (8 << nr))
1012		return sprintf(buf, "4\n");  /* thermistor */
1013	return sprintf(buf, "0\n");      /* disabled */
1014}
1015
1016static ssize_t set_temp_type(struct device *dev, struct device_attribute *attr,
1017			     const char *buf, size_t count)
1018{
1019	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1020	int nr = sensor_attr->index;
1021
1022	struct it87_data *data = dev_get_drvdata(dev);
1023	long val;
1024	u8 reg, extra;
1025
1026	if (kstrtol(buf, 10, &val) < 0)
1027		return -EINVAL;
1028
1029	reg = it87_read_value(data, IT87_REG_TEMP_ENABLE);
1030	reg &= ~(1 << nr);
1031	reg &= ~(8 << nr);
1032	if (has_temp_peci(data, nr) && (reg >> 6 == nr + 1 || val == 6))
1033		reg &= 0x3f;
1034	extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
1035	if (has_temp_old_peci(data, nr) && ((extra & 0x80) || val == 6))
1036		extra &= 0x7f;
1037	if (val == 2) {	/* backwards compatibility */
1038		dev_warn(dev,
1039			 "Sensor type 2 is deprecated, please use 4 instead\n");
1040		val = 4;
1041	}
1042	/* 3 = thermal diode; 4 = thermistor; 6 = Intel PECI; 0 = disabled */
1043	if (val == 3)
1044		reg |= 1 << nr;
1045	else if (val == 4)
1046		reg |= 8 << nr;
1047	else if (has_temp_peci(data, nr) && val == 6)
1048		reg |= (nr + 1) << 6;
1049	else if (has_temp_old_peci(data, nr) && val == 6)
1050		extra |= 0x80;
1051	else if (val != 0)
1052		return -EINVAL;
1053
1054	mutex_lock(&data->update_lock);
1055	data->sensor = reg;
1056	data->extra = extra;
1057	it87_write_value(data, IT87_REG_TEMP_ENABLE, data->sensor);
1058	if (has_temp_old_peci(data, nr))
1059		it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
1060	data->valid = 0;	/* Force cache refresh */
1061	mutex_unlock(&data->update_lock);
1062	return count;
1063}
1064
1065static SENSOR_DEVICE_ATTR(temp1_type, S_IRUGO | S_IWUSR, show_temp_type,
1066			  set_temp_type, 0);
1067static SENSOR_DEVICE_ATTR(temp2_type, S_IRUGO | S_IWUSR, show_temp_type,
1068			  set_temp_type, 1);
1069static SENSOR_DEVICE_ATTR(temp3_type, S_IRUGO | S_IWUSR, show_temp_type,
1070			  set_temp_type, 2);
1071
1072/* 6 Fans */
1073
1074static int pwm_mode(const struct it87_data *data, int nr)
1075{
1076	if (data->type != it8603 && nr < 3 && !(data->fan_main_ctrl & BIT(nr)))
1077		return 0;				/* Full speed */
1078	if (data->pwm_ctrl[nr] & 0x80)
1079		return 2;				/* Automatic mode */
1080	if ((data->type == it8603 || nr >= 3) &&
1081	    data->pwm_duty[nr] == pwm_to_reg(data, 0xff))
1082		return 0;			/* Full speed */
1083
1084	return 1;				/* Manual mode */
1085}
1086
1087static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
1088			char *buf)
1089{
1090	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1091	int nr = sattr->nr;
1092	int index = sattr->index;
1093	int speed;
1094	struct it87_data *data = it87_update_device(dev);
1095
1096	speed = has_16bit_fans(data) ?
1097		FAN16_FROM_REG(data->fan[nr][index]) :
1098		FAN_FROM_REG(data->fan[nr][index],
1099			     DIV_FROM_REG(data->fan_div[nr]));
1100	return sprintf(buf, "%d\n", speed);
1101}
1102
1103static ssize_t show_fan_div(struct device *dev, struct device_attribute *attr,
1104			    char *buf)
1105{
1106	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1107	struct it87_data *data = it87_update_device(dev);
1108	int nr = sensor_attr->index;
1109
1110	return sprintf(buf, "%lu\n", DIV_FROM_REG(data->fan_div[nr]));
1111}
1112
1113static ssize_t show_pwm_enable(struct device *dev,
1114			       struct device_attribute *attr, char *buf)
1115{
1116	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1117	struct it87_data *data = it87_update_device(dev);
1118	int nr = sensor_attr->index;
1119
1120	return sprintf(buf, "%d\n", pwm_mode(data, nr));
1121}
1122
1123static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
1124			char *buf)
1125{
1126	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1127	struct it87_data *data = it87_update_device(dev);
1128	int nr = sensor_attr->index;
1129
1130	return sprintf(buf, "%d\n",
1131		       pwm_from_reg(data, data->pwm_duty[nr]));
1132}
1133
1134static ssize_t show_pwm_freq(struct device *dev, struct device_attribute *attr,
1135			     char *buf)
1136{
1137	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1138	struct it87_data *data = it87_update_device(dev);
1139	int nr = sensor_attr->index;
1140	unsigned int freq;
1141	int index;
1142
1143	if (has_pwm_freq2(data) && nr == 1)
1144		index = (data->extra >> 4) & 0x07;
1145	else
1146		index = (data->fan_ctl >> 4) & 0x07;
1147
1148	freq = pwm_freq[index] / (has_newer_autopwm(data) ? 256 : 128);
1149
1150	return sprintf(buf, "%u\n", freq);
1151}
1152
1153static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
1154		       const char *buf, size_t count)
1155{
1156	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1157	int nr = sattr->nr;
1158	int index = sattr->index;
1159
1160	struct it87_data *data = dev_get_drvdata(dev);
1161	long val;
1162	u8 reg;
1163
1164	if (kstrtol(buf, 10, &val) < 0)
1165		return -EINVAL;
1166
1167	mutex_lock(&data->update_lock);
1168
1169	if (has_16bit_fans(data)) {
1170		data->fan[nr][index] = FAN16_TO_REG(val);
1171		it87_write_value(data, IT87_REG_FAN_MIN[nr],
1172				 data->fan[nr][index] & 0xff);
1173		it87_write_value(data, IT87_REG_FANX_MIN[nr],
1174				 data->fan[nr][index] >> 8);
1175	} else {
1176		reg = it87_read_value(data, IT87_REG_FAN_DIV);
1177		switch (nr) {
1178		case 0:
1179			data->fan_div[nr] = reg & 0x07;
1180			break;
1181		case 1:
1182			data->fan_div[nr] = (reg >> 3) & 0x07;
1183			break;
1184		case 2:
1185			data->fan_div[nr] = (reg & 0x40) ? 3 : 1;
1186			break;
1187		}
1188		data->fan[nr][index] =
1189		  FAN_TO_REG(val, DIV_FROM_REG(data->fan_div[nr]));
1190		it87_write_value(data, IT87_REG_FAN_MIN[nr],
1191				 data->fan[nr][index]);
1192	}
1193
1194	mutex_unlock(&data->update_lock);
1195	return count;
1196}
1197
1198static ssize_t set_fan_div(struct device *dev, struct device_attribute *attr,
1199			   const char *buf, size_t count)
1200{
1201	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1202	struct it87_data *data = dev_get_drvdata(dev);
1203	int nr = sensor_attr->index;
1204	unsigned long val;
1205	int min;
1206	u8 old;
1207
1208	if (kstrtoul(buf, 10, &val) < 0)
1209		return -EINVAL;
1210
1211	mutex_lock(&data->update_lock);
1212	old = it87_read_value(data, IT87_REG_FAN_DIV);
1213
1214	/* Save fan min limit */
1215	min = FAN_FROM_REG(data->fan[nr][1], DIV_FROM_REG(data->fan_div[nr]));
1216
1217	switch (nr) {
1218	case 0:
1219	case 1:
1220		data->fan_div[nr] = DIV_TO_REG(val);
1221		break;
1222	case 2:
1223		if (val < 8)
1224			data->fan_div[nr] = 1;
1225		else
1226			data->fan_div[nr] = 3;
1227	}
1228	val = old & 0x80;
1229	val |= (data->fan_div[0] & 0x07);
1230	val |= (data->fan_div[1] & 0x07) << 3;
1231	if (data->fan_div[2] == 3)
1232		val |= 0x1 << 6;
1233	it87_write_value(data, IT87_REG_FAN_DIV, val);
1234
1235	/* Restore fan min limit */
1236	data->fan[nr][1] = FAN_TO_REG(min, DIV_FROM_REG(data->fan_div[nr]));
1237	it87_write_value(data, IT87_REG_FAN_MIN[nr], data->fan[nr][1]);
1238
1239	mutex_unlock(&data->update_lock);
1240	return count;
1241}
1242
1243/* Returns 0 if OK, -EINVAL otherwise */
1244static int check_trip_points(struct device *dev, int nr)
1245{
1246	const struct it87_data *data = dev_get_drvdata(dev);
1247	int i, err = 0;
1248
1249	if (has_old_autopwm(data)) {
1250		for (i = 0; i < 3; i++) {
1251			if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1252				err = -EINVAL;
1253		}
1254		for (i = 0; i < 2; i++) {
1255			if (data->auto_pwm[nr][i] > data->auto_pwm[nr][i + 1])
1256				err = -EINVAL;
1257		}
1258	} else if (has_newer_autopwm(data)) {
1259		for (i = 1; i < 3; i++) {
1260			if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1261				err = -EINVAL;
1262		}
1263	}
1264
1265	if (err) {
1266		dev_err(dev,
1267			"Inconsistent trip points, not switching to automatic mode\n");
1268		dev_err(dev, "Adjust the trip points and try again\n");
1269	}
1270	return err;
1271}
1272
1273static ssize_t set_pwm_enable(struct device *dev, struct device_attribute *attr,
1274			      const char *buf, size_t count)
1275{
1276	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1277	struct it87_data *data = dev_get_drvdata(dev);
1278	int nr = sensor_attr->index;
1279	long val;
1280
1281	if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 2)
1282		return -EINVAL;
1283
1284	/* Check trip points before switching to automatic mode */
1285	if (val == 2) {
1286		if (check_trip_points(dev, nr) < 0)
1287			return -EINVAL;
1288	}
1289
1290	mutex_lock(&data->update_lock);
1291
1292	if (val == 0) {
1293		if (nr < 3 && data->type != it8603) {
1294			int tmp;
1295			/* make sure the fan is on when in on/off mode */
1296			tmp = it87_read_value(data, IT87_REG_FAN_CTL);
1297			it87_write_value(data, IT87_REG_FAN_CTL, tmp | BIT(nr));
1298			/* set on/off mode */
1299			data->fan_main_ctrl &= ~BIT(nr);
1300			it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1301					 data->fan_main_ctrl);
1302		} else {
1303			u8 ctrl;
1304
1305			/* No on/off mode, set maximum pwm value */
1306			data->pwm_duty[nr] = pwm_to_reg(data, 0xff);
1307			it87_write_value(data, IT87_REG_PWM_DUTY[nr],
1308					 data->pwm_duty[nr]);
1309			/* and set manual mode */
1310			if (has_newer_autopwm(data)) {
1311				ctrl = (data->pwm_ctrl[nr] & 0x7c) |
1312					data->pwm_temp_map[nr];
1313			} else {
1314				ctrl = data->pwm_duty[nr];
1315			}
1316			data->pwm_ctrl[nr] = ctrl;
1317			it87_write_value(data, IT87_REG_PWM[nr], ctrl);
1318		}
1319	} else {
1320		u8 ctrl;
1321
1322		if (has_newer_autopwm(data)) {
1323			ctrl = (data->pwm_ctrl[nr] & 0x7c) |
1324				data->pwm_temp_map[nr];
1325			if (val != 1)
1326				ctrl |= 0x80;
1327		} else {
1328			ctrl = (val == 1 ? data->pwm_duty[nr] : 0x80);
1329		}
1330		data->pwm_ctrl[nr] = ctrl;
1331		it87_write_value(data, IT87_REG_PWM[nr], ctrl);
1332
1333		if (data->type != it8603 && nr < 3) {
1334			/* set SmartGuardian mode */
1335			data->fan_main_ctrl |= BIT(nr);
1336			it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1337					 data->fan_main_ctrl);
1338		}
1339	}
1340
1341	mutex_unlock(&data->update_lock);
1342	return count;
1343}
1344
1345static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
1346		       const char *buf, size_t count)
1347{
1348	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1349	struct it87_data *data = dev_get_drvdata(dev);
1350	int nr = sensor_attr->index;
1351	long val;
1352
1353	if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1354		return -EINVAL;
1355
1356	mutex_lock(&data->update_lock);
1357	it87_update_pwm_ctrl(data, nr);
1358	if (has_newer_autopwm(data)) {
1359		/*
1360		 * If we are in automatic mode, the PWM duty cycle register
1361		 * is read-only so we can't write the value.
1362		 */
1363		if (data->pwm_ctrl[nr] & 0x80) {
1364			mutex_unlock(&data->update_lock);
1365			return -EBUSY;
1366		}
1367		data->pwm_duty[nr] = pwm_to_reg(data, val);
1368		it87_write_value(data, IT87_REG_PWM_DUTY[nr],
1369				 data->pwm_duty[nr]);
1370	} else {
1371		data->pwm_duty[nr] = pwm_to_reg(data, val);
1372		/*
1373		 * If we are in manual mode, write the duty cycle immediately;
1374		 * otherwise, just store it for later use.
1375		 */
1376		if (!(data->pwm_ctrl[nr] & 0x80)) {
1377			data->pwm_ctrl[nr] = data->pwm_duty[nr];
1378			it87_write_value(data, IT87_REG_PWM[nr],
1379					 data->pwm_ctrl[nr]);
1380		}
1381	}
1382	mutex_unlock(&data->update_lock);
1383	return count;
1384}
1385
1386static ssize_t set_pwm_freq(struct device *dev, struct device_attribute *attr,
1387			    const char *buf, size_t count)
1388{
1389	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1390	struct it87_data *data = dev_get_drvdata(dev);
1391	int nr = sensor_attr->index;
1392	unsigned long val;
1393	int i;
1394
1395	if (kstrtoul(buf, 10, &val) < 0)
1396		return -EINVAL;
1397
1398	val = clamp_val(val, 0, 1000000);
1399	val *= has_newer_autopwm(data) ? 256 : 128;
1400
1401	/* Search for the nearest available frequency */
1402	for (i = 0; i < 7; i++) {
1403		if (val > (pwm_freq[i] + pwm_freq[i + 1]) / 2)
1404			break;
1405	}
1406
1407	mutex_lock(&data->update_lock);
1408	if (nr == 0) {
1409		data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL) & 0x8f;
1410		data->fan_ctl |= i << 4;
1411		it87_write_value(data, IT87_REG_FAN_CTL, data->fan_ctl);
1412	} else {
1413		data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x8f;
1414		data->extra |= i << 4;
1415		it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
1416	}
1417	mutex_unlock(&data->update_lock);
1418
1419	return count;
1420}
1421
1422static ssize_t show_pwm_temp_map(struct device *dev,
1423				 struct device_attribute *attr, char *buf)
1424{
1425	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1426	struct it87_data *data = it87_update_device(dev);
1427	int nr = sensor_attr->index;
1428	int map;
1429
1430	map = data->pwm_temp_map[nr];
1431	if (map >= 3)
1432		map = 0;	/* Should never happen */
1433	if (nr >= 3)		/* pwm channels 3..6 map to temp4..6 */
1434		map += 3;
1435
1436	return sprintf(buf, "%d\n", (int)BIT(map));
1437}
1438
1439static ssize_t set_pwm_temp_map(struct device *dev,
1440				struct device_attribute *attr, const char *buf,
1441				size_t count)
1442{
1443	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1444	struct it87_data *data = dev_get_drvdata(dev);
1445	int nr = sensor_attr->index;
1446	long val;
1447	u8 reg;
1448
1449	if (kstrtol(buf, 10, &val) < 0)
1450		return -EINVAL;
1451
1452	if (nr >= 3)
1453		val -= 3;
1454
1455	switch (val) {
1456	case BIT(0):
1457		reg = 0x00;
1458		break;
1459	case BIT(1):
1460		reg = 0x01;
1461		break;
1462	case BIT(2):
1463		reg = 0x02;
1464		break;
1465	default:
1466		return -EINVAL;
1467	}
1468
1469	mutex_lock(&data->update_lock);
1470	it87_update_pwm_ctrl(data, nr);
1471	data->pwm_temp_map[nr] = reg;
1472	/*
1473	 * If we are in automatic mode, write the temp mapping immediately;
1474	 * otherwise, just store it for later use.
1475	 */
1476	if (data->pwm_ctrl[nr] & 0x80) {
1477		data->pwm_ctrl[nr] = (data->pwm_ctrl[nr] & 0xfc) |
1478						data->pwm_temp_map[nr];
1479		it87_write_value(data, IT87_REG_PWM[nr], data->pwm_ctrl[nr]);
1480	}
1481	mutex_unlock(&data->update_lock);
1482	return count;
1483}
1484
1485static ssize_t show_auto_pwm(struct device *dev, struct device_attribute *attr,
1486			     char *buf)
1487{
1488	struct it87_data *data = it87_update_device(dev);
1489	struct sensor_device_attribute_2 *sensor_attr =
1490			to_sensor_dev_attr_2(attr);
1491	int nr = sensor_attr->nr;
1492	int point = sensor_attr->index;
1493
1494	return sprintf(buf, "%d\n",
1495		       pwm_from_reg(data, data->auto_pwm[nr][point]));
1496}
1497
1498static ssize_t set_auto_pwm(struct device *dev, struct device_attribute *attr,
1499			    const char *buf, size_t count)
1500{
1501	struct it87_data *data = dev_get_drvdata(dev);
1502	struct sensor_device_attribute_2 *sensor_attr =
1503			to_sensor_dev_attr_2(attr);
1504	int nr = sensor_attr->nr;
1505	int point = sensor_attr->index;
1506	int regaddr;
1507	long val;
1508
1509	if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1510		return -EINVAL;
1511
1512	mutex_lock(&data->update_lock);
1513	data->auto_pwm[nr][point] = pwm_to_reg(data, val);
1514	if (has_newer_autopwm(data))
1515		regaddr = IT87_REG_AUTO_TEMP(nr, 3);
1516	else
1517		regaddr = IT87_REG_AUTO_PWM(nr, point);
1518	it87_write_value(data, regaddr, data->auto_pwm[nr][point]);
1519	mutex_unlock(&data->update_lock);
1520	return count;
1521}
1522
1523static ssize_t show_auto_pwm_slope(struct device *dev,
1524				   struct device_attribute *attr, char *buf)
1525{
1526	struct it87_data *data = it87_update_device(dev);
1527	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1528	int nr = sensor_attr->index;
1529
1530	return sprintf(buf, "%d\n", data->auto_pwm[nr][1] & 0x7f);
1531}
1532
1533static ssize_t set_auto_pwm_slope(struct device *dev,
1534				  struct device_attribute *attr,
1535				  const char *buf, size_t count)
1536{
1537	struct it87_data *data = dev_get_drvdata(dev);
1538	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1539	int nr = sensor_attr->index;
1540	unsigned long val;
1541
1542	if (kstrtoul(buf, 10, &val) < 0 || val > 127)
1543		return -EINVAL;
1544
1545	mutex_lock(&data->update_lock);
1546	data->auto_pwm[nr][1] = (data->auto_pwm[nr][1] & 0x80) | val;
1547	it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 4),
1548			 data->auto_pwm[nr][1]);
1549	mutex_unlock(&data->update_lock);
1550	return count;
1551}
1552
1553static ssize_t show_auto_temp(struct device *dev, struct device_attribute *attr,
1554			      char *buf)
1555{
1556	struct it87_data *data = it87_update_device(dev);
1557	struct sensor_device_attribute_2 *sensor_attr =
1558			to_sensor_dev_attr_2(attr);
1559	int nr = sensor_attr->nr;
1560	int point = sensor_attr->index;
1561	int reg;
1562
1563	if (has_old_autopwm(data) || point)
1564		reg = data->auto_temp[nr][point];
1565	else
1566		reg = data->auto_temp[nr][1] - (data->auto_temp[nr][0] & 0x1f);
1567
1568	return sprintf(buf, "%d\n", TEMP_FROM_REG(reg));
1569}
1570
1571static ssize_t set_auto_temp(struct device *dev, struct device_attribute *attr,
1572			     const char *buf, size_t count)
1573{
1574	struct it87_data *data = dev_get_drvdata(dev);
1575	struct sensor_device_attribute_2 *sensor_attr =
1576			to_sensor_dev_attr_2(attr);
1577	int nr = sensor_attr->nr;
1578	int point = sensor_attr->index;
1579	long val;
1580	int reg;
1581
1582	if (kstrtol(buf, 10, &val) < 0 || val < -128000 || val > 127000)
1583		return -EINVAL;
1584
1585	mutex_lock(&data->update_lock);
1586	if (has_newer_autopwm(data) && !point) {
1587		reg = data->auto_temp[nr][1] - TEMP_TO_REG(val);
1588		reg = clamp_val(reg, 0, 0x1f) | (data->auto_temp[nr][0] & 0xe0);
1589		data->auto_temp[nr][0] = reg;
1590		it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 5), reg);
1591	} else {
1592		reg = TEMP_TO_REG(val);
1593		data->auto_temp[nr][point] = reg;
1594		if (has_newer_autopwm(data))
1595			point--;
1596		it87_write_value(data, IT87_REG_AUTO_TEMP(nr, point), reg);
1597	}
1598	mutex_unlock(&data->update_lock);
1599	return count;
1600}
1601
1602static SENSOR_DEVICE_ATTR_2(fan1_input, S_IRUGO, show_fan, NULL, 0, 0);
1603static SENSOR_DEVICE_ATTR_2(fan1_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1604			    0, 1);
1605static SENSOR_DEVICE_ATTR(fan1_div, S_IRUGO | S_IWUSR, show_fan_div,
1606			  set_fan_div, 0);
1607
1608static SENSOR_DEVICE_ATTR_2(fan2_input, S_IRUGO, show_fan, NULL, 1, 0);
1609static SENSOR_DEVICE_ATTR_2(fan2_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1610			    1, 1);
1611static SENSOR_DEVICE_ATTR(fan2_div, S_IRUGO | S_IWUSR, show_fan_div,
1612			  set_fan_div, 1);
1613
1614static SENSOR_DEVICE_ATTR_2(fan3_input, S_IRUGO, show_fan, NULL, 2, 0);
1615static SENSOR_DEVICE_ATTR_2(fan3_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1616			    2, 1);
1617static SENSOR_DEVICE_ATTR(fan3_div, S_IRUGO | S_IWUSR, show_fan_div,
1618			  set_fan_div, 2);
1619
1620static SENSOR_DEVICE_ATTR_2(fan4_input, S_IRUGO, show_fan, NULL, 3, 0);
1621static SENSOR_DEVICE_ATTR_2(fan4_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1622			    3, 1);
1623
1624static SENSOR_DEVICE_ATTR_2(fan5_input, S_IRUGO, show_fan, NULL, 4, 0);
1625static SENSOR_DEVICE_ATTR_2(fan5_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1626			    4, 1);
1627
1628static SENSOR_DEVICE_ATTR_2(fan6_input, S_IRUGO, show_fan, NULL, 5, 0);
1629static SENSOR_DEVICE_ATTR_2(fan6_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1630			    5, 1);
1631
1632static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR,
1633			  show_pwm_enable, set_pwm_enable, 0);
1634static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 0);
1635static SENSOR_DEVICE_ATTR(pwm1_freq, S_IRUGO | S_IWUSR, show_pwm_freq,
1636			  set_pwm_freq, 0);
1637static SENSOR_DEVICE_ATTR(pwm1_auto_channels_temp, S_IRUGO,
1638			  show_pwm_temp_map, set_pwm_temp_map, 0);
1639static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_pwm, S_IRUGO | S_IWUSR,
1640			    show_auto_pwm, set_auto_pwm, 0, 0);
1641static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_pwm, S_IRUGO | S_IWUSR,
1642			    show_auto_pwm, set_auto_pwm, 0, 1);
1643static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_pwm, S_IRUGO | S_IWUSR,
1644			    show_auto_pwm, set_auto_pwm, 0, 2);
1645static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_pwm, S_IRUGO,
1646			    show_auto_pwm, NULL, 0, 3);
1647static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp, S_IRUGO | S_IWUSR,
1648			    show_auto_temp, set_auto_temp, 0, 1);
1649static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1650			    show_auto_temp, set_auto_temp, 0, 0);
1651static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_temp, S_IRUGO | S_IWUSR,
1652			    show_auto_temp, set_auto_temp, 0, 2);
1653static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_temp, S_IRUGO | S_IWUSR,
1654			    show_auto_temp, set_auto_temp, 0, 3);
1655static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_temp, S_IRUGO | S_IWUSR,
1656			    show_auto_temp, set_auto_temp, 0, 4);
1657static SENSOR_DEVICE_ATTR_2(pwm1_auto_start, S_IRUGO | S_IWUSR,
1658			    show_auto_pwm, set_auto_pwm, 0, 0);
1659static SENSOR_DEVICE_ATTR(pwm1_auto_slope, S_IRUGO | S_IWUSR,
1660			  show_auto_pwm_slope, set_auto_pwm_slope, 0);
1661
1662static SENSOR_DEVICE_ATTR(pwm2_enable, S_IRUGO | S_IWUSR,
1663			  show_pwm_enable, set_pwm_enable, 1);
1664static SENSOR_DEVICE_ATTR(pwm2, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 1);
1665static SENSOR_DEVICE_ATTR(pwm2_freq, S_IRUGO, show_pwm_freq, set_pwm_freq, 1);
1666static SENSOR_DEVICE_ATTR(pwm2_auto_channels_temp, S_IRUGO,
1667			  show_pwm_temp_map, set_pwm_temp_map, 1);
1668static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_pwm, S_IRUGO | S_IWUSR,
1669			    show_auto_pwm, set_auto_pwm, 1, 0);
1670static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_pwm, S_IRUGO | S_IWUSR,
1671			    show_auto_pwm, set_auto_pwm, 1, 1);
1672static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_pwm, S_IRUGO | S_IWUSR,
1673			    show_auto_pwm, set_auto_pwm, 1, 2);
1674static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_pwm, S_IRUGO,
1675			    show_auto_pwm, NULL, 1, 3);
1676static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp, S_IRUGO | S_IWUSR,
1677			    show_auto_temp, set_auto_temp, 1, 1);
1678static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1679			    show_auto_temp, set_auto_temp, 1, 0);
1680static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_temp, S_IRUGO | S_IWUSR,
1681			    show_auto_temp, set_auto_temp, 1, 2);
1682static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_temp, S_IRUGO | S_IWUSR,
1683			    show_auto_temp, set_auto_temp, 1, 3);
1684static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_temp, S_IRUGO | S_IWUSR,
1685			    show_auto_temp, set_auto_temp, 1, 4);
1686static SENSOR_DEVICE_ATTR_2(pwm2_auto_start, S_IRUGO | S_IWUSR,
1687			    show_auto_pwm, set_auto_pwm, 1, 0);
1688static SENSOR_DEVICE_ATTR(pwm2_auto_slope, S_IRUGO | S_IWUSR,
1689			  show_auto_pwm_slope, set_auto_pwm_slope, 1);
1690
1691static SENSOR_DEVICE_ATTR(pwm3_enable, S_IRUGO | S_IWUSR,
1692			  show_pwm_enable, set_pwm_enable, 2);
1693static SENSOR_DEVICE_ATTR(pwm3, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 2);
1694static SENSOR_DEVICE_ATTR(pwm3_freq, S_IRUGO, show_pwm_freq, NULL, 2);
1695static SENSOR_DEVICE_ATTR(pwm3_auto_channels_temp, S_IRUGO,
1696			  show_pwm_temp_map, set_pwm_temp_map, 2);
1697static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_pwm, S_IRUGO | S_IWUSR,
1698			    show_auto_pwm, set_auto_pwm, 2, 0);
1699static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_pwm, S_IRUGO | S_IWUSR,
1700			    show_auto_pwm, set_auto_pwm, 2, 1);
1701static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_pwm, S_IRUGO | S_IWUSR,
1702			    show_auto_pwm, set_auto_pwm, 2, 2);
1703static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_pwm, S_IRUGO,
1704			    show_auto_pwm, NULL, 2, 3);
1705static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp, S_IRUGO | S_IWUSR,
1706			    show_auto_temp, set_auto_temp, 2, 1);
1707static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1708			    show_auto_temp, set_auto_temp, 2, 0);
1709static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_temp, S_IRUGO | S_IWUSR,
1710			    show_auto_temp, set_auto_temp, 2, 2);
1711static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_temp, S_IRUGO | S_IWUSR,
1712			    show_auto_temp, set_auto_temp, 2, 3);
1713static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_temp, S_IRUGO | S_IWUSR,
1714			    show_auto_temp, set_auto_temp, 2, 4);
1715static SENSOR_DEVICE_ATTR_2(pwm3_auto_start, S_IRUGO | S_IWUSR,
1716			    show_auto_pwm, set_auto_pwm, 2, 0);
1717static SENSOR_DEVICE_ATTR(pwm3_auto_slope, S_IRUGO | S_IWUSR,
1718			  show_auto_pwm_slope, set_auto_pwm_slope, 2);
1719
1720static SENSOR_DEVICE_ATTR(pwm4_enable, S_IRUGO | S_IWUSR,
1721			  show_pwm_enable, set_pwm_enable, 3);
1722static SENSOR_DEVICE_ATTR(pwm4, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 3);
1723static SENSOR_DEVICE_ATTR(pwm4_freq, S_IRUGO, show_pwm_freq, NULL, 3);
1724static SENSOR_DEVICE_ATTR(pwm4_auto_channels_temp, S_IRUGO,
1725			  show_pwm_temp_map, set_pwm_temp_map, 3);
1726static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp, S_IRUGO | S_IWUSR,
1727			    show_auto_temp, set_auto_temp, 2, 1);
1728static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1729			    show_auto_temp, set_auto_temp, 2, 0);
1730static SENSOR_DEVICE_ATTR_2(pwm4_auto_point2_temp, S_IRUGO | S_IWUSR,
1731			    show_auto_temp, set_auto_temp, 2, 2);
1732static SENSOR_DEVICE_ATTR_2(pwm4_auto_point3_temp, S_IRUGO | S_IWUSR,
1733			    show_auto_temp, set_auto_temp, 2, 3);
1734static SENSOR_DEVICE_ATTR_2(pwm4_auto_start, S_IRUGO | S_IWUSR,
1735			    show_auto_pwm, set_auto_pwm, 3, 0);
1736static SENSOR_DEVICE_ATTR(pwm4_auto_slope, S_IRUGO | S_IWUSR,
1737			  show_auto_pwm_slope, set_auto_pwm_slope, 3);
1738
1739static SENSOR_DEVICE_ATTR(pwm5_enable, S_IRUGO | S_IWUSR,
1740			  show_pwm_enable, set_pwm_enable, 4);
1741static SENSOR_DEVICE_ATTR(pwm5, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 4);
1742static SENSOR_DEVICE_ATTR(pwm5_freq, S_IRUGO, show_pwm_freq, NULL, 4);
1743static SENSOR_DEVICE_ATTR(pwm5_auto_channels_temp, S_IRUGO,
1744			  show_pwm_temp_map, set_pwm_temp_map, 4);
1745static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp, S_IRUGO | S_IWUSR,
1746			    show_auto_temp, set_auto_temp, 2, 1);
1747static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1748			    show_auto_temp, set_auto_temp, 2, 0);
1749static SENSOR_DEVICE_ATTR_2(pwm5_auto_point2_temp, S_IRUGO | S_IWUSR,
1750			    show_auto_temp, set_auto_temp, 2, 2);
1751static SENSOR_DEVICE_ATTR_2(pwm5_auto_point3_temp, S_IRUGO | S_IWUSR,
1752			    show_auto_temp, set_auto_temp, 2, 3);
1753static SENSOR_DEVICE_ATTR_2(pwm5_auto_start, S_IRUGO | S_IWUSR,
1754			    show_auto_pwm, set_auto_pwm, 4, 0);
1755static SENSOR_DEVICE_ATTR(pwm5_auto_slope, S_IRUGO | S_IWUSR,
1756			  show_auto_pwm_slope, set_auto_pwm_slope, 4);
1757
1758static SENSOR_DEVICE_ATTR(pwm6_enable, S_IRUGO | S_IWUSR,
1759			  show_pwm_enable, set_pwm_enable, 5);
1760static SENSOR_DEVICE_ATTR(pwm6, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 5);
1761static SENSOR_DEVICE_ATTR(pwm6_freq, S_IRUGO, show_pwm_freq, NULL, 5);
1762static SENSOR_DEVICE_ATTR(pwm6_auto_channels_temp, S_IRUGO,
1763			  show_pwm_temp_map, set_pwm_temp_map, 5);
1764static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp, S_IRUGO | S_IWUSR,
1765			    show_auto_temp, set_auto_temp, 2, 1);
1766static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1767			    show_auto_temp, set_auto_temp, 2, 0);
1768static SENSOR_DEVICE_ATTR_2(pwm6_auto_point2_temp, S_IRUGO | S_IWUSR,
1769			    show_auto_temp, set_auto_temp, 2, 2);
1770static SENSOR_DEVICE_ATTR_2(pwm6_auto_point3_temp, S_IRUGO | S_IWUSR,
1771			    show_auto_temp, set_auto_temp, 2, 3);
1772static SENSOR_DEVICE_ATTR_2(pwm6_auto_start, S_IRUGO | S_IWUSR,
1773			    show_auto_pwm, set_auto_pwm, 5, 0);
1774static SENSOR_DEVICE_ATTR(pwm6_auto_slope, S_IRUGO | S_IWUSR,
1775			  show_auto_pwm_slope, set_auto_pwm_slope, 5);
1776
1777/* Alarms */
1778static ssize_t show_alarms(struct device *dev, struct device_attribute *attr,
1779			   char *buf)
1780{
1781	struct it87_data *data = it87_update_device(dev);
1782
1783	return sprintf(buf, "%u\n", data->alarms);
1784}
1785static DEVICE_ATTR(alarms, S_IRUGO, show_alarms, NULL);
1786
1787static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
1788			  char *buf)
1789{
1790	struct it87_data *data = it87_update_device(dev);
1791	int bitnr = to_sensor_dev_attr(attr)->index;
1792
1793	return sprintf(buf, "%u\n", (data->alarms >> bitnr) & 1);
1794}
1795
1796static ssize_t clear_intrusion(struct device *dev,
1797			       struct device_attribute *attr, const char *buf,
1798			       size_t count)
1799{
1800	struct it87_data *data = dev_get_drvdata(dev);
1801	int config;
1802	long val;
1803
1804	if (kstrtol(buf, 10, &val) < 0 || val != 0)
1805		return -EINVAL;
1806
1807	mutex_lock(&data->update_lock);
1808	config = it87_read_value(data, IT87_REG_CONFIG);
1809	if (config < 0) {
1810		count = config;
1811	} else {
1812		config |= BIT(5);
1813		it87_write_value(data, IT87_REG_CONFIG, config);
1814		/* Invalidate cache to force re-read */
1815		data->valid = 0;
1816	}
1817	mutex_unlock(&data->update_lock);
1818
1819	return count;
1820}
1821
1822static SENSOR_DEVICE_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 8);
1823static SENSOR_DEVICE_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 9);
1824static SENSOR_DEVICE_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 10);
1825static SENSOR_DEVICE_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 11);
1826static SENSOR_DEVICE_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 12);
1827static SENSOR_DEVICE_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 13);
1828static SENSOR_DEVICE_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 14);
1829static SENSOR_DEVICE_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 15);
1830static SENSOR_DEVICE_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 0);
1831static SENSOR_DEVICE_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 1);
1832static SENSOR_DEVICE_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 2);
1833static SENSOR_DEVICE_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 3);
1834static SENSOR_DEVICE_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 6);
1835static SENSOR_DEVICE_ATTR(fan6_alarm, S_IRUGO, show_alarm, NULL, 7);
1836static SENSOR_DEVICE_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 16);
1837static SENSOR_DEVICE_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 17);
1838static SENSOR_DEVICE_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 18);
1839static SENSOR_DEVICE_ATTR(intrusion0_alarm, S_IRUGO | S_IWUSR,
1840			  show_alarm, clear_intrusion, 4);
1841
1842static ssize_t show_beep(struct device *dev, struct device_attribute *attr,
1843			 char *buf)
1844{
1845	struct it87_data *data = it87_update_device(dev);
1846	int bitnr = to_sensor_dev_attr(attr)->index;
1847
1848	return sprintf(buf, "%u\n", (data->beeps >> bitnr) & 1);
1849}
1850
1851static ssize_t set_beep(struct device *dev, struct device_attribute *attr,
1852			const char *buf, size_t count)
1853{
1854	int bitnr = to_sensor_dev_attr(attr)->index;
1855	struct it87_data *data = dev_get_drvdata(dev);
1856	long val;
1857
1858	if (kstrtol(buf, 10, &val) < 0 || (val != 0 && val != 1))
1859		return -EINVAL;
1860
1861	mutex_lock(&data->update_lock);
1862	data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
1863	if (val)
1864		data->beeps |= BIT(bitnr);
1865	else
1866		data->beeps &= ~BIT(bitnr);
1867	it87_write_value(data, IT87_REG_BEEP_ENABLE, data->beeps);
1868	mutex_unlock(&data->update_lock);
1869	return count;
1870}
1871
1872static SENSOR_DEVICE_ATTR(in0_beep, S_IRUGO | S_IWUSR,
1873			  show_beep, set_beep, 1);
1874static SENSOR_DEVICE_ATTR(in1_beep, S_IRUGO, show_beep, NULL, 1);
1875static SENSOR_DEVICE_ATTR(in2_beep, S_IRUGO, show_beep, NULL, 1);
1876static SENSOR_DEVICE_ATTR(in3_beep, S_IRUGO, show_beep, NULL, 1);
1877static SENSOR_DEVICE_ATTR(in4_beep, S_IRUGO, show_beep, NULL, 1);
1878static SENSOR_DEVICE_ATTR(in5_beep, S_IRUGO, show_beep, NULL, 1);
1879static SENSOR_DEVICE_ATTR(in6_beep, S_IRUGO, show_beep, NULL, 1);
1880static SENSOR_DEVICE_ATTR(in7_beep, S_IRUGO, show_beep, NULL, 1);
1881/* fanX_beep writability is set later */
1882static SENSOR_DEVICE_ATTR(fan1_beep, S_IRUGO, show_beep, set_beep, 0);
1883static SENSOR_DEVICE_ATTR(fan2_beep, S_IRUGO, show_beep, set_beep, 0);
1884static SENSOR_DEVICE_ATTR(fan3_beep, S_IRUGO, show_beep, set_beep, 0);
1885static SENSOR_DEVICE_ATTR(fan4_beep, S_IRUGO, show_beep, set_beep, 0);
1886static SENSOR_DEVICE_ATTR(fan5_beep, S_IRUGO, show_beep, set_beep, 0);
1887static SENSOR_DEVICE_ATTR(fan6_beep, S_IRUGO, show_beep, set_beep, 0);
1888static SENSOR_DEVICE_ATTR(temp1_beep, S_IRUGO | S_IWUSR,
1889			  show_beep, set_beep, 2);
1890static SENSOR_DEVICE_ATTR(temp2_beep, S_IRUGO, show_beep, NULL, 2);
1891static SENSOR_DEVICE_ATTR(temp3_beep, S_IRUGO, show_beep, NULL, 2);
1892
1893static ssize_t show_vrm_reg(struct device *dev, struct device_attribute *attr,
1894			    char *buf)
1895{
1896	struct it87_data *data = dev_get_drvdata(dev);
1897
1898	return sprintf(buf, "%u\n", data->vrm);
1899}
1900
1901static ssize_t store_vrm_reg(struct device *dev, struct device_attribute *attr,
1902			     const char *buf, size_t count)
1903{
1904	struct it87_data *data = dev_get_drvdata(dev);
1905	unsigned long val;
1906
1907	if (kstrtoul(buf, 10, &val) < 0)
1908		return -EINVAL;
1909
1910	data->vrm = val;
1911
1912	return count;
1913}
1914static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm_reg, store_vrm_reg);
1915
1916static ssize_t show_vid_reg(struct device *dev, struct device_attribute *attr,
1917			    char *buf)
1918{
1919	struct it87_data *data = it87_update_device(dev);
1920
1921	return sprintf(buf, "%ld\n", (long)vid_from_reg(data->vid, data->vrm));
1922}
1923static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid_reg, NULL);
1924
1925static ssize_t show_label(struct device *dev, struct device_attribute *attr,
1926			  char *buf)
1927{
1928	static const char * const labels[] = {
1929		"+5V",
1930		"5VSB",
1931		"Vbat",
 
1932	};
1933	static const char * const labels_it8721[] = {
1934		"+3.3V",
1935		"3VSB",
1936		"Vbat",
 
1937	};
1938	struct it87_data *data = dev_get_drvdata(dev);
1939	int nr = to_sensor_dev_attr(attr)->index;
1940	const char *label;
1941
1942	if (has_12mv_adc(data) || has_10_9mv_adc(data))
 
 
1943		label = labels_it8721[nr];
1944	else
1945		label = labels[nr];
1946
1947	return sprintf(buf, "%s\n", label);
1948}
1949static SENSOR_DEVICE_ATTR(in3_label, S_IRUGO, show_label, NULL, 0);
1950static SENSOR_DEVICE_ATTR(in7_label, S_IRUGO, show_label, NULL, 1);
1951static SENSOR_DEVICE_ATTR(in8_label, S_IRUGO, show_label, NULL, 2);
1952/* AVCC3 */
1953static SENSOR_DEVICE_ATTR(in9_label, S_IRUGO, show_label, NULL, 0);
1954
1955static umode_t it87_in_is_visible(struct kobject *kobj,
1956				  struct attribute *attr, int index)
1957{
1958	struct device *dev = container_of(kobj, struct device, kobj);
1959	struct it87_data *data = dev_get_drvdata(dev);
1960	int i = index / 5;	/* voltage index */
1961	int a = index % 5;	/* attribute index */
1962
1963	if (index >= 40) {	/* in8 and higher only have input attributes */
1964		i = index - 40 + 8;
1965		a = 0;
1966	}
1967
1968	if (!(data->has_in & BIT(i)))
1969		return 0;
1970
1971	if (a == 4 && !data->has_beep)
1972		return 0;
1973
1974	return attr->mode;
1975}
1976
1977static struct attribute *it87_attributes_in[] = {
1978	&sensor_dev_attr_in0_input.dev_attr.attr,
1979	&sensor_dev_attr_in0_min.dev_attr.attr,
1980	&sensor_dev_attr_in0_max.dev_attr.attr,
1981	&sensor_dev_attr_in0_alarm.dev_attr.attr,
1982	&sensor_dev_attr_in0_beep.dev_attr.attr,	/* 4 */
1983
1984	&sensor_dev_attr_in1_input.dev_attr.attr,
1985	&sensor_dev_attr_in1_min.dev_attr.attr,
1986	&sensor_dev_attr_in1_max.dev_attr.attr,
1987	&sensor_dev_attr_in1_alarm.dev_attr.attr,
1988	&sensor_dev_attr_in1_beep.dev_attr.attr,	/* 9 */
1989
1990	&sensor_dev_attr_in2_input.dev_attr.attr,
1991	&sensor_dev_attr_in2_min.dev_attr.attr,
1992	&sensor_dev_attr_in2_max.dev_attr.attr,
1993	&sensor_dev_attr_in2_alarm.dev_attr.attr,
1994	&sensor_dev_attr_in2_beep.dev_attr.attr,	/* 14 */
1995
1996	&sensor_dev_attr_in3_input.dev_attr.attr,
1997	&sensor_dev_attr_in3_min.dev_attr.attr,
1998	&sensor_dev_attr_in3_max.dev_attr.attr,
1999	&sensor_dev_attr_in3_alarm.dev_attr.attr,
2000	&sensor_dev_attr_in3_beep.dev_attr.attr,	/* 19 */
2001
2002	&sensor_dev_attr_in4_input.dev_attr.attr,
2003	&sensor_dev_attr_in4_min.dev_attr.attr,
2004	&sensor_dev_attr_in4_max.dev_attr.attr,
2005	&sensor_dev_attr_in4_alarm.dev_attr.attr,
2006	&sensor_dev_attr_in4_beep.dev_attr.attr,	/* 24 */
2007
2008	&sensor_dev_attr_in5_input.dev_attr.attr,
2009	&sensor_dev_attr_in5_min.dev_attr.attr,
2010	&sensor_dev_attr_in5_max.dev_attr.attr,
2011	&sensor_dev_attr_in5_alarm.dev_attr.attr,
2012	&sensor_dev_attr_in5_beep.dev_attr.attr,	/* 29 */
2013
2014	&sensor_dev_attr_in6_input.dev_attr.attr,
2015	&sensor_dev_attr_in6_min.dev_attr.attr,
2016	&sensor_dev_attr_in6_max.dev_attr.attr,
2017	&sensor_dev_attr_in6_alarm.dev_attr.attr,
2018	&sensor_dev_attr_in6_beep.dev_attr.attr,	/* 34 */
2019
2020	&sensor_dev_attr_in7_input.dev_attr.attr,
2021	&sensor_dev_attr_in7_min.dev_attr.attr,
2022	&sensor_dev_attr_in7_max.dev_attr.attr,
2023	&sensor_dev_attr_in7_alarm.dev_attr.attr,
2024	&sensor_dev_attr_in7_beep.dev_attr.attr,	/* 39 */
2025
2026	&sensor_dev_attr_in8_input.dev_attr.attr,	/* 40 */
2027	&sensor_dev_attr_in9_input.dev_attr.attr,
2028	&sensor_dev_attr_in10_input.dev_attr.attr,
2029	&sensor_dev_attr_in11_input.dev_attr.attr,
2030	&sensor_dev_attr_in12_input.dev_attr.attr,
2031	NULL
2032};
2033
2034static const struct attribute_group it87_group_in = {
2035	.attrs = it87_attributes_in,
2036	.is_visible = it87_in_is_visible,
2037};
2038
2039static umode_t it87_temp_is_visible(struct kobject *kobj,
2040				    struct attribute *attr, int index)
2041{
2042	struct device *dev = container_of(kobj, struct device, kobj);
2043	struct it87_data *data = dev_get_drvdata(dev);
2044	int i = index / 7;	/* temperature index */
2045	int a = index % 7;	/* attribute index */
2046
2047	if (index >= 21) {
2048		i = index - 21 + 3;
2049		a = 0;
2050	}
2051
2052	if (!(data->has_temp & BIT(i)))
2053		return 0;
2054
2055	if (a == 5 && !has_temp_offset(data))
2056		return 0;
2057
2058	if (a == 6 && !data->has_beep)
2059		return 0;
2060
2061	return attr->mode;
2062}
2063
2064static struct attribute *it87_attributes_temp[] = {
2065	&sensor_dev_attr_temp1_input.dev_attr.attr,
2066	&sensor_dev_attr_temp1_max.dev_attr.attr,
2067	&sensor_dev_attr_temp1_min.dev_attr.attr,
2068	&sensor_dev_attr_temp1_type.dev_attr.attr,
2069	&sensor_dev_attr_temp1_alarm.dev_attr.attr,
2070	&sensor_dev_attr_temp1_offset.dev_attr.attr,	/* 5 */
2071	&sensor_dev_attr_temp1_beep.dev_attr.attr,	/* 6 */
2072
2073	&sensor_dev_attr_temp2_input.dev_attr.attr,	/* 7 */
2074	&sensor_dev_attr_temp2_max.dev_attr.attr,
2075	&sensor_dev_attr_temp2_min.dev_attr.attr,
2076	&sensor_dev_attr_temp2_type.dev_attr.attr,
2077	&sensor_dev_attr_temp2_alarm.dev_attr.attr,
2078	&sensor_dev_attr_temp2_offset.dev_attr.attr,
2079	&sensor_dev_attr_temp2_beep.dev_attr.attr,
2080
2081	&sensor_dev_attr_temp3_input.dev_attr.attr,	/* 14 */
2082	&sensor_dev_attr_temp3_max.dev_attr.attr,
2083	&sensor_dev_attr_temp3_min.dev_attr.attr,
2084	&sensor_dev_attr_temp3_type.dev_attr.attr,
2085	&sensor_dev_attr_temp3_alarm.dev_attr.attr,
2086	&sensor_dev_attr_temp3_offset.dev_attr.attr,
2087	&sensor_dev_attr_temp3_beep.dev_attr.attr,
2088
2089	&sensor_dev_attr_temp4_input.dev_attr.attr,	/* 21 */
2090	&sensor_dev_attr_temp5_input.dev_attr.attr,
2091	&sensor_dev_attr_temp6_input.dev_attr.attr,
2092	NULL
2093};
2094
2095static const struct attribute_group it87_group_temp = {
2096	.attrs = it87_attributes_temp,
2097	.is_visible = it87_temp_is_visible,
2098};
2099
2100static umode_t it87_is_visible(struct kobject *kobj,
2101			       struct attribute *attr, int index)
2102{
2103	struct device *dev = container_of(kobj, struct device, kobj);
2104	struct it87_data *data = dev_get_drvdata(dev);
2105
2106	if ((index == 2 || index == 3) && !data->has_vid)
2107		return 0;
2108
2109	if (index > 3 && !(data->in_internal & BIT(index - 4)))
2110		return 0;
2111
2112	return attr->mode;
2113}
2114
2115static struct attribute *it87_attributes[] = {
2116	&dev_attr_alarms.attr,
2117	&sensor_dev_attr_intrusion0_alarm.dev_attr.attr,
2118	&dev_attr_vrm.attr,				/* 2 */
2119	&dev_attr_cpu0_vid.attr,			/* 3 */
2120	&sensor_dev_attr_in3_label.dev_attr.attr,	/* 4 .. 7 */
2121	&sensor_dev_attr_in7_label.dev_attr.attr,
2122	&sensor_dev_attr_in8_label.dev_attr.attr,
2123	&sensor_dev_attr_in9_label.dev_attr.attr,
2124	NULL
2125};
2126
2127static const struct attribute_group it87_group = {
2128	.attrs = it87_attributes,
2129	.is_visible = it87_is_visible,
2130};
2131
2132static umode_t it87_fan_is_visible(struct kobject *kobj,
2133				   struct attribute *attr, int index)
2134{
2135	struct device *dev = container_of(kobj, struct device, kobj);
2136	struct it87_data *data = dev_get_drvdata(dev);
2137	int i = index / 5;	/* fan index */
2138	int a = index % 5;	/* attribute index */
2139
2140	if (index >= 15) {	/* fan 4..6 don't have divisor attributes */
2141		i = (index - 15) / 4 + 3;
2142		a = (index - 15) % 4;
2143	}
2144
2145	if (!(data->has_fan & BIT(i)))
2146		return 0;
2147
2148	if (a == 3) {				/* beep */
2149		if (!data->has_beep)
2150			return 0;
2151		/* first fan beep attribute is writable */
2152		if (i == __ffs(data->has_fan))
2153			return attr->mode | S_IWUSR;
2154	}
2155
2156	if (a == 4 && has_16bit_fans(data))	/* divisor */
2157		return 0;
2158
2159	return attr->mode;
2160}
2161
2162static struct attribute *it87_attributes_fan[] = {
2163	&sensor_dev_attr_fan1_input.dev_attr.attr,
2164	&sensor_dev_attr_fan1_min.dev_attr.attr,
2165	&sensor_dev_attr_fan1_alarm.dev_attr.attr,
2166	&sensor_dev_attr_fan1_beep.dev_attr.attr,	/* 3 */
2167	&sensor_dev_attr_fan1_div.dev_attr.attr,	/* 4 */
2168
2169	&sensor_dev_attr_fan2_input.dev_attr.attr,
2170	&sensor_dev_attr_fan2_min.dev_attr.attr,
2171	&sensor_dev_attr_fan2_alarm.dev_attr.attr,
2172	&sensor_dev_attr_fan2_beep.dev_attr.attr,
2173	&sensor_dev_attr_fan2_div.dev_attr.attr,	/* 9 */
2174
2175	&sensor_dev_attr_fan3_input.dev_attr.attr,
2176	&sensor_dev_attr_fan3_min.dev_attr.attr,
2177	&sensor_dev_attr_fan3_alarm.dev_attr.attr,
2178	&sensor_dev_attr_fan3_beep.dev_attr.attr,
2179	&sensor_dev_attr_fan3_div.dev_attr.attr,	/* 14 */
2180
2181	&sensor_dev_attr_fan4_input.dev_attr.attr,	/* 15 */
2182	&sensor_dev_attr_fan4_min.dev_attr.attr,
2183	&sensor_dev_attr_fan4_alarm.dev_attr.attr,
2184	&sensor_dev_attr_fan4_beep.dev_attr.attr,
2185
2186	&sensor_dev_attr_fan5_input.dev_attr.attr,	/* 19 */
2187	&sensor_dev_attr_fan5_min.dev_attr.attr,
2188	&sensor_dev_attr_fan5_alarm.dev_attr.attr,
2189	&sensor_dev_attr_fan5_beep.dev_attr.attr,
2190
2191	&sensor_dev_attr_fan6_input.dev_attr.attr,	/* 23 */
2192	&sensor_dev_attr_fan6_min.dev_attr.attr,
2193	&sensor_dev_attr_fan6_alarm.dev_attr.attr,
2194	&sensor_dev_attr_fan6_beep.dev_attr.attr,
2195	NULL
2196};
2197
2198static const struct attribute_group it87_group_fan = {
2199	.attrs = it87_attributes_fan,
2200	.is_visible = it87_fan_is_visible,
2201};
2202
2203static umode_t it87_pwm_is_visible(struct kobject *kobj,
2204				   struct attribute *attr, int index)
2205{
2206	struct device *dev = container_of(kobj, struct device, kobj);
2207	struct it87_data *data = dev_get_drvdata(dev);
2208	int i = index / 4;	/* pwm index */
2209	int a = index % 4;	/* attribute index */
2210
2211	if (!(data->has_pwm & BIT(i)))
2212		return 0;
2213
2214	/* pwmX_auto_channels_temp is only writable if auto pwm is supported */
2215	if (a == 3 && (has_old_autopwm(data) || has_newer_autopwm(data)))
2216		return attr->mode | S_IWUSR;
2217
2218	/* pwm2_freq is writable if there are two pwm frequency selects */
2219	if (has_pwm_freq2(data) && i == 1 && a == 2)
2220		return attr->mode | S_IWUSR;
2221
2222	return attr->mode;
2223}
2224
2225static struct attribute *it87_attributes_pwm[] = {
2226	&sensor_dev_attr_pwm1_enable.dev_attr.attr,
2227	&sensor_dev_attr_pwm1.dev_attr.attr,
2228	&sensor_dev_attr_pwm1_freq.dev_attr.attr,
2229	&sensor_dev_attr_pwm1_auto_channels_temp.dev_attr.attr,
2230
2231	&sensor_dev_attr_pwm2_enable.dev_attr.attr,
2232	&sensor_dev_attr_pwm2.dev_attr.attr,
2233	&sensor_dev_attr_pwm2_freq.dev_attr.attr,
2234	&sensor_dev_attr_pwm2_auto_channels_temp.dev_attr.attr,
2235
2236	&sensor_dev_attr_pwm3_enable.dev_attr.attr,
2237	&sensor_dev_attr_pwm3.dev_attr.attr,
2238	&sensor_dev_attr_pwm3_freq.dev_attr.attr,
2239	&sensor_dev_attr_pwm3_auto_channels_temp.dev_attr.attr,
2240
2241	&sensor_dev_attr_pwm4_enable.dev_attr.attr,
2242	&sensor_dev_attr_pwm4.dev_attr.attr,
2243	&sensor_dev_attr_pwm4_freq.dev_attr.attr,
2244	&sensor_dev_attr_pwm4_auto_channels_temp.dev_attr.attr,
2245
2246	&sensor_dev_attr_pwm5_enable.dev_attr.attr,
2247	&sensor_dev_attr_pwm5.dev_attr.attr,
2248	&sensor_dev_attr_pwm5_freq.dev_attr.attr,
2249	&sensor_dev_attr_pwm5_auto_channels_temp.dev_attr.attr,
2250
2251	&sensor_dev_attr_pwm6_enable.dev_attr.attr,
2252	&sensor_dev_attr_pwm6.dev_attr.attr,
2253	&sensor_dev_attr_pwm6_freq.dev_attr.attr,
2254	&sensor_dev_attr_pwm6_auto_channels_temp.dev_attr.attr,
2255
2256	NULL
2257};
2258
2259static const struct attribute_group it87_group_pwm = {
2260	.attrs = it87_attributes_pwm,
2261	.is_visible = it87_pwm_is_visible,
2262};
2263
2264static umode_t it87_auto_pwm_is_visible(struct kobject *kobj,
2265					struct attribute *attr, int index)
2266{
2267	struct device *dev = container_of(kobj, struct device, kobj);
2268	struct it87_data *data = dev_get_drvdata(dev);
2269	int i = index / 11;	/* pwm index */
2270	int a = index % 11;	/* attribute index */
2271
2272	if (index >= 33) {	/* pwm 4..6 */
2273		i = (index - 33) / 6 + 3;
2274		a = (index - 33) % 6 + 4;
2275	}
2276
2277	if (!(data->has_pwm & BIT(i)))
2278		return 0;
2279
2280	if (has_newer_autopwm(data)) {
2281		if (a < 4)	/* no auto point pwm */
2282			return 0;
2283		if (a == 8)	/* no auto_point4 */
2284			return 0;
2285	}
2286	if (has_old_autopwm(data)) {
2287		if (a >= 9)	/* no pwm_auto_start, pwm_auto_slope */
2288			return 0;
2289	}
2290
2291	return attr->mode;
2292}
2293
2294static struct attribute *it87_attributes_auto_pwm[] = {
2295	&sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
2296	&sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
2297	&sensor_dev_attr_pwm1_auto_point3_pwm.dev_attr.attr,
2298	&sensor_dev_attr_pwm1_auto_point4_pwm.dev_attr.attr,
2299	&sensor_dev_attr_pwm1_auto_point1_temp.dev_attr.attr,
2300	&sensor_dev_attr_pwm1_auto_point1_temp_hyst.dev_attr.attr,
2301	&sensor_dev_attr_pwm1_auto_point2_temp.dev_attr.attr,
2302	&sensor_dev_attr_pwm1_auto_point3_temp.dev_attr.attr,
2303	&sensor_dev_attr_pwm1_auto_point4_temp.dev_attr.attr,
2304	&sensor_dev_attr_pwm1_auto_start.dev_attr.attr,
2305	&sensor_dev_attr_pwm1_auto_slope.dev_attr.attr,
2306
2307	&sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,	/* 11 */
2308	&sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
2309	&sensor_dev_attr_pwm2_auto_point3_pwm.dev_attr.attr,
2310	&sensor_dev_attr_pwm2_auto_point4_pwm.dev_attr.attr,
2311	&sensor_dev_attr_pwm2_auto_point1_temp.dev_attr.attr,
2312	&sensor_dev_attr_pwm2_auto_point1_temp_hyst.dev_attr.attr,
2313	&sensor_dev_attr_pwm2_auto_point2_temp.dev_attr.attr,
2314	&sensor_dev_attr_pwm2_auto_point3_temp.dev_attr.attr,
2315	&sensor_dev_attr_pwm2_auto_point4_temp.dev_attr.attr,
2316	&sensor_dev_attr_pwm2_auto_start.dev_attr.attr,
2317	&sensor_dev_attr_pwm2_auto_slope.dev_attr.attr,
2318
2319	&sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,	/* 22 */
2320	&sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
2321	&sensor_dev_attr_pwm3_auto_point3_pwm.dev_attr.attr,
2322	&sensor_dev_attr_pwm3_auto_point4_pwm.dev_attr.attr,
2323	&sensor_dev_attr_pwm3_auto_point1_temp.dev_attr.attr,
2324	&sensor_dev_attr_pwm3_auto_point1_temp_hyst.dev_attr.attr,
2325	&sensor_dev_attr_pwm3_auto_point2_temp.dev_attr.attr,
2326	&sensor_dev_attr_pwm3_auto_point3_temp.dev_attr.attr,
2327	&sensor_dev_attr_pwm3_auto_point4_temp.dev_attr.attr,
2328	&sensor_dev_attr_pwm3_auto_start.dev_attr.attr,
2329	&sensor_dev_attr_pwm3_auto_slope.dev_attr.attr,
2330
2331	&sensor_dev_attr_pwm4_auto_point1_temp.dev_attr.attr,	/* 33 */
2332	&sensor_dev_attr_pwm4_auto_point1_temp_hyst.dev_attr.attr,
2333	&sensor_dev_attr_pwm4_auto_point2_temp.dev_attr.attr,
2334	&sensor_dev_attr_pwm4_auto_point3_temp.dev_attr.attr,
2335	&sensor_dev_attr_pwm4_auto_start.dev_attr.attr,
2336	&sensor_dev_attr_pwm4_auto_slope.dev_attr.attr,
2337
2338	&sensor_dev_attr_pwm5_auto_point1_temp.dev_attr.attr,
2339	&sensor_dev_attr_pwm5_auto_point1_temp_hyst.dev_attr.attr,
2340	&sensor_dev_attr_pwm5_auto_point2_temp.dev_attr.attr,
2341	&sensor_dev_attr_pwm5_auto_point3_temp.dev_attr.attr,
2342	&sensor_dev_attr_pwm5_auto_start.dev_attr.attr,
2343	&sensor_dev_attr_pwm5_auto_slope.dev_attr.attr,
2344
2345	&sensor_dev_attr_pwm6_auto_point1_temp.dev_attr.attr,
2346	&sensor_dev_attr_pwm6_auto_point1_temp_hyst.dev_attr.attr,
2347	&sensor_dev_attr_pwm6_auto_point2_temp.dev_attr.attr,
2348	&sensor_dev_attr_pwm6_auto_point3_temp.dev_attr.attr,
2349	&sensor_dev_attr_pwm6_auto_start.dev_attr.attr,
2350	&sensor_dev_attr_pwm6_auto_slope.dev_attr.attr,
2351
2352	NULL,
2353};
2354
2355static const struct attribute_group it87_group_auto_pwm = {
2356	.attrs = it87_attributes_auto_pwm,
2357	.is_visible = it87_auto_pwm_is_visible,
2358};
2359
2360/* SuperIO detection - will change isa_address if a chip is found */
2361static int __init it87_find(int sioaddr, unsigned short *address,
2362			    struct it87_sio_data *sio_data)
2363{
2364	int err;
2365	u16 chip_type;
2366	const char *board_vendor, *board_name;
2367	const struct it87_devices *config;
2368
2369	err = superio_enter(sioaddr);
2370	if (err)
2371		return err;
2372
2373	err = -ENODEV;
2374	chip_type = force_id ? force_id : superio_inw(sioaddr, DEVID);
2375
2376	switch (chip_type) {
2377	case IT8705F_DEVID:
2378		sio_data->type = it87;
2379		break;
2380	case IT8712F_DEVID:
2381		sio_data->type = it8712;
2382		break;
2383	case IT8716F_DEVID:
2384	case IT8726F_DEVID:
2385		sio_data->type = it8716;
2386		break;
2387	case IT8718F_DEVID:
2388		sio_data->type = it8718;
2389		break;
2390	case IT8720F_DEVID:
2391		sio_data->type = it8720;
2392		break;
2393	case IT8721F_DEVID:
2394		sio_data->type = it8721;
2395		break;
2396	case IT8728F_DEVID:
2397		sio_data->type = it8728;
2398		break;
2399	case IT8732F_DEVID:
2400		sio_data->type = it8732;
2401		break;
 
 
 
2402	case IT8771E_DEVID:
2403		sio_data->type = it8771;
2404		break;
2405	case IT8772E_DEVID:
2406		sio_data->type = it8772;
2407		break;
2408	case IT8781F_DEVID:
2409		sio_data->type = it8781;
2410		break;
2411	case IT8782F_DEVID:
2412		sio_data->type = it8782;
2413		break;
2414	case IT8783E_DEVID:
2415		sio_data->type = it8783;
2416		break;
2417	case IT8786E_DEVID:
2418		sio_data->type = it8786;
2419		break;
2420	case IT8790E_DEVID:
2421		sio_data->type = it8790;
2422		break;
2423	case IT8603E_DEVID:
2424	case IT8623E_DEVID:
2425		sio_data->type = it8603;
2426		break;
2427	case IT8620E_DEVID:
2428		sio_data->type = it8620;
2429		break;
 
 
 
2430	case IT8628E_DEVID:
2431		sio_data->type = it8628;
2432		break;
2433	case 0xffff:	/* No device at all */
2434		goto exit;
2435	default:
2436		pr_debug("Unsupported chip (DEVID=0x%x)\n", chip_type);
2437		goto exit;
2438	}
2439
2440	superio_select(sioaddr, PME);
2441	if (!(superio_inb(sioaddr, IT87_ACT_REG) & 0x01)) {
2442		pr_info("Device not activated, skipping\n");
2443		goto exit;
2444	}
2445
2446	*address = superio_inw(sioaddr, IT87_BASE_REG) & ~(IT87_EXTENT - 1);
2447	if (*address == 0) {
2448		pr_info("Base address not set, skipping\n");
2449		goto exit;
2450	}
2451
2452	err = 0;
 
2453	sio_data->revision = superio_inb(sioaddr, DEVREV) & 0x0f;
2454	pr_info("Found IT%04x%s chip at 0x%x, revision %d\n", chip_type,
2455		it87_devices[sio_data->type].suffix,
2456		*address, sio_data->revision);
2457
2458	config = &it87_devices[sio_data->type];
2459
2460	/* in7 (VSB or VCCH5V) is always internal on some chips */
2461	if (has_in7_internal(config))
2462		sio_data->internal |= BIT(1);
2463
2464	/* in8 (Vbat) is always internal */
2465	sio_data->internal |= BIT(2);
2466
2467	/* in9 (AVCC3), always internal if supported */
2468	if (has_avcc3(config))
2469		sio_data->internal |= BIT(3); /* in9 is AVCC */
2470	else
2471		sio_data->skip_in |= BIT(9);
2472
2473	if (!has_six_pwm(config))
2474		sio_data->skip_pwm |= BIT(3) | BIT(4) | BIT(5);
 
 
2475
2476	if (!has_vid(config))
2477		sio_data->skip_vid = 1;
2478
2479	/* Read GPIO config and VID value from LDN 7 (GPIO) */
2480	if (sio_data->type == it87) {
2481		/* The IT8705F has a different LD number for GPIO */
2482		superio_select(sioaddr, 5);
2483		sio_data->beep_pin = superio_inb(sioaddr,
2484						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2485	} else if (sio_data->type == it8783) {
2486		int reg25, reg27, reg2a, reg2c, regef;
2487
2488		superio_select(sioaddr, GPIO);
2489
2490		reg25 = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2491		reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2492		reg2a = superio_inb(sioaddr, IT87_SIO_PINX1_REG);
2493		reg2c = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2494		regef = superio_inb(sioaddr, IT87_SIO_SPI_REG);
2495
2496		/* Check if fan3 is there or not */
2497		if ((reg27 & BIT(0)) || !(reg2c & BIT(2)))
2498			sio_data->skip_fan |= BIT(2);
2499		if ((reg25 & BIT(4)) ||
2500		    (!(reg2a & BIT(1)) && (regef & BIT(0))))
2501			sio_data->skip_pwm |= BIT(2);
2502
2503		/* Check if fan2 is there or not */
2504		if (reg27 & BIT(7))
2505			sio_data->skip_fan |= BIT(1);
2506		if (reg27 & BIT(3))
2507			sio_data->skip_pwm |= BIT(1);
2508
2509		/* VIN5 */
2510		if ((reg27 & BIT(0)) || (reg2c & BIT(2)))
2511			sio_data->skip_in |= BIT(5); /* No VIN5 */
2512
2513		/* VIN6 */
2514		if (reg27 & BIT(1))
2515			sio_data->skip_in |= BIT(6); /* No VIN6 */
2516
2517		/*
2518		 * VIN7
2519		 * Does not depend on bit 2 of Reg2C, contrary to datasheet.
2520		 */
2521		if (reg27 & BIT(2)) {
2522			/*
2523			 * The data sheet is a bit unclear regarding the
2524			 * internal voltage divider for VCCH5V. It says
2525			 * "This bit enables and switches VIN7 (pin 91) to the
2526			 * internal voltage divider for VCCH5V".
2527			 * This is different to other chips, where the internal
2528			 * voltage divider would connect VIN7 to an internal
2529			 * voltage source. Maybe that is the case here as well.
2530			 *
2531			 * Since we don't know for sure, re-route it if that is
2532			 * not the case, and ask the user to report if the
2533			 * resulting voltage is sane.
2534			 */
2535			if (!(reg2c & BIT(1))) {
2536				reg2c |= BIT(1);
2537				superio_outb(sioaddr, IT87_SIO_PINX2_REG,
2538					     reg2c);
 
2539				pr_notice("Routing internal VCCH5V to in7.\n");
2540			}
2541			pr_notice("in7 routed to internal voltage divider, with external pin disabled.\n");
2542			pr_notice("Please report if it displays a reasonable voltage.\n");
2543		}
2544
2545		if (reg2c & BIT(0))
2546			sio_data->internal |= BIT(0);
2547		if (reg2c & BIT(1))
2548			sio_data->internal |= BIT(1);
2549
2550		sio_data->beep_pin = superio_inb(sioaddr,
2551						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2552	} else if (sio_data->type == it8603) {
2553		int reg27, reg29;
2554
2555		superio_select(sioaddr, GPIO);
2556
2557		reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2558
2559		/* Check if fan3 is there or not */
2560		if (reg27 & BIT(6))
2561			sio_data->skip_pwm |= BIT(2);
2562		if (reg27 & BIT(7))
2563			sio_data->skip_fan |= BIT(2);
2564
2565		/* Check if fan2 is there or not */
2566		reg29 = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2567		if (reg29 & BIT(1))
2568			sio_data->skip_pwm |= BIT(1);
2569		if (reg29 & BIT(2))
2570			sio_data->skip_fan |= BIT(1);
2571
2572		sio_data->skip_in |= BIT(5); /* No VIN5 */
2573		sio_data->skip_in |= BIT(6); /* No VIN6 */
2574
2575		sio_data->beep_pin = superio_inb(sioaddr,
2576						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2577	} else if (sio_data->type == it8620 || sio_data->type == it8628) {
2578		int reg;
2579
2580		superio_select(sioaddr, GPIO);
2581
2582		/* Check for pwm5 */
2583		reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2584		if (reg & BIT(6))
2585			sio_data->skip_pwm |= BIT(4);
2586
2587		/* Check for fan4, fan5 */
2588		reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
2589		if (!(reg & BIT(5)))
2590			sio_data->skip_fan |= BIT(3);
2591		if (!(reg & BIT(4)))
2592			sio_data->skip_fan |= BIT(4);
2593
2594		/* Check for pwm3, fan3 */
2595		reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2596		if (reg & BIT(6))
2597			sio_data->skip_pwm |= BIT(2);
2598		if (reg & BIT(7))
2599			sio_data->skip_fan |= BIT(2);
2600
2601		/* Check for pwm4 */
2602		reg = superio_inb(sioaddr, IT87_SIO_GPIO4_REG);
2603		if (!(reg & BIT(2)))
2604			sio_data->skip_pwm |= BIT(3);
2605
2606		/* Check for pwm2, fan2 */
2607		reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2608		if (reg & BIT(1))
2609			sio_data->skip_pwm |= BIT(1);
2610		if (reg & BIT(2))
2611			sio_data->skip_fan |= BIT(1);
2612		/* Check for pwm6, fan6 */
2613		if (!(reg & BIT(7))) {
2614			sio_data->skip_pwm |= BIT(5);
2615			sio_data->skip_fan |= BIT(5);
2616		}
2617
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2618		sio_data->beep_pin = superio_inb(sioaddr,
2619						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2620	} else {
2621		int reg;
2622		bool uart6;
2623
2624		superio_select(sioaddr, GPIO);
2625
2626		/* Check for fan4, fan5 */
2627		if (has_five_fans(config)) {
2628			reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
2629			switch (sio_data->type) {
2630			case it8718:
2631				if (reg & BIT(5))
2632					sio_data->skip_fan |= BIT(3);
2633				if (reg & BIT(4))
2634					sio_data->skip_fan |= BIT(4);
2635				break;
2636			case it8720:
2637			case it8721:
2638			case it8728:
2639				if (!(reg & BIT(5)))
2640					sio_data->skip_fan |= BIT(3);
2641				if (!(reg & BIT(4)))
2642					sio_data->skip_fan |= BIT(4);
2643				break;
2644			default:
2645				break;
2646			}
2647		}
2648
2649		reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2650		if (!sio_data->skip_vid) {
2651			/* We need at least 4 VID pins */
2652			if (reg & 0x0f) {
2653				pr_info("VID is disabled (pins used for GPIO)\n");
2654				sio_data->skip_vid = 1;
2655			}
2656		}
2657
2658		/* Check if fan3 is there or not */
2659		if (reg & BIT(6))
2660			sio_data->skip_pwm |= BIT(2);
2661		if (reg & BIT(7))
2662			sio_data->skip_fan |= BIT(2);
2663
2664		/* Check if fan2 is there or not */
2665		reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2666		if (reg & BIT(1))
2667			sio_data->skip_pwm |= BIT(1);
2668		if (reg & BIT(2))
2669			sio_data->skip_fan |= BIT(1);
2670
2671		if ((sio_data->type == it8718 || sio_data->type == it8720) &&
2672		    !(sio_data->skip_vid))
2673			sio_data->vid_value = superio_inb(sioaddr,
2674							  IT87_SIO_VID_REG);
2675
2676		reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2677
2678		uart6 = sio_data->type == it8782 && (reg & BIT(2));
2679
2680		/*
2681		 * The IT8720F has no VIN7 pin, so VCCH should always be
2682		 * routed internally to VIN7 with an internal divider.
2683		 * Curiously, there still is a configuration bit to control
2684		 * this, which means it can be set incorrectly. And even
2685		 * more curiously, many boards out there are improperly
2686		 * configured, even though the IT8720F datasheet claims
2687		 * that the internal routing of VCCH to VIN7 is the default
2688		 * setting. So we force the internal routing in this case.
2689		 *
2690		 * On IT8782F, VIN7 is multiplexed with one of the UART6 pins.
2691		 * If UART6 is enabled, re-route VIN7 to the internal divider
2692		 * if that is not already the case.
2693		 */
2694		if ((sio_data->type == it8720 || uart6) && !(reg & BIT(1))) {
2695			reg |= BIT(1);
2696			superio_outb(sioaddr, IT87_SIO_PINX2_REG, reg);
2697			pr_notice("Routing internal VCCH to in7\n");
 
2698		}
2699		if (reg & BIT(0))
2700			sio_data->internal |= BIT(0);
2701		if (reg & BIT(1))
2702			sio_data->internal |= BIT(1);
2703
2704		/*
2705		 * On IT8782F, UART6 pins overlap with VIN5, VIN6, and VIN7.
2706		 * While VIN7 can be routed to the internal voltage divider,
2707		 * VIN5 and VIN6 are not available if UART6 is enabled.
2708		 *
2709		 * Also, temp3 is not available if UART6 is enabled and TEMPIN3
2710		 * is the temperature source. Since we can not read the
2711		 * temperature source here, skip_temp is preliminary.
2712		 */
2713		if (uart6) {
2714			sio_data->skip_in |= BIT(5) | BIT(6);
2715			sio_data->skip_temp |= BIT(2);
2716		}
2717
2718		sio_data->beep_pin = superio_inb(sioaddr,
2719						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2720	}
2721	if (sio_data->beep_pin)
2722		pr_info("Beeping is supported\n");
2723
2724	/* Disable specific features based on DMI strings */
2725	board_vendor = dmi_get_system_info(DMI_BOARD_VENDOR);
2726	board_name = dmi_get_system_info(DMI_BOARD_NAME);
2727	if (board_vendor && board_name) {
2728		if (strcmp(board_vendor, "nVIDIA") == 0 &&
2729		    strcmp(board_name, "FN68PT") == 0) {
2730			/*
2731			 * On the Shuttle SN68PT, FAN_CTL2 is apparently not
2732			 * connected to a fan, but to something else. One user
2733			 * has reported instant system power-off when changing
2734			 * the PWM2 duty cycle, so we disable it.
2735			 * I use the board name string as the trigger in case
2736			 * the same board is ever used in other systems.
2737			 */
2738			pr_info("Disabling pwm2 due to hardware constraints\n");
2739			sio_data->skip_pwm = BIT(1);
2740		}
2741	}
2742
2743exit:
2744	superio_exit(sioaddr);
2745	return err;
2746}
2747
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2748/* Called when we have found a new IT87. */
2749static void it87_init_device(struct platform_device *pdev)
2750{
2751	struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
2752	struct it87_data *data = platform_get_drvdata(pdev);
2753	int tmp, i;
2754	u8 mask;
2755
2756	/*
2757	 * For each PWM channel:
2758	 * - If it is in automatic mode, setting to manual mode should set
2759	 *   the fan to full speed by default.
2760	 * - If it is in manual mode, we need a mapping to temperature
2761	 *   channels to use when later setting to automatic mode later.
2762	 *   Use a 1:1 mapping by default (we are clueless.)
2763	 * In both cases, the value can (and should) be changed by the user
2764	 * prior to switching to a different mode.
2765	 * Note that this is no longer needed for the IT8721F and later, as
2766	 * these have separate registers for the temperature mapping and the
2767	 * manual duty cycle.
2768	 */
2769	for (i = 0; i < NUM_AUTO_PWM; i++) {
2770		data->pwm_temp_map[i] = i;
2771		data->pwm_duty[i] = 0x7f;	/* Full speed */
2772		data->auto_pwm[i][3] = 0x7f;	/* Full speed, hard-coded */
2773	}
2774
2775	/*
2776	 * Some chips seem to have default value 0xff for all limit
2777	 * registers. For low voltage limits it makes no sense and triggers
2778	 * alarms, so change to 0 instead. For high temperature limits, it
2779	 * means -1 degree C, which surprisingly doesn't trigger an alarm,
2780	 * but is still confusing, so change to 127 degrees C.
2781	 */
2782	for (i = 0; i < NUM_VIN_LIMIT; i++) {
2783		tmp = it87_read_value(data, IT87_REG_VIN_MIN(i));
2784		if (tmp == 0xff)
2785			it87_write_value(data, IT87_REG_VIN_MIN(i), 0);
2786	}
2787	for (i = 0; i < NUM_TEMP_LIMIT; i++) {
2788		tmp = it87_read_value(data, IT87_REG_TEMP_HIGH(i));
2789		if (tmp == 0xff)
2790			it87_write_value(data, IT87_REG_TEMP_HIGH(i), 127);
2791	}
2792
2793	/*
2794	 * Temperature channels are not forcibly enabled, as they can be
2795	 * set to two different sensor types and we can't guess which one
2796	 * is correct for a given system. These channels can be enabled at
2797	 * run-time through the temp{1-3}_type sysfs accessors if needed.
2798	 */
2799
2800	/* Check if voltage monitors are reset manually or by some reason */
2801	tmp = it87_read_value(data, IT87_REG_VIN_ENABLE);
2802	if ((tmp & 0xff) == 0) {
2803		/* Enable all voltage monitors */
2804		it87_write_value(data, IT87_REG_VIN_ENABLE, 0xff);
2805	}
2806
2807	/* Check if tachometers are reset manually or by some reason */
2808	mask = 0x70 & ~(sio_data->skip_fan << 4);
2809	data->fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
2810	if ((data->fan_main_ctrl & mask) == 0) {
2811		/* Enable all fan tachometers */
2812		data->fan_main_ctrl |= mask;
2813		it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
2814				 data->fan_main_ctrl);
2815	}
2816	data->has_fan = (data->fan_main_ctrl >> 4) & 0x07;
2817
2818	tmp = it87_read_value(data, IT87_REG_FAN_16BIT);
2819
2820	/* Set tachometers to 16-bit mode if needed */
2821	if (has_fan16_config(data)) {
2822		if (~tmp & 0x07 & data->has_fan) {
2823			dev_dbg(&pdev->dev,
2824				"Setting fan1-3 to 16-bit mode\n");
2825			it87_write_value(data, IT87_REG_FAN_16BIT,
2826					 tmp | 0x07);
2827		}
2828	}
2829
2830	/* Check for additional fans */
2831	if (has_five_fans(data)) {
 
 
2832		if (tmp & BIT(4))
2833			data->has_fan |= BIT(3); /* fan4 enabled */
2834		if (tmp & BIT(5))
2835			data->has_fan |= BIT(4); /* fan5 enabled */
2836		if (has_six_fans(data) && (tmp & BIT(2)))
2837			data->has_fan |= BIT(5); /* fan6 enabled */
2838	}
2839
2840	/* Fan input pins may be used for alternative functions */
2841	data->has_fan &= ~sio_data->skip_fan;
2842
2843	/* Check if pwm5, pwm6 are enabled */
2844	if (has_six_pwm(data)) {
2845		/* The following code may be IT8620E specific */
2846		tmp = it87_read_value(data, IT87_REG_FAN_DIV);
2847		if ((tmp & 0xc0) == 0xc0)
2848			sio_data->skip_pwm |= BIT(4);
2849		if (!(tmp & BIT(3)))
2850			sio_data->skip_pwm |= BIT(5);
2851	}
2852
2853	/* Start monitoring */
2854	it87_write_value(data, IT87_REG_CONFIG,
2855			 (it87_read_value(data, IT87_REG_CONFIG) & 0x3e)
2856			 | (update_vbat ? 0x41 : 0x01));
2857}
2858
2859/* Return 1 if and only if the PWM interface is safe to use */
2860static int it87_check_pwm(struct device *dev)
2861{
2862	struct it87_data *data = dev_get_drvdata(dev);
2863	/*
2864	 * Some BIOSes fail to correctly configure the IT87 fans. All fans off
2865	 * and polarity set to active low is sign that this is the case so we
2866	 * disable pwm control to protect the user.
2867	 */
2868	int tmp = it87_read_value(data, IT87_REG_FAN_CTL);
2869
2870	if ((tmp & 0x87) == 0) {
2871		if (fix_pwm_polarity) {
2872			/*
2873			 * The user asks us to attempt a chip reconfiguration.
2874			 * This means switching to active high polarity and
2875			 * inverting all fan speed values.
2876			 */
2877			int i;
2878			u8 pwm[3];
2879
2880			for (i = 0; i < ARRAY_SIZE(pwm); i++)
2881				pwm[i] = it87_read_value(data,
2882							 IT87_REG_PWM[i]);
2883
2884			/*
2885			 * If any fan is in automatic pwm mode, the polarity
2886			 * might be correct, as suspicious as it seems, so we
2887			 * better don't change anything (but still disable the
2888			 * PWM interface).
2889			 */
2890			if (!((pwm[0] | pwm[1] | pwm[2]) & 0x80)) {
2891				dev_info(dev,
2892					 "Reconfiguring PWM to active high polarity\n");
2893				it87_write_value(data, IT87_REG_FAN_CTL,
2894						 tmp | 0x87);
2895				for (i = 0; i < 3; i++)
2896					it87_write_value(data,
2897							 IT87_REG_PWM[i],
2898							 0x7f & ~pwm[i]);
2899				return 1;
2900			}
2901
2902			dev_info(dev,
2903				 "PWM configuration is too broken to be fixed\n");
2904		}
2905
2906		dev_info(dev,
2907			 "Detected broken BIOS defaults, disabling PWM interface\n");
2908		return 0;
2909	} else if (fix_pwm_polarity) {
2910		dev_info(dev,
2911			 "PWM configuration looks sane, won't touch\n");
2912	}
2913
2914	return 1;
2915}
2916
2917static int it87_probe(struct platform_device *pdev)
2918{
2919	struct it87_data *data;
2920	struct resource *res;
2921	struct device *dev = &pdev->dev;
2922	struct it87_sio_data *sio_data = dev_get_platdata(dev);
2923	int enable_pwm_interface;
2924	struct device *hwmon_dev;
2925
2926	res = platform_get_resource(pdev, IORESOURCE_IO, 0);
2927	if (!devm_request_region(&pdev->dev, res->start, IT87_EC_EXTENT,
2928				 DRVNAME)) {
2929		dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
2930			(unsigned long)res->start,
2931			(unsigned long)(res->start + IT87_EC_EXTENT - 1));
2932		return -EBUSY;
2933	}
2934
2935	data = devm_kzalloc(&pdev->dev, sizeof(struct it87_data), GFP_KERNEL);
2936	if (!data)
2937		return -ENOMEM;
2938
2939	data->addr = res->start;
 
2940	data->type = sio_data->type;
2941	data->features = it87_devices[sio_data->type].features;
2942	data->peci_mask = it87_devices[sio_data->type].peci_mask;
2943	data->old_peci_mask = it87_devices[sio_data->type].old_peci_mask;
2944	/*
2945	 * IT8705F Datasheet 0.4.1, 3h == Version G.
2946	 * IT8712F Datasheet 0.9.1, section 8.3.5 indicates 8h == Version J.
2947	 * These are the first revisions with 16-bit tachometer support.
2948	 */
2949	switch (data->type) {
2950	case it87:
2951		if (sio_data->revision >= 0x03) {
2952			data->features &= ~FEAT_OLD_AUTOPWM;
2953			data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS;
2954		}
2955		break;
2956	case it8712:
2957		if (sio_data->revision >= 0x08) {
2958			data->features &= ~FEAT_OLD_AUTOPWM;
2959			data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS |
2960					  FEAT_FIVE_FANS;
2961		}
2962		break;
2963	default:
2964		break;
2965	}
2966
2967	/* Now, we do the remaining detection. */
2968	if ((it87_read_value(data, IT87_REG_CONFIG) & 0x80) ||
2969	    it87_read_value(data, IT87_REG_CHIPID) != 0x90)
2970		return -ENODEV;
2971
2972	platform_set_drvdata(pdev, data);
2973
2974	mutex_init(&data->update_lock);
2975
2976	/* Check PWM configuration */
2977	enable_pwm_interface = it87_check_pwm(dev);
 
 
 
2978
2979	/* Starting with IT8721F, we handle scaling of internal voltages */
2980	if (has_12mv_adc(data)) {
2981		if (sio_data->internal & BIT(0))
2982			data->in_scaled |= BIT(3);	/* in3 is AVCC */
2983		if (sio_data->internal & BIT(1))
2984			data->in_scaled |= BIT(7);	/* in7 is VSB */
2985		if (sio_data->internal & BIT(2))
2986			data->in_scaled |= BIT(8);	/* in8 is Vbat */
2987		if (sio_data->internal & BIT(3))
2988			data->in_scaled |= BIT(9);	/* in9 is AVCC */
2989	} else if (sio_data->type == it8781 || sio_data->type == it8782 ||
2990		   sio_data->type == it8783) {
2991		if (sio_data->internal & BIT(0))
2992			data->in_scaled |= BIT(3);	/* in3 is VCC5V */
2993		if (sio_data->internal & BIT(1))
2994			data->in_scaled |= BIT(7);	/* in7 is VCCH5V */
2995	}
2996
2997	data->has_temp = 0x07;
2998	if (sio_data->skip_temp & BIT(2)) {
2999		if (sio_data->type == it8782 &&
3000		    !(it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x80))
3001			data->has_temp &= ~BIT(2);
3002	}
3003
3004	data->in_internal = sio_data->internal;
 
3005	data->has_in = 0x3ff & ~sio_data->skip_in;
3006
3007	if (has_six_temp(data)) {
3008		u8 reg = it87_read_value(data, IT87_REG_TEMP456_ENABLE);
3009
3010		/* Check for additional temperature sensors */
3011		if ((reg & 0x03) >= 0x02)
3012			data->has_temp |= BIT(3);
3013		if (((reg >> 2) & 0x03) >= 0x02)
3014			data->has_temp |= BIT(4);
3015		if (((reg >> 4) & 0x03) >= 0x02)
3016			data->has_temp |= BIT(5);
3017
3018		/* Check for additional voltage sensors */
3019		if ((reg & 0x03) == 0x01)
3020			data->has_in |= BIT(10);
3021		if (((reg >> 2) & 0x03) == 0x01)
3022			data->has_in |= BIT(11);
3023		if (((reg >> 4) & 0x03) == 0x01)
3024			data->has_in |= BIT(12);
3025	}
3026
3027	data->has_beep = !!sio_data->beep_pin;
3028
3029	/* Initialize the IT87 chip */
3030	it87_init_device(pdev);
3031
3032	if (!sio_data->skip_vid) {
3033		data->has_vid = true;
3034		data->vrm = vid_which_vrm();
3035		/* VID reading from Super-I/O config space if available */
3036		data->vid = sio_data->vid_value;
3037	}
3038
3039	/* Prepare for sysfs hooks */
3040	data->groups[0] = &it87_group;
3041	data->groups[1] = &it87_group_in;
3042	data->groups[2] = &it87_group_temp;
3043	data->groups[3] = &it87_group_fan;
3044
3045	if (enable_pwm_interface) {
3046		data->has_pwm = BIT(ARRAY_SIZE(IT87_REG_PWM)) - 1;
3047		data->has_pwm &= ~sio_data->skip_pwm;
3048
3049		data->groups[4] = &it87_group_pwm;
3050		if (has_old_autopwm(data) || has_newer_autopwm(data))
3051			data->groups[5] = &it87_group_auto_pwm;
3052	}
3053
3054	hwmon_dev = devm_hwmon_device_register_with_groups(dev,
3055					it87_devices[sio_data->type].name,
3056					data, data->groups);
3057	return PTR_ERR_OR_ZERO(hwmon_dev);
3058}
3059
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3060static struct platform_driver it87_driver = {
3061	.driver = {
3062		.name	= DRVNAME,
 
3063	},
3064	.probe	= it87_probe,
3065};
3066
3067static int __init it87_device_add(int index, unsigned short address,
3068				  const struct it87_sio_data *sio_data)
3069{
3070	struct platform_device *pdev;
3071	struct resource res = {
3072		.start	= address + IT87_EC_OFFSET,
3073		.end	= address + IT87_EC_OFFSET + IT87_EC_EXTENT - 1,
3074		.name	= DRVNAME,
3075		.flags	= IORESOURCE_IO,
3076	};
3077	int err;
3078
3079	err = acpi_check_resource_conflict(&res);
3080	if (err)
3081		return err;
3082
3083	pdev = platform_device_alloc(DRVNAME, address);
3084	if (!pdev)
3085		return -ENOMEM;
3086
3087	err = platform_device_add_resources(pdev, &res, 1);
3088	if (err) {
3089		pr_err("Device resource addition failed (%d)\n", err);
3090		goto exit_device_put;
3091	}
3092
3093	err = platform_device_add_data(pdev, sio_data,
3094				       sizeof(struct it87_sio_data));
3095	if (err) {
3096		pr_err("Platform data allocation failed\n");
3097		goto exit_device_put;
3098	}
3099
3100	err = platform_device_add(pdev);
3101	if (err) {
3102		pr_err("Device addition failed (%d)\n", err);
3103		goto exit_device_put;
3104	}
3105
3106	it87_pdev[index] = pdev;
3107	return 0;
3108
3109exit_device_put:
3110	platform_device_put(pdev);
3111	return err;
3112}
3113
3114static int __init sm_it87_init(void)
3115{
3116	int sioaddr[2] = { REG_2E, REG_4E };
3117	struct it87_sio_data sio_data;
3118	unsigned short isa_address;
3119	bool found = false;
3120	int i, err;
3121
3122	err = platform_driver_register(&it87_driver);
3123	if (err)
3124		return err;
3125
3126	for (i = 0; i < ARRAY_SIZE(sioaddr); i++) {
3127		memset(&sio_data, 0, sizeof(struct it87_sio_data));
3128		isa_address = 0;
3129		err = it87_find(sioaddr[i], &isa_address, &sio_data);
3130		if (err || isa_address == 0)
3131			continue;
 
 
 
 
 
 
3132
3133		err = it87_device_add(i, isa_address, &sio_data);
3134		if (err)
3135			goto exit_dev_unregister;
 
3136		found = true;
 
 
 
 
 
 
 
3137	}
3138
3139	if (!found) {
3140		err = -ENODEV;
3141		goto exit_unregister;
3142	}
3143	return 0;
3144
3145exit_dev_unregister:
3146	/* NULL check handled by platform_device_unregister */
3147	platform_device_unregister(it87_pdev[0]);
3148exit_unregister:
3149	platform_driver_unregister(&it87_driver);
3150	return err;
3151}
3152
3153static void __exit sm_it87_exit(void)
3154{
3155	/* NULL check handled by platform_device_unregister */
3156	platform_device_unregister(it87_pdev[1]);
3157	platform_device_unregister(it87_pdev[0]);
3158	platform_driver_unregister(&it87_driver);
3159}
3160
3161MODULE_AUTHOR("Chris Gauthron, Jean Delvare <jdelvare@suse.de>");
3162MODULE_DESCRIPTION("IT8705F/IT871xF/IT872xF hardware monitoring driver");
3163module_param(update_vbat, bool, 0);
3164MODULE_PARM_DESC(update_vbat, "Update vbat if set else return powerup value");
3165module_param(fix_pwm_polarity, bool, 0);
3166MODULE_PARM_DESC(fix_pwm_polarity,
3167		 "Force PWM polarity to active high (DANGEROUS)");
3168MODULE_LICENSE("GPL");
3169
3170module_init(sm_it87_init);
3171module_exit(sm_it87_exit);
v4.17
   1/*
   2 *  it87.c - Part of lm_sensors, Linux kernel modules for hardware
   3 *           monitoring.
   4 *
   5 *  The IT8705F is an LPC-based Super I/O part that contains UARTs, a
   6 *  parallel port, an IR port, a MIDI port, a floppy controller, etc., in
   7 *  addition to an Environment Controller (Enhanced Hardware Monitor and
   8 *  Fan Controller)
   9 *
  10 *  This driver supports only the Environment Controller in the IT8705F and
  11 *  similar parts.  The other devices are supported by different drivers.
  12 *
  13 *  Supports: IT8603E  Super I/O chip w/LPC interface
  14 *            IT8620E  Super I/O chip w/LPC interface
  15 *            IT8622E  Super I/O chip w/LPC interface
  16 *            IT8623E  Super I/O chip w/LPC interface
  17 *            IT8628E  Super I/O chip w/LPC interface
  18 *            IT8705F  Super I/O chip w/LPC interface
  19 *            IT8712F  Super I/O chip w/LPC interface
  20 *            IT8716F  Super I/O chip w/LPC interface
  21 *            IT8718F  Super I/O chip w/LPC interface
  22 *            IT8720F  Super I/O chip w/LPC interface
  23 *            IT8721F  Super I/O chip w/LPC interface
  24 *            IT8726F  Super I/O chip w/LPC interface
  25 *            IT8728F  Super I/O chip w/LPC interface
  26 *            IT8732F  Super I/O chip w/LPC interface
  27 *            IT8758E  Super I/O chip w/LPC interface
  28 *            IT8771E  Super I/O chip w/LPC interface
  29 *            IT8772E  Super I/O chip w/LPC interface
  30 *            IT8781F  Super I/O chip w/LPC interface
  31 *            IT8782F  Super I/O chip w/LPC interface
  32 *            IT8783E/F Super I/O chip w/LPC interface
  33 *            IT8786E  Super I/O chip w/LPC interface
  34 *            IT8790E  Super I/O chip w/LPC interface
  35 *            IT8792E  Super I/O chip w/LPC interface
  36 *            Sis950   A clone of the IT8705F
  37 *
  38 *  Copyright (C) 2001 Chris Gauthron
  39 *  Copyright (C) 2005-2010 Jean Delvare <jdelvare@suse.de>
  40 *
  41 *  This program is free software; you can redistribute it and/or modify
  42 *  it under the terms of the GNU General Public License as published by
  43 *  the Free Software Foundation; either version 2 of the License, or
  44 *  (at your option) any later version.
  45 *
  46 *  This program is distributed in the hope that it will be useful,
  47 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
  48 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  49 *  GNU General Public License for more details.
  50 */
  51
  52#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  53
  54#include <linux/bitops.h>
  55#include <linux/module.h>
  56#include <linux/init.h>
  57#include <linux/slab.h>
  58#include <linux/jiffies.h>
  59#include <linux/platform_device.h>
  60#include <linux/hwmon.h>
  61#include <linux/hwmon-sysfs.h>
  62#include <linux/hwmon-vid.h>
  63#include <linux/err.h>
  64#include <linux/mutex.h>
  65#include <linux/sysfs.h>
  66#include <linux/string.h>
  67#include <linux/dmi.h>
  68#include <linux/acpi.h>
  69#include <linux/io.h>
  70
  71#define DRVNAME "it87"
  72
  73enum chips { it87, it8712, it8716, it8718, it8720, it8721, it8728, it8732,
  74	     it8771, it8772, it8781, it8782, it8783, it8786, it8790,
  75	     it8792, it8603, it8620, it8622, it8628 };
  76
  77static unsigned short force_id;
  78module_param(force_id, ushort, 0);
  79MODULE_PARM_DESC(force_id, "Override the detected device ID");
  80
  81static struct platform_device *it87_pdev[2];
  82
  83#define	REG_2E	0x2e	/* The register to read/write */
  84#define	REG_4E	0x4e	/* Secondary register to read/write */
  85
  86#define	DEV	0x07	/* Register: Logical device select */
  87#define PME	0x04	/* The device with the fan registers in it */
  88
  89/* The device with the IT8718F/IT8720F VID value in it */
  90#define GPIO	0x07
  91
  92#define	DEVID	0x20	/* Register: Device ID */
  93#define	DEVREV	0x22	/* Register: Device Revision */
  94
  95static inline int superio_inb(int ioreg, int reg)
  96{
  97	outb(reg, ioreg);
  98	return inb(ioreg + 1);
  99}
 100
 101static inline void superio_outb(int ioreg, int reg, int val)
 102{
 103	outb(reg, ioreg);
 104	outb(val, ioreg + 1);
 105}
 106
 107static int superio_inw(int ioreg, int reg)
 108{
 109	int val;
 110
 111	outb(reg++, ioreg);
 112	val = inb(ioreg + 1) << 8;
 113	outb(reg, ioreg);
 114	val |= inb(ioreg + 1);
 115	return val;
 116}
 117
 118static inline void superio_select(int ioreg, int ldn)
 119{
 120	outb(DEV, ioreg);
 121	outb(ldn, ioreg + 1);
 122}
 123
 124static inline int superio_enter(int ioreg)
 125{
 126	/*
 127	 * Try to reserve ioreg and ioreg + 1 for exclusive access.
 128	 */
 129	if (!request_muxed_region(ioreg, 2, DRVNAME))
 130		return -EBUSY;
 131
 132	outb(0x87, ioreg);
 133	outb(0x01, ioreg);
 134	outb(0x55, ioreg);
 135	outb(ioreg == REG_4E ? 0xaa : 0x55, ioreg);
 136	return 0;
 137}
 138
 139static inline void superio_exit(int ioreg)
 140{
 141	outb(0x02, ioreg);
 142	outb(0x02, ioreg + 1);
 143	release_region(ioreg, 2);
 144}
 145
 146/* Logical device 4 registers */
 147#define IT8712F_DEVID 0x8712
 148#define IT8705F_DEVID 0x8705
 149#define IT8716F_DEVID 0x8716
 150#define IT8718F_DEVID 0x8718
 151#define IT8720F_DEVID 0x8720
 152#define IT8721F_DEVID 0x8721
 153#define IT8726F_DEVID 0x8726
 154#define IT8728F_DEVID 0x8728
 155#define IT8732F_DEVID 0x8732
 156#define IT8792E_DEVID 0x8733
 157#define IT8771E_DEVID 0x8771
 158#define IT8772E_DEVID 0x8772
 159#define IT8781F_DEVID 0x8781
 160#define IT8782F_DEVID 0x8782
 161#define IT8783E_DEVID 0x8783
 162#define IT8786E_DEVID 0x8786
 163#define IT8790E_DEVID 0x8790
 164#define IT8603E_DEVID 0x8603
 165#define IT8620E_DEVID 0x8620
 166#define IT8622E_DEVID 0x8622
 167#define IT8623E_DEVID 0x8623
 168#define IT8628E_DEVID 0x8628
 169#define IT87_ACT_REG  0x30
 170#define IT87_BASE_REG 0x60
 171
 172/* Logical device 7 registers (IT8712F and later) */
 173#define IT87_SIO_GPIO1_REG	0x25
 174#define IT87_SIO_GPIO2_REG	0x26
 175#define IT87_SIO_GPIO3_REG	0x27
 176#define IT87_SIO_GPIO4_REG	0x28
 177#define IT87_SIO_GPIO5_REG	0x29
 178#define IT87_SIO_PINX1_REG	0x2a	/* Pin selection */
 179#define IT87_SIO_PINX2_REG	0x2c	/* Pin selection */
 180#define IT87_SIO_SPI_REG	0xef	/* SPI function pin select */
 181#define IT87_SIO_VID_REG	0xfc	/* VID value */
 182#define IT87_SIO_BEEP_PIN_REG	0xf6	/* Beep pin mapping */
 183
 184/* Update battery voltage after every reading if true */
 185static bool update_vbat;
 186
 187/* Not all BIOSes properly configure the PWM registers */
 188static bool fix_pwm_polarity;
 189
 190/* Many IT87 constants specified below */
 191
 192/* Length of ISA address segment */
 193#define IT87_EXTENT 8
 194
 195/* Length of ISA address segment for Environmental Controller */
 196#define IT87_EC_EXTENT 2
 197
 198/* Offset of EC registers from ISA base address */
 199#define IT87_EC_OFFSET 5
 200
 201/* Where are the ISA address/data registers relative to the EC base address */
 202#define IT87_ADDR_REG_OFFSET 0
 203#define IT87_DATA_REG_OFFSET 1
 204
 205/*----- The IT87 registers -----*/
 206
 207#define IT87_REG_CONFIG        0x00
 208
 209#define IT87_REG_ALARM1        0x01
 210#define IT87_REG_ALARM2        0x02
 211#define IT87_REG_ALARM3        0x03
 212
 213/*
 214 * The IT8718F and IT8720F have the VID value in a different register, in
 215 * Super-I/O configuration space.
 216 */
 217#define IT87_REG_VID           0x0a
 218/*
 219 * The IT8705F and IT8712F earlier than revision 0x08 use register 0x0b
 220 * for fan divisors. Later IT8712F revisions must use 16-bit tachometer
 221 * mode.
 222 */
 223#define IT87_REG_FAN_DIV       0x0b
 224#define IT87_REG_FAN_16BIT     0x0c
 225
 226/*
 227 * Monitors:
 228 * - up to 13 voltage (0 to 7, battery, avcc, 10 to 12)
 229 * - up to 6 temp (1 to 6)
 230 * - up to 6 fan (1 to 6)
 231 */
 232
 233static const u8 IT87_REG_FAN[]         = { 0x0d, 0x0e, 0x0f, 0x80, 0x82, 0x4c };
 234static const u8 IT87_REG_FAN_MIN[]     = { 0x10, 0x11, 0x12, 0x84, 0x86, 0x4e };
 235static const u8 IT87_REG_FANX[]        = { 0x18, 0x19, 0x1a, 0x81, 0x83, 0x4d };
 236static const u8 IT87_REG_FANX_MIN[]    = { 0x1b, 0x1c, 0x1d, 0x85, 0x87, 0x4f };
 237static const u8 IT87_REG_TEMP_OFFSET[] = { 0x56, 0x57, 0x59 };
 238
 239#define IT87_REG_FAN_MAIN_CTRL 0x13
 240#define IT87_REG_FAN_CTL       0x14
 241static const u8 IT87_REG_PWM[]         = { 0x15, 0x16, 0x17, 0x7f, 0xa7, 0xaf };
 242static const u8 IT87_REG_PWM_DUTY[]    = { 0x63, 0x6b, 0x73, 0x7b, 0xa3, 0xab };
 243
 244static const u8 IT87_REG_VIN[]	= { 0x20, 0x21, 0x22, 0x23, 0x24, 0x25, 0x26,
 245				    0x27, 0x28, 0x2f, 0x2c, 0x2d, 0x2e };
 246
 247#define IT87_REG_TEMP(nr)      (0x29 + (nr))
 248
 249#define IT87_REG_VIN_MAX(nr)   (0x30 + (nr) * 2)
 250#define IT87_REG_VIN_MIN(nr)   (0x31 + (nr) * 2)
 251#define IT87_REG_TEMP_HIGH(nr) (0x40 + (nr) * 2)
 252#define IT87_REG_TEMP_LOW(nr)  (0x41 + (nr) * 2)
 253
 254#define IT87_REG_VIN_ENABLE    0x50
 255#define IT87_REG_TEMP_ENABLE   0x51
 256#define IT87_REG_TEMP_EXTRA    0x55
 257#define IT87_REG_BEEP_ENABLE   0x5c
 258
 259#define IT87_REG_CHIPID        0x58
 260
 261static const u8 IT87_REG_AUTO_BASE[] = { 0x60, 0x68, 0x70, 0x78, 0xa0, 0xa8 };
 262
 263#define IT87_REG_AUTO_TEMP(nr, i) (IT87_REG_AUTO_BASE[nr] + (i))
 264#define IT87_REG_AUTO_PWM(nr, i)  (IT87_REG_AUTO_BASE[nr] + 5 + (i))
 265
 266#define IT87_REG_TEMP456_ENABLE	0x77
 267
 268#define NUM_VIN			ARRAY_SIZE(IT87_REG_VIN)
 269#define NUM_VIN_LIMIT		8
 270#define NUM_TEMP		6
 271#define NUM_TEMP_OFFSET		ARRAY_SIZE(IT87_REG_TEMP_OFFSET)
 272#define NUM_TEMP_LIMIT		3
 273#define NUM_FAN			ARRAY_SIZE(IT87_REG_FAN)
 274#define NUM_FAN_DIV		3
 275#define NUM_PWM			ARRAY_SIZE(IT87_REG_PWM)
 276#define NUM_AUTO_PWM		ARRAY_SIZE(IT87_REG_PWM)
 277
 278struct it87_devices {
 279	const char *name;
 280	const char * const suffix;
 281	u32 features;
 282	u8 peci_mask;
 283	u8 old_peci_mask;
 284};
 285
 286#define FEAT_12MV_ADC		BIT(0)
 287#define FEAT_NEWER_AUTOPWM	BIT(1)
 288#define FEAT_OLD_AUTOPWM	BIT(2)
 289#define FEAT_16BIT_FANS		BIT(3)
 290#define FEAT_TEMP_OFFSET	BIT(4)
 291#define FEAT_TEMP_PECI		BIT(5)
 292#define FEAT_TEMP_OLD_PECI	BIT(6)
 293#define FEAT_FAN16_CONFIG	BIT(7)	/* Need to enable 16-bit fans */
 294#define FEAT_FIVE_FANS		BIT(8)	/* Supports five fans */
 295#define FEAT_VID		BIT(9)	/* Set if chip supports VID */
 296#define FEAT_IN7_INTERNAL	BIT(10)	/* Set if in7 is internal */
 297#define FEAT_SIX_FANS		BIT(11)	/* Supports six fans */
 298#define FEAT_10_9MV_ADC		BIT(12)
 299#define FEAT_AVCC3		BIT(13)	/* Chip supports in9/AVCC3 */
 300#define FEAT_FIVE_PWM		BIT(14)	/* Chip supports 5 pwm chn */
 301#define FEAT_SIX_PWM		BIT(15)	/* Chip supports 6 pwm chn */
 302#define FEAT_PWM_FREQ2		BIT(16)	/* Separate pwm freq 2 */
 303#define FEAT_SIX_TEMP		BIT(17)	/* Up to 6 temp sensors */
 304#define FEAT_VIN3_5V		BIT(18)	/* VIN3 connected to +5V */
 305
 306static const struct it87_devices it87_devices[] = {
 307	[it87] = {
 308		.name = "it87",
 309		.suffix = "F",
 310		.features = FEAT_OLD_AUTOPWM,	/* may need to overwrite */
 311	},
 312	[it8712] = {
 313		.name = "it8712",
 314		.suffix = "F",
 315		.features = FEAT_OLD_AUTOPWM | FEAT_VID,
 316						/* may need to overwrite */
 317	},
 318	[it8716] = {
 319		.name = "it8716",
 320		.suffix = "F",
 321		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
 322		  | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_PWM_FREQ2,
 323	},
 324	[it8718] = {
 325		.name = "it8718",
 326		.suffix = "F",
 327		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
 328		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
 329		  | FEAT_PWM_FREQ2,
 330		.old_peci_mask = 0x4,
 331	},
 332	[it8720] = {
 333		.name = "it8720",
 334		.suffix = "F",
 335		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
 336		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
 337		  | FEAT_PWM_FREQ2,
 338		.old_peci_mask = 0x4,
 339	},
 340	[it8721] = {
 341		.name = "it8721",
 342		.suffix = "F",
 343		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 344		  | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
 345		  | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_IN7_INTERNAL
 346		  | FEAT_PWM_FREQ2,
 347		.peci_mask = 0x05,
 348		.old_peci_mask = 0x02,	/* Actually reports PCH */
 349	},
 350	[it8728] = {
 351		.name = "it8728",
 352		.suffix = "F",
 353		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 354		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
 355		  | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2,
 356		.peci_mask = 0x07,
 357	},
 358	[it8732] = {
 359		.name = "it8732",
 360		.suffix = "F",
 361		.features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
 362		  | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
 363		  | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL,
 364		.peci_mask = 0x07,
 365		.old_peci_mask = 0x02,	/* Actually reports PCH */
 366	},
 367	[it8771] = {
 368		.name = "it8771",
 369		.suffix = "E",
 370		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 371		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 372		  | FEAT_PWM_FREQ2,
 373				/* PECI: guesswork */
 374				/* 12mV ADC (OHM) */
 375				/* 16 bit fans (OHM) */
 376				/* three fans, always 16 bit (guesswork) */
 377		.peci_mask = 0x07,
 378	},
 379	[it8772] = {
 380		.name = "it8772",
 381		.suffix = "E",
 382		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 383		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 384		  | FEAT_PWM_FREQ2,
 385				/* PECI (coreboot) */
 386				/* 12mV ADC (HWSensors4, OHM) */
 387				/* 16 bit fans (HWSensors4, OHM) */
 388				/* three fans, always 16 bit (datasheet) */
 389		.peci_mask = 0x07,
 390	},
 391	[it8781] = {
 392		.name = "it8781",
 393		.suffix = "F",
 394		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
 395		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
 396		.old_peci_mask = 0x4,
 397	},
 398	[it8782] = {
 399		.name = "it8782",
 400		.suffix = "F",
 401		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
 402		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
 403		.old_peci_mask = 0x4,
 404	},
 405	[it8783] = {
 406		.name = "it8783",
 407		.suffix = "E/F",
 408		.features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
 409		  | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
 410		.old_peci_mask = 0x4,
 411	},
 412	[it8786] = {
 413		.name = "it8786",
 414		.suffix = "E",
 415		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 416		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 417		  | FEAT_PWM_FREQ2,
 418		.peci_mask = 0x07,
 419	},
 420	[it8790] = {
 421		.name = "it8790",
 422		.suffix = "E",
 423		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 424		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 425		  | FEAT_PWM_FREQ2,
 426		.peci_mask = 0x07,
 427	},
 428	[it8792] = {
 429		.name = "it8792",
 430		.suffix = "E",
 431		.features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
 432		  | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
 433		  | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL,
 434		.peci_mask = 0x07,
 435		.old_peci_mask = 0x02,	/* Actually reports PCH */
 436	},
 437	[it8603] = {
 438		.name = "it8603",
 439		.suffix = "E",
 440		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 441		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
 442		  | FEAT_AVCC3 | FEAT_PWM_FREQ2,
 443		.peci_mask = 0x07,
 444	},
 445	[it8620] = {
 446		.name = "it8620",
 447		.suffix = "E",
 448		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 449		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
 450		  | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
 451		  | FEAT_SIX_TEMP | FEAT_VIN3_5V,
 452		.peci_mask = 0x07,
 453	},
 454	[it8622] = {
 455		.name = "it8622",
 456		.suffix = "E",
 457		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 458		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
 459		  | FEAT_FIVE_PWM | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2
 460		  | FEAT_AVCC3 | FEAT_VIN3_5V,
 461		.peci_mask = 0x07,
 462	},
 463	[it8628] = {
 464		.name = "it8628",
 465		.suffix = "E",
 466		.features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
 467		  | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
 468		  | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2
 469		  | FEAT_SIX_TEMP | FEAT_VIN3_5V,
 470		.peci_mask = 0x07,
 471	},
 472};
 473
 474#define has_16bit_fans(data)	((data)->features & FEAT_16BIT_FANS)
 475#define has_12mv_adc(data)	((data)->features & FEAT_12MV_ADC)
 476#define has_10_9mv_adc(data)	((data)->features & FEAT_10_9MV_ADC)
 477#define has_newer_autopwm(data)	((data)->features & FEAT_NEWER_AUTOPWM)
 478#define has_old_autopwm(data)	((data)->features & FEAT_OLD_AUTOPWM)
 479#define has_temp_offset(data)	((data)->features & FEAT_TEMP_OFFSET)
 480#define has_temp_peci(data, nr)	(((data)->features & FEAT_TEMP_PECI) && \
 481				 ((data)->peci_mask & BIT(nr)))
 482#define has_temp_old_peci(data, nr) \
 483				(((data)->features & FEAT_TEMP_OLD_PECI) && \
 484				 ((data)->old_peci_mask & BIT(nr)))
 485#define has_fan16_config(data)	((data)->features & FEAT_FAN16_CONFIG)
 486#define has_five_fans(data)	((data)->features & (FEAT_FIVE_FANS | \
 487						     FEAT_SIX_FANS))
 488#define has_vid(data)		((data)->features & FEAT_VID)
 489#define has_in7_internal(data)	((data)->features & FEAT_IN7_INTERNAL)
 490#define has_six_fans(data)	((data)->features & FEAT_SIX_FANS)
 491#define has_avcc3(data)		((data)->features & FEAT_AVCC3)
 492#define has_five_pwm(data)	((data)->features & (FEAT_FIVE_PWM \
 493						     | FEAT_SIX_PWM))
 494#define has_six_pwm(data)	((data)->features & FEAT_SIX_PWM)
 495#define has_pwm_freq2(data)	((data)->features & FEAT_PWM_FREQ2)
 496#define has_six_temp(data)	((data)->features & FEAT_SIX_TEMP)
 497#define has_vin3_5v(data)	((data)->features & FEAT_VIN3_5V)
 498
 499struct it87_sio_data {
 500	int sioaddr;
 501	enum chips type;
 502	/* Values read from Super-I/O config space */
 503	u8 revision;
 504	u8 vid_value;
 505	u8 beep_pin;
 506	u8 internal;	/* Internal sensors can be labeled */
 507	bool need_in7_reroute;
 508	/* Features skipped based on config or DMI */
 509	u16 skip_in;
 510	u8 skip_vid;
 511	u8 skip_fan;
 512	u8 skip_pwm;
 513	u8 skip_temp;
 514};
 515
 516/*
 517 * For each registered chip, we need to keep some data in memory.
 518 * The structure is dynamically allocated.
 519 */
 520struct it87_data {
 521	const struct attribute_group *groups[7];
 522	int sioaddr;
 523	enum chips type;
 524	u32 features;
 525	u8 peci_mask;
 526	u8 old_peci_mask;
 527
 528	unsigned short addr;
 529	const char *name;
 530	struct mutex update_lock;
 531	char valid;		/* !=0 if following fields are valid */
 532	unsigned long last_updated;	/* In jiffies */
 533
 534	u16 in_scaled;		/* Internal voltage sensors are scaled */
 535	u16 in_internal;	/* Bitfield, internal sensors (for labels) */
 536	u16 has_in;		/* Bitfield, voltage sensors enabled */
 537	u8 in[NUM_VIN][3];		/* [nr][0]=in, [1]=min, [2]=max */
 538	bool need_in7_reroute;
 539	u8 has_fan;		/* Bitfield, fans enabled */
 540	u16 fan[NUM_FAN][2];	/* Register values, [nr][0]=fan, [1]=min */
 541	u8 has_temp;		/* Bitfield, temp sensors enabled */
 542	s8 temp[NUM_TEMP][4];	/* [nr][0]=temp, [1]=min, [2]=max, [3]=offset */
 543	u8 sensor;		/* Register value (IT87_REG_TEMP_ENABLE) */
 544	u8 extra;		/* Register value (IT87_REG_TEMP_EXTRA) */
 545	u8 fan_div[NUM_FAN_DIV];/* Register encoding, shifted right */
 546	bool has_vid;		/* True if VID supported */
 547	u8 vid;			/* Register encoding, combined */
 548	u8 vrm;
 549	u32 alarms;		/* Register encoding, combined */
 550	bool has_beep;		/* true if beep supported */
 551	u8 beeps;		/* Register encoding */
 552	u8 fan_main_ctrl;	/* Register value */
 553	u8 fan_ctl;		/* Register value */
 554
 555	/*
 556	 * The following 3 arrays correspond to the same registers up to
 557	 * the IT8720F. The meaning of bits 6-0 depends on the value of bit
 558	 * 7, and we want to preserve settings on mode changes, so we have
 559	 * to track all values separately.
 560	 * Starting with the IT8721F, the manual PWM duty cycles are stored
 561	 * in separate registers (8-bit values), so the separate tracking
 562	 * is no longer needed, but it is still done to keep the driver
 563	 * simple.
 564	 */
 565	u8 has_pwm;		/* Bitfield, pwm control enabled */
 566	u8 pwm_ctrl[NUM_PWM];	/* Register value */
 567	u8 pwm_duty[NUM_PWM];	/* Manual PWM value set by user */
 568	u8 pwm_temp_map[NUM_PWM];/* PWM to temp. chan. mapping (bits 1-0) */
 569
 570	/* Automatic fan speed control registers */
 571	u8 auto_pwm[NUM_AUTO_PWM][4];	/* [nr][3] is hard-coded */
 572	s8 auto_temp[NUM_AUTO_PWM][5];	/* [nr][0] is point1_temp_hyst */
 573};
 574
 575static int adc_lsb(const struct it87_data *data, int nr)
 576{
 577	int lsb;
 578
 579	if (has_12mv_adc(data))
 580		lsb = 120;
 581	else if (has_10_9mv_adc(data))
 582		lsb = 109;
 583	else
 584		lsb = 160;
 585	if (data->in_scaled & BIT(nr))
 586		lsb <<= 1;
 587	return lsb;
 588}
 589
 590static u8 in_to_reg(const struct it87_data *data, int nr, long val)
 591{
 592	val = DIV_ROUND_CLOSEST(val * 10, adc_lsb(data, nr));
 593	return clamp_val(val, 0, 255);
 594}
 595
 596static int in_from_reg(const struct it87_data *data, int nr, int val)
 597{
 598	return DIV_ROUND_CLOSEST(val * adc_lsb(data, nr), 10);
 599}
 600
 601static inline u8 FAN_TO_REG(long rpm, int div)
 602{
 603	if (rpm == 0)
 604		return 255;
 605	rpm = clamp_val(rpm, 1, 1000000);
 606	return clamp_val((1350000 + rpm * div / 2) / (rpm * div), 1, 254);
 607}
 608
 609static inline u16 FAN16_TO_REG(long rpm)
 610{
 611	if (rpm == 0)
 612		return 0xffff;
 613	return clamp_val((1350000 + rpm) / (rpm * 2), 1, 0xfffe);
 614}
 615
 616#define FAN_FROM_REG(val, div) ((val) == 0 ? -1 : (val) == 255 ? 0 : \
 617				1350000 / ((val) * (div)))
 618/* The divider is fixed to 2 in 16-bit mode */
 619#define FAN16_FROM_REG(val) ((val) == 0 ? -1 : (val) == 0xffff ? 0 : \
 620			     1350000 / ((val) * 2))
 621
 622#define TEMP_TO_REG(val) (clamp_val(((val) < 0 ? (((val) - 500) / 1000) : \
 623				    ((val) + 500) / 1000), -128, 127))
 624#define TEMP_FROM_REG(val) ((val) * 1000)
 625
 626static u8 pwm_to_reg(const struct it87_data *data, long val)
 627{
 628	if (has_newer_autopwm(data))
 629		return val;
 630	else
 631		return val >> 1;
 632}
 633
 634static int pwm_from_reg(const struct it87_data *data, u8 reg)
 635{
 636	if (has_newer_autopwm(data))
 637		return reg;
 638	else
 639		return (reg & 0x7f) << 1;
 640}
 641
 642static int DIV_TO_REG(int val)
 643{
 644	int answer = 0;
 645
 646	while (answer < 7 && (val >>= 1))
 647		answer++;
 648	return answer;
 649}
 650
 651#define DIV_FROM_REG(val) BIT(val)
 652
 653/*
 654 * PWM base frequencies. The frequency has to be divided by either 128 or 256,
 655 * depending on the chip type, to calculate the actual PWM frequency.
 656 *
 657 * Some of the chip datasheets suggest a base frequency of 51 kHz instead
 658 * of 750 kHz for the slowest base frequency, resulting in a PWM frequency
 659 * of 200 Hz. Sometimes both PWM frequency select registers are affected,
 660 * sometimes just one. It is unknown if this is a datasheet error or real,
 661 * so this is ignored for now.
 662 */
 663static const unsigned int pwm_freq[8] = {
 664	48000000,
 665	24000000,
 666	12000000,
 667	8000000,
 668	6000000,
 669	3000000,
 670	1500000,
 671	750000,
 672};
 673
 674/*
 675 * Must be called with data->update_lock held, except during initialization.
 676 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
 677 * would slow down the IT87 access and should not be necessary.
 678 */
 679static int it87_read_value(struct it87_data *data, u8 reg)
 680{
 681	outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
 682	return inb_p(data->addr + IT87_DATA_REG_OFFSET);
 683}
 684
 685/*
 686 * Must be called with data->update_lock held, except during initialization.
 687 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
 688 * would slow down the IT87 access and should not be necessary.
 689 */
 690static void it87_write_value(struct it87_data *data, u8 reg, u8 value)
 691{
 692	outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
 693	outb_p(value, data->addr + IT87_DATA_REG_OFFSET);
 694}
 695
 696static void it87_update_pwm_ctrl(struct it87_data *data, int nr)
 697{
 698	data->pwm_ctrl[nr] = it87_read_value(data, IT87_REG_PWM[nr]);
 699	if (has_newer_autopwm(data)) {
 700		data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
 701		data->pwm_duty[nr] = it87_read_value(data,
 702						     IT87_REG_PWM_DUTY[nr]);
 703	} else {
 704		if (data->pwm_ctrl[nr] & 0x80)	/* Automatic mode */
 705			data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
 706		else				/* Manual mode */
 707			data->pwm_duty[nr] = data->pwm_ctrl[nr] & 0x7f;
 708	}
 709
 710	if (has_old_autopwm(data)) {
 711		int i;
 712
 713		for (i = 0; i < 5 ; i++)
 714			data->auto_temp[nr][i] = it87_read_value(data,
 715						IT87_REG_AUTO_TEMP(nr, i));
 716		for (i = 0; i < 3 ; i++)
 717			data->auto_pwm[nr][i] = it87_read_value(data,
 718						IT87_REG_AUTO_PWM(nr, i));
 719	} else if (has_newer_autopwm(data)) {
 720		int i;
 721
 722		/*
 723		 * 0: temperature hysteresis (base + 5)
 724		 * 1: fan off temperature (base + 0)
 725		 * 2: fan start temperature (base + 1)
 726		 * 3: fan max temperature (base + 2)
 727		 */
 728		data->auto_temp[nr][0] =
 729			it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 5));
 730
 731		for (i = 0; i < 3 ; i++)
 732			data->auto_temp[nr][i + 1] =
 733				it87_read_value(data,
 734						IT87_REG_AUTO_TEMP(nr, i));
 735		/*
 736		 * 0: start pwm value (base + 3)
 737		 * 1: pwm slope (base + 4, 1/8th pwm)
 738		 */
 739		data->auto_pwm[nr][0] =
 740			it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 3));
 741		data->auto_pwm[nr][1] =
 742			it87_read_value(data, IT87_REG_AUTO_TEMP(nr, 4));
 743	}
 744}
 745
 746static struct it87_data *it87_update_device(struct device *dev)
 747{
 748	struct it87_data *data = dev_get_drvdata(dev);
 749	int i;
 750
 751	mutex_lock(&data->update_lock);
 752
 753	if (time_after(jiffies, data->last_updated + HZ + HZ / 2) ||
 754	    !data->valid) {
 755		if (update_vbat) {
 756			/*
 757			 * Cleared after each update, so reenable.  Value
 758			 * returned by this read will be previous value
 759			 */
 760			it87_write_value(data, IT87_REG_CONFIG,
 761				it87_read_value(data, IT87_REG_CONFIG) | 0x40);
 762		}
 763		for (i = 0; i < NUM_VIN; i++) {
 764			if (!(data->has_in & BIT(i)))
 765				continue;
 766
 767			data->in[i][0] =
 768				it87_read_value(data, IT87_REG_VIN[i]);
 769
 770			/* VBAT and AVCC don't have limit registers */
 771			if (i >= NUM_VIN_LIMIT)
 772				continue;
 773
 774			data->in[i][1] =
 775				it87_read_value(data, IT87_REG_VIN_MIN(i));
 776			data->in[i][2] =
 777				it87_read_value(data, IT87_REG_VIN_MAX(i));
 778		}
 779
 780		for (i = 0; i < NUM_FAN; i++) {
 781			/* Skip disabled fans */
 782			if (!(data->has_fan & BIT(i)))
 783				continue;
 784
 785			data->fan[i][1] =
 786				it87_read_value(data, IT87_REG_FAN_MIN[i]);
 787			data->fan[i][0] = it87_read_value(data,
 788				       IT87_REG_FAN[i]);
 789			/* Add high byte if in 16-bit mode */
 790			if (has_16bit_fans(data)) {
 791				data->fan[i][0] |= it87_read_value(data,
 792						IT87_REG_FANX[i]) << 8;
 793				data->fan[i][1] |= it87_read_value(data,
 794						IT87_REG_FANX_MIN[i]) << 8;
 795			}
 796		}
 797		for (i = 0; i < NUM_TEMP; i++) {
 798			if (!(data->has_temp & BIT(i)))
 799				continue;
 800			data->temp[i][0] =
 801				it87_read_value(data, IT87_REG_TEMP(i));
 802
 803			if (has_temp_offset(data) && i < NUM_TEMP_OFFSET)
 804				data->temp[i][3] =
 805				  it87_read_value(data,
 806						  IT87_REG_TEMP_OFFSET[i]);
 807
 808			if (i >= NUM_TEMP_LIMIT)
 809				continue;
 810
 811			data->temp[i][1] =
 812				it87_read_value(data, IT87_REG_TEMP_LOW(i));
 813			data->temp[i][2] =
 814				it87_read_value(data, IT87_REG_TEMP_HIGH(i));
 815		}
 816
 817		/* Newer chips don't have clock dividers */
 818		if ((data->has_fan & 0x07) && !has_16bit_fans(data)) {
 819			i = it87_read_value(data, IT87_REG_FAN_DIV);
 820			data->fan_div[0] = i & 0x07;
 821			data->fan_div[1] = (i >> 3) & 0x07;
 822			data->fan_div[2] = (i & 0x40) ? 3 : 1;
 823		}
 824
 825		data->alarms =
 826			it87_read_value(data, IT87_REG_ALARM1) |
 827			(it87_read_value(data, IT87_REG_ALARM2) << 8) |
 828			(it87_read_value(data, IT87_REG_ALARM3) << 16);
 829		data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
 830
 831		data->fan_main_ctrl = it87_read_value(data,
 832				IT87_REG_FAN_MAIN_CTRL);
 833		data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL);
 834		for (i = 0; i < NUM_PWM; i++) {
 835			if (!(data->has_pwm & BIT(i)))
 836				continue;
 837			it87_update_pwm_ctrl(data, i);
 838		}
 839
 840		data->sensor = it87_read_value(data, IT87_REG_TEMP_ENABLE);
 841		data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
 842		/*
 843		 * The IT8705F does not have VID capability.
 844		 * The IT8718F and later don't use IT87_REG_VID for the
 845		 * same purpose.
 846		 */
 847		if (data->type == it8712 || data->type == it8716) {
 848			data->vid = it87_read_value(data, IT87_REG_VID);
 849			/*
 850			 * The older IT8712F revisions had only 5 VID pins,
 851			 * but we assume it is always safe to read 6 bits.
 852			 */
 853			data->vid &= 0x3f;
 854		}
 855		data->last_updated = jiffies;
 856		data->valid = 1;
 857	}
 858
 859	mutex_unlock(&data->update_lock);
 860
 861	return data;
 862}
 863
 864static ssize_t show_in(struct device *dev, struct device_attribute *attr,
 865		       char *buf)
 866{
 867	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
 868	struct it87_data *data = it87_update_device(dev);
 869	int index = sattr->index;
 870	int nr = sattr->nr;
 871
 872	return sprintf(buf, "%d\n", in_from_reg(data, nr, data->in[nr][index]));
 873}
 874
 875static ssize_t set_in(struct device *dev, struct device_attribute *attr,
 876		      const char *buf, size_t count)
 877{
 878	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
 879	struct it87_data *data = dev_get_drvdata(dev);
 880	int index = sattr->index;
 881	int nr = sattr->nr;
 882	unsigned long val;
 883
 884	if (kstrtoul(buf, 10, &val) < 0)
 885		return -EINVAL;
 886
 887	mutex_lock(&data->update_lock);
 888	data->in[nr][index] = in_to_reg(data, nr, val);
 889	it87_write_value(data,
 890			 index == 1 ? IT87_REG_VIN_MIN(nr)
 891				    : IT87_REG_VIN_MAX(nr),
 892			 data->in[nr][index]);
 893	mutex_unlock(&data->update_lock);
 894	return count;
 895}
 896
 897static SENSOR_DEVICE_ATTR_2(in0_input, S_IRUGO, show_in, NULL, 0, 0);
 898static SENSOR_DEVICE_ATTR_2(in0_min, S_IRUGO | S_IWUSR, show_in, set_in,
 899			    0, 1);
 900static SENSOR_DEVICE_ATTR_2(in0_max, S_IRUGO | S_IWUSR, show_in, set_in,
 901			    0, 2);
 902
 903static SENSOR_DEVICE_ATTR_2(in1_input, S_IRUGO, show_in, NULL, 1, 0);
 904static SENSOR_DEVICE_ATTR_2(in1_min, S_IRUGO | S_IWUSR, show_in, set_in,
 905			    1, 1);
 906static SENSOR_DEVICE_ATTR_2(in1_max, S_IRUGO | S_IWUSR, show_in, set_in,
 907			    1, 2);
 908
 909static SENSOR_DEVICE_ATTR_2(in2_input, S_IRUGO, show_in, NULL, 2, 0);
 910static SENSOR_DEVICE_ATTR_2(in2_min, S_IRUGO | S_IWUSR, show_in, set_in,
 911			    2, 1);
 912static SENSOR_DEVICE_ATTR_2(in2_max, S_IRUGO | S_IWUSR, show_in, set_in,
 913			    2, 2);
 914
 915static SENSOR_DEVICE_ATTR_2(in3_input, S_IRUGO, show_in, NULL, 3, 0);
 916static SENSOR_DEVICE_ATTR_2(in3_min, S_IRUGO | S_IWUSR, show_in, set_in,
 917			    3, 1);
 918static SENSOR_DEVICE_ATTR_2(in3_max, S_IRUGO | S_IWUSR, show_in, set_in,
 919			    3, 2);
 920
 921static SENSOR_DEVICE_ATTR_2(in4_input, S_IRUGO, show_in, NULL, 4, 0);
 922static SENSOR_DEVICE_ATTR_2(in4_min, S_IRUGO | S_IWUSR, show_in, set_in,
 923			    4, 1);
 924static SENSOR_DEVICE_ATTR_2(in4_max, S_IRUGO | S_IWUSR, show_in, set_in,
 925			    4, 2);
 926
 927static SENSOR_DEVICE_ATTR_2(in5_input, S_IRUGO, show_in, NULL, 5, 0);
 928static SENSOR_DEVICE_ATTR_2(in5_min, S_IRUGO | S_IWUSR, show_in, set_in,
 929			    5, 1);
 930static SENSOR_DEVICE_ATTR_2(in5_max, S_IRUGO | S_IWUSR, show_in, set_in,
 931			    5, 2);
 932
 933static SENSOR_DEVICE_ATTR_2(in6_input, S_IRUGO, show_in, NULL, 6, 0);
 934static SENSOR_DEVICE_ATTR_2(in6_min, S_IRUGO | S_IWUSR, show_in, set_in,
 935			    6, 1);
 936static SENSOR_DEVICE_ATTR_2(in6_max, S_IRUGO | S_IWUSR, show_in, set_in,
 937			    6, 2);
 938
 939static SENSOR_DEVICE_ATTR_2(in7_input, S_IRUGO, show_in, NULL, 7, 0);
 940static SENSOR_DEVICE_ATTR_2(in7_min, S_IRUGO | S_IWUSR, show_in, set_in,
 941			    7, 1);
 942static SENSOR_DEVICE_ATTR_2(in7_max, S_IRUGO | S_IWUSR, show_in, set_in,
 943			    7, 2);
 944
 945static SENSOR_DEVICE_ATTR_2(in8_input, S_IRUGO, show_in, NULL, 8, 0);
 946static SENSOR_DEVICE_ATTR_2(in9_input, S_IRUGO, show_in, NULL, 9, 0);
 947static SENSOR_DEVICE_ATTR_2(in10_input, S_IRUGO, show_in, NULL, 10, 0);
 948static SENSOR_DEVICE_ATTR_2(in11_input, S_IRUGO, show_in, NULL, 11, 0);
 949static SENSOR_DEVICE_ATTR_2(in12_input, S_IRUGO, show_in, NULL, 12, 0);
 950
 951/* Up to 6 temperatures */
 952static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
 953			 char *buf)
 954{
 955	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
 956	int nr = sattr->nr;
 957	int index = sattr->index;
 958	struct it87_data *data = it87_update_device(dev);
 959
 960	return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index]));
 961}
 962
 963static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
 964			const char *buf, size_t count)
 965{
 966	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
 967	int nr = sattr->nr;
 968	int index = sattr->index;
 969	struct it87_data *data = dev_get_drvdata(dev);
 970	long val;
 971	u8 reg, regval;
 972
 973	if (kstrtol(buf, 10, &val) < 0)
 974		return -EINVAL;
 975
 976	mutex_lock(&data->update_lock);
 977
 978	switch (index) {
 979	default:
 980	case 1:
 981		reg = IT87_REG_TEMP_LOW(nr);
 982		break;
 983	case 2:
 984		reg = IT87_REG_TEMP_HIGH(nr);
 985		break;
 986	case 3:
 987		regval = it87_read_value(data, IT87_REG_BEEP_ENABLE);
 988		if (!(regval & 0x80)) {
 989			regval |= 0x80;
 990			it87_write_value(data, IT87_REG_BEEP_ENABLE, regval);
 991		}
 992		data->valid = 0;
 993		reg = IT87_REG_TEMP_OFFSET[nr];
 994		break;
 995	}
 996
 997	data->temp[nr][index] = TEMP_TO_REG(val);
 998	it87_write_value(data, reg, data->temp[nr][index]);
 999	mutex_unlock(&data->update_lock);
1000	return count;
1001}
1002
1003static SENSOR_DEVICE_ATTR_2(temp1_input, S_IRUGO, show_temp, NULL, 0, 0);
1004static SENSOR_DEVICE_ATTR_2(temp1_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
1005			    0, 1);
1006static SENSOR_DEVICE_ATTR_2(temp1_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
1007			    0, 2);
1008static SENSOR_DEVICE_ATTR_2(temp1_offset, S_IRUGO | S_IWUSR, show_temp,
1009			    set_temp, 0, 3);
1010static SENSOR_DEVICE_ATTR_2(temp2_input, S_IRUGO, show_temp, NULL, 1, 0);
1011static SENSOR_DEVICE_ATTR_2(temp2_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
1012			    1, 1);
1013static SENSOR_DEVICE_ATTR_2(temp2_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
1014			    1, 2);
1015static SENSOR_DEVICE_ATTR_2(temp2_offset, S_IRUGO | S_IWUSR, show_temp,
1016			    set_temp, 1, 3);
1017static SENSOR_DEVICE_ATTR_2(temp3_input, S_IRUGO, show_temp, NULL, 2, 0);
1018static SENSOR_DEVICE_ATTR_2(temp3_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
1019			    2, 1);
1020static SENSOR_DEVICE_ATTR_2(temp3_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
1021			    2, 2);
1022static SENSOR_DEVICE_ATTR_2(temp3_offset, S_IRUGO | S_IWUSR, show_temp,
1023			    set_temp, 2, 3);
1024static SENSOR_DEVICE_ATTR_2(temp4_input, S_IRUGO, show_temp, NULL, 3, 0);
1025static SENSOR_DEVICE_ATTR_2(temp5_input, S_IRUGO, show_temp, NULL, 4, 0);
1026static SENSOR_DEVICE_ATTR_2(temp6_input, S_IRUGO, show_temp, NULL, 5, 0);
1027
1028static ssize_t show_temp_type(struct device *dev, struct device_attribute *attr,
1029			      char *buf)
1030{
1031	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1032	int nr = sensor_attr->index;
1033	struct it87_data *data = it87_update_device(dev);
1034	u8 reg = data->sensor;	    /* In case value is updated while used */
1035	u8 extra = data->extra;
1036
1037	if ((has_temp_peci(data, nr) && (reg >> 6 == nr + 1)) ||
1038	    (has_temp_old_peci(data, nr) && (extra & 0x80)))
1039		return sprintf(buf, "6\n");  /* Intel PECI */
1040	if (reg & (1 << nr))
1041		return sprintf(buf, "3\n");  /* thermal diode */
1042	if (reg & (8 << nr))
1043		return sprintf(buf, "4\n");  /* thermistor */
1044	return sprintf(buf, "0\n");      /* disabled */
1045}
1046
1047static ssize_t set_temp_type(struct device *dev, struct device_attribute *attr,
1048			     const char *buf, size_t count)
1049{
1050	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1051	int nr = sensor_attr->index;
1052
1053	struct it87_data *data = dev_get_drvdata(dev);
1054	long val;
1055	u8 reg, extra;
1056
1057	if (kstrtol(buf, 10, &val) < 0)
1058		return -EINVAL;
1059
1060	reg = it87_read_value(data, IT87_REG_TEMP_ENABLE);
1061	reg &= ~(1 << nr);
1062	reg &= ~(8 << nr);
1063	if (has_temp_peci(data, nr) && (reg >> 6 == nr + 1 || val == 6))
1064		reg &= 0x3f;
1065	extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
1066	if (has_temp_old_peci(data, nr) && ((extra & 0x80) || val == 6))
1067		extra &= 0x7f;
1068	if (val == 2) {	/* backwards compatibility */
1069		dev_warn(dev,
1070			 "Sensor type 2 is deprecated, please use 4 instead\n");
1071		val = 4;
1072	}
1073	/* 3 = thermal diode; 4 = thermistor; 6 = Intel PECI; 0 = disabled */
1074	if (val == 3)
1075		reg |= 1 << nr;
1076	else if (val == 4)
1077		reg |= 8 << nr;
1078	else if (has_temp_peci(data, nr) && val == 6)
1079		reg |= (nr + 1) << 6;
1080	else if (has_temp_old_peci(data, nr) && val == 6)
1081		extra |= 0x80;
1082	else if (val != 0)
1083		return -EINVAL;
1084
1085	mutex_lock(&data->update_lock);
1086	data->sensor = reg;
1087	data->extra = extra;
1088	it87_write_value(data, IT87_REG_TEMP_ENABLE, data->sensor);
1089	if (has_temp_old_peci(data, nr))
1090		it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
1091	data->valid = 0;	/* Force cache refresh */
1092	mutex_unlock(&data->update_lock);
1093	return count;
1094}
1095
1096static SENSOR_DEVICE_ATTR(temp1_type, S_IRUGO | S_IWUSR, show_temp_type,
1097			  set_temp_type, 0);
1098static SENSOR_DEVICE_ATTR(temp2_type, S_IRUGO | S_IWUSR, show_temp_type,
1099			  set_temp_type, 1);
1100static SENSOR_DEVICE_ATTR(temp3_type, S_IRUGO | S_IWUSR, show_temp_type,
1101			  set_temp_type, 2);
1102
1103/* 6 Fans */
1104
1105static int pwm_mode(const struct it87_data *data, int nr)
1106{
1107	if (data->type != it8603 && nr < 3 && !(data->fan_main_ctrl & BIT(nr)))
1108		return 0;				/* Full speed */
1109	if (data->pwm_ctrl[nr] & 0x80)
1110		return 2;				/* Automatic mode */
1111	if ((data->type == it8603 || nr >= 3) &&
1112	    data->pwm_duty[nr] == pwm_to_reg(data, 0xff))
1113		return 0;			/* Full speed */
1114
1115	return 1;				/* Manual mode */
1116}
1117
1118static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
1119			char *buf)
1120{
1121	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1122	int nr = sattr->nr;
1123	int index = sattr->index;
1124	int speed;
1125	struct it87_data *data = it87_update_device(dev);
1126
1127	speed = has_16bit_fans(data) ?
1128		FAN16_FROM_REG(data->fan[nr][index]) :
1129		FAN_FROM_REG(data->fan[nr][index],
1130			     DIV_FROM_REG(data->fan_div[nr]));
1131	return sprintf(buf, "%d\n", speed);
1132}
1133
1134static ssize_t show_fan_div(struct device *dev, struct device_attribute *attr,
1135			    char *buf)
1136{
1137	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1138	struct it87_data *data = it87_update_device(dev);
1139	int nr = sensor_attr->index;
1140
1141	return sprintf(buf, "%lu\n", DIV_FROM_REG(data->fan_div[nr]));
1142}
1143
1144static ssize_t show_pwm_enable(struct device *dev,
1145			       struct device_attribute *attr, char *buf)
1146{
1147	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1148	struct it87_data *data = it87_update_device(dev);
1149	int nr = sensor_attr->index;
1150
1151	return sprintf(buf, "%d\n", pwm_mode(data, nr));
1152}
1153
1154static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
1155			char *buf)
1156{
1157	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1158	struct it87_data *data = it87_update_device(dev);
1159	int nr = sensor_attr->index;
1160
1161	return sprintf(buf, "%d\n",
1162		       pwm_from_reg(data, data->pwm_duty[nr]));
1163}
1164
1165static ssize_t show_pwm_freq(struct device *dev, struct device_attribute *attr,
1166			     char *buf)
1167{
1168	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1169	struct it87_data *data = it87_update_device(dev);
1170	int nr = sensor_attr->index;
1171	unsigned int freq;
1172	int index;
1173
1174	if (has_pwm_freq2(data) && nr == 1)
1175		index = (data->extra >> 4) & 0x07;
1176	else
1177		index = (data->fan_ctl >> 4) & 0x07;
1178
1179	freq = pwm_freq[index] / (has_newer_autopwm(data) ? 256 : 128);
1180
1181	return sprintf(buf, "%u\n", freq);
1182}
1183
1184static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
1185		       const char *buf, size_t count)
1186{
1187	struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
1188	int nr = sattr->nr;
1189	int index = sattr->index;
1190
1191	struct it87_data *data = dev_get_drvdata(dev);
1192	long val;
1193	u8 reg;
1194
1195	if (kstrtol(buf, 10, &val) < 0)
1196		return -EINVAL;
1197
1198	mutex_lock(&data->update_lock);
1199
1200	if (has_16bit_fans(data)) {
1201		data->fan[nr][index] = FAN16_TO_REG(val);
1202		it87_write_value(data, IT87_REG_FAN_MIN[nr],
1203				 data->fan[nr][index] & 0xff);
1204		it87_write_value(data, IT87_REG_FANX_MIN[nr],
1205				 data->fan[nr][index] >> 8);
1206	} else {
1207		reg = it87_read_value(data, IT87_REG_FAN_DIV);
1208		switch (nr) {
1209		case 0:
1210			data->fan_div[nr] = reg & 0x07;
1211			break;
1212		case 1:
1213			data->fan_div[nr] = (reg >> 3) & 0x07;
1214			break;
1215		case 2:
1216			data->fan_div[nr] = (reg & 0x40) ? 3 : 1;
1217			break;
1218		}
1219		data->fan[nr][index] =
1220		  FAN_TO_REG(val, DIV_FROM_REG(data->fan_div[nr]));
1221		it87_write_value(data, IT87_REG_FAN_MIN[nr],
1222				 data->fan[nr][index]);
1223	}
1224
1225	mutex_unlock(&data->update_lock);
1226	return count;
1227}
1228
1229static ssize_t set_fan_div(struct device *dev, struct device_attribute *attr,
1230			   const char *buf, size_t count)
1231{
1232	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1233	struct it87_data *data = dev_get_drvdata(dev);
1234	int nr = sensor_attr->index;
1235	unsigned long val;
1236	int min;
1237	u8 old;
1238
1239	if (kstrtoul(buf, 10, &val) < 0)
1240		return -EINVAL;
1241
1242	mutex_lock(&data->update_lock);
1243	old = it87_read_value(data, IT87_REG_FAN_DIV);
1244
1245	/* Save fan min limit */
1246	min = FAN_FROM_REG(data->fan[nr][1], DIV_FROM_REG(data->fan_div[nr]));
1247
1248	switch (nr) {
1249	case 0:
1250	case 1:
1251		data->fan_div[nr] = DIV_TO_REG(val);
1252		break;
1253	case 2:
1254		if (val < 8)
1255			data->fan_div[nr] = 1;
1256		else
1257			data->fan_div[nr] = 3;
1258	}
1259	val = old & 0x80;
1260	val |= (data->fan_div[0] & 0x07);
1261	val |= (data->fan_div[1] & 0x07) << 3;
1262	if (data->fan_div[2] == 3)
1263		val |= 0x1 << 6;
1264	it87_write_value(data, IT87_REG_FAN_DIV, val);
1265
1266	/* Restore fan min limit */
1267	data->fan[nr][1] = FAN_TO_REG(min, DIV_FROM_REG(data->fan_div[nr]));
1268	it87_write_value(data, IT87_REG_FAN_MIN[nr], data->fan[nr][1]);
1269
1270	mutex_unlock(&data->update_lock);
1271	return count;
1272}
1273
1274/* Returns 0 if OK, -EINVAL otherwise */
1275static int check_trip_points(struct device *dev, int nr)
1276{
1277	const struct it87_data *data = dev_get_drvdata(dev);
1278	int i, err = 0;
1279
1280	if (has_old_autopwm(data)) {
1281		for (i = 0; i < 3; i++) {
1282			if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1283				err = -EINVAL;
1284		}
1285		for (i = 0; i < 2; i++) {
1286			if (data->auto_pwm[nr][i] > data->auto_pwm[nr][i + 1])
1287				err = -EINVAL;
1288		}
1289	} else if (has_newer_autopwm(data)) {
1290		for (i = 1; i < 3; i++) {
1291			if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1292				err = -EINVAL;
1293		}
1294	}
1295
1296	if (err) {
1297		dev_err(dev,
1298			"Inconsistent trip points, not switching to automatic mode\n");
1299		dev_err(dev, "Adjust the trip points and try again\n");
1300	}
1301	return err;
1302}
1303
1304static ssize_t set_pwm_enable(struct device *dev, struct device_attribute *attr,
1305			      const char *buf, size_t count)
1306{
1307	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1308	struct it87_data *data = dev_get_drvdata(dev);
1309	int nr = sensor_attr->index;
1310	long val;
1311
1312	if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 2)
1313		return -EINVAL;
1314
1315	/* Check trip points before switching to automatic mode */
1316	if (val == 2) {
1317		if (check_trip_points(dev, nr) < 0)
1318			return -EINVAL;
1319	}
1320
1321	mutex_lock(&data->update_lock);
1322
1323	if (val == 0) {
1324		if (nr < 3 && data->type != it8603) {
1325			int tmp;
1326			/* make sure the fan is on when in on/off mode */
1327			tmp = it87_read_value(data, IT87_REG_FAN_CTL);
1328			it87_write_value(data, IT87_REG_FAN_CTL, tmp | BIT(nr));
1329			/* set on/off mode */
1330			data->fan_main_ctrl &= ~BIT(nr);
1331			it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1332					 data->fan_main_ctrl);
1333		} else {
1334			u8 ctrl;
1335
1336			/* No on/off mode, set maximum pwm value */
1337			data->pwm_duty[nr] = pwm_to_reg(data, 0xff);
1338			it87_write_value(data, IT87_REG_PWM_DUTY[nr],
1339					 data->pwm_duty[nr]);
1340			/* and set manual mode */
1341			if (has_newer_autopwm(data)) {
1342				ctrl = (data->pwm_ctrl[nr] & 0x7c) |
1343					data->pwm_temp_map[nr];
1344			} else {
1345				ctrl = data->pwm_duty[nr];
1346			}
1347			data->pwm_ctrl[nr] = ctrl;
1348			it87_write_value(data, IT87_REG_PWM[nr], ctrl);
1349		}
1350	} else {
1351		u8 ctrl;
1352
1353		if (has_newer_autopwm(data)) {
1354			ctrl = (data->pwm_ctrl[nr] & 0x7c) |
1355				data->pwm_temp_map[nr];
1356			if (val != 1)
1357				ctrl |= 0x80;
1358		} else {
1359			ctrl = (val == 1 ? data->pwm_duty[nr] : 0x80);
1360		}
1361		data->pwm_ctrl[nr] = ctrl;
1362		it87_write_value(data, IT87_REG_PWM[nr], ctrl);
1363
1364		if (data->type != it8603 && nr < 3) {
1365			/* set SmartGuardian mode */
1366			data->fan_main_ctrl |= BIT(nr);
1367			it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1368					 data->fan_main_ctrl);
1369		}
1370	}
1371
1372	mutex_unlock(&data->update_lock);
1373	return count;
1374}
1375
1376static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
1377		       const char *buf, size_t count)
1378{
1379	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1380	struct it87_data *data = dev_get_drvdata(dev);
1381	int nr = sensor_attr->index;
1382	long val;
1383
1384	if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1385		return -EINVAL;
1386
1387	mutex_lock(&data->update_lock);
1388	it87_update_pwm_ctrl(data, nr);
1389	if (has_newer_autopwm(data)) {
1390		/*
1391		 * If we are in automatic mode, the PWM duty cycle register
1392		 * is read-only so we can't write the value.
1393		 */
1394		if (data->pwm_ctrl[nr] & 0x80) {
1395			mutex_unlock(&data->update_lock);
1396			return -EBUSY;
1397		}
1398		data->pwm_duty[nr] = pwm_to_reg(data, val);
1399		it87_write_value(data, IT87_REG_PWM_DUTY[nr],
1400				 data->pwm_duty[nr]);
1401	} else {
1402		data->pwm_duty[nr] = pwm_to_reg(data, val);
1403		/*
1404		 * If we are in manual mode, write the duty cycle immediately;
1405		 * otherwise, just store it for later use.
1406		 */
1407		if (!(data->pwm_ctrl[nr] & 0x80)) {
1408			data->pwm_ctrl[nr] = data->pwm_duty[nr];
1409			it87_write_value(data, IT87_REG_PWM[nr],
1410					 data->pwm_ctrl[nr]);
1411		}
1412	}
1413	mutex_unlock(&data->update_lock);
1414	return count;
1415}
1416
1417static ssize_t set_pwm_freq(struct device *dev, struct device_attribute *attr,
1418			    const char *buf, size_t count)
1419{
1420	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1421	struct it87_data *data = dev_get_drvdata(dev);
1422	int nr = sensor_attr->index;
1423	unsigned long val;
1424	int i;
1425
1426	if (kstrtoul(buf, 10, &val) < 0)
1427		return -EINVAL;
1428
1429	val = clamp_val(val, 0, 1000000);
1430	val *= has_newer_autopwm(data) ? 256 : 128;
1431
1432	/* Search for the nearest available frequency */
1433	for (i = 0; i < 7; i++) {
1434		if (val > (pwm_freq[i] + pwm_freq[i + 1]) / 2)
1435			break;
1436	}
1437
1438	mutex_lock(&data->update_lock);
1439	if (nr == 0) {
1440		data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL) & 0x8f;
1441		data->fan_ctl |= i << 4;
1442		it87_write_value(data, IT87_REG_FAN_CTL, data->fan_ctl);
1443	} else {
1444		data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x8f;
1445		data->extra |= i << 4;
1446		it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
1447	}
1448	mutex_unlock(&data->update_lock);
1449
1450	return count;
1451}
1452
1453static ssize_t show_pwm_temp_map(struct device *dev,
1454				 struct device_attribute *attr, char *buf)
1455{
1456	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1457	struct it87_data *data = it87_update_device(dev);
1458	int nr = sensor_attr->index;
1459	int map;
1460
1461	map = data->pwm_temp_map[nr];
1462	if (map >= 3)
1463		map = 0;	/* Should never happen */
1464	if (nr >= 3)		/* pwm channels 3..6 map to temp4..6 */
1465		map += 3;
1466
1467	return sprintf(buf, "%d\n", (int)BIT(map));
1468}
1469
1470static ssize_t set_pwm_temp_map(struct device *dev,
1471				struct device_attribute *attr, const char *buf,
1472				size_t count)
1473{
1474	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1475	struct it87_data *data = dev_get_drvdata(dev);
1476	int nr = sensor_attr->index;
1477	long val;
1478	u8 reg;
1479
1480	if (kstrtol(buf, 10, &val) < 0)
1481		return -EINVAL;
1482
1483	if (nr >= 3)
1484		val -= 3;
1485
1486	switch (val) {
1487	case BIT(0):
1488		reg = 0x00;
1489		break;
1490	case BIT(1):
1491		reg = 0x01;
1492		break;
1493	case BIT(2):
1494		reg = 0x02;
1495		break;
1496	default:
1497		return -EINVAL;
1498	}
1499
1500	mutex_lock(&data->update_lock);
1501	it87_update_pwm_ctrl(data, nr);
1502	data->pwm_temp_map[nr] = reg;
1503	/*
1504	 * If we are in automatic mode, write the temp mapping immediately;
1505	 * otherwise, just store it for later use.
1506	 */
1507	if (data->pwm_ctrl[nr] & 0x80) {
1508		data->pwm_ctrl[nr] = (data->pwm_ctrl[nr] & 0xfc) |
1509						data->pwm_temp_map[nr];
1510		it87_write_value(data, IT87_REG_PWM[nr], data->pwm_ctrl[nr]);
1511	}
1512	mutex_unlock(&data->update_lock);
1513	return count;
1514}
1515
1516static ssize_t show_auto_pwm(struct device *dev, struct device_attribute *attr,
1517			     char *buf)
1518{
1519	struct it87_data *data = it87_update_device(dev);
1520	struct sensor_device_attribute_2 *sensor_attr =
1521			to_sensor_dev_attr_2(attr);
1522	int nr = sensor_attr->nr;
1523	int point = sensor_attr->index;
1524
1525	return sprintf(buf, "%d\n",
1526		       pwm_from_reg(data, data->auto_pwm[nr][point]));
1527}
1528
1529static ssize_t set_auto_pwm(struct device *dev, struct device_attribute *attr,
1530			    const char *buf, size_t count)
1531{
1532	struct it87_data *data = dev_get_drvdata(dev);
1533	struct sensor_device_attribute_2 *sensor_attr =
1534			to_sensor_dev_attr_2(attr);
1535	int nr = sensor_attr->nr;
1536	int point = sensor_attr->index;
1537	int regaddr;
1538	long val;
1539
1540	if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1541		return -EINVAL;
1542
1543	mutex_lock(&data->update_lock);
1544	data->auto_pwm[nr][point] = pwm_to_reg(data, val);
1545	if (has_newer_autopwm(data))
1546		regaddr = IT87_REG_AUTO_TEMP(nr, 3);
1547	else
1548		regaddr = IT87_REG_AUTO_PWM(nr, point);
1549	it87_write_value(data, regaddr, data->auto_pwm[nr][point]);
1550	mutex_unlock(&data->update_lock);
1551	return count;
1552}
1553
1554static ssize_t show_auto_pwm_slope(struct device *dev,
1555				   struct device_attribute *attr, char *buf)
1556{
1557	struct it87_data *data = it87_update_device(dev);
1558	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1559	int nr = sensor_attr->index;
1560
1561	return sprintf(buf, "%d\n", data->auto_pwm[nr][1] & 0x7f);
1562}
1563
1564static ssize_t set_auto_pwm_slope(struct device *dev,
1565				  struct device_attribute *attr,
1566				  const char *buf, size_t count)
1567{
1568	struct it87_data *data = dev_get_drvdata(dev);
1569	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1570	int nr = sensor_attr->index;
1571	unsigned long val;
1572
1573	if (kstrtoul(buf, 10, &val) < 0 || val > 127)
1574		return -EINVAL;
1575
1576	mutex_lock(&data->update_lock);
1577	data->auto_pwm[nr][1] = (data->auto_pwm[nr][1] & 0x80) | val;
1578	it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 4),
1579			 data->auto_pwm[nr][1]);
1580	mutex_unlock(&data->update_lock);
1581	return count;
1582}
1583
1584static ssize_t show_auto_temp(struct device *dev, struct device_attribute *attr,
1585			      char *buf)
1586{
1587	struct it87_data *data = it87_update_device(dev);
1588	struct sensor_device_attribute_2 *sensor_attr =
1589			to_sensor_dev_attr_2(attr);
1590	int nr = sensor_attr->nr;
1591	int point = sensor_attr->index;
1592	int reg;
1593
1594	if (has_old_autopwm(data) || point)
1595		reg = data->auto_temp[nr][point];
1596	else
1597		reg = data->auto_temp[nr][1] - (data->auto_temp[nr][0] & 0x1f);
1598
1599	return sprintf(buf, "%d\n", TEMP_FROM_REG(reg));
1600}
1601
1602static ssize_t set_auto_temp(struct device *dev, struct device_attribute *attr,
1603			     const char *buf, size_t count)
1604{
1605	struct it87_data *data = dev_get_drvdata(dev);
1606	struct sensor_device_attribute_2 *sensor_attr =
1607			to_sensor_dev_attr_2(attr);
1608	int nr = sensor_attr->nr;
1609	int point = sensor_attr->index;
1610	long val;
1611	int reg;
1612
1613	if (kstrtol(buf, 10, &val) < 0 || val < -128000 || val > 127000)
1614		return -EINVAL;
1615
1616	mutex_lock(&data->update_lock);
1617	if (has_newer_autopwm(data) && !point) {
1618		reg = data->auto_temp[nr][1] - TEMP_TO_REG(val);
1619		reg = clamp_val(reg, 0, 0x1f) | (data->auto_temp[nr][0] & 0xe0);
1620		data->auto_temp[nr][0] = reg;
1621		it87_write_value(data, IT87_REG_AUTO_TEMP(nr, 5), reg);
1622	} else {
1623		reg = TEMP_TO_REG(val);
1624		data->auto_temp[nr][point] = reg;
1625		if (has_newer_autopwm(data))
1626			point--;
1627		it87_write_value(data, IT87_REG_AUTO_TEMP(nr, point), reg);
1628	}
1629	mutex_unlock(&data->update_lock);
1630	return count;
1631}
1632
1633static SENSOR_DEVICE_ATTR_2(fan1_input, S_IRUGO, show_fan, NULL, 0, 0);
1634static SENSOR_DEVICE_ATTR_2(fan1_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1635			    0, 1);
1636static SENSOR_DEVICE_ATTR(fan1_div, S_IRUGO | S_IWUSR, show_fan_div,
1637			  set_fan_div, 0);
1638
1639static SENSOR_DEVICE_ATTR_2(fan2_input, S_IRUGO, show_fan, NULL, 1, 0);
1640static SENSOR_DEVICE_ATTR_2(fan2_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1641			    1, 1);
1642static SENSOR_DEVICE_ATTR(fan2_div, S_IRUGO | S_IWUSR, show_fan_div,
1643			  set_fan_div, 1);
1644
1645static SENSOR_DEVICE_ATTR_2(fan3_input, S_IRUGO, show_fan, NULL, 2, 0);
1646static SENSOR_DEVICE_ATTR_2(fan3_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1647			    2, 1);
1648static SENSOR_DEVICE_ATTR(fan3_div, S_IRUGO | S_IWUSR, show_fan_div,
1649			  set_fan_div, 2);
1650
1651static SENSOR_DEVICE_ATTR_2(fan4_input, S_IRUGO, show_fan, NULL, 3, 0);
1652static SENSOR_DEVICE_ATTR_2(fan4_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1653			    3, 1);
1654
1655static SENSOR_DEVICE_ATTR_2(fan5_input, S_IRUGO, show_fan, NULL, 4, 0);
1656static SENSOR_DEVICE_ATTR_2(fan5_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1657			    4, 1);
1658
1659static SENSOR_DEVICE_ATTR_2(fan6_input, S_IRUGO, show_fan, NULL, 5, 0);
1660static SENSOR_DEVICE_ATTR_2(fan6_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1661			    5, 1);
1662
1663static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR,
1664			  show_pwm_enable, set_pwm_enable, 0);
1665static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 0);
1666static SENSOR_DEVICE_ATTR(pwm1_freq, S_IRUGO | S_IWUSR, show_pwm_freq,
1667			  set_pwm_freq, 0);
1668static SENSOR_DEVICE_ATTR(pwm1_auto_channels_temp, S_IRUGO,
1669			  show_pwm_temp_map, set_pwm_temp_map, 0);
1670static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_pwm, S_IRUGO | S_IWUSR,
1671			    show_auto_pwm, set_auto_pwm, 0, 0);
1672static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_pwm, S_IRUGO | S_IWUSR,
1673			    show_auto_pwm, set_auto_pwm, 0, 1);
1674static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_pwm, S_IRUGO | S_IWUSR,
1675			    show_auto_pwm, set_auto_pwm, 0, 2);
1676static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_pwm, S_IRUGO,
1677			    show_auto_pwm, NULL, 0, 3);
1678static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp, S_IRUGO | S_IWUSR,
1679			    show_auto_temp, set_auto_temp, 0, 1);
1680static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1681			    show_auto_temp, set_auto_temp, 0, 0);
1682static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_temp, S_IRUGO | S_IWUSR,
1683			    show_auto_temp, set_auto_temp, 0, 2);
1684static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_temp, S_IRUGO | S_IWUSR,
1685			    show_auto_temp, set_auto_temp, 0, 3);
1686static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_temp, S_IRUGO | S_IWUSR,
1687			    show_auto_temp, set_auto_temp, 0, 4);
1688static SENSOR_DEVICE_ATTR_2(pwm1_auto_start, S_IRUGO | S_IWUSR,
1689			    show_auto_pwm, set_auto_pwm, 0, 0);
1690static SENSOR_DEVICE_ATTR(pwm1_auto_slope, S_IRUGO | S_IWUSR,
1691			  show_auto_pwm_slope, set_auto_pwm_slope, 0);
1692
1693static SENSOR_DEVICE_ATTR(pwm2_enable, S_IRUGO | S_IWUSR,
1694			  show_pwm_enable, set_pwm_enable, 1);
1695static SENSOR_DEVICE_ATTR(pwm2, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 1);
1696static SENSOR_DEVICE_ATTR(pwm2_freq, S_IRUGO, show_pwm_freq, set_pwm_freq, 1);
1697static SENSOR_DEVICE_ATTR(pwm2_auto_channels_temp, S_IRUGO,
1698			  show_pwm_temp_map, set_pwm_temp_map, 1);
1699static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_pwm, S_IRUGO | S_IWUSR,
1700			    show_auto_pwm, set_auto_pwm, 1, 0);
1701static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_pwm, S_IRUGO | S_IWUSR,
1702			    show_auto_pwm, set_auto_pwm, 1, 1);
1703static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_pwm, S_IRUGO | S_IWUSR,
1704			    show_auto_pwm, set_auto_pwm, 1, 2);
1705static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_pwm, S_IRUGO,
1706			    show_auto_pwm, NULL, 1, 3);
1707static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp, S_IRUGO | S_IWUSR,
1708			    show_auto_temp, set_auto_temp, 1, 1);
1709static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1710			    show_auto_temp, set_auto_temp, 1, 0);
1711static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_temp, S_IRUGO | S_IWUSR,
1712			    show_auto_temp, set_auto_temp, 1, 2);
1713static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_temp, S_IRUGO | S_IWUSR,
1714			    show_auto_temp, set_auto_temp, 1, 3);
1715static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_temp, S_IRUGO | S_IWUSR,
1716			    show_auto_temp, set_auto_temp, 1, 4);
1717static SENSOR_DEVICE_ATTR_2(pwm2_auto_start, S_IRUGO | S_IWUSR,
1718			    show_auto_pwm, set_auto_pwm, 1, 0);
1719static SENSOR_DEVICE_ATTR(pwm2_auto_slope, S_IRUGO | S_IWUSR,
1720			  show_auto_pwm_slope, set_auto_pwm_slope, 1);
1721
1722static SENSOR_DEVICE_ATTR(pwm3_enable, S_IRUGO | S_IWUSR,
1723			  show_pwm_enable, set_pwm_enable, 2);
1724static SENSOR_DEVICE_ATTR(pwm3, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 2);
1725static SENSOR_DEVICE_ATTR(pwm3_freq, S_IRUGO, show_pwm_freq, NULL, 2);
1726static SENSOR_DEVICE_ATTR(pwm3_auto_channels_temp, S_IRUGO,
1727			  show_pwm_temp_map, set_pwm_temp_map, 2);
1728static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_pwm, S_IRUGO | S_IWUSR,
1729			    show_auto_pwm, set_auto_pwm, 2, 0);
1730static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_pwm, S_IRUGO | S_IWUSR,
1731			    show_auto_pwm, set_auto_pwm, 2, 1);
1732static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_pwm, S_IRUGO | S_IWUSR,
1733			    show_auto_pwm, set_auto_pwm, 2, 2);
1734static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_pwm, S_IRUGO,
1735			    show_auto_pwm, NULL, 2, 3);
1736static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp, S_IRUGO | S_IWUSR,
1737			    show_auto_temp, set_auto_temp, 2, 1);
1738static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1739			    show_auto_temp, set_auto_temp, 2, 0);
1740static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_temp, S_IRUGO | S_IWUSR,
1741			    show_auto_temp, set_auto_temp, 2, 2);
1742static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_temp, S_IRUGO | S_IWUSR,
1743			    show_auto_temp, set_auto_temp, 2, 3);
1744static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_temp, S_IRUGO | S_IWUSR,
1745			    show_auto_temp, set_auto_temp, 2, 4);
1746static SENSOR_DEVICE_ATTR_2(pwm3_auto_start, S_IRUGO | S_IWUSR,
1747			    show_auto_pwm, set_auto_pwm, 2, 0);
1748static SENSOR_DEVICE_ATTR(pwm3_auto_slope, S_IRUGO | S_IWUSR,
1749			  show_auto_pwm_slope, set_auto_pwm_slope, 2);
1750
1751static SENSOR_DEVICE_ATTR(pwm4_enable, S_IRUGO | S_IWUSR,
1752			  show_pwm_enable, set_pwm_enable, 3);
1753static SENSOR_DEVICE_ATTR(pwm4, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 3);
1754static SENSOR_DEVICE_ATTR(pwm4_freq, S_IRUGO, show_pwm_freq, NULL, 3);
1755static SENSOR_DEVICE_ATTR(pwm4_auto_channels_temp, S_IRUGO,
1756			  show_pwm_temp_map, set_pwm_temp_map, 3);
1757static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp, S_IRUGO | S_IWUSR,
1758			    show_auto_temp, set_auto_temp, 2, 1);
1759static SENSOR_DEVICE_ATTR_2(pwm4_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1760			    show_auto_temp, set_auto_temp, 2, 0);
1761static SENSOR_DEVICE_ATTR_2(pwm4_auto_point2_temp, S_IRUGO | S_IWUSR,
1762			    show_auto_temp, set_auto_temp, 2, 2);
1763static SENSOR_DEVICE_ATTR_2(pwm4_auto_point3_temp, S_IRUGO | S_IWUSR,
1764			    show_auto_temp, set_auto_temp, 2, 3);
1765static SENSOR_DEVICE_ATTR_2(pwm4_auto_start, S_IRUGO | S_IWUSR,
1766			    show_auto_pwm, set_auto_pwm, 3, 0);
1767static SENSOR_DEVICE_ATTR(pwm4_auto_slope, S_IRUGO | S_IWUSR,
1768			  show_auto_pwm_slope, set_auto_pwm_slope, 3);
1769
1770static SENSOR_DEVICE_ATTR(pwm5_enable, S_IRUGO | S_IWUSR,
1771			  show_pwm_enable, set_pwm_enable, 4);
1772static SENSOR_DEVICE_ATTR(pwm5, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 4);
1773static SENSOR_DEVICE_ATTR(pwm5_freq, S_IRUGO, show_pwm_freq, NULL, 4);
1774static SENSOR_DEVICE_ATTR(pwm5_auto_channels_temp, S_IRUGO,
1775			  show_pwm_temp_map, set_pwm_temp_map, 4);
1776static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp, S_IRUGO | S_IWUSR,
1777			    show_auto_temp, set_auto_temp, 2, 1);
1778static SENSOR_DEVICE_ATTR_2(pwm5_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1779			    show_auto_temp, set_auto_temp, 2, 0);
1780static SENSOR_DEVICE_ATTR_2(pwm5_auto_point2_temp, S_IRUGO | S_IWUSR,
1781			    show_auto_temp, set_auto_temp, 2, 2);
1782static SENSOR_DEVICE_ATTR_2(pwm5_auto_point3_temp, S_IRUGO | S_IWUSR,
1783			    show_auto_temp, set_auto_temp, 2, 3);
1784static SENSOR_DEVICE_ATTR_2(pwm5_auto_start, S_IRUGO | S_IWUSR,
1785			    show_auto_pwm, set_auto_pwm, 4, 0);
1786static SENSOR_DEVICE_ATTR(pwm5_auto_slope, S_IRUGO | S_IWUSR,
1787			  show_auto_pwm_slope, set_auto_pwm_slope, 4);
1788
1789static SENSOR_DEVICE_ATTR(pwm6_enable, S_IRUGO | S_IWUSR,
1790			  show_pwm_enable, set_pwm_enable, 5);
1791static SENSOR_DEVICE_ATTR(pwm6, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 5);
1792static SENSOR_DEVICE_ATTR(pwm6_freq, S_IRUGO, show_pwm_freq, NULL, 5);
1793static SENSOR_DEVICE_ATTR(pwm6_auto_channels_temp, S_IRUGO,
1794			  show_pwm_temp_map, set_pwm_temp_map, 5);
1795static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp, S_IRUGO | S_IWUSR,
1796			    show_auto_temp, set_auto_temp, 2, 1);
1797static SENSOR_DEVICE_ATTR_2(pwm6_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1798			    show_auto_temp, set_auto_temp, 2, 0);
1799static SENSOR_DEVICE_ATTR_2(pwm6_auto_point2_temp, S_IRUGO | S_IWUSR,
1800			    show_auto_temp, set_auto_temp, 2, 2);
1801static SENSOR_DEVICE_ATTR_2(pwm6_auto_point3_temp, S_IRUGO | S_IWUSR,
1802			    show_auto_temp, set_auto_temp, 2, 3);
1803static SENSOR_DEVICE_ATTR_2(pwm6_auto_start, S_IRUGO | S_IWUSR,
1804			    show_auto_pwm, set_auto_pwm, 5, 0);
1805static SENSOR_DEVICE_ATTR(pwm6_auto_slope, S_IRUGO | S_IWUSR,
1806			  show_auto_pwm_slope, set_auto_pwm_slope, 5);
1807
1808/* Alarms */
1809static ssize_t alarms_show(struct device *dev, struct device_attribute *attr,
1810			   char *buf)
1811{
1812	struct it87_data *data = it87_update_device(dev);
1813
1814	return sprintf(buf, "%u\n", data->alarms);
1815}
1816static DEVICE_ATTR_RO(alarms);
1817
1818static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
1819			  char *buf)
1820{
1821	struct it87_data *data = it87_update_device(dev);
1822	int bitnr = to_sensor_dev_attr(attr)->index;
1823
1824	return sprintf(buf, "%u\n", (data->alarms >> bitnr) & 1);
1825}
1826
1827static ssize_t clear_intrusion(struct device *dev,
1828			       struct device_attribute *attr, const char *buf,
1829			       size_t count)
1830{
1831	struct it87_data *data = dev_get_drvdata(dev);
1832	int config;
1833	long val;
1834
1835	if (kstrtol(buf, 10, &val) < 0 || val != 0)
1836		return -EINVAL;
1837
1838	mutex_lock(&data->update_lock);
1839	config = it87_read_value(data, IT87_REG_CONFIG);
1840	if (config < 0) {
1841		count = config;
1842	} else {
1843		config |= BIT(5);
1844		it87_write_value(data, IT87_REG_CONFIG, config);
1845		/* Invalidate cache to force re-read */
1846		data->valid = 0;
1847	}
1848	mutex_unlock(&data->update_lock);
1849
1850	return count;
1851}
1852
1853static SENSOR_DEVICE_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 8);
1854static SENSOR_DEVICE_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 9);
1855static SENSOR_DEVICE_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 10);
1856static SENSOR_DEVICE_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 11);
1857static SENSOR_DEVICE_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 12);
1858static SENSOR_DEVICE_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 13);
1859static SENSOR_DEVICE_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 14);
1860static SENSOR_DEVICE_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 15);
1861static SENSOR_DEVICE_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 0);
1862static SENSOR_DEVICE_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 1);
1863static SENSOR_DEVICE_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 2);
1864static SENSOR_DEVICE_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 3);
1865static SENSOR_DEVICE_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 6);
1866static SENSOR_DEVICE_ATTR(fan6_alarm, S_IRUGO, show_alarm, NULL, 7);
1867static SENSOR_DEVICE_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 16);
1868static SENSOR_DEVICE_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 17);
1869static SENSOR_DEVICE_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 18);
1870static SENSOR_DEVICE_ATTR(intrusion0_alarm, S_IRUGO | S_IWUSR,
1871			  show_alarm, clear_intrusion, 4);
1872
1873static ssize_t show_beep(struct device *dev, struct device_attribute *attr,
1874			 char *buf)
1875{
1876	struct it87_data *data = it87_update_device(dev);
1877	int bitnr = to_sensor_dev_attr(attr)->index;
1878
1879	return sprintf(buf, "%u\n", (data->beeps >> bitnr) & 1);
1880}
1881
1882static ssize_t set_beep(struct device *dev, struct device_attribute *attr,
1883			const char *buf, size_t count)
1884{
1885	int bitnr = to_sensor_dev_attr(attr)->index;
1886	struct it87_data *data = dev_get_drvdata(dev);
1887	long val;
1888
1889	if (kstrtol(buf, 10, &val) < 0 || (val != 0 && val != 1))
1890		return -EINVAL;
1891
1892	mutex_lock(&data->update_lock);
1893	data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
1894	if (val)
1895		data->beeps |= BIT(bitnr);
1896	else
1897		data->beeps &= ~BIT(bitnr);
1898	it87_write_value(data, IT87_REG_BEEP_ENABLE, data->beeps);
1899	mutex_unlock(&data->update_lock);
1900	return count;
1901}
1902
1903static SENSOR_DEVICE_ATTR(in0_beep, S_IRUGO | S_IWUSR,
1904			  show_beep, set_beep, 1);
1905static SENSOR_DEVICE_ATTR(in1_beep, S_IRUGO, show_beep, NULL, 1);
1906static SENSOR_DEVICE_ATTR(in2_beep, S_IRUGO, show_beep, NULL, 1);
1907static SENSOR_DEVICE_ATTR(in3_beep, S_IRUGO, show_beep, NULL, 1);
1908static SENSOR_DEVICE_ATTR(in4_beep, S_IRUGO, show_beep, NULL, 1);
1909static SENSOR_DEVICE_ATTR(in5_beep, S_IRUGO, show_beep, NULL, 1);
1910static SENSOR_DEVICE_ATTR(in6_beep, S_IRUGO, show_beep, NULL, 1);
1911static SENSOR_DEVICE_ATTR(in7_beep, S_IRUGO, show_beep, NULL, 1);
1912/* fanX_beep writability is set later */
1913static SENSOR_DEVICE_ATTR(fan1_beep, S_IRUGO, show_beep, set_beep, 0);
1914static SENSOR_DEVICE_ATTR(fan2_beep, S_IRUGO, show_beep, set_beep, 0);
1915static SENSOR_DEVICE_ATTR(fan3_beep, S_IRUGO, show_beep, set_beep, 0);
1916static SENSOR_DEVICE_ATTR(fan4_beep, S_IRUGO, show_beep, set_beep, 0);
1917static SENSOR_DEVICE_ATTR(fan5_beep, S_IRUGO, show_beep, set_beep, 0);
1918static SENSOR_DEVICE_ATTR(fan6_beep, S_IRUGO, show_beep, set_beep, 0);
1919static SENSOR_DEVICE_ATTR(temp1_beep, S_IRUGO | S_IWUSR,
1920			  show_beep, set_beep, 2);
1921static SENSOR_DEVICE_ATTR(temp2_beep, S_IRUGO, show_beep, NULL, 2);
1922static SENSOR_DEVICE_ATTR(temp3_beep, S_IRUGO, show_beep, NULL, 2);
1923
1924static ssize_t vrm_show(struct device *dev, struct device_attribute *attr,
1925			char *buf)
1926{
1927	struct it87_data *data = dev_get_drvdata(dev);
1928
1929	return sprintf(buf, "%u\n", data->vrm);
1930}
1931
1932static ssize_t vrm_store(struct device *dev, struct device_attribute *attr,
1933			 const char *buf, size_t count)
1934{
1935	struct it87_data *data = dev_get_drvdata(dev);
1936	unsigned long val;
1937
1938	if (kstrtoul(buf, 10, &val) < 0)
1939		return -EINVAL;
1940
1941	data->vrm = val;
1942
1943	return count;
1944}
1945static DEVICE_ATTR_RW(vrm);
1946
1947static ssize_t cpu0_vid_show(struct device *dev,
1948			     struct device_attribute *attr, char *buf)
1949{
1950	struct it87_data *data = it87_update_device(dev);
1951
1952	return sprintf(buf, "%ld\n", (long)vid_from_reg(data->vid, data->vrm));
1953}
1954static DEVICE_ATTR_RO(cpu0_vid);
1955
1956static ssize_t show_label(struct device *dev, struct device_attribute *attr,
1957			  char *buf)
1958{
1959	static const char * const labels[] = {
1960		"+5V",
1961		"5VSB",
1962		"Vbat",
1963		"AVCC",
1964	};
1965	static const char * const labels_it8721[] = {
1966		"+3.3V",
1967		"3VSB",
1968		"Vbat",
1969		"+3.3V",
1970	};
1971	struct it87_data *data = dev_get_drvdata(dev);
1972	int nr = to_sensor_dev_attr(attr)->index;
1973	const char *label;
1974
1975	if (has_vin3_5v(data) && nr == 0)
1976		label = labels[0];
1977	else if (has_12mv_adc(data) || has_10_9mv_adc(data))
1978		label = labels_it8721[nr];
1979	else
1980		label = labels[nr];
1981
1982	return sprintf(buf, "%s\n", label);
1983}
1984static SENSOR_DEVICE_ATTR(in3_label, S_IRUGO, show_label, NULL, 0);
1985static SENSOR_DEVICE_ATTR(in7_label, S_IRUGO, show_label, NULL, 1);
1986static SENSOR_DEVICE_ATTR(in8_label, S_IRUGO, show_label, NULL, 2);
1987/* AVCC3 */
1988static SENSOR_DEVICE_ATTR(in9_label, S_IRUGO, show_label, NULL, 3);
1989
1990static umode_t it87_in_is_visible(struct kobject *kobj,
1991				  struct attribute *attr, int index)
1992{
1993	struct device *dev = container_of(kobj, struct device, kobj);
1994	struct it87_data *data = dev_get_drvdata(dev);
1995	int i = index / 5;	/* voltage index */
1996	int a = index % 5;	/* attribute index */
1997
1998	if (index >= 40) {	/* in8 and higher only have input attributes */
1999		i = index - 40 + 8;
2000		a = 0;
2001	}
2002
2003	if (!(data->has_in & BIT(i)))
2004		return 0;
2005
2006	if (a == 4 && !data->has_beep)
2007		return 0;
2008
2009	return attr->mode;
2010}
2011
2012static struct attribute *it87_attributes_in[] = {
2013	&sensor_dev_attr_in0_input.dev_attr.attr,
2014	&sensor_dev_attr_in0_min.dev_attr.attr,
2015	&sensor_dev_attr_in0_max.dev_attr.attr,
2016	&sensor_dev_attr_in0_alarm.dev_attr.attr,
2017	&sensor_dev_attr_in0_beep.dev_attr.attr,	/* 4 */
2018
2019	&sensor_dev_attr_in1_input.dev_attr.attr,
2020	&sensor_dev_attr_in1_min.dev_attr.attr,
2021	&sensor_dev_attr_in1_max.dev_attr.attr,
2022	&sensor_dev_attr_in1_alarm.dev_attr.attr,
2023	&sensor_dev_attr_in1_beep.dev_attr.attr,	/* 9 */
2024
2025	&sensor_dev_attr_in2_input.dev_attr.attr,
2026	&sensor_dev_attr_in2_min.dev_attr.attr,
2027	&sensor_dev_attr_in2_max.dev_attr.attr,
2028	&sensor_dev_attr_in2_alarm.dev_attr.attr,
2029	&sensor_dev_attr_in2_beep.dev_attr.attr,	/* 14 */
2030
2031	&sensor_dev_attr_in3_input.dev_attr.attr,
2032	&sensor_dev_attr_in3_min.dev_attr.attr,
2033	&sensor_dev_attr_in3_max.dev_attr.attr,
2034	&sensor_dev_attr_in3_alarm.dev_attr.attr,
2035	&sensor_dev_attr_in3_beep.dev_attr.attr,	/* 19 */
2036
2037	&sensor_dev_attr_in4_input.dev_attr.attr,
2038	&sensor_dev_attr_in4_min.dev_attr.attr,
2039	&sensor_dev_attr_in4_max.dev_attr.attr,
2040	&sensor_dev_attr_in4_alarm.dev_attr.attr,
2041	&sensor_dev_attr_in4_beep.dev_attr.attr,	/* 24 */
2042
2043	&sensor_dev_attr_in5_input.dev_attr.attr,
2044	&sensor_dev_attr_in5_min.dev_attr.attr,
2045	&sensor_dev_attr_in5_max.dev_attr.attr,
2046	&sensor_dev_attr_in5_alarm.dev_attr.attr,
2047	&sensor_dev_attr_in5_beep.dev_attr.attr,	/* 29 */
2048
2049	&sensor_dev_attr_in6_input.dev_attr.attr,
2050	&sensor_dev_attr_in6_min.dev_attr.attr,
2051	&sensor_dev_attr_in6_max.dev_attr.attr,
2052	&sensor_dev_attr_in6_alarm.dev_attr.attr,
2053	&sensor_dev_attr_in6_beep.dev_attr.attr,	/* 34 */
2054
2055	&sensor_dev_attr_in7_input.dev_attr.attr,
2056	&sensor_dev_attr_in7_min.dev_attr.attr,
2057	&sensor_dev_attr_in7_max.dev_attr.attr,
2058	&sensor_dev_attr_in7_alarm.dev_attr.attr,
2059	&sensor_dev_attr_in7_beep.dev_attr.attr,	/* 39 */
2060
2061	&sensor_dev_attr_in8_input.dev_attr.attr,	/* 40 */
2062	&sensor_dev_attr_in9_input.dev_attr.attr,
2063	&sensor_dev_attr_in10_input.dev_attr.attr,
2064	&sensor_dev_attr_in11_input.dev_attr.attr,
2065	&sensor_dev_attr_in12_input.dev_attr.attr,
2066	NULL
2067};
2068
2069static const struct attribute_group it87_group_in = {
2070	.attrs = it87_attributes_in,
2071	.is_visible = it87_in_is_visible,
2072};
2073
2074static umode_t it87_temp_is_visible(struct kobject *kobj,
2075				    struct attribute *attr, int index)
2076{
2077	struct device *dev = container_of(kobj, struct device, kobj);
2078	struct it87_data *data = dev_get_drvdata(dev);
2079	int i = index / 7;	/* temperature index */
2080	int a = index % 7;	/* attribute index */
2081
2082	if (index >= 21) {
2083		i = index - 21 + 3;
2084		a = 0;
2085	}
2086
2087	if (!(data->has_temp & BIT(i)))
2088		return 0;
2089
2090	if (a == 5 && !has_temp_offset(data))
2091		return 0;
2092
2093	if (a == 6 && !data->has_beep)
2094		return 0;
2095
2096	return attr->mode;
2097}
2098
2099static struct attribute *it87_attributes_temp[] = {
2100	&sensor_dev_attr_temp1_input.dev_attr.attr,
2101	&sensor_dev_attr_temp1_max.dev_attr.attr,
2102	&sensor_dev_attr_temp1_min.dev_attr.attr,
2103	&sensor_dev_attr_temp1_type.dev_attr.attr,
2104	&sensor_dev_attr_temp1_alarm.dev_attr.attr,
2105	&sensor_dev_attr_temp1_offset.dev_attr.attr,	/* 5 */
2106	&sensor_dev_attr_temp1_beep.dev_attr.attr,	/* 6 */
2107
2108	&sensor_dev_attr_temp2_input.dev_attr.attr,	/* 7 */
2109	&sensor_dev_attr_temp2_max.dev_attr.attr,
2110	&sensor_dev_attr_temp2_min.dev_attr.attr,
2111	&sensor_dev_attr_temp2_type.dev_attr.attr,
2112	&sensor_dev_attr_temp2_alarm.dev_attr.attr,
2113	&sensor_dev_attr_temp2_offset.dev_attr.attr,
2114	&sensor_dev_attr_temp2_beep.dev_attr.attr,
2115
2116	&sensor_dev_attr_temp3_input.dev_attr.attr,	/* 14 */
2117	&sensor_dev_attr_temp3_max.dev_attr.attr,
2118	&sensor_dev_attr_temp3_min.dev_attr.attr,
2119	&sensor_dev_attr_temp3_type.dev_attr.attr,
2120	&sensor_dev_attr_temp3_alarm.dev_attr.attr,
2121	&sensor_dev_attr_temp3_offset.dev_attr.attr,
2122	&sensor_dev_attr_temp3_beep.dev_attr.attr,
2123
2124	&sensor_dev_attr_temp4_input.dev_attr.attr,	/* 21 */
2125	&sensor_dev_attr_temp5_input.dev_attr.attr,
2126	&sensor_dev_attr_temp6_input.dev_attr.attr,
2127	NULL
2128};
2129
2130static const struct attribute_group it87_group_temp = {
2131	.attrs = it87_attributes_temp,
2132	.is_visible = it87_temp_is_visible,
2133};
2134
2135static umode_t it87_is_visible(struct kobject *kobj,
2136			       struct attribute *attr, int index)
2137{
2138	struct device *dev = container_of(kobj, struct device, kobj);
2139	struct it87_data *data = dev_get_drvdata(dev);
2140
2141	if ((index == 2 || index == 3) && !data->has_vid)
2142		return 0;
2143
2144	if (index > 3 && !(data->in_internal & BIT(index - 4)))
2145		return 0;
2146
2147	return attr->mode;
2148}
2149
2150static struct attribute *it87_attributes[] = {
2151	&dev_attr_alarms.attr,
2152	&sensor_dev_attr_intrusion0_alarm.dev_attr.attr,
2153	&dev_attr_vrm.attr,				/* 2 */
2154	&dev_attr_cpu0_vid.attr,			/* 3 */
2155	&sensor_dev_attr_in3_label.dev_attr.attr,	/* 4 .. 7 */
2156	&sensor_dev_attr_in7_label.dev_attr.attr,
2157	&sensor_dev_attr_in8_label.dev_attr.attr,
2158	&sensor_dev_attr_in9_label.dev_attr.attr,
2159	NULL
2160};
2161
2162static const struct attribute_group it87_group = {
2163	.attrs = it87_attributes,
2164	.is_visible = it87_is_visible,
2165};
2166
2167static umode_t it87_fan_is_visible(struct kobject *kobj,
2168				   struct attribute *attr, int index)
2169{
2170	struct device *dev = container_of(kobj, struct device, kobj);
2171	struct it87_data *data = dev_get_drvdata(dev);
2172	int i = index / 5;	/* fan index */
2173	int a = index % 5;	/* attribute index */
2174
2175	if (index >= 15) {	/* fan 4..6 don't have divisor attributes */
2176		i = (index - 15) / 4 + 3;
2177		a = (index - 15) % 4;
2178	}
2179
2180	if (!(data->has_fan & BIT(i)))
2181		return 0;
2182
2183	if (a == 3) {				/* beep */
2184		if (!data->has_beep)
2185			return 0;
2186		/* first fan beep attribute is writable */
2187		if (i == __ffs(data->has_fan))
2188			return attr->mode | S_IWUSR;
2189	}
2190
2191	if (a == 4 && has_16bit_fans(data))	/* divisor */
2192		return 0;
2193
2194	return attr->mode;
2195}
2196
2197static struct attribute *it87_attributes_fan[] = {
2198	&sensor_dev_attr_fan1_input.dev_attr.attr,
2199	&sensor_dev_attr_fan1_min.dev_attr.attr,
2200	&sensor_dev_attr_fan1_alarm.dev_attr.attr,
2201	&sensor_dev_attr_fan1_beep.dev_attr.attr,	/* 3 */
2202	&sensor_dev_attr_fan1_div.dev_attr.attr,	/* 4 */
2203
2204	&sensor_dev_attr_fan2_input.dev_attr.attr,
2205	&sensor_dev_attr_fan2_min.dev_attr.attr,
2206	&sensor_dev_attr_fan2_alarm.dev_attr.attr,
2207	&sensor_dev_attr_fan2_beep.dev_attr.attr,
2208	&sensor_dev_attr_fan2_div.dev_attr.attr,	/* 9 */
2209
2210	&sensor_dev_attr_fan3_input.dev_attr.attr,
2211	&sensor_dev_attr_fan3_min.dev_attr.attr,
2212	&sensor_dev_attr_fan3_alarm.dev_attr.attr,
2213	&sensor_dev_attr_fan3_beep.dev_attr.attr,
2214	&sensor_dev_attr_fan3_div.dev_attr.attr,	/* 14 */
2215
2216	&sensor_dev_attr_fan4_input.dev_attr.attr,	/* 15 */
2217	&sensor_dev_attr_fan4_min.dev_attr.attr,
2218	&sensor_dev_attr_fan4_alarm.dev_attr.attr,
2219	&sensor_dev_attr_fan4_beep.dev_attr.attr,
2220
2221	&sensor_dev_attr_fan5_input.dev_attr.attr,	/* 19 */
2222	&sensor_dev_attr_fan5_min.dev_attr.attr,
2223	&sensor_dev_attr_fan5_alarm.dev_attr.attr,
2224	&sensor_dev_attr_fan5_beep.dev_attr.attr,
2225
2226	&sensor_dev_attr_fan6_input.dev_attr.attr,	/* 23 */
2227	&sensor_dev_attr_fan6_min.dev_attr.attr,
2228	&sensor_dev_attr_fan6_alarm.dev_attr.attr,
2229	&sensor_dev_attr_fan6_beep.dev_attr.attr,
2230	NULL
2231};
2232
2233static const struct attribute_group it87_group_fan = {
2234	.attrs = it87_attributes_fan,
2235	.is_visible = it87_fan_is_visible,
2236};
2237
2238static umode_t it87_pwm_is_visible(struct kobject *kobj,
2239				   struct attribute *attr, int index)
2240{
2241	struct device *dev = container_of(kobj, struct device, kobj);
2242	struct it87_data *data = dev_get_drvdata(dev);
2243	int i = index / 4;	/* pwm index */
2244	int a = index % 4;	/* attribute index */
2245
2246	if (!(data->has_pwm & BIT(i)))
2247		return 0;
2248
2249	/* pwmX_auto_channels_temp is only writable if auto pwm is supported */
2250	if (a == 3 && (has_old_autopwm(data) || has_newer_autopwm(data)))
2251		return attr->mode | S_IWUSR;
2252
2253	/* pwm2_freq is writable if there are two pwm frequency selects */
2254	if (has_pwm_freq2(data) && i == 1 && a == 2)
2255		return attr->mode | S_IWUSR;
2256
2257	return attr->mode;
2258}
2259
2260static struct attribute *it87_attributes_pwm[] = {
2261	&sensor_dev_attr_pwm1_enable.dev_attr.attr,
2262	&sensor_dev_attr_pwm1.dev_attr.attr,
2263	&sensor_dev_attr_pwm1_freq.dev_attr.attr,
2264	&sensor_dev_attr_pwm1_auto_channels_temp.dev_attr.attr,
2265
2266	&sensor_dev_attr_pwm2_enable.dev_attr.attr,
2267	&sensor_dev_attr_pwm2.dev_attr.attr,
2268	&sensor_dev_attr_pwm2_freq.dev_attr.attr,
2269	&sensor_dev_attr_pwm2_auto_channels_temp.dev_attr.attr,
2270
2271	&sensor_dev_attr_pwm3_enable.dev_attr.attr,
2272	&sensor_dev_attr_pwm3.dev_attr.attr,
2273	&sensor_dev_attr_pwm3_freq.dev_attr.attr,
2274	&sensor_dev_attr_pwm3_auto_channels_temp.dev_attr.attr,
2275
2276	&sensor_dev_attr_pwm4_enable.dev_attr.attr,
2277	&sensor_dev_attr_pwm4.dev_attr.attr,
2278	&sensor_dev_attr_pwm4_freq.dev_attr.attr,
2279	&sensor_dev_attr_pwm4_auto_channels_temp.dev_attr.attr,
2280
2281	&sensor_dev_attr_pwm5_enable.dev_attr.attr,
2282	&sensor_dev_attr_pwm5.dev_attr.attr,
2283	&sensor_dev_attr_pwm5_freq.dev_attr.attr,
2284	&sensor_dev_attr_pwm5_auto_channels_temp.dev_attr.attr,
2285
2286	&sensor_dev_attr_pwm6_enable.dev_attr.attr,
2287	&sensor_dev_attr_pwm6.dev_attr.attr,
2288	&sensor_dev_attr_pwm6_freq.dev_attr.attr,
2289	&sensor_dev_attr_pwm6_auto_channels_temp.dev_attr.attr,
2290
2291	NULL
2292};
2293
2294static const struct attribute_group it87_group_pwm = {
2295	.attrs = it87_attributes_pwm,
2296	.is_visible = it87_pwm_is_visible,
2297};
2298
2299static umode_t it87_auto_pwm_is_visible(struct kobject *kobj,
2300					struct attribute *attr, int index)
2301{
2302	struct device *dev = container_of(kobj, struct device, kobj);
2303	struct it87_data *data = dev_get_drvdata(dev);
2304	int i = index / 11;	/* pwm index */
2305	int a = index % 11;	/* attribute index */
2306
2307	if (index >= 33) {	/* pwm 4..6 */
2308		i = (index - 33) / 6 + 3;
2309		a = (index - 33) % 6 + 4;
2310	}
2311
2312	if (!(data->has_pwm & BIT(i)))
2313		return 0;
2314
2315	if (has_newer_autopwm(data)) {
2316		if (a < 4)	/* no auto point pwm */
2317			return 0;
2318		if (a == 8)	/* no auto_point4 */
2319			return 0;
2320	}
2321	if (has_old_autopwm(data)) {
2322		if (a >= 9)	/* no pwm_auto_start, pwm_auto_slope */
2323			return 0;
2324	}
2325
2326	return attr->mode;
2327}
2328
2329static struct attribute *it87_attributes_auto_pwm[] = {
2330	&sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
2331	&sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
2332	&sensor_dev_attr_pwm1_auto_point3_pwm.dev_attr.attr,
2333	&sensor_dev_attr_pwm1_auto_point4_pwm.dev_attr.attr,
2334	&sensor_dev_attr_pwm1_auto_point1_temp.dev_attr.attr,
2335	&sensor_dev_attr_pwm1_auto_point1_temp_hyst.dev_attr.attr,
2336	&sensor_dev_attr_pwm1_auto_point2_temp.dev_attr.attr,
2337	&sensor_dev_attr_pwm1_auto_point3_temp.dev_attr.attr,
2338	&sensor_dev_attr_pwm1_auto_point4_temp.dev_attr.attr,
2339	&sensor_dev_attr_pwm1_auto_start.dev_attr.attr,
2340	&sensor_dev_attr_pwm1_auto_slope.dev_attr.attr,
2341
2342	&sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,	/* 11 */
2343	&sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
2344	&sensor_dev_attr_pwm2_auto_point3_pwm.dev_attr.attr,
2345	&sensor_dev_attr_pwm2_auto_point4_pwm.dev_attr.attr,
2346	&sensor_dev_attr_pwm2_auto_point1_temp.dev_attr.attr,
2347	&sensor_dev_attr_pwm2_auto_point1_temp_hyst.dev_attr.attr,
2348	&sensor_dev_attr_pwm2_auto_point2_temp.dev_attr.attr,
2349	&sensor_dev_attr_pwm2_auto_point3_temp.dev_attr.attr,
2350	&sensor_dev_attr_pwm2_auto_point4_temp.dev_attr.attr,
2351	&sensor_dev_attr_pwm2_auto_start.dev_attr.attr,
2352	&sensor_dev_attr_pwm2_auto_slope.dev_attr.attr,
2353
2354	&sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,	/* 22 */
2355	&sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
2356	&sensor_dev_attr_pwm3_auto_point3_pwm.dev_attr.attr,
2357	&sensor_dev_attr_pwm3_auto_point4_pwm.dev_attr.attr,
2358	&sensor_dev_attr_pwm3_auto_point1_temp.dev_attr.attr,
2359	&sensor_dev_attr_pwm3_auto_point1_temp_hyst.dev_attr.attr,
2360	&sensor_dev_attr_pwm3_auto_point2_temp.dev_attr.attr,
2361	&sensor_dev_attr_pwm3_auto_point3_temp.dev_attr.attr,
2362	&sensor_dev_attr_pwm3_auto_point4_temp.dev_attr.attr,
2363	&sensor_dev_attr_pwm3_auto_start.dev_attr.attr,
2364	&sensor_dev_attr_pwm3_auto_slope.dev_attr.attr,
2365
2366	&sensor_dev_attr_pwm4_auto_point1_temp.dev_attr.attr,	/* 33 */
2367	&sensor_dev_attr_pwm4_auto_point1_temp_hyst.dev_attr.attr,
2368	&sensor_dev_attr_pwm4_auto_point2_temp.dev_attr.attr,
2369	&sensor_dev_attr_pwm4_auto_point3_temp.dev_attr.attr,
2370	&sensor_dev_attr_pwm4_auto_start.dev_attr.attr,
2371	&sensor_dev_attr_pwm4_auto_slope.dev_attr.attr,
2372
2373	&sensor_dev_attr_pwm5_auto_point1_temp.dev_attr.attr,
2374	&sensor_dev_attr_pwm5_auto_point1_temp_hyst.dev_attr.attr,
2375	&sensor_dev_attr_pwm5_auto_point2_temp.dev_attr.attr,
2376	&sensor_dev_attr_pwm5_auto_point3_temp.dev_attr.attr,
2377	&sensor_dev_attr_pwm5_auto_start.dev_attr.attr,
2378	&sensor_dev_attr_pwm5_auto_slope.dev_attr.attr,
2379
2380	&sensor_dev_attr_pwm6_auto_point1_temp.dev_attr.attr,
2381	&sensor_dev_attr_pwm6_auto_point1_temp_hyst.dev_attr.attr,
2382	&sensor_dev_attr_pwm6_auto_point2_temp.dev_attr.attr,
2383	&sensor_dev_attr_pwm6_auto_point3_temp.dev_attr.attr,
2384	&sensor_dev_attr_pwm6_auto_start.dev_attr.attr,
2385	&sensor_dev_attr_pwm6_auto_slope.dev_attr.attr,
2386
2387	NULL,
2388};
2389
2390static const struct attribute_group it87_group_auto_pwm = {
2391	.attrs = it87_attributes_auto_pwm,
2392	.is_visible = it87_auto_pwm_is_visible,
2393};
2394
2395/* SuperIO detection - will change isa_address if a chip is found */
2396static int __init it87_find(int sioaddr, unsigned short *address,
2397			    struct it87_sio_data *sio_data)
2398{
2399	int err;
2400	u16 chip_type;
2401	const char *board_vendor, *board_name;
2402	const struct it87_devices *config;
2403
2404	err = superio_enter(sioaddr);
2405	if (err)
2406		return err;
2407
2408	err = -ENODEV;
2409	chip_type = force_id ? force_id : superio_inw(sioaddr, DEVID);
2410
2411	switch (chip_type) {
2412	case IT8705F_DEVID:
2413		sio_data->type = it87;
2414		break;
2415	case IT8712F_DEVID:
2416		sio_data->type = it8712;
2417		break;
2418	case IT8716F_DEVID:
2419	case IT8726F_DEVID:
2420		sio_data->type = it8716;
2421		break;
2422	case IT8718F_DEVID:
2423		sio_data->type = it8718;
2424		break;
2425	case IT8720F_DEVID:
2426		sio_data->type = it8720;
2427		break;
2428	case IT8721F_DEVID:
2429		sio_data->type = it8721;
2430		break;
2431	case IT8728F_DEVID:
2432		sio_data->type = it8728;
2433		break;
2434	case IT8732F_DEVID:
2435		sio_data->type = it8732;
2436		break;
2437	case IT8792E_DEVID:
2438		sio_data->type = it8792;
2439		break;
2440	case IT8771E_DEVID:
2441		sio_data->type = it8771;
2442		break;
2443	case IT8772E_DEVID:
2444		sio_data->type = it8772;
2445		break;
2446	case IT8781F_DEVID:
2447		sio_data->type = it8781;
2448		break;
2449	case IT8782F_DEVID:
2450		sio_data->type = it8782;
2451		break;
2452	case IT8783E_DEVID:
2453		sio_data->type = it8783;
2454		break;
2455	case IT8786E_DEVID:
2456		sio_data->type = it8786;
2457		break;
2458	case IT8790E_DEVID:
2459		sio_data->type = it8790;
2460		break;
2461	case IT8603E_DEVID:
2462	case IT8623E_DEVID:
2463		sio_data->type = it8603;
2464		break;
2465	case IT8620E_DEVID:
2466		sio_data->type = it8620;
2467		break;
2468	case IT8622E_DEVID:
2469		sio_data->type = it8622;
2470		break;
2471	case IT8628E_DEVID:
2472		sio_data->type = it8628;
2473		break;
2474	case 0xffff:	/* No device at all */
2475		goto exit;
2476	default:
2477		pr_debug("Unsupported chip (DEVID=0x%x)\n", chip_type);
2478		goto exit;
2479	}
2480
2481	superio_select(sioaddr, PME);
2482	if (!(superio_inb(sioaddr, IT87_ACT_REG) & 0x01)) {
2483		pr_info("Device not activated, skipping\n");
2484		goto exit;
2485	}
2486
2487	*address = superio_inw(sioaddr, IT87_BASE_REG) & ~(IT87_EXTENT - 1);
2488	if (*address == 0) {
2489		pr_info("Base address not set, skipping\n");
2490		goto exit;
2491	}
2492
2493	err = 0;
2494	sio_data->sioaddr = sioaddr;
2495	sio_data->revision = superio_inb(sioaddr, DEVREV) & 0x0f;
2496	pr_info("Found IT%04x%s chip at 0x%x, revision %d\n", chip_type,
2497		it87_devices[sio_data->type].suffix,
2498		*address, sio_data->revision);
2499
2500	config = &it87_devices[sio_data->type];
2501
2502	/* in7 (VSB or VCCH5V) is always internal on some chips */
2503	if (has_in7_internal(config))
2504		sio_data->internal |= BIT(1);
2505
2506	/* in8 (Vbat) is always internal */
2507	sio_data->internal |= BIT(2);
2508
2509	/* in9 (AVCC3), always internal if supported */
2510	if (has_avcc3(config))
2511		sio_data->internal |= BIT(3); /* in9 is AVCC */
2512	else
2513		sio_data->skip_in |= BIT(9);
2514
2515	if (!has_five_pwm(config))
2516		sio_data->skip_pwm |= BIT(3) | BIT(4) | BIT(5);
2517	else if (!has_six_pwm(config))
2518		sio_data->skip_pwm |= BIT(5);
2519
2520	if (!has_vid(config))
2521		sio_data->skip_vid = 1;
2522
2523	/* Read GPIO config and VID value from LDN 7 (GPIO) */
2524	if (sio_data->type == it87) {
2525		/* The IT8705F has a different LD number for GPIO */
2526		superio_select(sioaddr, 5);
2527		sio_data->beep_pin = superio_inb(sioaddr,
2528						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2529	} else if (sio_data->type == it8783) {
2530		int reg25, reg27, reg2a, reg2c, regef;
2531
2532		superio_select(sioaddr, GPIO);
2533
2534		reg25 = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2535		reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2536		reg2a = superio_inb(sioaddr, IT87_SIO_PINX1_REG);
2537		reg2c = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2538		regef = superio_inb(sioaddr, IT87_SIO_SPI_REG);
2539
2540		/* Check if fan3 is there or not */
2541		if ((reg27 & BIT(0)) || !(reg2c & BIT(2)))
2542			sio_data->skip_fan |= BIT(2);
2543		if ((reg25 & BIT(4)) ||
2544		    (!(reg2a & BIT(1)) && (regef & BIT(0))))
2545			sio_data->skip_pwm |= BIT(2);
2546
2547		/* Check if fan2 is there or not */
2548		if (reg27 & BIT(7))
2549			sio_data->skip_fan |= BIT(1);
2550		if (reg27 & BIT(3))
2551			sio_data->skip_pwm |= BIT(1);
2552
2553		/* VIN5 */
2554		if ((reg27 & BIT(0)) || (reg2c & BIT(2)))
2555			sio_data->skip_in |= BIT(5); /* No VIN5 */
2556
2557		/* VIN6 */
2558		if (reg27 & BIT(1))
2559			sio_data->skip_in |= BIT(6); /* No VIN6 */
2560
2561		/*
2562		 * VIN7
2563		 * Does not depend on bit 2 of Reg2C, contrary to datasheet.
2564		 */
2565		if (reg27 & BIT(2)) {
2566			/*
2567			 * The data sheet is a bit unclear regarding the
2568			 * internal voltage divider for VCCH5V. It says
2569			 * "This bit enables and switches VIN7 (pin 91) to the
2570			 * internal voltage divider for VCCH5V".
2571			 * This is different to other chips, where the internal
2572			 * voltage divider would connect VIN7 to an internal
2573			 * voltage source. Maybe that is the case here as well.
2574			 *
2575			 * Since we don't know for sure, re-route it if that is
2576			 * not the case, and ask the user to report if the
2577			 * resulting voltage is sane.
2578			 */
2579			if (!(reg2c & BIT(1))) {
2580				reg2c |= BIT(1);
2581				superio_outb(sioaddr, IT87_SIO_PINX2_REG,
2582					     reg2c);
2583				sio_data->need_in7_reroute = true;
2584				pr_notice("Routing internal VCCH5V to in7.\n");
2585			}
2586			pr_notice("in7 routed to internal voltage divider, with external pin disabled.\n");
2587			pr_notice("Please report if it displays a reasonable voltage.\n");
2588		}
2589
2590		if (reg2c & BIT(0))
2591			sio_data->internal |= BIT(0);
2592		if (reg2c & BIT(1))
2593			sio_data->internal |= BIT(1);
2594
2595		sio_data->beep_pin = superio_inb(sioaddr,
2596						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2597	} else if (sio_data->type == it8603) {
2598		int reg27, reg29;
2599
2600		superio_select(sioaddr, GPIO);
2601
2602		reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2603
2604		/* Check if fan3 is there or not */
2605		if (reg27 & BIT(6))
2606			sio_data->skip_pwm |= BIT(2);
2607		if (reg27 & BIT(7))
2608			sio_data->skip_fan |= BIT(2);
2609
2610		/* Check if fan2 is there or not */
2611		reg29 = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2612		if (reg29 & BIT(1))
2613			sio_data->skip_pwm |= BIT(1);
2614		if (reg29 & BIT(2))
2615			sio_data->skip_fan |= BIT(1);
2616
2617		sio_data->skip_in |= BIT(5); /* No VIN5 */
2618		sio_data->skip_in |= BIT(6); /* No VIN6 */
2619
2620		sio_data->beep_pin = superio_inb(sioaddr,
2621						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2622	} else if (sio_data->type == it8620 || sio_data->type == it8628) {
2623		int reg;
2624
2625		superio_select(sioaddr, GPIO);
2626
2627		/* Check for pwm5 */
2628		reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2629		if (reg & BIT(6))
2630			sio_data->skip_pwm |= BIT(4);
2631
2632		/* Check for fan4, fan5 */
2633		reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
2634		if (!(reg & BIT(5)))
2635			sio_data->skip_fan |= BIT(3);
2636		if (!(reg & BIT(4)))
2637			sio_data->skip_fan |= BIT(4);
2638
2639		/* Check for pwm3, fan3 */
2640		reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2641		if (reg & BIT(6))
2642			sio_data->skip_pwm |= BIT(2);
2643		if (reg & BIT(7))
2644			sio_data->skip_fan |= BIT(2);
2645
2646		/* Check for pwm4 */
2647		reg = superio_inb(sioaddr, IT87_SIO_GPIO4_REG);
2648		if (reg & BIT(2))
2649			sio_data->skip_pwm |= BIT(3);
2650
2651		/* Check for pwm2, fan2 */
2652		reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2653		if (reg & BIT(1))
2654			sio_data->skip_pwm |= BIT(1);
2655		if (reg & BIT(2))
2656			sio_data->skip_fan |= BIT(1);
2657		/* Check for pwm6, fan6 */
2658		if (!(reg & BIT(7))) {
2659			sio_data->skip_pwm |= BIT(5);
2660			sio_data->skip_fan |= BIT(5);
2661		}
2662
2663		/* Check if AVCC is on VIN3 */
2664		reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2665		if (reg & BIT(0))
2666			sio_data->internal |= BIT(0);
2667		else
2668			sio_data->skip_in |= BIT(9);
2669
2670		sio_data->beep_pin = superio_inb(sioaddr,
2671						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2672	} else if (sio_data->type == it8622) {
2673		int reg;
2674
2675		superio_select(sioaddr, GPIO);
2676
2677		/* Check for pwm4, fan4 */
2678		reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2679		if (reg & BIT(6))
2680			sio_data->skip_fan |= BIT(3);
2681		if (reg & BIT(5))
2682			sio_data->skip_pwm |= BIT(3);
2683
2684		/* Check for pwm3, fan3, pwm5, fan5 */
2685		reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2686		if (reg & BIT(6))
2687			sio_data->skip_pwm |= BIT(2);
2688		if (reg & BIT(7))
2689			sio_data->skip_fan |= BIT(2);
2690		if (reg & BIT(3))
2691			sio_data->skip_pwm |= BIT(4);
2692		if (reg & BIT(1))
2693			sio_data->skip_fan |= BIT(4);
2694
2695		/* Check for pwm2, fan2 */
2696		reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2697		if (reg & BIT(1))
2698			sio_data->skip_pwm |= BIT(1);
2699		if (reg & BIT(2))
2700			sio_data->skip_fan |= BIT(1);
2701
2702		/* Check for AVCC */
2703		reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2704		if (!(reg & BIT(0)))
2705			sio_data->skip_in |= BIT(9);
2706
2707		sio_data->beep_pin = superio_inb(sioaddr,
2708						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2709	} else {
2710		int reg;
2711		bool uart6;
2712
2713		superio_select(sioaddr, GPIO);
2714
2715		/* Check for fan4, fan5 */
2716		if (has_five_fans(config)) {
2717			reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
2718			switch (sio_data->type) {
2719			case it8718:
2720				if (reg & BIT(5))
2721					sio_data->skip_fan |= BIT(3);
2722				if (reg & BIT(4))
2723					sio_data->skip_fan |= BIT(4);
2724				break;
2725			case it8720:
2726			case it8721:
2727			case it8728:
2728				if (!(reg & BIT(5)))
2729					sio_data->skip_fan |= BIT(3);
2730				if (!(reg & BIT(4)))
2731					sio_data->skip_fan |= BIT(4);
2732				break;
2733			default:
2734				break;
2735			}
2736		}
2737
2738		reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2739		if (!sio_data->skip_vid) {
2740			/* We need at least 4 VID pins */
2741			if (reg & 0x0f) {
2742				pr_info("VID is disabled (pins used for GPIO)\n");
2743				sio_data->skip_vid = 1;
2744			}
2745		}
2746
2747		/* Check if fan3 is there or not */
2748		if (reg & BIT(6))
2749			sio_data->skip_pwm |= BIT(2);
2750		if (reg & BIT(7))
2751			sio_data->skip_fan |= BIT(2);
2752
2753		/* Check if fan2 is there or not */
2754		reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
2755		if (reg & BIT(1))
2756			sio_data->skip_pwm |= BIT(1);
2757		if (reg & BIT(2))
2758			sio_data->skip_fan |= BIT(1);
2759
2760		if ((sio_data->type == it8718 || sio_data->type == it8720) &&
2761		    !(sio_data->skip_vid))
2762			sio_data->vid_value = superio_inb(sioaddr,
2763							  IT87_SIO_VID_REG);
2764
2765		reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2766
2767		uart6 = sio_data->type == it8782 && (reg & BIT(2));
2768
2769		/*
2770		 * The IT8720F has no VIN7 pin, so VCCH5V should always be
2771		 * routed internally to VIN7 with an internal divider.
2772		 * Curiously, there still is a configuration bit to control
2773		 * this, which means it can be set incorrectly. And even
2774		 * more curiously, many boards out there are improperly
2775		 * configured, even though the IT8720F datasheet claims
2776		 * that the internal routing of VCCH5V to VIN7 is the default
2777		 * setting. So we force the internal routing in this case.
2778		 *
2779		 * On IT8782F, VIN7 is multiplexed with one of the UART6 pins.
2780		 * If UART6 is enabled, re-route VIN7 to the internal divider
2781		 * if that is not already the case.
2782		 */
2783		if ((sio_data->type == it8720 || uart6) && !(reg & BIT(1))) {
2784			reg |= BIT(1);
2785			superio_outb(sioaddr, IT87_SIO_PINX2_REG, reg);
2786			sio_data->need_in7_reroute = true;
2787			pr_notice("Routing internal VCCH5V to in7\n");
2788		}
2789		if (reg & BIT(0))
2790			sio_data->internal |= BIT(0);
2791		if (reg & BIT(1))
2792			sio_data->internal |= BIT(1);
2793
2794		/*
2795		 * On IT8782F, UART6 pins overlap with VIN5, VIN6, and VIN7.
2796		 * While VIN7 can be routed to the internal voltage divider,
2797		 * VIN5 and VIN6 are not available if UART6 is enabled.
2798		 *
2799		 * Also, temp3 is not available if UART6 is enabled and TEMPIN3
2800		 * is the temperature source. Since we can not read the
2801		 * temperature source here, skip_temp is preliminary.
2802		 */
2803		if (uart6) {
2804			sio_data->skip_in |= BIT(5) | BIT(6);
2805			sio_data->skip_temp |= BIT(2);
2806		}
2807
2808		sio_data->beep_pin = superio_inb(sioaddr,
2809						 IT87_SIO_BEEP_PIN_REG) & 0x3f;
2810	}
2811	if (sio_data->beep_pin)
2812		pr_info("Beeping is supported\n");
2813
2814	/* Disable specific features based on DMI strings */
2815	board_vendor = dmi_get_system_info(DMI_BOARD_VENDOR);
2816	board_name = dmi_get_system_info(DMI_BOARD_NAME);
2817	if (board_vendor && board_name) {
2818		if (strcmp(board_vendor, "nVIDIA") == 0 &&
2819		    strcmp(board_name, "FN68PT") == 0) {
2820			/*
2821			 * On the Shuttle SN68PT, FAN_CTL2 is apparently not
2822			 * connected to a fan, but to something else. One user
2823			 * has reported instant system power-off when changing
2824			 * the PWM2 duty cycle, so we disable it.
2825			 * I use the board name string as the trigger in case
2826			 * the same board is ever used in other systems.
2827			 */
2828			pr_info("Disabling pwm2 due to hardware constraints\n");
2829			sio_data->skip_pwm = BIT(1);
2830		}
2831	}
2832
2833exit:
2834	superio_exit(sioaddr);
2835	return err;
2836}
2837
2838/*
2839 * Some chips seem to have default value 0xff for all limit
2840 * registers. For low voltage limits it makes no sense and triggers
2841 * alarms, so change to 0 instead. For high temperature limits, it
2842 * means -1 degree C, which surprisingly doesn't trigger an alarm,
2843 * but is still confusing, so change to 127 degrees C.
2844 */
2845static void it87_check_limit_regs(struct it87_data *data)
2846{
2847	int i, reg;
2848
2849	for (i = 0; i < NUM_VIN_LIMIT; i++) {
2850		reg = it87_read_value(data, IT87_REG_VIN_MIN(i));
2851		if (reg == 0xff)
2852			it87_write_value(data, IT87_REG_VIN_MIN(i), 0);
2853	}
2854	for (i = 0; i < NUM_TEMP_LIMIT; i++) {
2855		reg = it87_read_value(data, IT87_REG_TEMP_HIGH(i));
2856		if (reg == 0xff)
2857			it87_write_value(data, IT87_REG_TEMP_HIGH(i), 127);
2858	}
2859}
2860
2861/* Check if voltage monitors are reset manually or by some reason */
2862static void it87_check_voltage_monitors_reset(struct it87_data *data)
2863{
2864	int reg;
2865
2866	reg = it87_read_value(data, IT87_REG_VIN_ENABLE);
2867	if ((reg & 0xff) == 0) {
2868		/* Enable all voltage monitors */
2869		it87_write_value(data, IT87_REG_VIN_ENABLE, 0xff);
2870	}
2871}
2872
2873/* Check if tachometers are reset manually or by some reason */
2874static void it87_check_tachometers_reset(struct platform_device *pdev)
2875{
2876	struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
2877	struct it87_data *data = platform_get_drvdata(pdev);
2878	u8 mask, fan_main_ctrl;
2879
2880	mask = 0x70 & ~(sio_data->skip_fan << 4);
2881	fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
2882	if ((fan_main_ctrl & mask) == 0) {
2883		/* Enable all fan tachometers */
2884		fan_main_ctrl |= mask;
2885		it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
2886				 fan_main_ctrl);
2887	}
2888}
2889
2890/* Set tachometers to 16-bit mode if needed */
2891static void it87_check_tachometers_16bit_mode(struct platform_device *pdev)
2892{
2893	struct it87_data *data = platform_get_drvdata(pdev);
2894	int reg;
2895
2896	if (!has_fan16_config(data))
2897		return;
2898
2899	reg = it87_read_value(data, IT87_REG_FAN_16BIT);
2900	if (~reg & 0x07 & data->has_fan) {
2901		dev_dbg(&pdev->dev,
2902			"Setting fan1-3 to 16-bit mode\n");
2903		it87_write_value(data, IT87_REG_FAN_16BIT,
2904				 reg | 0x07);
2905	}
2906}
2907
2908static void it87_start_monitoring(struct it87_data *data)
2909{
2910	it87_write_value(data, IT87_REG_CONFIG,
2911			 (it87_read_value(data, IT87_REG_CONFIG) & 0x3e)
2912			 | (update_vbat ? 0x41 : 0x01));
2913}
2914
2915/* Called when we have found a new IT87. */
2916static void it87_init_device(struct platform_device *pdev)
2917{
2918	struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
2919	struct it87_data *data = platform_get_drvdata(pdev);
2920	int tmp, i;
 
2921
2922	/*
2923	 * For each PWM channel:
2924	 * - If it is in automatic mode, setting to manual mode should set
2925	 *   the fan to full speed by default.
2926	 * - If it is in manual mode, we need a mapping to temperature
2927	 *   channels to use when later setting to automatic mode later.
2928	 *   Use a 1:1 mapping by default (we are clueless.)
2929	 * In both cases, the value can (and should) be changed by the user
2930	 * prior to switching to a different mode.
2931	 * Note that this is no longer needed for the IT8721F and later, as
2932	 * these have separate registers for the temperature mapping and the
2933	 * manual duty cycle.
2934	 */
2935	for (i = 0; i < NUM_AUTO_PWM; i++) {
2936		data->pwm_temp_map[i] = i;
2937		data->pwm_duty[i] = 0x7f;	/* Full speed */
2938		data->auto_pwm[i][3] = 0x7f;	/* Full speed, hard-coded */
2939	}
2940
2941	it87_check_limit_regs(data);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2942
2943	/*
2944	 * Temperature channels are not forcibly enabled, as they can be
2945	 * set to two different sensor types and we can't guess which one
2946	 * is correct for a given system. These channels can be enabled at
2947	 * run-time through the temp{1-3}_type sysfs accessors if needed.
2948	 */
2949
2950	it87_check_voltage_monitors_reset(data);
2951
2952	it87_check_tachometers_reset(pdev);
 
 
 
2953
 
 
2954	data->fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
 
 
 
 
 
 
2955	data->has_fan = (data->fan_main_ctrl >> 4) & 0x07;
2956
2957	it87_check_tachometers_16bit_mode(pdev);
 
 
 
 
 
 
 
 
 
 
2958
2959	/* Check for additional fans */
2960	if (has_five_fans(data)) {
2961		tmp = it87_read_value(data, IT87_REG_FAN_16BIT);
2962
2963		if (tmp & BIT(4))
2964			data->has_fan |= BIT(3); /* fan4 enabled */
2965		if (tmp & BIT(5))
2966			data->has_fan |= BIT(4); /* fan5 enabled */
2967		if (has_six_fans(data) && (tmp & BIT(2)))
2968			data->has_fan |= BIT(5); /* fan6 enabled */
2969	}
2970
2971	/* Fan input pins may be used for alternative functions */
2972	data->has_fan &= ~sio_data->skip_fan;
2973
2974	/* Check if pwm5, pwm6 are enabled */
2975	if (has_six_pwm(data)) {
2976		/* The following code may be IT8620E specific */
2977		tmp = it87_read_value(data, IT87_REG_FAN_DIV);
2978		if ((tmp & 0xc0) == 0xc0)
2979			sio_data->skip_pwm |= BIT(4);
2980		if (!(tmp & BIT(3)))
2981			sio_data->skip_pwm |= BIT(5);
2982	}
2983
2984	it87_start_monitoring(data);
 
 
 
2985}
2986
2987/* Return 1 if and only if the PWM interface is safe to use */
2988static int it87_check_pwm(struct device *dev)
2989{
2990	struct it87_data *data = dev_get_drvdata(dev);
2991	/*
2992	 * Some BIOSes fail to correctly configure the IT87 fans. All fans off
2993	 * and polarity set to active low is sign that this is the case so we
2994	 * disable pwm control to protect the user.
2995	 */
2996	int tmp = it87_read_value(data, IT87_REG_FAN_CTL);
2997
2998	if ((tmp & 0x87) == 0) {
2999		if (fix_pwm_polarity) {
3000			/*
3001			 * The user asks us to attempt a chip reconfiguration.
3002			 * This means switching to active high polarity and
3003			 * inverting all fan speed values.
3004			 */
3005			int i;
3006			u8 pwm[3];
3007
3008			for (i = 0; i < ARRAY_SIZE(pwm); i++)
3009				pwm[i] = it87_read_value(data,
3010							 IT87_REG_PWM[i]);
3011
3012			/*
3013			 * If any fan is in automatic pwm mode, the polarity
3014			 * might be correct, as suspicious as it seems, so we
3015			 * better don't change anything (but still disable the
3016			 * PWM interface).
3017			 */
3018			if (!((pwm[0] | pwm[1] | pwm[2]) & 0x80)) {
3019				dev_info(dev,
3020					 "Reconfiguring PWM to active high polarity\n");
3021				it87_write_value(data, IT87_REG_FAN_CTL,
3022						 tmp | 0x87);
3023				for (i = 0; i < 3; i++)
3024					it87_write_value(data,
3025							 IT87_REG_PWM[i],
3026							 0x7f & ~pwm[i]);
3027				return 1;
3028			}
3029
3030			dev_info(dev,
3031				 "PWM configuration is too broken to be fixed\n");
3032		}
3033
 
 
3034		return 0;
3035	} else if (fix_pwm_polarity) {
3036		dev_info(dev,
3037			 "PWM configuration looks sane, won't touch\n");
3038	}
3039
3040	return 1;
3041}
3042
3043static int it87_probe(struct platform_device *pdev)
3044{
3045	struct it87_data *data;
3046	struct resource *res;
3047	struct device *dev = &pdev->dev;
3048	struct it87_sio_data *sio_data = dev_get_platdata(dev);
3049	int enable_pwm_interface;
3050	struct device *hwmon_dev;
3051
3052	res = platform_get_resource(pdev, IORESOURCE_IO, 0);
3053	if (!devm_request_region(&pdev->dev, res->start, IT87_EC_EXTENT,
3054				 DRVNAME)) {
3055		dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
3056			(unsigned long)res->start,
3057			(unsigned long)(res->start + IT87_EC_EXTENT - 1));
3058		return -EBUSY;
3059	}
3060
3061	data = devm_kzalloc(&pdev->dev, sizeof(struct it87_data), GFP_KERNEL);
3062	if (!data)
3063		return -ENOMEM;
3064
3065	data->addr = res->start;
3066	data->sioaddr = sio_data->sioaddr;
3067	data->type = sio_data->type;
3068	data->features = it87_devices[sio_data->type].features;
3069	data->peci_mask = it87_devices[sio_data->type].peci_mask;
3070	data->old_peci_mask = it87_devices[sio_data->type].old_peci_mask;
3071	/*
3072	 * IT8705F Datasheet 0.4.1, 3h == Version G.
3073	 * IT8712F Datasheet 0.9.1, section 8.3.5 indicates 8h == Version J.
3074	 * These are the first revisions with 16-bit tachometer support.
3075	 */
3076	switch (data->type) {
3077	case it87:
3078		if (sio_data->revision >= 0x03) {
3079			data->features &= ~FEAT_OLD_AUTOPWM;
3080			data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS;
3081		}
3082		break;
3083	case it8712:
3084		if (sio_data->revision >= 0x08) {
3085			data->features &= ~FEAT_OLD_AUTOPWM;
3086			data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS |
3087					  FEAT_FIVE_FANS;
3088		}
3089		break;
3090	default:
3091		break;
3092	}
3093
3094	/* Now, we do the remaining detection. */
3095	if ((it87_read_value(data, IT87_REG_CONFIG) & 0x80) ||
3096	    it87_read_value(data, IT87_REG_CHIPID) != 0x90)
3097		return -ENODEV;
3098
3099	platform_set_drvdata(pdev, data);
3100
3101	mutex_init(&data->update_lock);
3102
3103	/* Check PWM configuration */
3104	enable_pwm_interface = it87_check_pwm(dev);
3105	if (!enable_pwm_interface)
3106		dev_info(dev,
3107			 "Detected broken BIOS defaults, disabling PWM interface\n");
3108
3109	/* Starting with IT8721F, we handle scaling of internal voltages */
3110	if (has_12mv_adc(data)) {
3111		if (sio_data->internal & BIT(0))
3112			data->in_scaled |= BIT(3);	/* in3 is AVCC */
3113		if (sio_data->internal & BIT(1))
3114			data->in_scaled |= BIT(7);	/* in7 is VSB */
3115		if (sio_data->internal & BIT(2))
3116			data->in_scaled |= BIT(8);	/* in8 is Vbat */
3117		if (sio_data->internal & BIT(3))
3118			data->in_scaled |= BIT(9);	/* in9 is AVCC */
3119	} else if (sio_data->type == it8781 || sio_data->type == it8782 ||
3120		   sio_data->type == it8783) {
3121		if (sio_data->internal & BIT(0))
3122			data->in_scaled |= BIT(3);	/* in3 is VCC5V */
3123		if (sio_data->internal & BIT(1))
3124			data->in_scaled |= BIT(7);	/* in7 is VCCH5V */
3125	}
3126
3127	data->has_temp = 0x07;
3128	if (sio_data->skip_temp & BIT(2)) {
3129		if (sio_data->type == it8782 &&
3130		    !(it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x80))
3131			data->has_temp &= ~BIT(2);
3132	}
3133
3134	data->in_internal = sio_data->internal;
3135	data->need_in7_reroute = sio_data->need_in7_reroute;
3136	data->has_in = 0x3ff & ~sio_data->skip_in;
3137
3138	if (has_six_temp(data)) {
3139		u8 reg = it87_read_value(data, IT87_REG_TEMP456_ENABLE);
3140
3141		/* Check for additional temperature sensors */
3142		if ((reg & 0x03) >= 0x02)
3143			data->has_temp |= BIT(3);
3144		if (((reg >> 2) & 0x03) >= 0x02)
3145			data->has_temp |= BIT(4);
3146		if (((reg >> 4) & 0x03) >= 0x02)
3147			data->has_temp |= BIT(5);
3148
3149		/* Check for additional voltage sensors */
3150		if ((reg & 0x03) == 0x01)
3151			data->has_in |= BIT(10);
3152		if (((reg >> 2) & 0x03) == 0x01)
3153			data->has_in |= BIT(11);
3154		if (((reg >> 4) & 0x03) == 0x01)
3155			data->has_in |= BIT(12);
3156	}
3157
3158	data->has_beep = !!sio_data->beep_pin;
3159
3160	/* Initialize the IT87 chip */
3161	it87_init_device(pdev);
3162
3163	if (!sio_data->skip_vid) {
3164		data->has_vid = true;
3165		data->vrm = vid_which_vrm();
3166		/* VID reading from Super-I/O config space if available */
3167		data->vid = sio_data->vid_value;
3168	}
3169
3170	/* Prepare for sysfs hooks */
3171	data->groups[0] = &it87_group;
3172	data->groups[1] = &it87_group_in;
3173	data->groups[2] = &it87_group_temp;
3174	data->groups[3] = &it87_group_fan;
3175
3176	if (enable_pwm_interface) {
3177		data->has_pwm = BIT(ARRAY_SIZE(IT87_REG_PWM)) - 1;
3178		data->has_pwm &= ~sio_data->skip_pwm;
3179
3180		data->groups[4] = &it87_group_pwm;
3181		if (has_old_autopwm(data) || has_newer_autopwm(data))
3182			data->groups[5] = &it87_group_auto_pwm;
3183	}
3184
3185	hwmon_dev = devm_hwmon_device_register_with_groups(dev,
3186					it87_devices[sio_data->type].name,
3187					data, data->groups);
3188	return PTR_ERR_OR_ZERO(hwmon_dev);
3189}
3190
3191static void __maybe_unused it87_resume_sio(struct platform_device *pdev)
3192{
3193	struct it87_data *data = dev_get_drvdata(&pdev->dev);
3194	int err;
3195	int reg2c;
3196
3197	if (!data->need_in7_reroute)
3198		return;
3199
3200	err = superio_enter(data->sioaddr);
3201	if (err) {
3202		dev_warn(&pdev->dev,
3203			 "Unable to enter Super I/O to reroute in7 (%d)",
3204			 err);
3205		return;
3206	}
3207
3208	superio_select(data->sioaddr, GPIO);
3209
3210	reg2c = superio_inb(data->sioaddr, IT87_SIO_PINX2_REG);
3211	if (!(reg2c & BIT(1))) {
3212		dev_dbg(&pdev->dev,
3213			"Routing internal VCCH5V to in7 again");
3214
3215		reg2c |= BIT(1);
3216		superio_outb(data->sioaddr, IT87_SIO_PINX2_REG,
3217			     reg2c);
3218	}
3219
3220	superio_exit(data->sioaddr);
3221}
3222
3223static int __maybe_unused it87_resume(struct device *dev)
3224{
3225	struct platform_device *pdev = to_platform_device(dev);
3226	struct it87_data *data = dev_get_drvdata(dev);
3227
3228	it87_resume_sio(pdev);
3229
3230	mutex_lock(&data->update_lock);
3231
3232	it87_check_pwm(dev);
3233	it87_check_limit_regs(data);
3234	it87_check_voltage_monitors_reset(data);
3235	it87_check_tachometers_reset(pdev);
3236	it87_check_tachometers_16bit_mode(pdev);
3237
3238	it87_start_monitoring(data);
3239
3240	/* force update */
3241	data->valid = 0;
3242
3243	mutex_unlock(&data->update_lock);
3244
3245	it87_update_device(dev);
3246
3247	return 0;
3248}
3249
3250static SIMPLE_DEV_PM_OPS(it87_dev_pm_ops, NULL, it87_resume);
3251
3252static struct platform_driver it87_driver = {
3253	.driver = {
3254		.name	= DRVNAME,
3255		.pm     = &it87_dev_pm_ops,
3256	},
3257	.probe	= it87_probe,
3258};
3259
3260static int __init it87_device_add(int index, unsigned short address,
3261				  const struct it87_sio_data *sio_data)
3262{
3263	struct platform_device *pdev;
3264	struct resource res = {
3265		.start	= address + IT87_EC_OFFSET,
3266		.end	= address + IT87_EC_OFFSET + IT87_EC_EXTENT - 1,
3267		.name	= DRVNAME,
3268		.flags	= IORESOURCE_IO,
3269	};
3270	int err;
3271
3272	err = acpi_check_resource_conflict(&res);
3273	if (err)
3274		return err;
3275
3276	pdev = platform_device_alloc(DRVNAME, address);
3277	if (!pdev)
3278		return -ENOMEM;
3279
3280	err = platform_device_add_resources(pdev, &res, 1);
3281	if (err) {
3282		pr_err("Device resource addition failed (%d)\n", err);
3283		goto exit_device_put;
3284	}
3285
3286	err = platform_device_add_data(pdev, sio_data,
3287				       sizeof(struct it87_sio_data));
3288	if (err) {
3289		pr_err("Platform data allocation failed\n");
3290		goto exit_device_put;
3291	}
3292
3293	err = platform_device_add(pdev);
3294	if (err) {
3295		pr_err("Device addition failed (%d)\n", err);
3296		goto exit_device_put;
3297	}
3298
3299	it87_pdev[index] = pdev;
3300	return 0;
3301
3302exit_device_put:
3303	platform_device_put(pdev);
3304	return err;
3305}
3306
3307static int __init sm_it87_init(void)
3308{
3309	int sioaddr[2] = { REG_2E, REG_4E };
3310	struct it87_sio_data sio_data;
3311	unsigned short isa_address[2];
3312	bool found = false;
3313	int i, err;
3314
3315	err = platform_driver_register(&it87_driver);
3316	if (err)
3317		return err;
3318
3319	for (i = 0; i < ARRAY_SIZE(sioaddr); i++) {
3320		memset(&sio_data, 0, sizeof(struct it87_sio_data));
3321		isa_address[i] = 0;
3322		err = it87_find(sioaddr[i], &isa_address[i], &sio_data);
3323		if (err || isa_address[i] == 0)
3324			continue;
3325		/*
3326		 * Don't register second chip if its ISA address matches
3327		 * the first chip's ISA address.
3328		 */
3329		if (i && isa_address[i] == isa_address[0])
3330			break;
3331
3332		err = it87_device_add(i, isa_address[i], &sio_data);
3333		if (err)
3334			goto exit_dev_unregister;
3335
3336		found = true;
3337
3338		/*
3339		 * IT8705F may respond on both SIO addresses.
3340		 * Stop probing after finding one.
3341		 */
3342		if (sio_data.type == it87)
3343			break;
3344	}
3345
3346	if (!found) {
3347		err = -ENODEV;
3348		goto exit_unregister;
3349	}
3350	return 0;
3351
3352exit_dev_unregister:
3353	/* NULL check handled by platform_device_unregister */
3354	platform_device_unregister(it87_pdev[0]);
3355exit_unregister:
3356	platform_driver_unregister(&it87_driver);
3357	return err;
3358}
3359
3360static void __exit sm_it87_exit(void)
3361{
3362	/* NULL check handled by platform_device_unregister */
3363	platform_device_unregister(it87_pdev[1]);
3364	platform_device_unregister(it87_pdev[0]);
3365	platform_driver_unregister(&it87_driver);
3366}
3367
3368MODULE_AUTHOR("Chris Gauthron, Jean Delvare <jdelvare@suse.de>");
3369MODULE_DESCRIPTION("IT8705F/IT871xF/IT872xF hardware monitoring driver");
3370module_param(update_vbat, bool, 0);
3371MODULE_PARM_DESC(update_vbat, "Update vbat if set else return powerup value");
3372module_param(fix_pwm_polarity, bool, 0);
3373MODULE_PARM_DESC(fix_pwm_polarity,
3374		 "Force PWM polarity to active high (DANGEROUS)");
3375MODULE_LICENSE("GPL");
3376
3377module_init(sm_it87_init);
3378module_exit(sm_it87_exit);