Loading...
1/*
2 * GPIOs on MPC512x/8349/8572/8610 and compatible
3 *
4 * Copyright (C) 2008 Peter Korsgaard <jacmet@sunsite.dk>
5 *
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
9 */
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/spinlock.h>
14#include <linux/io.h>
15#include <linux/of.h>
16#include <linux/of_gpio.h>
17#include <linux/gpio.h>
18#include <linux/slab.h>
19#include <linux/irq.h>
20
21#define MPC8XXX_GPIO_PINS 32
22
23#define GPIO_DIR 0x00
24#define GPIO_ODR 0x04
25#define GPIO_DAT 0x08
26#define GPIO_IER 0x0c
27#define GPIO_IMR 0x10
28#define GPIO_ICR 0x14
29#define GPIO_ICR2 0x18
30
31struct mpc8xxx_gpio_chip {
32 struct of_mm_gpio_chip mm_gc;
33 spinlock_t lock;
34
35 /*
36 * shadowed data register to be able to clear/set output pins in
37 * open drain mode safely
38 */
39 u32 data;
40 struct irq_domain *irq;
41 void *of_dev_id_data;
42};
43
44static inline u32 mpc8xxx_gpio2mask(unsigned int gpio)
45{
46 return 1u << (MPC8XXX_GPIO_PINS - 1 - gpio);
47}
48
49static inline struct mpc8xxx_gpio_chip *
50to_mpc8xxx_gpio_chip(struct of_mm_gpio_chip *mm)
51{
52 return container_of(mm, struct mpc8xxx_gpio_chip, mm_gc);
53}
54
55static void mpc8xxx_gpio_save_regs(struct of_mm_gpio_chip *mm)
56{
57 struct mpc8xxx_gpio_chip *mpc8xxx_gc = to_mpc8xxx_gpio_chip(mm);
58
59 mpc8xxx_gc->data = in_be32(mm->regs + GPIO_DAT);
60}
61
62/* Workaround GPIO 1 errata on MPC8572/MPC8536. The status of GPIOs
63 * defined as output cannot be determined by reading GPDAT register,
64 * so we use shadow data register instead. The status of input pins
65 * is determined by reading GPDAT register.
66 */
67static int mpc8572_gpio_get(struct gpio_chip *gc, unsigned int gpio)
68{
69 u32 val;
70 struct of_mm_gpio_chip *mm = to_of_mm_gpio_chip(gc);
71 struct mpc8xxx_gpio_chip *mpc8xxx_gc = to_mpc8xxx_gpio_chip(mm);
72
73 val = in_be32(mm->regs + GPIO_DAT) & ~in_be32(mm->regs + GPIO_DIR);
74
75 return (val | mpc8xxx_gc->data) & mpc8xxx_gpio2mask(gpio);
76}
77
78static int mpc8xxx_gpio_get(struct gpio_chip *gc, unsigned int gpio)
79{
80 struct of_mm_gpio_chip *mm = to_of_mm_gpio_chip(gc);
81
82 return in_be32(mm->regs + GPIO_DAT) & mpc8xxx_gpio2mask(gpio);
83}
84
85static void mpc8xxx_gpio_set(struct gpio_chip *gc, unsigned int gpio, int val)
86{
87 struct of_mm_gpio_chip *mm = to_of_mm_gpio_chip(gc);
88 struct mpc8xxx_gpio_chip *mpc8xxx_gc = to_mpc8xxx_gpio_chip(mm);
89 unsigned long flags;
90
91 spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
92
93 if (val)
94 mpc8xxx_gc->data |= mpc8xxx_gpio2mask(gpio);
95 else
96 mpc8xxx_gc->data &= ~mpc8xxx_gpio2mask(gpio);
97
98 out_be32(mm->regs + GPIO_DAT, mpc8xxx_gc->data);
99
100 spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
101}
102
103static int mpc8xxx_gpio_dir_in(struct gpio_chip *gc, unsigned int gpio)
104{
105 struct of_mm_gpio_chip *mm = to_of_mm_gpio_chip(gc);
106 struct mpc8xxx_gpio_chip *mpc8xxx_gc = to_mpc8xxx_gpio_chip(mm);
107 unsigned long flags;
108
109 spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
110
111 clrbits32(mm->regs + GPIO_DIR, mpc8xxx_gpio2mask(gpio));
112
113 spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
114
115 return 0;
116}
117
118static int mpc8xxx_gpio_dir_out(struct gpio_chip *gc, unsigned int gpio, int val)
119{
120 struct of_mm_gpio_chip *mm = to_of_mm_gpio_chip(gc);
121 struct mpc8xxx_gpio_chip *mpc8xxx_gc = to_mpc8xxx_gpio_chip(mm);
122 unsigned long flags;
123
124 mpc8xxx_gpio_set(gc, gpio, val);
125
126 spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
127
128 setbits32(mm->regs + GPIO_DIR, mpc8xxx_gpio2mask(gpio));
129
130 spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
131
132 return 0;
133}
134
135static int mpc5121_gpio_dir_out(struct gpio_chip *gc, unsigned int gpio, int val)
136{
137 /* GPIO 28..31 are input only on MPC5121 */
138 if (gpio >= 28)
139 return -EINVAL;
140
141 return mpc8xxx_gpio_dir_out(gc, gpio, val);
142}
143
144static int mpc8xxx_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
145{
146 struct of_mm_gpio_chip *mm = to_of_mm_gpio_chip(gc);
147 struct mpc8xxx_gpio_chip *mpc8xxx_gc = to_mpc8xxx_gpio_chip(mm);
148
149 if (mpc8xxx_gc->irq && offset < MPC8XXX_GPIO_PINS)
150 return irq_create_mapping(mpc8xxx_gc->irq, offset);
151 else
152 return -ENXIO;
153}
154
155static void mpc8xxx_gpio_irq_cascade(unsigned int irq, struct irq_desc *desc)
156{
157 struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_desc_get_handler_data(desc);
158 struct irq_chip *chip = irq_desc_get_chip(desc);
159 struct of_mm_gpio_chip *mm = &mpc8xxx_gc->mm_gc;
160 unsigned int mask;
161
162 mask = in_be32(mm->regs + GPIO_IER) & in_be32(mm->regs + GPIO_IMR);
163 if (mask)
164 generic_handle_irq(irq_linear_revmap(mpc8xxx_gc->irq,
165 32 - ffs(mask)));
166 if (chip->irq_eoi)
167 chip->irq_eoi(&desc->irq_data);
168}
169
170static void mpc8xxx_irq_unmask(struct irq_data *d)
171{
172 struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d);
173 struct of_mm_gpio_chip *mm = &mpc8xxx_gc->mm_gc;
174 unsigned long flags;
175
176 spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
177
178 setbits32(mm->regs + GPIO_IMR, mpc8xxx_gpio2mask(irqd_to_hwirq(d)));
179
180 spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
181}
182
183static void mpc8xxx_irq_mask(struct irq_data *d)
184{
185 struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d);
186 struct of_mm_gpio_chip *mm = &mpc8xxx_gc->mm_gc;
187 unsigned long flags;
188
189 spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
190
191 clrbits32(mm->regs + GPIO_IMR, mpc8xxx_gpio2mask(irqd_to_hwirq(d)));
192
193 spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
194}
195
196static void mpc8xxx_irq_ack(struct irq_data *d)
197{
198 struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d);
199 struct of_mm_gpio_chip *mm = &mpc8xxx_gc->mm_gc;
200
201 out_be32(mm->regs + GPIO_IER, mpc8xxx_gpio2mask(irqd_to_hwirq(d)));
202}
203
204static int mpc8xxx_irq_set_type(struct irq_data *d, unsigned int flow_type)
205{
206 struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d);
207 struct of_mm_gpio_chip *mm = &mpc8xxx_gc->mm_gc;
208 unsigned long flags;
209
210 switch (flow_type) {
211 case IRQ_TYPE_EDGE_FALLING:
212 spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
213 setbits32(mm->regs + GPIO_ICR,
214 mpc8xxx_gpio2mask(irqd_to_hwirq(d)));
215 spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
216 break;
217
218 case IRQ_TYPE_EDGE_BOTH:
219 spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
220 clrbits32(mm->regs + GPIO_ICR,
221 mpc8xxx_gpio2mask(irqd_to_hwirq(d)));
222 spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
223 break;
224
225 default:
226 return -EINVAL;
227 }
228
229 return 0;
230}
231
232static int mpc512x_irq_set_type(struct irq_data *d, unsigned int flow_type)
233{
234 struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d);
235 struct of_mm_gpio_chip *mm = &mpc8xxx_gc->mm_gc;
236 unsigned long gpio = irqd_to_hwirq(d);
237 void __iomem *reg;
238 unsigned int shift;
239 unsigned long flags;
240
241 if (gpio < 16) {
242 reg = mm->regs + GPIO_ICR;
243 shift = (15 - gpio) * 2;
244 } else {
245 reg = mm->regs + GPIO_ICR2;
246 shift = (15 - (gpio % 16)) * 2;
247 }
248
249 switch (flow_type) {
250 case IRQ_TYPE_EDGE_FALLING:
251 case IRQ_TYPE_LEVEL_LOW:
252 spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
253 clrsetbits_be32(reg, 3 << shift, 2 << shift);
254 spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
255 break;
256
257 case IRQ_TYPE_EDGE_RISING:
258 case IRQ_TYPE_LEVEL_HIGH:
259 spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
260 clrsetbits_be32(reg, 3 << shift, 1 << shift);
261 spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
262 break;
263
264 case IRQ_TYPE_EDGE_BOTH:
265 spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
266 clrbits32(reg, 3 << shift);
267 spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
268 break;
269
270 default:
271 return -EINVAL;
272 }
273
274 return 0;
275}
276
277static struct irq_chip mpc8xxx_irq_chip = {
278 .name = "mpc8xxx-gpio",
279 .irq_unmask = mpc8xxx_irq_unmask,
280 .irq_mask = mpc8xxx_irq_mask,
281 .irq_ack = mpc8xxx_irq_ack,
282 .irq_set_type = mpc8xxx_irq_set_type,
283};
284
285static int mpc8xxx_gpio_irq_map(struct irq_domain *h, unsigned int virq,
286 irq_hw_number_t hw)
287{
288 struct mpc8xxx_gpio_chip *mpc8xxx_gc = h->host_data;
289
290 if (mpc8xxx_gc->of_dev_id_data)
291 mpc8xxx_irq_chip.irq_set_type = mpc8xxx_gc->of_dev_id_data;
292
293 irq_set_chip_data(virq, h->host_data);
294 irq_set_chip_and_handler(virq, &mpc8xxx_irq_chip, handle_level_irq);
295 irq_set_irq_type(virq, IRQ_TYPE_NONE);
296
297 return 0;
298}
299
300static struct irq_domain_ops mpc8xxx_gpio_irq_ops = {
301 .map = mpc8xxx_gpio_irq_map,
302 .xlate = irq_domain_xlate_twocell,
303};
304
305static struct of_device_id mpc8xxx_gpio_ids[] __initdata = {
306 { .compatible = "fsl,mpc8349-gpio", },
307 { .compatible = "fsl,mpc8572-gpio", },
308 { .compatible = "fsl,mpc8610-gpio", },
309 { .compatible = "fsl,mpc5121-gpio", .data = mpc512x_irq_set_type, },
310 { .compatible = "fsl,pq3-gpio", },
311 { .compatible = "fsl,qoriq-gpio", },
312 {}
313};
314
315static void __init mpc8xxx_add_controller(struct device_node *np)
316{
317 struct mpc8xxx_gpio_chip *mpc8xxx_gc;
318 struct of_mm_gpio_chip *mm_gc;
319 struct gpio_chip *gc;
320 const struct of_device_id *id;
321 unsigned hwirq;
322 int ret;
323
324 mpc8xxx_gc = kzalloc(sizeof(*mpc8xxx_gc), GFP_KERNEL);
325 if (!mpc8xxx_gc) {
326 ret = -ENOMEM;
327 goto err;
328 }
329
330 spin_lock_init(&mpc8xxx_gc->lock);
331
332 mm_gc = &mpc8xxx_gc->mm_gc;
333 gc = &mm_gc->gc;
334
335 mm_gc->save_regs = mpc8xxx_gpio_save_regs;
336 gc->ngpio = MPC8XXX_GPIO_PINS;
337 gc->direction_input = mpc8xxx_gpio_dir_in;
338 gc->direction_output = of_device_is_compatible(np, "fsl,mpc5121-gpio") ?
339 mpc5121_gpio_dir_out : mpc8xxx_gpio_dir_out;
340 gc->get = of_device_is_compatible(np, "fsl,mpc8572-gpio") ?
341 mpc8572_gpio_get : mpc8xxx_gpio_get;
342 gc->set = mpc8xxx_gpio_set;
343 gc->to_irq = mpc8xxx_gpio_to_irq;
344
345 ret = of_mm_gpiochip_add(np, mm_gc);
346 if (ret)
347 goto err;
348
349 hwirq = irq_of_parse_and_map(np, 0);
350 if (hwirq == NO_IRQ)
351 goto skip_irq;
352
353 mpc8xxx_gc->irq = irq_domain_add_linear(np, MPC8XXX_GPIO_PINS,
354 &mpc8xxx_gpio_irq_ops, mpc8xxx_gc);
355 if (!mpc8xxx_gc->irq)
356 goto skip_irq;
357
358 id = of_match_node(mpc8xxx_gpio_ids, np);
359 if (id)
360 mpc8xxx_gc->of_dev_id_data = id->data;
361
362 /* ack and mask all irqs */
363 out_be32(mm_gc->regs + GPIO_IER, 0xffffffff);
364 out_be32(mm_gc->regs + GPIO_IMR, 0);
365
366 irq_set_handler_data(hwirq, mpc8xxx_gc);
367 irq_set_chained_handler(hwirq, mpc8xxx_gpio_irq_cascade);
368
369skip_irq:
370 return;
371
372err:
373 pr_err("%s: registration failed with status %d\n",
374 np->full_name, ret);
375 kfree(mpc8xxx_gc);
376
377 return;
378}
379
380static int __init mpc8xxx_add_gpiochips(void)
381{
382 struct device_node *np;
383
384 for_each_matching_node(np, mpc8xxx_gpio_ids)
385 mpc8xxx_add_controller(np);
386
387 return 0;
388}
389arch_initcall(mpc8xxx_add_gpiochips);
1/*
2 * GPIOs on MPC512x/8349/8572/8610/QorIQ and compatible
3 *
4 * Copyright (C) 2008 Peter Korsgaard <jacmet@sunsite.dk>
5 * Copyright (C) 2016 Freescale Semiconductor Inc.
6 *
7 * This file is licensed under the terms of the GNU General Public License
8 * version 2. This program is licensed "as is" without any warranty of any
9 * kind, whether express or implied.
10 */
11
12#include <linux/kernel.h>
13#include <linux/init.h>
14#include <linux/spinlock.h>
15#include <linux/io.h>
16#include <linux/of.h>
17#include <linux/of_gpio.h>
18#include <linux/of_address.h>
19#include <linux/of_irq.h>
20#include <linux/of_platform.h>
21#include <linux/slab.h>
22#include <linux/irq.h>
23#include <linux/gpio/driver.h>
24#include <linux/bitops.h>
25
26#define MPC8XXX_GPIO_PINS 32
27
28#define GPIO_DIR 0x00
29#define GPIO_ODR 0x04
30#define GPIO_DAT 0x08
31#define GPIO_IER 0x0c
32#define GPIO_IMR 0x10
33#define GPIO_ICR 0x14
34#define GPIO_ICR2 0x18
35#define GPIO_IBE 0x18
36
37struct mpc8xxx_gpio_chip {
38 struct gpio_chip gc;
39 void __iomem *regs;
40 raw_spinlock_t lock;
41
42 int (*direction_output)(struct gpio_chip *chip,
43 unsigned offset, int value);
44
45 struct irq_domain *irq;
46 unsigned int irqn;
47};
48
49/* The GPIO Input Buffer Enable register(GPIO_IBE) is used to
50 * control the input enable of each individual GPIO port.
51 * When an individual GPIO port’s direction is set to
52 * input (GPIO_GPDIR[DRn=0]), the associated input enable must be
53 * set (GPIOxGPIE[IEn]=1) to propagate the port value to the GPIO
54 * Data Register.
55 */
56static int ls1028a_gpio_dir_in_init(struct gpio_chip *gc)
57{
58 unsigned long flags;
59 struct mpc8xxx_gpio_chip *mpc8xxx_gc = gpiochip_get_data(gc);
60
61 spin_lock_irqsave(&gc->bgpio_lock, flags);
62
63 gc->write_reg(mpc8xxx_gc->regs + GPIO_IBE, 0xffffffff);
64
65 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
66
67 return 0;
68}
69
70/*
71 * This hardware has a big endian bit assignment such that GPIO line 0 is
72 * connected to bit 31, line 1 to bit 30 ... line 31 to bit 0.
73 * This inline helper give the right bitmask for a certain line.
74 */
75static inline u32 mpc_pin2mask(unsigned int offset)
76{
77 return BIT(31 - offset);
78}
79
80/* Workaround GPIO 1 errata on MPC8572/MPC8536. The status of GPIOs
81 * defined as output cannot be determined by reading GPDAT register,
82 * so we use shadow data register instead. The status of input pins
83 * is determined by reading GPDAT register.
84 */
85static int mpc8572_gpio_get(struct gpio_chip *gc, unsigned int gpio)
86{
87 u32 val;
88 struct mpc8xxx_gpio_chip *mpc8xxx_gc = gpiochip_get_data(gc);
89 u32 out_mask, out_shadow;
90
91 out_mask = gc->read_reg(mpc8xxx_gc->regs + GPIO_DIR);
92 val = gc->read_reg(mpc8xxx_gc->regs + GPIO_DAT) & ~out_mask;
93 out_shadow = gc->bgpio_data & out_mask;
94
95 return !!((val | out_shadow) & mpc_pin2mask(gpio));
96}
97
98static int mpc5121_gpio_dir_out(struct gpio_chip *gc,
99 unsigned int gpio, int val)
100{
101 struct mpc8xxx_gpio_chip *mpc8xxx_gc = gpiochip_get_data(gc);
102 /* GPIO 28..31 are input only on MPC5121 */
103 if (gpio >= 28)
104 return -EINVAL;
105
106 return mpc8xxx_gc->direction_output(gc, gpio, val);
107}
108
109static int mpc5125_gpio_dir_out(struct gpio_chip *gc,
110 unsigned int gpio, int val)
111{
112 struct mpc8xxx_gpio_chip *mpc8xxx_gc = gpiochip_get_data(gc);
113 /* GPIO 0..3 are input only on MPC5125 */
114 if (gpio <= 3)
115 return -EINVAL;
116
117 return mpc8xxx_gc->direction_output(gc, gpio, val);
118}
119
120static int mpc8xxx_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
121{
122 struct mpc8xxx_gpio_chip *mpc8xxx_gc = gpiochip_get_data(gc);
123
124 if (mpc8xxx_gc->irq && offset < MPC8XXX_GPIO_PINS)
125 return irq_create_mapping(mpc8xxx_gc->irq, offset);
126 else
127 return -ENXIO;
128}
129
130static void mpc8xxx_gpio_irq_cascade(struct irq_desc *desc)
131{
132 struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_desc_get_handler_data(desc);
133 struct irq_chip *chip = irq_desc_get_chip(desc);
134 struct gpio_chip *gc = &mpc8xxx_gc->gc;
135 unsigned int mask;
136
137 mask = gc->read_reg(mpc8xxx_gc->regs + GPIO_IER)
138 & gc->read_reg(mpc8xxx_gc->regs + GPIO_IMR);
139 if (mask)
140 generic_handle_irq(irq_linear_revmap(mpc8xxx_gc->irq,
141 32 - ffs(mask)));
142 if (chip->irq_eoi)
143 chip->irq_eoi(&desc->irq_data);
144}
145
146static void mpc8xxx_irq_unmask(struct irq_data *d)
147{
148 struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d);
149 struct gpio_chip *gc = &mpc8xxx_gc->gc;
150 unsigned long flags;
151
152 raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
153
154 gc->write_reg(mpc8xxx_gc->regs + GPIO_IMR,
155 gc->read_reg(mpc8xxx_gc->regs + GPIO_IMR)
156 | mpc_pin2mask(irqd_to_hwirq(d)));
157
158 raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
159}
160
161static void mpc8xxx_irq_mask(struct irq_data *d)
162{
163 struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d);
164 struct gpio_chip *gc = &mpc8xxx_gc->gc;
165 unsigned long flags;
166
167 raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
168
169 gc->write_reg(mpc8xxx_gc->regs + GPIO_IMR,
170 gc->read_reg(mpc8xxx_gc->regs + GPIO_IMR)
171 & ~mpc_pin2mask(irqd_to_hwirq(d)));
172
173 raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
174}
175
176static void mpc8xxx_irq_ack(struct irq_data *d)
177{
178 struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d);
179 struct gpio_chip *gc = &mpc8xxx_gc->gc;
180
181 gc->write_reg(mpc8xxx_gc->regs + GPIO_IER,
182 mpc_pin2mask(irqd_to_hwirq(d)));
183}
184
185static int mpc8xxx_irq_set_type(struct irq_data *d, unsigned int flow_type)
186{
187 struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d);
188 struct gpio_chip *gc = &mpc8xxx_gc->gc;
189 unsigned long flags;
190
191 switch (flow_type) {
192 case IRQ_TYPE_EDGE_FALLING:
193 raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
194 gc->write_reg(mpc8xxx_gc->regs + GPIO_ICR,
195 gc->read_reg(mpc8xxx_gc->regs + GPIO_ICR)
196 | mpc_pin2mask(irqd_to_hwirq(d)));
197 raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
198 break;
199
200 case IRQ_TYPE_EDGE_BOTH:
201 raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
202 gc->write_reg(mpc8xxx_gc->regs + GPIO_ICR,
203 gc->read_reg(mpc8xxx_gc->regs + GPIO_ICR)
204 & ~mpc_pin2mask(irqd_to_hwirq(d)));
205 raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
206 break;
207
208 default:
209 return -EINVAL;
210 }
211
212 return 0;
213}
214
215static int mpc512x_irq_set_type(struct irq_data *d, unsigned int flow_type)
216{
217 struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d);
218 struct gpio_chip *gc = &mpc8xxx_gc->gc;
219 unsigned long gpio = irqd_to_hwirq(d);
220 void __iomem *reg;
221 unsigned int shift;
222 unsigned long flags;
223
224 if (gpio < 16) {
225 reg = mpc8xxx_gc->regs + GPIO_ICR;
226 shift = (15 - gpio) * 2;
227 } else {
228 reg = mpc8xxx_gc->regs + GPIO_ICR2;
229 shift = (15 - (gpio % 16)) * 2;
230 }
231
232 switch (flow_type) {
233 case IRQ_TYPE_EDGE_FALLING:
234 case IRQ_TYPE_LEVEL_LOW:
235 raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
236 gc->write_reg(reg, (gc->read_reg(reg) & ~(3 << shift))
237 | (2 << shift));
238 raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
239 break;
240
241 case IRQ_TYPE_EDGE_RISING:
242 case IRQ_TYPE_LEVEL_HIGH:
243 raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
244 gc->write_reg(reg, (gc->read_reg(reg) & ~(3 << shift))
245 | (1 << shift));
246 raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
247 break;
248
249 case IRQ_TYPE_EDGE_BOTH:
250 raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags);
251 gc->write_reg(reg, (gc->read_reg(reg) & ~(3 << shift)));
252 raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags);
253 break;
254
255 default:
256 return -EINVAL;
257 }
258
259 return 0;
260}
261
262static struct irq_chip mpc8xxx_irq_chip = {
263 .name = "mpc8xxx-gpio",
264 .irq_unmask = mpc8xxx_irq_unmask,
265 .irq_mask = mpc8xxx_irq_mask,
266 .irq_ack = mpc8xxx_irq_ack,
267 /* this might get overwritten in mpc8xxx_probe() */
268 .irq_set_type = mpc8xxx_irq_set_type,
269};
270
271static int mpc8xxx_gpio_irq_map(struct irq_domain *h, unsigned int irq,
272 irq_hw_number_t hwirq)
273{
274 irq_set_chip_data(irq, h->host_data);
275 irq_set_chip_and_handler(irq, &mpc8xxx_irq_chip, handle_edge_irq);
276
277 return 0;
278}
279
280static const struct irq_domain_ops mpc8xxx_gpio_irq_ops = {
281 .map = mpc8xxx_gpio_irq_map,
282 .xlate = irq_domain_xlate_twocell,
283};
284
285struct mpc8xxx_gpio_devtype {
286 int (*gpio_dir_in_init)(struct gpio_chip *chip);
287 int (*gpio_dir_out)(struct gpio_chip *, unsigned int, int);
288 int (*gpio_get)(struct gpio_chip *, unsigned int);
289 int (*irq_set_type)(struct irq_data *, unsigned int);
290};
291
292static const struct mpc8xxx_gpio_devtype mpc512x_gpio_devtype = {
293 .gpio_dir_out = mpc5121_gpio_dir_out,
294 .irq_set_type = mpc512x_irq_set_type,
295};
296
297static const struct mpc8xxx_gpio_devtype ls1028a_gpio_devtype = {
298 .gpio_dir_in_init = ls1028a_gpio_dir_in_init,
299};
300
301static const struct mpc8xxx_gpio_devtype mpc5125_gpio_devtype = {
302 .gpio_dir_out = mpc5125_gpio_dir_out,
303 .irq_set_type = mpc512x_irq_set_type,
304};
305
306static const struct mpc8xxx_gpio_devtype mpc8572_gpio_devtype = {
307 .gpio_get = mpc8572_gpio_get,
308};
309
310static const struct mpc8xxx_gpio_devtype mpc8xxx_gpio_devtype_default = {
311 .irq_set_type = mpc8xxx_irq_set_type,
312};
313
314static const struct of_device_id mpc8xxx_gpio_ids[] = {
315 { .compatible = "fsl,mpc8349-gpio", },
316 { .compatible = "fsl,mpc8572-gpio", .data = &mpc8572_gpio_devtype, },
317 { .compatible = "fsl,mpc8610-gpio", },
318 { .compatible = "fsl,mpc5121-gpio", .data = &mpc512x_gpio_devtype, },
319 { .compatible = "fsl,mpc5125-gpio", .data = &mpc5125_gpio_devtype, },
320 { .compatible = "fsl,pq3-gpio", },
321 { .compatible = "fsl,ls1028a-gpio", .data = &ls1028a_gpio_devtype, },
322 { .compatible = "fsl,ls1088a-gpio", .data = &ls1028a_gpio_devtype, },
323 { .compatible = "fsl,qoriq-gpio", },
324 {}
325};
326
327static int mpc8xxx_probe(struct platform_device *pdev)
328{
329 struct device_node *np = pdev->dev.of_node;
330 struct mpc8xxx_gpio_chip *mpc8xxx_gc;
331 struct gpio_chip *gc;
332 const struct mpc8xxx_gpio_devtype *devtype =
333 of_device_get_match_data(&pdev->dev);
334 int ret;
335
336 mpc8xxx_gc = devm_kzalloc(&pdev->dev, sizeof(*mpc8xxx_gc), GFP_KERNEL);
337 if (!mpc8xxx_gc)
338 return -ENOMEM;
339
340 platform_set_drvdata(pdev, mpc8xxx_gc);
341
342 raw_spin_lock_init(&mpc8xxx_gc->lock);
343
344 mpc8xxx_gc->regs = of_iomap(np, 0);
345 if (!mpc8xxx_gc->regs)
346 return -ENOMEM;
347
348 gc = &mpc8xxx_gc->gc;
349
350 if (of_property_read_bool(np, "little-endian")) {
351 ret = bgpio_init(gc, &pdev->dev, 4,
352 mpc8xxx_gc->regs + GPIO_DAT,
353 NULL, NULL,
354 mpc8xxx_gc->regs + GPIO_DIR, NULL,
355 BGPIOF_BIG_ENDIAN);
356 if (ret)
357 goto err;
358 dev_dbg(&pdev->dev, "GPIO registers are LITTLE endian\n");
359 } else {
360 ret = bgpio_init(gc, &pdev->dev, 4,
361 mpc8xxx_gc->regs + GPIO_DAT,
362 NULL, NULL,
363 mpc8xxx_gc->regs + GPIO_DIR, NULL,
364 BGPIOF_BIG_ENDIAN
365 | BGPIOF_BIG_ENDIAN_BYTE_ORDER);
366 if (ret)
367 goto err;
368 dev_dbg(&pdev->dev, "GPIO registers are BIG endian\n");
369 }
370
371 mpc8xxx_gc->direction_output = gc->direction_output;
372
373 if (!devtype)
374 devtype = &mpc8xxx_gpio_devtype_default;
375
376 /*
377 * It's assumed that only a single type of gpio controller is available
378 * on the current machine, so overwriting global data is fine.
379 */
380 mpc8xxx_irq_chip.irq_set_type = devtype->irq_set_type;
381
382 if (devtype->gpio_dir_out)
383 gc->direction_output = devtype->gpio_dir_out;
384 if (devtype->gpio_get)
385 gc->get = devtype->gpio_get;
386
387 gc->to_irq = mpc8xxx_gpio_to_irq;
388
389 ret = gpiochip_add_data(gc, mpc8xxx_gc);
390 if (ret) {
391 pr_err("%pOF: GPIO chip registration failed with status %d\n",
392 np, ret);
393 goto err;
394 }
395
396 mpc8xxx_gc->irqn = irq_of_parse_and_map(np, 0);
397 if (!mpc8xxx_gc->irqn)
398 return 0;
399
400 mpc8xxx_gc->irq = irq_domain_add_linear(np, MPC8XXX_GPIO_PINS,
401 &mpc8xxx_gpio_irq_ops, mpc8xxx_gc);
402 if (!mpc8xxx_gc->irq)
403 return 0;
404
405 /* ack and mask all irqs */
406 gc->write_reg(mpc8xxx_gc->regs + GPIO_IER, 0xffffffff);
407 gc->write_reg(mpc8xxx_gc->regs + GPIO_IMR, 0);
408 /* enable input buffer */
409 if (devtype->gpio_dir_in_init)
410 devtype->gpio_dir_in_init(gc);
411
412 irq_set_chained_handler_and_data(mpc8xxx_gc->irqn,
413 mpc8xxx_gpio_irq_cascade, mpc8xxx_gc);
414 return 0;
415err:
416 iounmap(mpc8xxx_gc->regs);
417 return ret;
418}
419
420static int mpc8xxx_remove(struct platform_device *pdev)
421{
422 struct mpc8xxx_gpio_chip *mpc8xxx_gc = platform_get_drvdata(pdev);
423
424 if (mpc8xxx_gc->irq) {
425 irq_set_chained_handler_and_data(mpc8xxx_gc->irqn, NULL, NULL);
426 irq_domain_remove(mpc8xxx_gc->irq);
427 }
428
429 gpiochip_remove(&mpc8xxx_gc->gc);
430 iounmap(mpc8xxx_gc->regs);
431
432 return 0;
433}
434
435static struct platform_driver mpc8xxx_plat_driver = {
436 .probe = mpc8xxx_probe,
437 .remove = mpc8xxx_remove,
438 .driver = {
439 .name = "gpio-mpc8xxx",
440 .of_match_table = mpc8xxx_gpio_ids,
441 },
442};
443
444static int __init mpc8xxx_init(void)
445{
446 return platform_driver_register(&mpc8xxx_plat_driver);
447}
448
449arch_initcall(mpc8xxx_init);