Linux Audio

Check our new training course

Loading...
v3.5.6
  1/*
  2 * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3 *
  4 * Copyright (C) 2009-2011 Nokia Corporation
  5 * Copyright (C) 2012 Texas Instruments, Inc.
  6 * Paul Walmsley
  7 *
  8 * This program is free software; you can redistribute it and/or modify
  9 * it under the terms of the GNU General Public License version 2 as
 10 * published by the Free Software Foundation.
 11 *
 12 * XXX handle crossbar/shared link difference for L3?
 13 * XXX these should be marked initdata for multi-OMAP kernels
 14 */
 15#include <plat/omap_hwmod.h>
 16#include <mach/irqs.h>
 17#include <plat/cpu.h>
 18#include <plat/dma.h>
 19#include <plat/serial.h>
 20#include <plat/i2c.h>
 21#include <plat/gpio.h>
 22#include <plat/mcspi.h>
 23#include <plat/dmtimer.h>
 24#include <plat/l3_2xxx.h>
 25#include <plat/l4_2xxx.h>
 26#include <plat/mmc.h>
 27
 28#include "omap_hwmod_common_data.h"
 29
 30#include "cm-regbits-24xx.h"
 31#include "prm-regbits-24xx.h"
 
 
 
 32#include "wd_timer.h"
 33
 34/*
 35 * OMAP2420 hardware module integration data
 36 *
 37 * All of the data in this section should be autogeneratable from the
 38 * TI hardware database or other technical documentation.  Data that
 39 * is driver-specific or driver-kernel integration-specific belongs
 40 * elsewhere.
 41 */
 42
 43/*
 44 * IP blocks
 45 */
 46
 47/* IVA1 (IVA1) */
 48static struct omap_hwmod_class iva1_hwmod_class = {
 49	.name		= "iva1",
 50};
 51
 52static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
 53	{ .name = "iva", .rst_shift = 8 },
 54};
 55
 56static struct omap_hwmod omap2420_iva_hwmod = {
 57	.name		= "iva",
 58	.class		= &iva1_hwmod_class,
 59	.clkdm_name	= "iva1_clkdm",
 60	.rst_lines	= omap2420_iva_resets,
 61	.rst_lines_cnt	= ARRAY_SIZE(omap2420_iva_resets),
 62	.main_clk	= "iva1_ifck",
 63};
 64
 65/* DSP */
 66static struct omap_hwmod_class dsp_hwmod_class = {
 67	.name		= "dsp",
 68};
 69
 70static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
 71	{ .name = "logic", .rst_shift = 0 },
 72	{ .name = "mmu", .rst_shift = 1 },
 73};
 74
 75static struct omap_hwmod omap2420_dsp_hwmod = {
 76	.name		= "dsp",
 77	.class		= &dsp_hwmod_class,
 78	.clkdm_name	= "dsp_clkdm",
 79	.rst_lines	= omap2420_dsp_resets,
 80	.rst_lines_cnt	= ARRAY_SIZE(omap2420_dsp_resets),
 81	.main_clk	= "dsp_fck",
 82};
 83
 84/* I2C common */
 85static struct omap_hwmod_class_sysconfig i2c_sysc = {
 86	.rev_offs	= 0x00,
 87	.sysc_offs	= 0x20,
 88	.syss_offs	= 0x10,
 89	.sysc_flags	= (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
 90	.sysc_fields	= &omap_hwmod_sysc_type1,
 91};
 92
 93static struct omap_hwmod_class i2c_class = {
 94	.name		= "i2c",
 95	.sysc		= &i2c_sysc,
 96	.rev		= OMAP_I2C_IP_VERSION_1,
 97	.reset		= &omap_i2c_reset,
 98};
 99
100static struct omap_i2c_dev_attr i2c_dev_attr = {
101	.flags		= OMAP_I2C_FLAG_NO_FIFO |
102			  OMAP_I2C_FLAG_SIMPLE_CLOCK |
103			  OMAP_I2C_FLAG_16BIT_DATA_REG |
104			  OMAP_I2C_FLAG_BUS_SHIFT_2,
105};
106
107/* I2C1 */
108static struct omap_hwmod omap2420_i2c1_hwmod = {
109	.name		= "i2c1",
110	.mpu_irqs	= omap2_i2c1_mpu_irqs,
111	.sdma_reqs	= omap2_i2c1_sdma_reqs,
112	.main_clk	= "i2c1_fck",
113	.prcm		= {
114		.omap2 = {
115			.module_offs = CORE_MOD,
116			.prcm_reg_id = 1,
117			.module_bit = OMAP2420_EN_I2C1_SHIFT,
118			.idlest_reg_id = 1,
119			.idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
120		},
121	},
122	.class		= &i2c_class,
123	.dev_attr	= &i2c_dev_attr,
124	.flags		= HWMOD_16BIT_REG,
 
 
 
 
125};
126
127/* I2C2 */
128static struct omap_hwmod omap2420_i2c2_hwmod = {
129	.name		= "i2c2",
130	.mpu_irqs	= omap2_i2c2_mpu_irqs,
131	.sdma_reqs	= omap2_i2c2_sdma_reqs,
132	.main_clk	= "i2c2_fck",
133	.prcm		= {
134		.omap2 = {
135			.module_offs = CORE_MOD,
136			.prcm_reg_id = 1,
137			.module_bit = OMAP2420_EN_I2C2_SHIFT,
138			.idlest_reg_id = 1,
139			.idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
140		},
141	},
142	.class		= &i2c_class,
143	.dev_attr	= &i2c_dev_attr,
144	.flags		= HWMOD_16BIT_REG,
145};
146
147/* dma attributes */
148static struct omap_dma_dev_attr dma_dev_attr = {
149	.dev_caps  = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
150						IS_CSSA_32 | IS_CDSA_32,
151	.lch_count = 32,
152};
153
154static struct omap_hwmod omap2420_dma_system_hwmod = {
155	.name		= "dma",
156	.class		= &omap2xxx_dma_hwmod_class,
157	.mpu_irqs	= omap2_dma_system_irqs,
158	.main_clk	= "core_l3_ck",
159	.dev_attr	= &dma_dev_attr,
160	.flags		= HWMOD_NO_IDLEST,
161};
162
163/* mailbox */
164static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
165	{ .name = "dsp", .irq = 26 },
166	{ .name = "iva", .irq = 34 },
167	{ .irq = -1 }
168};
169
170static struct omap_hwmod omap2420_mailbox_hwmod = {
171	.name		= "mailbox",
172	.class		= &omap2xxx_mailbox_hwmod_class,
173	.mpu_irqs	= omap2420_mailbox_irqs,
174	.main_clk	= "mailboxes_ick",
175	.prcm		= {
176		.omap2 = {
177			.prcm_reg_id = 1,
178			.module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
179			.module_offs = CORE_MOD,
180			.idlest_reg_id = 1,
181			.idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
182		},
183	},
184};
185
186/*
187 * 'mcbsp' class
188 * multi channel buffered serial port controller
189 */
190
191static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
192	.name = "mcbsp",
193};
194
195/* mcbsp1 */
196static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
197	{ .name = "tx", .irq = 59 },
198	{ .name = "rx", .irq = 60 },
199	{ .irq = -1 }
200};
201
 
202static struct omap_hwmod omap2420_mcbsp1_hwmod = {
203	.name		= "mcbsp1",
204	.class		= &omap2420_mcbsp_hwmod_class,
205	.mpu_irqs	= omap2420_mcbsp1_irqs,
206	.sdma_reqs	= omap2_mcbsp1_sdma_reqs,
207	.main_clk	= "mcbsp1_fck",
208	.prcm		= {
209		.omap2 = {
210			.prcm_reg_id = 1,
211			.module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
212			.module_offs = CORE_MOD,
213			.idlest_reg_id = 1,
214			.idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
215		},
216	},
 
 
217};
218
219/* mcbsp2 */
220static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
221	{ .name = "tx", .irq = 62 },
222	{ .name = "rx", .irq = 63 },
223	{ .irq = -1 }
224};
225
226static struct omap_hwmod omap2420_mcbsp2_hwmod = {
227	.name		= "mcbsp2",
228	.class		= &omap2420_mcbsp_hwmod_class,
229	.mpu_irqs	= omap2420_mcbsp2_irqs,
230	.sdma_reqs	= omap2_mcbsp2_sdma_reqs,
231	.main_clk	= "mcbsp2_fck",
232	.prcm		= {
233		.omap2 = {
234			.prcm_reg_id = 1,
235			.module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
236			.module_offs = CORE_MOD,
237			.idlest_reg_id = 1,
238			.idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
239		},
240	},
 
 
241};
242
243static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
244	.rev_offs	= 0x3c,
245	.sysc_offs	= 0x64,
246	.syss_offs	= 0x68,
247	.sysc_flags	= (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
248	.sysc_fields	= &omap_hwmod_sysc_type1,
249};
250
251static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
252	.name	= "msdi",
253	.sysc	= &omap2420_msdi_sysc,
254	.reset	= &omap_msdi_reset,
255};
256
257/* msdi1 */
258static struct omap_hwmod_irq_info omap2420_msdi1_irqs[] = {
259	{ .irq = 83 },
260	{ .irq = -1 }
261};
262
263static struct omap_hwmod_dma_info omap2420_msdi1_sdma_reqs[] = {
264	{ .name = "tx", .dma_req = 61 }, /* OMAP24XX_DMA_MMC1_TX */
265	{ .name = "rx", .dma_req = 62 }, /* OMAP24XX_DMA_MMC1_RX */
266	{ .dma_req = -1 }
267};
268
269static struct omap_hwmod omap2420_msdi1_hwmod = {
270	.name		= "msdi1",
271	.class		= &omap2420_msdi_hwmod_class,
272	.mpu_irqs	= omap2420_msdi1_irqs,
273	.sdma_reqs	= omap2420_msdi1_sdma_reqs,
274	.main_clk	= "mmc_fck",
275	.prcm		= {
276		.omap2 = {
277			.prcm_reg_id = 1,
278			.module_bit = OMAP2420_EN_MMC_SHIFT,
279			.module_offs = CORE_MOD,
280			.idlest_reg_id = 1,
281			.idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
282		},
283	},
284	.flags		= HWMOD_16BIT_REG,
285};
286
287/* HDQ1W/1-wire */
288static struct omap_hwmod omap2420_hdq1w_hwmod = {
289	.name		= "hdq1w",
290	.mpu_irqs	= omap2_hdq1w_mpu_irqs,
291	.main_clk	= "hdq_fck",
292	.prcm		= {
293		.omap2 = {
294			.module_offs = CORE_MOD,
295			.prcm_reg_id = 1,
296			.module_bit = OMAP24XX_EN_HDQ_SHIFT,
297			.idlest_reg_id = 1,
298			.idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
299		},
300	},
301	.class		= &omap2_hdq1w_class,
302};
303
304/*
305 * interfaces
306 */
307
308/* L4 CORE -> I2C1 interface */
309static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
310	.master		= &omap2xxx_l4_core_hwmod,
311	.slave		= &omap2420_i2c1_hwmod,
312	.clk		= "i2c1_ick",
313	.addr		= omap2_i2c1_addr_space,
314	.user		= OCP_USER_MPU | OCP_USER_SDMA,
315};
316
317/* L4 CORE -> I2C2 interface */
318static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
319	.master		= &omap2xxx_l4_core_hwmod,
320	.slave		= &omap2420_i2c2_hwmod,
321	.clk		= "i2c2_ick",
322	.addr		= omap2_i2c2_addr_space,
323	.user		= OCP_USER_MPU | OCP_USER_SDMA,
324};
325
326/* IVA <- L3 interface */
327static struct omap_hwmod_ocp_if omap2420_l3__iva = {
328	.master		= &omap2xxx_l3_main_hwmod,
329	.slave		= &omap2420_iva_hwmod,
330	.clk		= "core_l3_ck",
331	.user		= OCP_USER_MPU | OCP_USER_SDMA,
332};
333
334/* DSP <- L3 interface */
335static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
336	.master		= &omap2xxx_l3_main_hwmod,
337	.slave		= &omap2420_dsp_hwmod,
338	.clk		= "dsp_ick",
339	.user		= OCP_USER_MPU | OCP_USER_SDMA,
340};
341
342static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
343	{
344		.pa_start	= 0x48028000,
345		.pa_end		= 0x48028000 + SZ_1K - 1,
346		.flags		= ADDR_TYPE_RT
347	},
348	{ }
349};
350
351/* l4_wkup -> timer1 */
352static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
353	.master		= &omap2xxx_l4_wkup_hwmod,
354	.slave		= &omap2xxx_timer1_hwmod,
355	.clk		= "gpt1_ick",
356	.addr		= omap2420_timer1_addrs,
357	.user		= OCP_USER_MPU | OCP_USER_SDMA,
358};
359
360/* l4_wkup -> wd_timer2 */
361static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
362	{
363		.pa_start	= 0x48022000,
364		.pa_end		= 0x4802207f,
365		.flags		= ADDR_TYPE_RT
366	},
367	{ }
368};
369
370static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
371	.master		= &omap2xxx_l4_wkup_hwmod,
372	.slave		= &omap2xxx_wd_timer2_hwmod,
373	.clk		= "mpu_wdt_ick",
374	.addr		= omap2420_wd_timer2_addrs,
375	.user		= OCP_USER_MPU | OCP_USER_SDMA,
376};
377
378/* l4_wkup -> gpio1 */
379static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
380	{
381		.pa_start	= 0x48018000,
382		.pa_end		= 0x480181ff,
383		.flags		= ADDR_TYPE_RT
384	},
385	{ }
386};
387
388static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
389	.master		= &omap2xxx_l4_wkup_hwmod,
390	.slave		= &omap2xxx_gpio1_hwmod,
391	.clk		= "gpios_ick",
392	.addr		= omap2420_gpio1_addr_space,
393	.user		= OCP_USER_MPU | OCP_USER_SDMA,
394};
395
396/* l4_wkup -> gpio2 */
397static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
398	{
399		.pa_start	= 0x4801a000,
400		.pa_end		= 0x4801a1ff,
401		.flags		= ADDR_TYPE_RT
402	},
403	{ }
404};
405
406static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
407	.master		= &omap2xxx_l4_wkup_hwmod,
408	.slave		= &omap2xxx_gpio2_hwmod,
409	.clk		= "gpios_ick",
410	.addr		= omap2420_gpio2_addr_space,
411	.user		= OCP_USER_MPU | OCP_USER_SDMA,
412};
413
414/* l4_wkup -> gpio3 */
415static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
416	{
417		.pa_start	= 0x4801c000,
418		.pa_end		= 0x4801c1ff,
419		.flags		= ADDR_TYPE_RT
420	},
421	{ }
422};
423
424static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
425	.master		= &omap2xxx_l4_wkup_hwmod,
426	.slave		= &omap2xxx_gpio3_hwmod,
427	.clk		= "gpios_ick",
428	.addr		= omap2420_gpio3_addr_space,
429	.user		= OCP_USER_MPU | OCP_USER_SDMA,
430};
431
432/* l4_wkup -> gpio4 */
433static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
434	{
435		.pa_start	= 0x4801e000,
436		.pa_end		= 0x4801e1ff,
437		.flags		= ADDR_TYPE_RT
438	},
439	{ }
440};
441
442static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
443	.master		= &omap2xxx_l4_wkup_hwmod,
444	.slave		= &omap2xxx_gpio4_hwmod,
445	.clk		= "gpios_ick",
446	.addr		= omap2420_gpio4_addr_space,
447	.user		= OCP_USER_MPU | OCP_USER_SDMA,
448};
449
450/* dma_system -> L3 */
451static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
452	.master		= &omap2420_dma_system_hwmod,
453	.slave		= &omap2xxx_l3_main_hwmod,
454	.clk		= "core_l3_ck",
455	.user		= OCP_USER_MPU | OCP_USER_SDMA,
456};
457
458/* l4_core -> dma_system */
459static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
460	.master		= &omap2xxx_l4_core_hwmod,
461	.slave		= &omap2420_dma_system_hwmod,
462	.clk		= "sdma_ick",
463	.addr		= omap2_dma_system_addrs,
464	.user		= OCP_USER_MPU | OCP_USER_SDMA,
465};
466
467/* l4_core -> mailbox */
468static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
469	.master		= &omap2xxx_l4_core_hwmod,
470	.slave		= &omap2420_mailbox_hwmod,
471	.addr		= omap2_mailbox_addrs,
472	.user		= OCP_USER_MPU | OCP_USER_SDMA,
473};
474
475/* l4_core -> mcbsp1 */
476static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
477	.master		= &omap2xxx_l4_core_hwmod,
478	.slave		= &omap2420_mcbsp1_hwmod,
479	.clk		= "mcbsp1_ick",
480	.addr		= omap2_mcbsp1_addrs,
481	.user		= OCP_USER_MPU | OCP_USER_SDMA,
482};
483
484/* l4_core -> mcbsp2 */
485static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
486	.master		= &omap2xxx_l4_core_hwmod,
487	.slave		= &omap2420_mcbsp2_hwmod,
488	.clk		= "mcbsp2_ick",
489	.addr		= omap2xxx_mcbsp2_addrs,
490	.user		= OCP_USER_MPU | OCP_USER_SDMA,
491};
492
493static struct omap_hwmod_addr_space omap2420_msdi1_addrs[] = {
494	{
495		.pa_start	= 0x4809c000,
496		.pa_end		= 0x4809c000 + SZ_128 - 1,
497		.flags		= ADDR_TYPE_RT,
498	},
499	{ }
500};
501
502/* l4_core -> msdi1 */
503static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
504	.master		= &omap2xxx_l4_core_hwmod,
505	.slave		= &omap2420_msdi1_hwmod,
506	.clk		= "mmc_ick",
507	.addr		= omap2420_msdi1_addrs,
508	.user		= OCP_USER_MPU | OCP_USER_SDMA,
509};
510
511/* l4_core -> hdq1w interface */
512static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
513	.master		= &omap2xxx_l4_core_hwmod,
514	.slave		= &omap2420_hdq1w_hwmod,
515	.clk		= "hdq_ick",
516	.addr		= omap2_hdq1w_addr_space,
517	.user		= OCP_USER_MPU | OCP_USER_SDMA,
518	.flags		= OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
519};
520
521
522/* l4_wkup -> 32ksync_counter */
523static struct omap_hwmod_addr_space omap2420_counter_32k_addrs[] = {
524	{
525		.pa_start	= 0x48004000,
526		.pa_end		= 0x4800401f,
527		.flags		= ADDR_TYPE_RT
528	},
529	{ }
530};
531
532static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
533	.master		= &omap2xxx_l4_wkup_hwmod,
534	.slave		= &omap2xxx_counter_32k_hwmod,
535	.clk		= "sync_32k_ick",
536	.addr		= omap2420_counter_32k_addrs,
 
 
 
 
 
 
537	.user		= OCP_USER_MPU | OCP_USER_SDMA,
538};
539
540static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
541	&omap2xxx_l3_main__l4_core,
542	&omap2xxx_mpu__l3_main,
543	&omap2xxx_dss__l3,
544	&omap2xxx_l4_core__mcspi1,
545	&omap2xxx_l4_core__mcspi2,
546	&omap2xxx_l4_core__l4_wkup,
547	&omap2_l4_core__uart1,
548	&omap2_l4_core__uart2,
549	&omap2_l4_core__uart3,
550	&omap2420_l4_core__i2c1,
551	&omap2420_l4_core__i2c2,
552	&omap2420_l3__iva,
553	&omap2420_l3__dsp,
554	&omap2420_l4_wkup__timer1,
555	&omap2xxx_l4_core__timer2,
556	&omap2xxx_l4_core__timer3,
557	&omap2xxx_l4_core__timer4,
558	&omap2xxx_l4_core__timer5,
559	&omap2xxx_l4_core__timer6,
560	&omap2xxx_l4_core__timer7,
561	&omap2xxx_l4_core__timer8,
562	&omap2xxx_l4_core__timer9,
563	&omap2xxx_l4_core__timer10,
564	&omap2xxx_l4_core__timer11,
565	&omap2xxx_l4_core__timer12,
566	&omap2420_l4_wkup__wd_timer2,
567	&omap2xxx_l4_core__dss,
568	&omap2xxx_l4_core__dss_dispc,
569	&omap2xxx_l4_core__dss_rfbi,
570	&omap2xxx_l4_core__dss_venc,
571	&omap2420_l4_wkup__gpio1,
572	&omap2420_l4_wkup__gpio2,
573	&omap2420_l4_wkup__gpio3,
574	&omap2420_l4_wkup__gpio4,
575	&omap2420_dma_system__l3,
576	&omap2420_l4_core__dma_system,
577	&omap2420_l4_core__mailbox,
578	&omap2420_l4_core__mcbsp1,
579	&omap2420_l4_core__mcbsp2,
580	&omap2420_l4_core__msdi1,
 
 
 
581	&omap2420_l4_core__hdq1w,
582	&omap2420_l4_wkup__counter_32k,
 
583	NULL,
584};
585
586int __init omap2420_hwmod_init(void)
587{
 
588	return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
589}
v4.17
  1/*
  2 * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3 *
  4 * Copyright (C) 2009-2011 Nokia Corporation
  5 * Copyright (C) 2012 Texas Instruments, Inc.
  6 * Paul Walmsley
  7 *
  8 * This program is free software; you can redistribute it and/or modify
  9 * it under the terms of the GNU General Public License version 2 as
 10 * published by the Free Software Foundation.
 11 *
 12 * XXX handle crossbar/shared link difference for L3?
 13 * XXX these should be marked initdata for multi-OMAP kernels
 14 */
 15
 16#include <linux/i2c-omap.h>
 17#include <linux/omap-dma.h>
 18
 19#include "omap_hwmod.h"
 20#include "l3_2xxx.h"
 21#include "l4_2xxx.h"
 
 
 
 
 
 22
 23#include "omap_hwmod_common_data.h"
 24
 25#include "cm-regbits-24xx.h"
 26#include "prm-regbits-24xx.h"
 27#include "i2c.h"
 28#include "mmc.h"
 29#include "serial.h"
 30#include "wd_timer.h"
 31
 32/*
 33 * OMAP2420 hardware module integration data
 34 *
 35 * All of the data in this section should be autogeneratable from the
 36 * TI hardware database or other technical documentation.  Data that
 37 * is driver-specific or driver-kernel integration-specific belongs
 38 * elsewhere.
 39 */
 40
 41/*
 42 * IP blocks
 43 */
 44
 45/* IVA1 (IVA1) */
 46static struct omap_hwmod_class iva1_hwmod_class = {
 47	.name		= "iva1",
 48};
 49
 50static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
 51	{ .name = "iva", .rst_shift = 8 },
 52};
 53
 54static struct omap_hwmod omap2420_iva_hwmod = {
 55	.name		= "iva",
 56	.class		= &iva1_hwmod_class,
 57	.clkdm_name	= "iva1_clkdm",
 58	.rst_lines	= omap2420_iva_resets,
 59	.rst_lines_cnt	= ARRAY_SIZE(omap2420_iva_resets),
 60	.main_clk	= "iva1_ifck",
 61};
 62
 63/* DSP */
 64static struct omap_hwmod_class dsp_hwmod_class = {
 65	.name		= "dsp",
 66};
 67
 68static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
 69	{ .name = "logic", .rst_shift = 0 },
 70	{ .name = "mmu", .rst_shift = 1 },
 71};
 72
 73static struct omap_hwmod omap2420_dsp_hwmod = {
 74	.name		= "dsp",
 75	.class		= &dsp_hwmod_class,
 76	.clkdm_name	= "dsp_clkdm",
 77	.rst_lines	= omap2420_dsp_resets,
 78	.rst_lines_cnt	= ARRAY_SIZE(omap2420_dsp_resets),
 79	.main_clk	= "dsp_fck",
 80};
 81
 82/* I2C common */
 83static struct omap_hwmod_class_sysconfig i2c_sysc = {
 84	.rev_offs	= 0x00,
 85	.sysc_offs	= 0x20,
 86	.syss_offs	= 0x10,
 87	.sysc_flags	= (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
 88	.sysc_fields	= &omap_hwmod_sysc_type1,
 89};
 90
 91static struct omap_hwmod_class i2c_class = {
 92	.name		= "i2c",
 93	.sysc		= &i2c_sysc,
 94	.rev		= OMAP_I2C_IP_VERSION_1,
 95	.reset		= &omap_i2c_reset,
 96};
 97
 
 
 
 
 
 
 
 98/* I2C1 */
 99static struct omap_hwmod omap2420_i2c1_hwmod = {
100	.name		= "i2c1",
 
 
101	.main_clk	= "i2c1_fck",
102	.prcm		= {
103		.omap2 = {
104			.module_offs = CORE_MOD,
 
 
105			.idlest_reg_id = 1,
106			.idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
107		},
108	},
109	.class		= &i2c_class,
110	/*
111	 * From mach-omap2/pm24xx.c: "Putting MPU into the WFI state
112	 * while a transfer is active seems to cause the I2C block to
113	 * timeout. Why? Good question."
114	 */
115	.flags		= (HWMOD_16BIT_REG | HWMOD_BLOCK_WFI),
116};
117
118/* I2C2 */
119static struct omap_hwmod omap2420_i2c2_hwmod = {
120	.name		= "i2c2",
 
 
121	.main_clk	= "i2c2_fck",
122	.prcm		= {
123		.omap2 = {
124			.module_offs = CORE_MOD,
 
 
125			.idlest_reg_id = 1,
126			.idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
127		},
128	},
129	.class		= &i2c_class,
 
130	.flags		= HWMOD_16BIT_REG,
131};
132
133/* dma attributes */
134static struct omap_dma_dev_attr dma_dev_attr = {
135	.dev_caps  = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
136						IS_CSSA_32 | IS_CDSA_32,
137	.lch_count = 32,
138};
139
140static struct omap_hwmod omap2420_dma_system_hwmod = {
141	.name		= "dma",
142	.class		= &omap2xxx_dma_hwmod_class,
 
143	.main_clk	= "core_l3_ck",
144	.dev_attr	= &dma_dev_attr,
145	.flags		= HWMOD_NO_IDLEST,
146};
147
148/* mailbox */
 
 
 
 
 
 
149static struct omap_hwmod omap2420_mailbox_hwmod = {
150	.name		= "mailbox",
151	.class		= &omap2xxx_mailbox_hwmod_class,
 
152	.main_clk	= "mailboxes_ick",
153	.prcm		= {
154		.omap2 = {
 
 
155			.module_offs = CORE_MOD,
156			.idlest_reg_id = 1,
157			.idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
158		},
159	},
160};
161
162/*
163 * 'mcbsp' class
164 * multi channel buffered serial port controller
165 */
166
167static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
168	.name = "mcbsp",
169};
170
171static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
172	{ .role = "pad_fck", .clk = "mcbsp_clks" },
173	{ .role = "prcm_fck", .clk = "func_96m_ck" },
 
 
174};
175
176/* mcbsp1 */
177static struct omap_hwmod omap2420_mcbsp1_hwmod = {
178	.name		= "mcbsp1",
179	.class		= &omap2420_mcbsp_hwmod_class,
 
 
180	.main_clk	= "mcbsp1_fck",
181	.prcm		= {
182		.omap2 = {
 
 
183			.module_offs = CORE_MOD,
184			.idlest_reg_id = 1,
185			.idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
186		},
187	},
188	.opt_clks	= mcbsp_opt_clks,
189	.opt_clks_cnt	= ARRAY_SIZE(mcbsp_opt_clks),
190};
191
192/* mcbsp2 */
 
 
 
 
 
 
193static struct omap_hwmod omap2420_mcbsp2_hwmod = {
194	.name		= "mcbsp2",
195	.class		= &omap2420_mcbsp_hwmod_class,
 
 
196	.main_clk	= "mcbsp2_fck",
197	.prcm		= {
198		.omap2 = {
 
 
199			.module_offs = CORE_MOD,
200			.idlest_reg_id = 1,
201			.idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
202		},
203	},
204	.opt_clks	= mcbsp_opt_clks,
205	.opt_clks_cnt	= ARRAY_SIZE(mcbsp_opt_clks),
206};
207
208static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
209	.rev_offs	= 0x3c,
210	.sysc_offs	= 0x64,
211	.syss_offs	= 0x68,
212	.sysc_flags	= (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
213	.sysc_fields	= &omap_hwmod_sysc_type1,
214};
215
216static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
217	.name	= "msdi",
218	.sysc	= &omap2420_msdi_sysc,
219	.reset	= &omap_msdi_reset,
220};
221
222/* msdi1 */
 
 
 
 
 
 
 
 
 
 
 
223static struct omap_hwmod omap2420_msdi1_hwmod = {
224	.name		= "msdi1",
225	.class		= &omap2420_msdi_hwmod_class,
 
 
226	.main_clk	= "mmc_fck",
227	.prcm		= {
228		.omap2 = {
 
 
229			.module_offs = CORE_MOD,
230			.idlest_reg_id = 1,
231			.idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
232		},
233	},
234	.flags		= HWMOD_16BIT_REG,
235};
236
237/* HDQ1W/1-wire */
238static struct omap_hwmod omap2420_hdq1w_hwmod = {
239	.name		= "hdq1w",
 
240	.main_clk	= "hdq_fck",
241	.prcm		= {
242		.omap2 = {
243			.module_offs = CORE_MOD,
 
 
244			.idlest_reg_id = 1,
245			.idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
246		},
247	},
248	.class		= &omap2_hdq1w_class,
249};
250
251/*
252 * interfaces
253 */
254
255/* L4 CORE -> I2C1 interface */
256static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
257	.master		= &omap2xxx_l4_core_hwmod,
258	.slave		= &omap2420_i2c1_hwmod,
259	.clk		= "i2c1_ick",
 
260	.user		= OCP_USER_MPU | OCP_USER_SDMA,
261};
262
263/* L4 CORE -> I2C2 interface */
264static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
265	.master		= &omap2xxx_l4_core_hwmod,
266	.slave		= &omap2420_i2c2_hwmod,
267	.clk		= "i2c2_ick",
 
268	.user		= OCP_USER_MPU | OCP_USER_SDMA,
269};
270
271/* IVA <- L3 interface */
272static struct omap_hwmod_ocp_if omap2420_l3__iva = {
273	.master		= &omap2xxx_l3_main_hwmod,
274	.slave		= &omap2420_iva_hwmod,
275	.clk		= "core_l3_ck",
276	.user		= OCP_USER_MPU | OCP_USER_SDMA,
277};
278
279/* DSP <- L3 interface */
280static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
281	.master		= &omap2xxx_l3_main_hwmod,
282	.slave		= &omap2420_dsp_hwmod,
283	.clk		= "dsp_ick",
284	.user		= OCP_USER_MPU | OCP_USER_SDMA,
285};
286
 
 
 
 
 
 
 
 
 
287/* l4_wkup -> timer1 */
288static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
289	.master		= &omap2xxx_l4_wkup_hwmod,
290	.slave		= &omap2xxx_timer1_hwmod,
291	.clk		= "gpt1_ick",
 
292	.user		= OCP_USER_MPU | OCP_USER_SDMA,
293};
294
295/* l4_wkup -> wd_timer2 */
 
 
 
 
 
 
 
 
 
296static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
297	.master		= &omap2xxx_l4_wkup_hwmod,
298	.slave		= &omap2xxx_wd_timer2_hwmod,
299	.clk		= "mpu_wdt_ick",
 
300	.user		= OCP_USER_MPU | OCP_USER_SDMA,
301};
302
303/* l4_wkup -> gpio1 */
 
 
 
 
 
 
 
 
 
304static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
305	.master		= &omap2xxx_l4_wkup_hwmod,
306	.slave		= &omap2xxx_gpio1_hwmod,
307	.clk		= "gpios_ick",
 
308	.user		= OCP_USER_MPU | OCP_USER_SDMA,
309};
310
311/* l4_wkup -> gpio2 */
 
 
 
 
 
 
 
 
 
312static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
313	.master		= &omap2xxx_l4_wkup_hwmod,
314	.slave		= &omap2xxx_gpio2_hwmod,
315	.clk		= "gpios_ick",
 
316	.user		= OCP_USER_MPU | OCP_USER_SDMA,
317};
318
319/* l4_wkup -> gpio3 */
 
 
 
 
 
 
 
 
 
320static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
321	.master		= &omap2xxx_l4_wkup_hwmod,
322	.slave		= &omap2xxx_gpio3_hwmod,
323	.clk		= "gpios_ick",
 
324	.user		= OCP_USER_MPU | OCP_USER_SDMA,
325};
326
327/* l4_wkup -> gpio4 */
 
 
 
 
 
 
 
 
 
328static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
329	.master		= &omap2xxx_l4_wkup_hwmod,
330	.slave		= &omap2xxx_gpio4_hwmod,
331	.clk		= "gpios_ick",
 
332	.user		= OCP_USER_MPU | OCP_USER_SDMA,
333};
334
335/* dma_system -> L3 */
336static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
337	.master		= &omap2420_dma_system_hwmod,
338	.slave		= &omap2xxx_l3_main_hwmod,
339	.clk		= "core_l3_ck",
340	.user		= OCP_USER_MPU | OCP_USER_SDMA,
341};
342
343/* l4_core -> dma_system */
344static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
345	.master		= &omap2xxx_l4_core_hwmod,
346	.slave		= &omap2420_dma_system_hwmod,
347	.clk		= "sdma_ick",
 
348	.user		= OCP_USER_MPU | OCP_USER_SDMA,
349};
350
351/* l4_core -> mailbox */
352static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
353	.master		= &omap2xxx_l4_core_hwmod,
354	.slave		= &omap2420_mailbox_hwmod,
 
355	.user		= OCP_USER_MPU | OCP_USER_SDMA,
356};
357
358/* l4_core -> mcbsp1 */
359static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
360	.master		= &omap2xxx_l4_core_hwmod,
361	.slave		= &omap2420_mcbsp1_hwmod,
362	.clk		= "mcbsp1_ick",
 
363	.user		= OCP_USER_MPU | OCP_USER_SDMA,
364};
365
366/* l4_core -> mcbsp2 */
367static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
368	.master		= &omap2xxx_l4_core_hwmod,
369	.slave		= &omap2420_mcbsp2_hwmod,
370	.clk		= "mcbsp2_ick",
 
371	.user		= OCP_USER_MPU | OCP_USER_SDMA,
372};
373
 
 
 
 
 
 
 
 
 
374/* l4_core -> msdi1 */
375static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
376	.master		= &omap2xxx_l4_core_hwmod,
377	.slave		= &omap2420_msdi1_hwmod,
378	.clk		= "mmc_ick",
 
379	.user		= OCP_USER_MPU | OCP_USER_SDMA,
380};
381
382/* l4_core -> hdq1w interface */
383static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
384	.master		= &omap2xxx_l4_core_hwmod,
385	.slave		= &omap2420_hdq1w_hwmod,
386	.clk		= "hdq_ick",
 
387	.user		= OCP_USER_MPU | OCP_USER_SDMA,
388	.flags		= OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
389};
390
391
392/* l4_wkup -> 32ksync_counter */
 
 
 
 
 
 
 
 
 
393static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
394	.master		= &omap2xxx_l4_wkup_hwmod,
395	.slave		= &omap2xxx_counter_32k_hwmod,
396	.clk		= "sync_32k_ick",
397	.user		= OCP_USER_MPU | OCP_USER_SDMA,
398};
399
400static struct omap_hwmod_ocp_if omap2420_l3__gpmc = {
401	.master		= &omap2xxx_l3_main_hwmod,
402	.slave		= &omap2xxx_gpmc_hwmod,
403	.clk		= "core_l3_ck",
404	.user		= OCP_USER_MPU | OCP_USER_SDMA,
405};
406
407static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
408	&omap2xxx_l3_main__l4_core,
409	&omap2xxx_mpu__l3_main,
410	&omap2xxx_dss__l3,
411	&omap2xxx_l4_core__mcspi1,
412	&omap2xxx_l4_core__mcspi2,
413	&omap2xxx_l4_core__l4_wkup,
414	&omap2_l4_core__uart1,
415	&omap2_l4_core__uart2,
416	&omap2_l4_core__uart3,
417	&omap2420_l4_core__i2c1,
418	&omap2420_l4_core__i2c2,
419	&omap2420_l3__iva,
420	&omap2420_l3__dsp,
421	&omap2420_l4_wkup__timer1,
422	&omap2xxx_l4_core__timer2,
423	&omap2xxx_l4_core__timer3,
424	&omap2xxx_l4_core__timer4,
425	&omap2xxx_l4_core__timer5,
426	&omap2xxx_l4_core__timer6,
427	&omap2xxx_l4_core__timer7,
428	&omap2xxx_l4_core__timer8,
429	&omap2xxx_l4_core__timer9,
430	&omap2xxx_l4_core__timer10,
431	&omap2xxx_l4_core__timer11,
432	&omap2xxx_l4_core__timer12,
433	&omap2420_l4_wkup__wd_timer2,
434	&omap2xxx_l4_core__dss,
435	&omap2xxx_l4_core__dss_dispc,
436	&omap2xxx_l4_core__dss_rfbi,
437	&omap2xxx_l4_core__dss_venc,
438	&omap2420_l4_wkup__gpio1,
439	&omap2420_l4_wkup__gpio2,
440	&omap2420_l4_wkup__gpio3,
441	&omap2420_l4_wkup__gpio4,
442	&omap2420_dma_system__l3,
443	&omap2420_l4_core__dma_system,
444	&omap2420_l4_core__mailbox,
445	&omap2420_l4_core__mcbsp1,
446	&omap2420_l4_core__mcbsp2,
447	&omap2420_l4_core__msdi1,
448	&omap2xxx_l4_core__rng,
449	&omap2xxx_l4_core__sham,
450	&omap2xxx_l4_core__aes,
451	&omap2420_l4_core__hdq1w,
452	&omap2420_l4_wkup__counter_32k,
453	&omap2420_l3__gpmc,
454	NULL,
455};
456
457int __init omap2420_hwmod_init(void)
458{
459	omap_hwmod_init();
460	return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
461}