Linux Audio

Check our new training course

Yocto / OpenEmbedded training

Mar 24-27, 2025, special US time zones
Register
Loading...
v3.15
 
   1/*
   2 * ASIX AX8817X based USB 2.0 Ethernet Devices
   3 * Copyright (C) 2003-2006 David Hollis <dhollis@davehollis.com>
   4 * Copyright (C) 2005 Phil Chang <pchang23@sbcglobal.net>
   5 * Copyright (C) 2006 James Painter <jamie.painter@iname.com>
   6 * Copyright (c) 2002-2003 TiVo Inc.
   7 *
   8 * This program is free software; you can redistribute it and/or modify
   9 * it under the terms of the GNU General Public License as published by
  10 * the Free Software Foundation; either version 2 of the License, or
  11 * (at your option) any later version.
  12 *
  13 * This program is distributed in the hope that it will be useful,
  14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  16 * GNU General Public License for more details.
  17 *
  18 * You should have received a copy of the GNU General Public License
  19 * along with this program; if not, see <http://www.gnu.org/licenses/>.
  20 */
  21
  22#include "asix.h"
  23
  24#define PHY_MODE_MARVELL	0x0000
  25#define MII_MARVELL_LED_CTRL	0x0018
  26#define MII_MARVELL_STATUS	0x001b
  27#define MII_MARVELL_CTRL	0x0014
  28
  29#define MARVELL_LED_MANUAL	0x0019
  30
  31#define MARVELL_STATUS_HWCFG	0x0004
  32
  33#define MARVELL_CTRL_TXDELAY	0x0002
  34#define MARVELL_CTRL_RXDELAY	0x0080
  35
  36#define	PHY_MODE_RTL8211CL	0x000C
  37
 
 
 
 
 
 
 
 
 
  38struct ax88172_int_data {
  39	__le16 res1;
  40	u8 link;
  41	__le16 res2;
  42	u8 status;
  43	__le16 res3;
  44} __packed;
  45
  46static void asix_status(struct usbnet *dev, struct urb *urb)
  47{
  48	struct ax88172_int_data *event;
  49	int link;
  50
  51	if (urb->actual_length < 8)
  52		return;
  53
  54	event = urb->transfer_buffer;
  55	link = event->link & 0x01;
  56	if (netif_carrier_ok(dev->net) != link) {
  57		usbnet_link_change(dev, link, 1);
  58		netdev_dbg(dev->net, "Link Status is: %d\n", link);
  59	}
  60}
  61
  62static void asix_set_netdev_dev_addr(struct usbnet *dev, u8 *addr)
  63{
  64	if (is_valid_ether_addr(addr)) {
  65		memcpy(dev->net->dev_addr, addr, ETH_ALEN);
  66	} else {
  67		netdev_info(dev->net, "invalid hw address, using random\n");
  68		eth_hw_addr_random(dev->net);
  69	}
  70}
  71
  72/* Get the PHY Identifier from the PHYSID1 & PHYSID2 MII registers */
  73static u32 asix_get_phyid(struct usbnet *dev)
  74{
  75	int phy_reg;
  76	u32 phy_id;
  77	int i;
  78
  79	/* Poll for the rare case the FW or phy isn't ready yet.  */
  80	for (i = 0; i < 100; i++) {
  81		phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID1);
 
 
  82		if (phy_reg != 0 && phy_reg != 0xFFFF)
  83			break;
  84		mdelay(1);
  85	}
  86
  87	if (phy_reg <= 0 || phy_reg == 0xFFFF)
  88		return 0;
  89
  90	phy_id = (phy_reg & 0xffff) << 16;
  91
  92	phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID2);
  93	if (phy_reg < 0)
  94		return 0;
  95
  96	phy_id |= (phy_reg & 0xffff);
  97
  98	return phy_id;
  99}
 100
 101static u32 asix_get_link(struct net_device *net)
 102{
 103	struct usbnet *dev = netdev_priv(net);
 104
 105	return mii_link_ok(&dev->mii);
 106}
 107
 108static int asix_ioctl (struct net_device *net, struct ifreq *rq, int cmd)
 109{
 110	struct usbnet *dev = netdev_priv(net);
 111
 112	return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
 113}
 114
 115/* We need to override some ethtool_ops so we require our
 116   own structure so we don't interfere with other usbnet
 117   devices that may be connected at the same time. */
 118static const struct ethtool_ops ax88172_ethtool_ops = {
 119	.get_drvinfo		= asix_get_drvinfo,
 120	.get_link		= asix_get_link,
 121	.get_msglevel		= usbnet_get_msglevel,
 122	.set_msglevel		= usbnet_set_msglevel,
 123	.get_wol		= asix_get_wol,
 124	.set_wol		= asix_set_wol,
 125	.get_eeprom_len		= asix_get_eeprom_len,
 126	.get_eeprom		= asix_get_eeprom,
 127	.set_eeprom		= asix_set_eeprom,
 128	.get_settings		= usbnet_get_settings,
 129	.set_settings		= usbnet_set_settings,
 130	.nway_reset		= usbnet_nway_reset,
 
 
 131};
 132
 133static void ax88172_set_multicast(struct net_device *net)
 134{
 135	struct usbnet *dev = netdev_priv(net);
 136	struct asix_data *data = (struct asix_data *)&dev->data;
 137	u8 rx_ctl = 0x8c;
 138
 139	if (net->flags & IFF_PROMISC) {
 140		rx_ctl |= 0x01;
 141	} else if (net->flags & IFF_ALLMULTI ||
 142		   netdev_mc_count(net) > AX_MAX_MCAST) {
 143		rx_ctl |= 0x02;
 144	} else if (netdev_mc_empty(net)) {
 145		/* just broadcast and directed */
 146	} else {
 147		/* We use the 20 byte dev->data
 148		 * for our 8 byte filter buffer
 149		 * to avoid allocating memory that
 150		 * is tricky to free later */
 151		struct netdev_hw_addr *ha;
 152		u32 crc_bits;
 153
 154		memset(data->multi_filter, 0, AX_MCAST_FILTER_SIZE);
 155
 156		/* Build the multicast hash filter. */
 157		netdev_for_each_mc_addr(ha, net) {
 158			crc_bits = ether_crc(ETH_ALEN, ha->addr) >> 26;
 159			data->multi_filter[crc_bits >> 3] |=
 160			    1 << (crc_bits & 7);
 161		}
 162
 163		asix_write_cmd_async(dev, AX_CMD_WRITE_MULTI_FILTER, 0, 0,
 164				   AX_MCAST_FILTER_SIZE, data->multi_filter);
 165
 166		rx_ctl |= 0x10;
 167	}
 168
 169	asix_write_cmd_async(dev, AX_CMD_WRITE_RX_CTL, rx_ctl, 0, 0, NULL);
 170}
 171
 172static int ax88172_link_reset(struct usbnet *dev)
 173{
 174	u8 mode;
 175	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
 176
 177	mii_check_media(&dev->mii, 1, 1);
 178	mii_ethtool_gset(&dev->mii, &ecmd);
 179	mode = AX88172_MEDIUM_DEFAULT;
 180
 181	if (ecmd.duplex != DUPLEX_FULL)
 182		mode |= ~AX88172_MEDIUM_FD;
 183
 184	netdev_dbg(dev->net, "ax88172_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
 185		   ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
 186
 187	asix_write_medium_mode(dev, mode);
 188
 189	return 0;
 190}
 191
 192static const struct net_device_ops ax88172_netdev_ops = {
 193	.ndo_open		= usbnet_open,
 194	.ndo_stop		= usbnet_stop,
 195	.ndo_start_xmit		= usbnet_start_xmit,
 196	.ndo_tx_timeout		= usbnet_tx_timeout,
 197	.ndo_change_mtu		= usbnet_change_mtu,
 
 198	.ndo_set_mac_address 	= eth_mac_addr,
 199	.ndo_validate_addr	= eth_validate_addr,
 200	.ndo_do_ioctl		= asix_ioctl,
 201	.ndo_set_rx_mode	= ax88172_set_multicast,
 202};
 203
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 204static int ax88172_bind(struct usbnet *dev, struct usb_interface *intf)
 205{
 206	int ret = 0;
 207	u8 buf[ETH_ALEN];
 208	int i;
 209	unsigned long gpio_bits = dev->driver_info->data;
 210
 211	usbnet_get_endpoints(dev,intf);
 212
 213	/* Toggle the GPIOs in a manufacturer/model specific way */
 214	for (i = 2; i >= 0; i--) {
 215		ret = asix_write_cmd(dev, AX_CMD_WRITE_GPIOS,
 216				(gpio_bits >> (i * 8)) & 0xff, 0, 0, NULL);
 217		if (ret < 0)
 218			goto out;
 219		msleep(5);
 220	}
 221
 222	ret = asix_write_rx_ctl(dev, 0x80);
 223	if (ret < 0)
 224		goto out;
 225
 226	/* Get the MAC address */
 227	ret = asix_read_cmd(dev, AX88172_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf);
 
 228	if (ret < 0) {
 229		netdev_dbg(dev->net, "read AX_CMD_READ_NODE_ID failed: %d\n",
 230			   ret);
 231		goto out;
 232	}
 233
 234	asix_set_netdev_dev_addr(dev, buf);
 235
 236	/* Initialize MII structure */
 237	dev->mii.dev = dev->net;
 238	dev->mii.mdio_read = asix_mdio_read;
 239	dev->mii.mdio_write = asix_mdio_write;
 240	dev->mii.phy_id_mask = 0x3f;
 241	dev->mii.reg_num_mask = 0x1f;
 242	dev->mii.phy_id = asix_get_phy_addr(dev);
 
 
 
 243
 244	dev->net->netdev_ops = &ax88172_netdev_ops;
 245	dev->net->ethtool_ops = &ax88172_ethtool_ops;
 246	dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
 247	dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
 248
 249	asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
 250	asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
 251		ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
 252	mii_nway_restart(&dev->mii);
 253
 254	return 0;
 255
 256out:
 257	return ret;
 258}
 259
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 260static const struct ethtool_ops ax88772_ethtool_ops = {
 261	.get_drvinfo		= asix_get_drvinfo,
 262	.get_link		= asix_get_link,
 263	.get_msglevel		= usbnet_get_msglevel,
 264	.set_msglevel		= usbnet_set_msglevel,
 265	.get_wol		= asix_get_wol,
 266	.set_wol		= asix_set_wol,
 267	.get_eeprom_len		= asix_get_eeprom_len,
 268	.get_eeprom		= asix_get_eeprom,
 269	.set_eeprom		= asix_set_eeprom,
 270	.get_settings		= usbnet_get_settings,
 271	.set_settings		= usbnet_set_settings,
 272	.nway_reset		= usbnet_nway_reset,
 
 
 
 
 
 273};
 274
 275static int ax88772_link_reset(struct usbnet *dev)
 276{
 277	u16 mode;
 278	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
 279
 280	mii_check_media(&dev->mii, 1, 1);
 281	mii_ethtool_gset(&dev->mii, &ecmd);
 282	mode = AX88772_MEDIUM_DEFAULT;
 283
 284	if (ethtool_cmd_speed(&ecmd) != SPEED_100)
 285		mode &= ~AX_MEDIUM_PS;
 
 
 
 
 286
 287	if (ecmd.duplex != DUPLEX_FULL)
 288		mode &= ~AX_MEDIUM_FD;
 
 
 289
 290	netdev_dbg(dev->net, "ax88772_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
 291		   ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
 
 292
 293	asix_write_medium_mode(dev, mode);
 294
 295	return 0;
 
 
 
 296}
 297
 298static int ax88772_reset(struct usbnet *dev)
 299{
 300	struct asix_data *data = (struct asix_data *)&dev->data;
 301	int ret, embd_phy;
 302	u16 rx_ctl;
 
 303
 304	ret = asix_write_gpio(dev,
 305			AX_GPIO_RSE | AX_GPIO_GPO_2 | AX_GPIO_GPO2EN, 5);
 306	if (ret < 0)
 307		goto out;
 308
 309	embd_phy = ((asix_get_phy_addr(dev) & 0x1f) == 0x10 ? 1 : 0);
 310
 311	ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy, 0, 0, NULL);
 312	if (ret < 0) {
 313		netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
 314		goto out;
 315	}
 316
 317	ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL);
 318	if (ret < 0)
 319		goto out;
 
 320
 321	msleep(150);
 322
 323	ret = asix_sw_reset(dev, AX_SWRESET_CLEAR);
 324	if (ret < 0)
 325		goto out;
 326
 327	msleep(150);
 328
 329	if (embd_phy) {
 330		ret = asix_sw_reset(dev, AX_SWRESET_IPRL);
 331		if (ret < 0)
 332			goto out;
 333	} else {
 334		ret = asix_sw_reset(dev, AX_SWRESET_PRTE);
 
 335		if (ret < 0)
 336			goto out;
 337	}
 338
 339	msleep(150);
 340	rx_ctl = asix_read_rx_ctl(dev);
 341	netdev_dbg(dev->net, "RX_CTL is 0x%04x after software reset\n", rx_ctl);
 342	ret = asix_write_rx_ctl(dev, 0x0000);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 343	if (ret < 0)
 344		goto out;
 345
 346	rx_ctl = asix_read_rx_ctl(dev);
 347	netdev_dbg(dev->net, "RX_CTL is 0x%04x setting to 0x0000\n", rx_ctl);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 348
 349	ret = asix_sw_reset(dev, AX_SWRESET_PRL);
 
 
 
 
 
 
 
 350	if (ret < 0)
 351		goto out;
 352
 353	msleep(150);
 
 
 
 
 
 
 354
 355	ret = asix_sw_reset(dev, AX_SWRESET_IPRL | AX_SWRESET_PRL);
 356	if (ret < 0)
 357		goto out;
 358
 359	msleep(150);
 360
 361	asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
 362	asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
 363			ADVERTISE_ALL | ADVERTISE_CSMA);
 364	mii_nway_restart(&dev->mii);
 365
 366	ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT);
 
 
 367	if (ret < 0)
 368		goto out;
 369
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 370	ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
 371				AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
 372				AX88772_IPG2_DEFAULT, 0, NULL);
 373	if (ret < 0) {
 374		netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
 375		goto out;
 376	}
 377
 378	/* Rewrite MAC address */
 379	memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
 380	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
 381							data->mac_addr);
 382	if (ret < 0)
 383		goto out;
 384
 385	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
 386	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL);
 
 
 
 
 
 
 
 
 
 387	if (ret < 0)
 388		goto out;
 389
 390	rx_ctl = asix_read_rx_ctl(dev);
 391	netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
 392		   rx_ctl);
 393
 394	rx_ctl = asix_read_medium_status(dev);
 395	netdev_dbg(dev->net,
 396		   "Medium Status is 0x%04x after all initializations\n",
 397		   rx_ctl);
 398
 399	return 0;
 400
 401out:
 402	return ret;
 403
 404}
 405
 406static const struct net_device_ops ax88772_netdev_ops = {
 407	.ndo_open		= usbnet_open,
 408	.ndo_stop		= usbnet_stop,
 409	.ndo_start_xmit		= usbnet_start_xmit,
 410	.ndo_tx_timeout		= usbnet_tx_timeout,
 411	.ndo_change_mtu		= usbnet_change_mtu,
 
 412	.ndo_set_mac_address 	= asix_set_mac_address,
 413	.ndo_validate_addr	= eth_validate_addr,
 414	.ndo_do_ioctl		= asix_ioctl,
 415	.ndo_set_rx_mode        = asix_set_multicast,
 416};
 417
 418static int ax88772_bind(struct usbnet *dev, struct usb_interface *intf)
 419{
 420	int ret, embd_phy, i;
 421	u8 buf[ETH_ALEN];
 422	u32 phyid;
 423
 424	usbnet_get_endpoints(dev,intf);
 
 
 
 
 425
 426	/* Get the MAC address */
 427	if (dev->driver_info->data & FLAG_EEPROM_MAC) {
 428		for (i = 0; i < (ETH_ALEN >> 1); i++) {
 429			ret = asix_read_cmd(dev, AX_CMD_READ_EEPROM, 0x04 + i,
 430					0, 2, buf + i * 2);
 431			if (ret < 0)
 432				break;
 433		}
 434	} else {
 435		ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID,
 436				0, 0, ETH_ALEN, buf);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 437	}
 
 438
 439	if (ret < 0) {
 440		netdev_dbg(dev->net, "Failed to read MAC address: %d\n", ret);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 441		return ret;
 442	}
 443
 444	asix_set_netdev_dev_addr(dev, buf);
 
 445
 446	/* Initialize MII structure */
 447	dev->mii.dev = dev->net;
 448	dev->mii.mdio_read = asix_mdio_read;
 449	dev->mii.mdio_write = asix_mdio_write;
 450	dev->mii.phy_id_mask = 0x1f;
 451	dev->mii.reg_num_mask = 0x1f;
 452	dev->mii.phy_id = asix_get_phy_addr(dev);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 453
 454	dev->net->netdev_ops = &ax88772_netdev_ops;
 455	dev->net->ethtool_ops = &ax88772_ethtool_ops;
 456	dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
 457	dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
 458
 459	embd_phy = ((dev->mii.phy_id & 0x1f) == 0x10 ? 1 : 0);
 460
 461	/* Reset the PHY to normal operation mode */
 462	ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy, 0, 0, NULL);
 463	if (ret < 0) {
 464		netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
 465		return ret;
 466	}
 467
 468	ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL);
 469	if (ret < 0)
 470		return ret;
 471
 472	msleep(150);
 
 473
 474	ret = asix_sw_reset(dev, AX_SWRESET_CLEAR);
 475	if (ret < 0)
 
 
 476		return ret;
 
 477
 478	msleep(150);
 479
 480	ret = asix_sw_reset(dev, embd_phy ? AX_SWRESET_IPRL : AX_SWRESET_PRTE);
 
 
 
 
 
 481
 482	/* Read PHYID register *AFTER* the PHY was reset properly */
 483	phyid = asix_get_phyid(dev);
 484	netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
 
 
 485
 486	/* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
 487	if (dev->driver_info->flags & FLAG_FRAMING_AX) {
 488		/* hard_mtu  is still the default - the device does not support
 489		   jumbo eth frames */
 490		dev->rx_urb_size = 2048;
 491	}
 492
 493	dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
 494	if (!dev->driver_priv)
 495		return -ENOMEM;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 496
 497	return 0;
 498}
 499
 500static void ax88772_unbind(struct usbnet *dev, struct usb_interface *intf)
 501{
 502	if (dev->driver_priv)
 503		kfree(dev->driver_priv);
 
 
 
 
 
 
 
 
 
 
 
 504}
 505
 506static const struct ethtool_ops ax88178_ethtool_ops = {
 507	.get_drvinfo		= asix_get_drvinfo,
 508	.get_link		= asix_get_link,
 509	.get_msglevel		= usbnet_get_msglevel,
 510	.set_msglevel		= usbnet_set_msglevel,
 511	.get_wol		= asix_get_wol,
 512	.set_wol		= asix_set_wol,
 513	.get_eeprom_len		= asix_get_eeprom_len,
 514	.get_eeprom		= asix_get_eeprom,
 515	.set_eeprom		= asix_set_eeprom,
 516	.get_settings		= usbnet_get_settings,
 517	.set_settings		= usbnet_set_settings,
 518	.nway_reset		= usbnet_nway_reset,
 
 
 519};
 520
 521static int marvell_phy_init(struct usbnet *dev)
 522{
 523	struct asix_data *data = (struct asix_data *)&dev->data;
 524	u16 reg;
 525
 526	netdev_dbg(dev->net, "marvell_phy_init()\n");
 527
 528	reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_MARVELL_STATUS);
 529	netdev_dbg(dev->net, "MII_MARVELL_STATUS = 0x%04x\n", reg);
 530
 531	asix_mdio_write(dev->net, dev->mii.phy_id, MII_MARVELL_CTRL,
 532			MARVELL_CTRL_RXDELAY | MARVELL_CTRL_TXDELAY);
 533
 534	if (data->ledmode) {
 535		reg = asix_mdio_read(dev->net, dev->mii.phy_id,
 536			MII_MARVELL_LED_CTRL);
 537		netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (1) = 0x%04x\n", reg);
 538
 539		reg &= 0xf8ff;
 540		reg |= (1 + 0x0100);
 541		asix_mdio_write(dev->net, dev->mii.phy_id,
 542			MII_MARVELL_LED_CTRL, reg);
 543
 544		reg = asix_mdio_read(dev->net, dev->mii.phy_id,
 545			MII_MARVELL_LED_CTRL);
 546		netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (2) = 0x%04x\n", reg);
 547		reg &= 0xfc0f;
 548	}
 549
 550	return 0;
 551}
 552
 553static int rtl8211cl_phy_init(struct usbnet *dev)
 554{
 555	struct asix_data *data = (struct asix_data *)&dev->data;
 556
 557	netdev_dbg(dev->net, "rtl8211cl_phy_init()\n");
 558
 559	asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0005);
 560	asix_mdio_write (dev->net, dev->mii.phy_id, 0x0c, 0);
 561	asix_mdio_write (dev->net, dev->mii.phy_id, 0x01,
 562		asix_mdio_read (dev->net, dev->mii.phy_id, 0x01) | 0x0080);
 563	asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
 564
 565	if (data->ledmode == 12) {
 566		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0002);
 567		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1a, 0x00cb);
 568		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
 569	}
 570
 571	return 0;
 572}
 573
 574static int marvell_led_status(struct usbnet *dev, u16 speed)
 575{
 576	u16 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL);
 577
 578	netdev_dbg(dev->net, "marvell_led_status() read 0x%04x\n", reg);
 579
 580	/* Clear out the center LED bits - 0x03F0 */
 581	reg &= 0xfc0f;
 582
 583	switch (speed) {
 584		case SPEED_1000:
 585			reg |= 0x03e0;
 586			break;
 587		case SPEED_100:
 588			reg |= 0x03b0;
 589			break;
 590		default:
 591			reg |= 0x02f0;
 592	}
 593
 594	netdev_dbg(dev->net, "marvell_led_status() writing 0x%04x\n", reg);
 595	asix_mdio_write(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL, reg);
 596
 597	return 0;
 598}
 599
 600static int ax88178_reset(struct usbnet *dev)
 601{
 602	struct asix_data *data = (struct asix_data *)&dev->data;
 603	int ret;
 604	__le16 eeprom;
 605	u8 status;
 606	int gpio0 = 0;
 607	u32 phyid;
 608
 609	asix_read_cmd(dev, AX_CMD_READ_GPIOS, 0, 0, 1, &status);
 
 
 
 
 
 610	netdev_dbg(dev->net, "GPIO Status: 0x%04x\n", status);
 611
 612	asix_write_cmd(dev, AX_CMD_WRITE_ENABLE, 0, 0, 0, NULL);
 613	asix_read_cmd(dev, AX_CMD_READ_EEPROM, 0x0017, 0, 2, &eeprom);
 614	asix_write_cmd(dev, AX_CMD_WRITE_DISABLE, 0, 0, 0, NULL);
 
 
 
 
 
 615
 616	netdev_dbg(dev->net, "EEPROM index 0x17 is 0x%04x\n", eeprom);
 617
 618	if (eeprom == cpu_to_le16(0xffff)) {
 619		data->phymode = PHY_MODE_MARVELL;
 620		data->ledmode = 0;
 621		gpio0 = 1;
 622	} else {
 623		data->phymode = le16_to_cpu(eeprom) & 0x7F;
 624		data->ledmode = le16_to_cpu(eeprom) >> 8;
 625		gpio0 = (le16_to_cpu(eeprom) & 0x80) ? 0 : 1;
 626	}
 627	netdev_dbg(dev->net, "GPIO0: %d, PhyMode: %d\n", gpio0, data->phymode);
 628
 629	/* Power up external GigaPHY through AX88178 GPIO pin */
 630	asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_1 | AX_GPIO_GPO1EN, 40);
 
 631	if ((le16_to_cpu(eeprom) >> 8) != 1) {
 632		asix_write_gpio(dev, 0x003c, 30);
 633		asix_write_gpio(dev, 0x001c, 300);
 634		asix_write_gpio(dev, 0x003c, 30);
 635	} else {
 636		netdev_dbg(dev->net, "gpio phymode == 1 path\n");
 637		asix_write_gpio(dev, AX_GPIO_GPO1EN, 30);
 638		asix_write_gpio(dev, AX_GPIO_GPO1EN | AX_GPIO_GPO_1, 30);
 639	}
 640
 641	/* Read PHYID register *AFTER* powering up PHY */
 642	phyid = asix_get_phyid(dev);
 643	netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
 644
 645	/* Set AX88178 to enable MII/GMII/RGMII interface for external PHY */
 646	asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, 0, 0, 0, NULL);
 647
 648	asix_sw_reset(dev, 0);
 649	msleep(150);
 650
 651	asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD);
 652	msleep(150);
 653
 654	asix_write_rx_ctl(dev, 0);
 655
 656	if (data->phymode == PHY_MODE_MARVELL) {
 657		marvell_phy_init(dev);
 658		msleep(60);
 659	} else if (data->phymode == PHY_MODE_RTL8211CL)
 660		rtl8211cl_phy_init(dev);
 661
 662	asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR,
 663			BMCR_RESET | BMCR_ANENABLE);
 664	asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
 665			ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
 666	asix_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
 667			ADVERTISE_1000FULL);
 668
 
 669	mii_nway_restart(&dev->mii);
 670
 671	ret = asix_write_medium_mode(dev, AX88178_MEDIUM_DEFAULT);
 672	if (ret < 0)
 673		return ret;
 674
 675	/* Rewrite MAC address */
 676	memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
 677	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
 678							data->mac_addr);
 679	if (ret < 0)
 680		return ret;
 681
 682	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL);
 683	if (ret < 0)
 684		return ret;
 685
 686	return 0;
 687}
 688
 689static int ax88178_link_reset(struct usbnet *dev)
 690{
 691	u16 mode;
 692	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
 693	struct asix_data *data = (struct asix_data *)&dev->data;
 694	u32 speed;
 695
 696	netdev_dbg(dev->net, "ax88178_link_reset()\n");
 697
 698	mii_check_media(&dev->mii, 1, 1);
 699	mii_ethtool_gset(&dev->mii, &ecmd);
 700	mode = AX88178_MEDIUM_DEFAULT;
 701	speed = ethtool_cmd_speed(&ecmd);
 702
 703	if (speed == SPEED_1000)
 704		mode |= AX_MEDIUM_GM;
 705	else if (speed == SPEED_100)
 706		mode |= AX_MEDIUM_PS;
 707	else
 708		mode &= ~(AX_MEDIUM_PS | AX_MEDIUM_GM);
 709
 710	mode |= AX_MEDIUM_ENCK;
 711
 712	if (ecmd.duplex == DUPLEX_FULL)
 713		mode |= AX_MEDIUM_FD;
 714	else
 715		mode &= ~AX_MEDIUM_FD;
 716
 717	netdev_dbg(dev->net, "ax88178_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
 718		   speed, ecmd.duplex, mode);
 719
 720	asix_write_medium_mode(dev, mode);
 721
 722	if (data->phymode == PHY_MODE_MARVELL && data->ledmode)
 723		marvell_led_status(dev, speed);
 724
 725	return 0;
 726}
 727
 728static void ax88178_set_mfb(struct usbnet *dev)
 729{
 730	u16 mfb = AX_RX_CTL_MFB_16384;
 731	u16 rxctl;
 732	u16 medium;
 733	int old_rx_urb_size = dev->rx_urb_size;
 734
 735	if (dev->hard_mtu < 2048) {
 736		dev->rx_urb_size = 2048;
 737		mfb = AX_RX_CTL_MFB_2048;
 738	} else if (dev->hard_mtu < 4096) {
 739		dev->rx_urb_size = 4096;
 740		mfb = AX_RX_CTL_MFB_4096;
 741	} else if (dev->hard_mtu < 8192) {
 742		dev->rx_urb_size = 8192;
 743		mfb = AX_RX_CTL_MFB_8192;
 744	} else if (dev->hard_mtu < 16384) {
 745		dev->rx_urb_size = 16384;
 746		mfb = AX_RX_CTL_MFB_16384;
 747	}
 748
 749	rxctl = asix_read_rx_ctl(dev);
 750	asix_write_rx_ctl(dev, (rxctl & ~AX_RX_CTL_MFB_16384) | mfb);
 751
 752	medium = asix_read_medium_status(dev);
 753	if (dev->net->mtu > 1500)
 754		medium |= AX_MEDIUM_JFE;
 755	else
 756		medium &= ~AX_MEDIUM_JFE;
 757	asix_write_medium_mode(dev, medium);
 758
 759	if (dev->rx_urb_size > old_rx_urb_size)
 760		usbnet_unlink_rx_urbs(dev);
 761}
 762
 763static int ax88178_change_mtu(struct net_device *net, int new_mtu)
 764{
 765	struct usbnet *dev = netdev_priv(net);
 766	int ll_mtu = new_mtu + net->hard_header_len + 4;
 767
 768	netdev_dbg(dev->net, "ax88178_change_mtu() new_mtu=%d\n", new_mtu);
 769
 770	if (new_mtu <= 0 || ll_mtu > 16384)
 771		return -EINVAL;
 772
 773	if ((ll_mtu % dev->maxpacket) == 0)
 774		return -EDOM;
 775
 776	net->mtu = new_mtu;
 777	dev->hard_mtu = net->mtu + net->hard_header_len;
 778	ax88178_set_mfb(dev);
 779
 780	/* max qlen depend on hard_mtu and rx_urb_size */
 781	usbnet_update_max_qlen(dev);
 782
 783	return 0;
 784}
 785
 786static const struct net_device_ops ax88178_netdev_ops = {
 787	.ndo_open		= usbnet_open,
 788	.ndo_stop		= usbnet_stop,
 789	.ndo_start_xmit		= usbnet_start_xmit,
 790	.ndo_tx_timeout		= usbnet_tx_timeout,
 
 791	.ndo_set_mac_address 	= asix_set_mac_address,
 792	.ndo_validate_addr	= eth_validate_addr,
 793	.ndo_set_rx_mode	= asix_set_multicast,
 794	.ndo_do_ioctl 		= asix_ioctl,
 795	.ndo_change_mtu 	= ax88178_change_mtu,
 796};
 797
 798static int ax88178_bind(struct usbnet *dev, struct usb_interface *intf)
 799{
 800	int ret;
 801	u8 buf[ETH_ALEN];
 802
 803	usbnet_get_endpoints(dev,intf);
 804
 805	/* Get the MAC address */
 806	ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf);
 807	if (ret < 0) {
 808		netdev_dbg(dev->net, "Failed to read MAC address: %d\n", ret);
 809		return ret;
 810	}
 811
 812	asix_set_netdev_dev_addr(dev, buf);
 813
 814	/* Initialize MII structure */
 815	dev->mii.dev = dev->net;
 816	dev->mii.mdio_read = asix_mdio_read;
 817	dev->mii.mdio_write = asix_mdio_write;
 818	dev->mii.phy_id_mask = 0x1f;
 819	dev->mii.reg_num_mask = 0xff;
 820	dev->mii.supports_gmii = 1;
 821	dev->mii.phy_id = asix_get_phy_addr(dev);
 
 
 
 822
 823	dev->net->netdev_ops = &ax88178_netdev_ops;
 824	dev->net->ethtool_ops = &ax88178_ethtool_ops;
 
 825
 826	/* Blink LEDS so users know driver saw dongle */
 827	asix_sw_reset(dev, 0);
 828	msleep(150);
 829
 830	asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD);
 831	msleep(150);
 832
 833	/* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
 834	if (dev->driver_info->flags & FLAG_FRAMING_AX) {
 835		/* hard_mtu  is still the default - the device does not support
 836		   jumbo eth frames */
 837		dev->rx_urb_size = 2048;
 838	}
 839
 840	dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
 841	if (!dev->driver_priv)
 842			return -ENOMEM;
 843
 844	return 0;
 845}
 846
 847static const struct driver_info ax8817x_info = {
 848	.description = "ASIX AX8817x USB 2.0 Ethernet",
 849	.bind = ax88172_bind,
 850	.status = asix_status,
 851	.link_reset = ax88172_link_reset,
 852	.reset = ax88172_link_reset,
 853	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
 854	.data = 0x00130103,
 855};
 856
 857static const struct driver_info dlink_dub_e100_info = {
 858	.description = "DLink DUB-E100 USB Ethernet",
 859	.bind = ax88172_bind,
 860	.status = asix_status,
 861	.link_reset = ax88172_link_reset,
 862	.reset = ax88172_link_reset,
 863	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
 864	.data = 0x009f9d9f,
 865};
 866
 867static const struct driver_info netgear_fa120_info = {
 868	.description = "Netgear FA-120 USB Ethernet",
 869	.bind = ax88172_bind,
 870	.status = asix_status,
 871	.link_reset = ax88172_link_reset,
 872	.reset = ax88172_link_reset,
 873	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
 874	.data = 0x00130103,
 875};
 876
 877static const struct driver_info hawking_uf200_info = {
 878	.description = "Hawking UF200 USB Ethernet",
 879	.bind = ax88172_bind,
 880	.status = asix_status,
 881	.link_reset = ax88172_link_reset,
 882	.reset = ax88172_link_reset,
 883	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
 884	.data = 0x001f1d1f,
 885};
 886
 887static const struct driver_info ax88772_info = {
 888	.description = "ASIX AX88772 USB 2.0 Ethernet",
 889	.bind = ax88772_bind,
 890	.unbind = ax88772_unbind,
 891	.status = asix_status,
 892	.link_reset = ax88772_link_reset,
 893	.reset = ax88772_reset,
 
 894	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR | FLAG_MULTI_PACKET,
 895	.rx_fixup = asix_rx_fixup_common,
 896	.tx_fixup = asix_tx_fixup,
 897};
 898
 899static const struct driver_info ax88772b_info = {
 900	.description = "ASIX AX88772B USB 2.0 Ethernet",
 901	.bind = ax88772_bind,
 902	.unbind = ax88772_unbind,
 903	.status = asix_status,
 904	.link_reset = ax88772_link_reset,
 905	.reset = ax88772_reset,
 
 906	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
 907	         FLAG_MULTI_PACKET,
 908	.rx_fixup = asix_rx_fixup_common,
 909	.tx_fixup = asix_tx_fixup,
 910	.data = FLAG_EEPROM_MAC,
 911};
 912
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 913static const struct driver_info ax88178_info = {
 914	.description = "ASIX AX88178 USB 2.0 Ethernet",
 915	.bind = ax88178_bind,
 916	.unbind = ax88772_unbind,
 917	.status = asix_status,
 918	.link_reset = ax88178_link_reset,
 919	.reset = ax88178_reset,
 920	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
 921		 FLAG_MULTI_PACKET,
 922	.rx_fixup = asix_rx_fixup_common,
 923	.tx_fixup = asix_tx_fixup,
 924};
 925
 926/*
 927 * USBLINK 20F9 "USB 2.0 LAN" USB ethernet adapter, typically found in
 928 * no-name packaging.
 929 * USB device strings are:
 930 *   1: Manufacturer: USBLINK
 931 *   2: Product: HG20F9 USB2.0
 932 *   3: Serial: 000003
 933 * Appears to be compatible with Asix 88772B.
 934 */
 935static const struct driver_info hg20f9_info = {
 936	.description = "HG20F9 USB 2.0 Ethernet",
 937	.bind = ax88772_bind,
 938	.unbind = ax88772_unbind,
 939	.status = asix_status,
 940	.link_reset = ax88772_link_reset,
 941	.reset = ax88772_reset,
 942	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
 943	         FLAG_MULTI_PACKET,
 944	.rx_fixup = asix_rx_fixup_common,
 945	.tx_fixup = asix_tx_fixup,
 946	.data = FLAG_EEPROM_MAC,
 947};
 948
 949static const struct usb_device_id	products [] = {
 950{
 951	// Linksys USB200M
 952	USB_DEVICE (0x077b, 0x2226),
 953	.driver_info =	(unsigned long) &ax8817x_info,
 954}, {
 955	// Netgear FA120
 956	USB_DEVICE (0x0846, 0x1040),
 957	.driver_info =  (unsigned long) &netgear_fa120_info,
 958}, {
 959	// DLink DUB-E100
 960	USB_DEVICE (0x2001, 0x1a00),
 961	.driver_info =  (unsigned long) &dlink_dub_e100_info,
 962}, {
 963	// Intellinet, ST Lab USB Ethernet
 964	USB_DEVICE (0x0b95, 0x1720),
 965	.driver_info =  (unsigned long) &ax8817x_info,
 966}, {
 967	// Hawking UF200, TrendNet TU2-ET100
 968	USB_DEVICE (0x07b8, 0x420a),
 969	.driver_info =  (unsigned long) &hawking_uf200_info,
 970}, {
 971	// Billionton Systems, USB2AR
 972	USB_DEVICE (0x08dd, 0x90ff),
 973	.driver_info =  (unsigned long) &ax8817x_info,
 974}, {
 
 
 
 
 975	// ATEN UC210T
 976	USB_DEVICE (0x0557, 0x2009),
 977	.driver_info =  (unsigned long) &ax8817x_info,
 978}, {
 979	// Buffalo LUA-U2-KTX
 980	USB_DEVICE (0x0411, 0x003d),
 981	.driver_info =  (unsigned long) &ax8817x_info,
 982}, {
 983	// Buffalo LUA-U2-GT 10/100/1000
 984	USB_DEVICE (0x0411, 0x006e),
 985	.driver_info =  (unsigned long) &ax88178_info,
 986}, {
 987	// Sitecom LN-029 "USB 2.0 10/100 Ethernet adapter"
 988	USB_DEVICE (0x6189, 0x182d),
 989	.driver_info =  (unsigned long) &ax8817x_info,
 990}, {
 991	// Sitecom LN-031 "USB 2.0 10/100/1000 Ethernet adapter"
 992	USB_DEVICE (0x0df6, 0x0056),
 993	.driver_info =  (unsigned long) &ax88178_info,
 994}, {
 
 
 
 
 995	// corega FEther USB2-TX
 996	USB_DEVICE (0x07aa, 0x0017),
 997	.driver_info =  (unsigned long) &ax8817x_info,
 998}, {
 999	// Surecom EP-1427X-2
1000	USB_DEVICE (0x1189, 0x0893),
1001	.driver_info = (unsigned long) &ax8817x_info,
1002}, {
1003	// goodway corp usb gwusb2e
1004	USB_DEVICE (0x1631, 0x6200),
1005	.driver_info = (unsigned long) &ax8817x_info,
1006}, {
1007	// JVC MP-PRX1 Port Replicator
1008	USB_DEVICE (0x04f1, 0x3008),
1009	.driver_info = (unsigned long) &ax8817x_info,
1010}, {
1011	// Lenovo U2L100P 10/100
1012	USB_DEVICE (0x17ef, 0x7203),
1013	.driver_info = (unsigned long) &ax88772_info,
1014}, {
1015	// ASIX AX88772B 10/100
1016	USB_DEVICE (0x0b95, 0x772b),
1017	.driver_info = (unsigned long) &ax88772b_info,
1018}, {
1019	// ASIX AX88772 10/100
1020	USB_DEVICE (0x0b95, 0x7720),
1021	.driver_info = (unsigned long) &ax88772_info,
1022}, {
1023	// ASIX AX88178 10/100/1000
1024	USB_DEVICE (0x0b95, 0x1780),
1025	.driver_info = (unsigned long) &ax88178_info,
1026}, {
1027	// Logitec LAN-GTJ/U2A
1028	USB_DEVICE (0x0789, 0x0160),
1029	.driver_info = (unsigned long) &ax88178_info,
1030}, {
1031	// Linksys USB200M Rev 2
1032	USB_DEVICE (0x13b1, 0x0018),
1033	.driver_info = (unsigned long) &ax88772_info,
1034}, {
1035	// 0Q0 cable ethernet
1036	USB_DEVICE (0x1557, 0x7720),
1037	.driver_info = (unsigned long) &ax88772_info,
1038}, {
1039	// DLink DUB-E100 H/W Ver B1
1040	USB_DEVICE (0x07d1, 0x3c05),
1041	.driver_info = (unsigned long) &ax88772_info,
1042}, {
1043	// DLink DUB-E100 H/W Ver B1 Alternate
1044	USB_DEVICE (0x2001, 0x3c05),
1045	.driver_info = (unsigned long) &ax88772_info,
1046}, {
1047       // DLink DUB-E100 H/W Ver C1
1048       USB_DEVICE (0x2001, 0x1a02),
1049       .driver_info = (unsigned long) &ax88772_info,
1050}, {
1051	// Linksys USB1000
1052	USB_DEVICE (0x1737, 0x0039),
1053	.driver_info = (unsigned long) &ax88178_info,
1054}, {
1055	// IO-DATA ETG-US2
1056	USB_DEVICE (0x04bb, 0x0930),
1057	.driver_info = (unsigned long) &ax88178_info,
1058}, {
1059	// Belkin F5D5055
1060	USB_DEVICE(0x050d, 0x5055),
1061	.driver_info = (unsigned long) &ax88178_info,
1062}, {
1063	// Apple USB Ethernet Adapter
1064	USB_DEVICE(0x05ac, 0x1402),
1065	.driver_info = (unsigned long) &ax88772_info,
1066}, {
1067	// Cables-to-Go USB Ethernet Adapter
1068	USB_DEVICE(0x0b95, 0x772a),
1069	.driver_info = (unsigned long) &ax88772_info,
1070}, {
1071	// ABOCOM for pci
1072	USB_DEVICE(0x14ea, 0xab11),
1073	.driver_info = (unsigned long) &ax88178_info,
1074}, {
1075	// ASIX 88772a
1076	USB_DEVICE(0x0db0, 0xa877),
1077	.driver_info = (unsigned long) &ax88772_info,
1078}, {
1079	// Asus USB Ethernet Adapter
1080	USB_DEVICE (0x0b95, 0x7e2b),
1081	.driver_info = (unsigned long) &ax88772_info,
1082}, {
1083	/* ASIX 88172a demo board */
1084	USB_DEVICE(0x0b95, 0x172a),
1085	.driver_info = (unsigned long) &ax88172a_info,
1086}, {
1087	/*
1088	 * USBLINK HG20F9 "USB 2.0 LAN"
1089	 * Appears to have gazumped Linksys's manufacturer ID but
1090	 * doesn't (yet) conflict with any known Linksys product.
1091	 */
1092	USB_DEVICE(0x066b, 0x20f9),
1093	.driver_info = (unsigned long) &hg20f9_info,
 
 
 
 
1094},
1095	{ },		// END
1096};
1097MODULE_DEVICE_TABLE(usb, products);
1098
1099static struct usb_driver asix_driver = {
1100	.name =		DRIVER_NAME,
1101	.id_table =	products,
1102	.probe =	usbnet_probe,
1103	.suspend =	usbnet_suspend,
1104	.resume =	usbnet_resume,
 
1105	.disconnect =	usbnet_disconnect,
1106	.supports_autosuspend = 1,
1107	.disable_hub_initiated_lpm = 1,
1108};
1109
1110module_usb_driver(asix_driver);
1111
1112MODULE_AUTHOR("David Hollis");
1113MODULE_VERSION(DRIVER_VERSION);
1114MODULE_DESCRIPTION("ASIX AX8817X based USB 2.0 Ethernet Devices");
1115MODULE_LICENSE("GPL");
1116
v6.2
   1// SPDX-License-Identifier: GPL-2.0-or-later
   2/*
   3 * ASIX AX8817X based USB 2.0 Ethernet Devices
   4 * Copyright (C) 2003-2006 David Hollis <dhollis@davehollis.com>
   5 * Copyright (C) 2005 Phil Chang <pchang23@sbcglobal.net>
   6 * Copyright (C) 2006 James Painter <jamie.painter@iname.com>
   7 * Copyright (c) 2002-2003 TiVo Inc.
 
 
 
 
 
 
 
 
 
 
 
 
 
   8 */
   9
  10#include "asix.h"
  11
  12#define PHY_MODE_MARVELL	0x0000
  13#define MII_MARVELL_LED_CTRL	0x0018
  14#define MII_MARVELL_STATUS	0x001b
  15#define MII_MARVELL_CTRL	0x0014
  16
  17#define MARVELL_LED_MANUAL	0x0019
  18
  19#define MARVELL_STATUS_HWCFG	0x0004
  20
  21#define MARVELL_CTRL_TXDELAY	0x0002
  22#define MARVELL_CTRL_RXDELAY	0x0080
  23
  24#define	PHY_MODE_RTL8211CL	0x000C
  25
  26#define AX88772A_PHY14H		0x14
  27#define AX88772A_PHY14H_DEFAULT 0x442C
  28
  29#define AX88772A_PHY15H		0x15
  30#define AX88772A_PHY15H_DEFAULT 0x03C8
  31
  32#define AX88772A_PHY16H		0x16
  33#define AX88772A_PHY16H_DEFAULT 0x4044
  34
  35struct ax88172_int_data {
  36	__le16 res1;
  37	u8 link;
  38	__le16 res2;
  39	u8 status;
  40	__le16 res3;
  41} __packed;
  42
  43static void asix_status(struct usbnet *dev, struct urb *urb)
  44{
  45	struct ax88172_int_data *event;
  46	int link;
  47
  48	if (urb->actual_length < 8)
  49		return;
  50
  51	event = urb->transfer_buffer;
  52	link = event->link & 0x01;
  53	if (netif_carrier_ok(dev->net) != link) {
  54		usbnet_link_change(dev, link, 1);
  55		netdev_dbg(dev->net, "Link Status is: %d\n", link);
  56	}
  57}
  58
  59static void asix_set_netdev_dev_addr(struct usbnet *dev, u8 *addr)
  60{
  61	if (is_valid_ether_addr(addr)) {
  62		eth_hw_addr_set(dev->net, addr);
  63	} else {
  64		netdev_info(dev->net, "invalid hw address, using random\n");
  65		eth_hw_addr_random(dev->net);
  66	}
  67}
  68
  69/* Get the PHY Identifier from the PHYSID1 & PHYSID2 MII registers */
  70static u32 asix_get_phyid(struct usbnet *dev)
  71{
  72	int phy_reg;
  73	u32 phy_id;
  74	int i;
  75
  76	/* Poll for the rare case the FW or phy isn't ready yet.  */
  77	for (i = 0; i < 100; i++) {
  78		phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID1);
  79		if (phy_reg < 0)
  80			return 0;
  81		if (phy_reg != 0 && phy_reg != 0xFFFF)
  82			break;
  83		mdelay(1);
  84	}
  85
  86	if (phy_reg <= 0 || phy_reg == 0xFFFF)
  87		return 0;
  88
  89	phy_id = (phy_reg & 0xffff) << 16;
  90
  91	phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID2);
  92	if (phy_reg < 0)
  93		return 0;
  94
  95	phy_id |= (phy_reg & 0xffff);
  96
  97	return phy_id;
  98}
  99
 100static u32 asix_get_link(struct net_device *net)
 101{
 102	struct usbnet *dev = netdev_priv(net);
 103
 104	return mii_link_ok(&dev->mii);
 105}
 106
 107static int asix_ioctl (struct net_device *net, struct ifreq *rq, int cmd)
 108{
 109	struct usbnet *dev = netdev_priv(net);
 110
 111	return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
 112}
 113
 114/* We need to override some ethtool_ops so we require our
 115   own structure so we don't interfere with other usbnet
 116   devices that may be connected at the same time. */
 117static const struct ethtool_ops ax88172_ethtool_ops = {
 118	.get_drvinfo		= asix_get_drvinfo,
 119	.get_link		= asix_get_link,
 120	.get_msglevel		= usbnet_get_msglevel,
 121	.set_msglevel		= usbnet_set_msglevel,
 122	.get_wol		= asix_get_wol,
 123	.set_wol		= asix_set_wol,
 124	.get_eeprom_len		= asix_get_eeprom_len,
 125	.get_eeprom		= asix_get_eeprom,
 126	.set_eeprom		= asix_set_eeprom,
 
 
 127	.nway_reset		= usbnet_nway_reset,
 128	.get_link_ksettings	= usbnet_get_link_ksettings_mii,
 129	.set_link_ksettings	= usbnet_set_link_ksettings_mii,
 130};
 131
 132static void ax88172_set_multicast(struct net_device *net)
 133{
 134	struct usbnet *dev = netdev_priv(net);
 135	struct asix_data *data = (struct asix_data *)&dev->data;
 136	u8 rx_ctl = 0x8c;
 137
 138	if (net->flags & IFF_PROMISC) {
 139		rx_ctl |= 0x01;
 140	} else if (net->flags & IFF_ALLMULTI ||
 141		   netdev_mc_count(net) > AX_MAX_MCAST) {
 142		rx_ctl |= 0x02;
 143	} else if (netdev_mc_empty(net)) {
 144		/* just broadcast and directed */
 145	} else {
 146		/* We use the 20 byte dev->data
 147		 * for our 8 byte filter buffer
 148		 * to avoid allocating memory that
 149		 * is tricky to free later */
 150		struct netdev_hw_addr *ha;
 151		u32 crc_bits;
 152
 153		memset(data->multi_filter, 0, AX_MCAST_FILTER_SIZE);
 154
 155		/* Build the multicast hash filter. */
 156		netdev_for_each_mc_addr(ha, net) {
 157			crc_bits = ether_crc(ETH_ALEN, ha->addr) >> 26;
 158			data->multi_filter[crc_bits >> 3] |=
 159			    1 << (crc_bits & 7);
 160		}
 161
 162		asix_write_cmd_async(dev, AX_CMD_WRITE_MULTI_FILTER, 0, 0,
 163				   AX_MCAST_FILTER_SIZE, data->multi_filter);
 164
 165		rx_ctl |= 0x10;
 166	}
 167
 168	asix_write_cmd_async(dev, AX_CMD_WRITE_RX_CTL, rx_ctl, 0, 0, NULL);
 169}
 170
 171static int ax88172_link_reset(struct usbnet *dev)
 172{
 173	u8 mode;
 174	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
 175
 176	mii_check_media(&dev->mii, 1, 1);
 177	mii_ethtool_gset(&dev->mii, &ecmd);
 178	mode = AX88172_MEDIUM_DEFAULT;
 179
 180	if (ecmd.duplex != DUPLEX_FULL)
 181		mode |= ~AX88172_MEDIUM_FD;
 182
 183	netdev_dbg(dev->net, "ax88172_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
 184		   ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
 185
 186	asix_write_medium_mode(dev, mode, 0);
 187
 188	return 0;
 189}
 190
 191static const struct net_device_ops ax88172_netdev_ops = {
 192	.ndo_open		= usbnet_open,
 193	.ndo_stop		= usbnet_stop,
 194	.ndo_start_xmit		= usbnet_start_xmit,
 195	.ndo_tx_timeout		= usbnet_tx_timeout,
 196	.ndo_change_mtu		= usbnet_change_mtu,
 197	.ndo_get_stats64	= dev_get_tstats64,
 198	.ndo_set_mac_address 	= eth_mac_addr,
 199	.ndo_validate_addr	= eth_validate_addr,
 200	.ndo_eth_ioctl		= asix_ioctl,
 201	.ndo_set_rx_mode	= ax88172_set_multicast,
 202};
 203
 204static void asix_phy_reset(struct usbnet *dev, unsigned int reset_bits)
 205{
 206	unsigned int timeout = 5000;
 207
 208	asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, reset_bits);
 209
 210	/* give phy_id a chance to process reset */
 211	udelay(500);
 212
 213	/* See IEEE 802.3 "22.2.4.1.1 Reset": 500ms max */
 214	while (timeout--) {
 215		if (asix_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR)
 216							& BMCR_RESET)
 217			udelay(100);
 218		else
 219			return;
 220	}
 221
 222	netdev_err(dev->net, "BMCR_RESET timeout on phy_id %d\n",
 223		   dev->mii.phy_id);
 224}
 225
 226static int ax88172_bind(struct usbnet *dev, struct usb_interface *intf)
 227{
 228	int ret = 0;
 229	u8 buf[ETH_ALEN] = {0};
 230	int i;
 231	unsigned long gpio_bits = dev->driver_info->data;
 232
 233	usbnet_get_endpoints(dev,intf);
 234
 235	/* Toggle the GPIOs in a manufacturer/model specific way */
 236	for (i = 2; i >= 0; i--) {
 237		ret = asix_write_cmd(dev, AX_CMD_WRITE_GPIOS,
 238				(gpio_bits >> (i * 8)) & 0xff, 0, 0, NULL, 0);
 239		if (ret < 0)
 240			goto out;
 241		msleep(5);
 242	}
 243
 244	ret = asix_write_rx_ctl(dev, 0x80, 0);
 245	if (ret < 0)
 246		goto out;
 247
 248	/* Get the MAC address */
 249	ret = asix_read_cmd(dev, AX88172_CMD_READ_NODE_ID,
 250			    0, 0, ETH_ALEN, buf, 0);
 251	if (ret < 0) {
 252		netdev_dbg(dev->net, "read AX_CMD_READ_NODE_ID failed: %d\n",
 253			   ret);
 254		goto out;
 255	}
 256
 257	asix_set_netdev_dev_addr(dev, buf);
 258
 259	/* Initialize MII structure */
 260	dev->mii.dev = dev->net;
 261	dev->mii.mdio_read = asix_mdio_read;
 262	dev->mii.mdio_write = asix_mdio_write;
 263	dev->mii.phy_id_mask = 0x3f;
 264	dev->mii.reg_num_mask = 0x1f;
 265
 266	dev->mii.phy_id = asix_read_phy_addr(dev, true);
 267	if (dev->mii.phy_id < 0)
 268		return dev->mii.phy_id;
 269
 270	dev->net->netdev_ops = &ax88172_netdev_ops;
 271	dev->net->ethtool_ops = &ax88172_ethtool_ops;
 272	dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
 273	dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
 274
 275	asix_phy_reset(dev, BMCR_RESET);
 276	asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
 277		ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
 278	mii_nway_restart(&dev->mii);
 279
 280	return 0;
 281
 282out:
 283	return ret;
 284}
 285
 286static void ax88772_ethtool_get_strings(struct net_device *netdev, u32 sset,
 287					u8 *data)
 288{
 289	switch (sset) {
 290	case ETH_SS_TEST:
 291		net_selftest_get_strings(data);
 292		break;
 293	}
 294}
 295
 296static int ax88772_ethtool_get_sset_count(struct net_device *ndev, int sset)
 297{
 298	switch (sset) {
 299	case ETH_SS_TEST:
 300		return net_selftest_get_count();
 301	default:
 302		return -EOPNOTSUPP;
 303	}
 304}
 305
 306static void ax88772_ethtool_get_pauseparam(struct net_device *ndev,
 307					  struct ethtool_pauseparam *pause)
 308{
 309	struct usbnet *dev = netdev_priv(ndev);
 310	struct asix_common_private *priv = dev->driver_priv;
 311
 312	phylink_ethtool_get_pauseparam(priv->phylink, pause);
 313}
 314
 315static int ax88772_ethtool_set_pauseparam(struct net_device *ndev,
 316					 struct ethtool_pauseparam *pause)
 317{
 318	struct usbnet *dev = netdev_priv(ndev);
 319	struct asix_common_private *priv = dev->driver_priv;
 320
 321	return phylink_ethtool_set_pauseparam(priv->phylink, pause);
 322}
 323
 324static const struct ethtool_ops ax88772_ethtool_ops = {
 325	.get_drvinfo		= asix_get_drvinfo,
 326	.get_link		= usbnet_get_link,
 327	.get_msglevel		= usbnet_get_msglevel,
 328	.set_msglevel		= usbnet_set_msglevel,
 329	.get_wol		= asix_get_wol,
 330	.set_wol		= asix_set_wol,
 331	.get_eeprom_len		= asix_get_eeprom_len,
 332	.get_eeprom		= asix_get_eeprom,
 333	.set_eeprom		= asix_set_eeprom,
 334	.nway_reset		= phy_ethtool_nway_reset,
 335	.get_link_ksettings	= phy_ethtool_get_link_ksettings,
 336	.set_link_ksettings	= phy_ethtool_set_link_ksettings,
 337	.self_test		= net_selftest,
 338	.get_strings		= ax88772_ethtool_get_strings,
 339	.get_sset_count		= ax88772_ethtool_get_sset_count,
 340	.get_pauseparam		= ax88772_ethtool_get_pauseparam,
 341	.set_pauseparam		= ax88772_ethtool_set_pauseparam,
 342};
 343
 344static int ax88772_reset(struct usbnet *dev)
 345{
 346	struct asix_data *data = (struct asix_data *)&dev->data;
 347	struct asix_common_private *priv = dev->driver_priv;
 348	int ret;
 
 
 
 349
 350	/* Rewrite MAC address */
 351	ether_addr_copy(data->mac_addr, dev->net->dev_addr);
 352	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0,
 353			     ETH_ALEN, data->mac_addr, 0);
 354	if (ret < 0)
 355		goto out;
 356
 357	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
 358	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, 0);
 359	if (ret < 0)
 360		goto out;
 361
 362	ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, 0);
 363	if (ret < 0)
 364		goto out;
 365
 366	phylink_start(priv->phylink);
 367
 368	return 0;
 369
 370out:
 371	return ret;
 372}
 373
 374static int ax88772_hw_reset(struct usbnet *dev, int in_pm)
 375{
 376	struct asix_data *data = (struct asix_data *)&dev->data;
 377	struct asix_common_private *priv = dev->driver_priv;
 378	u16 rx_ctl;
 379	int ret;
 380
 381	ret = asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_2 |
 382			      AX_GPIO_GPO2EN, 5, in_pm);
 383	if (ret < 0)
 384		goto out;
 385
 386	ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, priv->embd_phy,
 387			     0, 0, NULL, in_pm);
 
 388	if (ret < 0) {
 389		netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
 390		goto out;
 391	}
 392
 393	if (priv->embd_phy) {
 394		ret = asix_sw_reset(dev, AX_SWRESET_IPPD, in_pm);
 395		if (ret < 0)
 396			goto out;
 397
 398		usleep_range(10000, 11000);
 399
 400		ret = asix_sw_reset(dev, AX_SWRESET_CLEAR, in_pm);
 401		if (ret < 0)
 402			goto out;
 403
 404		msleep(60);
 405
 406		ret = asix_sw_reset(dev, AX_SWRESET_IPRL | AX_SWRESET_PRL,
 407				    in_pm);
 408		if (ret < 0)
 409			goto out;
 410	} else {
 411		ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL,
 412				    in_pm);
 413		if (ret < 0)
 414			goto out;
 415	}
 416
 417	msleep(150);
 418
 419	if (in_pm && (!asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
 420					   MII_PHYSID1))){
 421		ret = -EIO;
 422		goto out;
 423	}
 424
 425	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
 426	if (ret < 0)
 427		goto out;
 428
 429	ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, in_pm);
 430	if (ret < 0)
 431		goto out;
 432
 433	ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
 434			     AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
 435			     AX88772_IPG2_DEFAULT, 0, NULL, in_pm);
 436	if (ret < 0) {
 437		netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
 438		goto out;
 439	}
 440
 441	/* Rewrite MAC address */
 442	ether_addr_copy(data->mac_addr, dev->net->dev_addr);
 443	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0,
 444			     ETH_ALEN, data->mac_addr, in_pm);
 445	if (ret < 0)
 446		goto out;
 447
 448	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
 449	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
 450	if (ret < 0)
 451		goto out;
 452
 453	rx_ctl = asix_read_rx_ctl(dev, in_pm);
 454	netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
 455		   rx_ctl);
 456
 457	rx_ctl = asix_read_medium_status(dev, in_pm);
 458	netdev_dbg(dev->net,
 459		   "Medium Status is 0x%04x after all initializations\n",
 460		   rx_ctl);
 461
 462	return 0;
 463
 464out:
 465	return ret;
 466}
 467
 468static int ax88772a_hw_reset(struct usbnet *dev, int in_pm)
 469{
 470	struct asix_data *data = (struct asix_data *)&dev->data;
 471	struct asix_common_private *priv = dev->driver_priv;
 472	u16 rx_ctl, phy14h, phy15h, phy16h;
 473	int ret;
 474
 475	ret = asix_write_gpio(dev, AX_GPIO_RSE, 5, in_pm);
 476	if (ret < 0)
 477		goto out;
 478
 479	ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, priv->embd_phy |
 480			     AX_PHYSEL_SSEN, 0, 0, NULL, in_pm);
 481	if (ret < 0) {
 482		netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
 483		goto out;
 484	}
 485	usleep_range(10000, 11000);
 486
 487	ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_IPRL, in_pm);
 488	if (ret < 0)
 489		goto out;
 490
 491	usleep_range(10000, 11000);
 492
 493	ret = asix_sw_reset(dev, AX_SWRESET_IPRL, in_pm);
 494	if (ret < 0)
 495		goto out;
 
 496
 497	msleep(160);
 498
 499	ret = asix_sw_reset(dev, AX_SWRESET_CLEAR, in_pm);
 500	if (ret < 0)
 501		goto out;
 502
 503	ret = asix_sw_reset(dev, AX_SWRESET_IPRL, in_pm);
 504	if (ret < 0)
 505		goto out;
 506
 507	msleep(200);
 508
 509	if (in_pm && (!asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
 510					   MII_PHYSID1))) {
 511		ret = -1;
 512		goto out;
 513	}
 514
 515	if (priv->chipcode == AX_AX88772B_CHIPCODE) {
 516		ret = asix_write_cmd(dev, AX_QCTCTRL, 0x8000, 0x8001,
 517				     0, NULL, in_pm);
 518		if (ret < 0) {
 519			netdev_dbg(dev->net, "Write BQ setting failed: %d\n",
 520				   ret);
 521			goto out;
 522		}
 523	} else if (priv->chipcode == AX_AX88772A_CHIPCODE) {
 524		/* Check if the PHY registers have default settings */
 525		phy14h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
 526					     AX88772A_PHY14H);
 527		phy15h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
 528					     AX88772A_PHY15H);
 529		phy16h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
 530					     AX88772A_PHY16H);
 531
 532		netdev_dbg(dev->net,
 533			   "772a_hw_reset: MR20=0x%x MR21=0x%x MR22=0x%x\n",
 534			   phy14h, phy15h, phy16h);
 535
 536		/* Restore PHY registers default setting if not */
 537		if (phy14h != AX88772A_PHY14H_DEFAULT)
 538			asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
 539					     AX88772A_PHY14H,
 540					     AX88772A_PHY14H_DEFAULT);
 541		if (phy15h != AX88772A_PHY15H_DEFAULT)
 542			asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
 543					     AX88772A_PHY15H,
 544					     AX88772A_PHY15H_DEFAULT);
 545		if (phy16h != AX88772A_PHY16H_DEFAULT)
 546			asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
 547					     AX88772A_PHY16H,
 548					     AX88772A_PHY16H_DEFAULT);
 549	}
 550
 551	ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
 552				AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
 553				AX88772_IPG2_DEFAULT, 0, NULL, in_pm);
 554	if (ret < 0) {
 555		netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
 556		goto out;
 557	}
 558
 559	/* Rewrite MAC address */
 560	memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
 561	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
 562							data->mac_addr, in_pm);
 563	if (ret < 0)
 564		goto out;
 565
 566	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
 567	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
 568	if (ret < 0)
 569		goto out;
 570
 571	ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, in_pm);
 572	if (ret < 0)
 573		return ret;
 574
 575	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
 576	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
 577	if (ret < 0)
 578		goto out;
 579
 580	rx_ctl = asix_read_rx_ctl(dev, in_pm);
 581	netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
 582		   rx_ctl);
 583
 584	rx_ctl = asix_read_medium_status(dev, in_pm);
 585	netdev_dbg(dev->net,
 586		   "Medium Status is 0x%04x after all initializations\n",
 587		   rx_ctl);
 588
 589	return 0;
 590
 591out:
 592	return ret;
 
 593}
 594
 595static const struct net_device_ops ax88772_netdev_ops = {
 596	.ndo_open		= usbnet_open,
 597	.ndo_stop		= usbnet_stop,
 598	.ndo_start_xmit		= usbnet_start_xmit,
 599	.ndo_tx_timeout		= usbnet_tx_timeout,
 600	.ndo_change_mtu		= usbnet_change_mtu,
 601	.ndo_get_stats64	= dev_get_tstats64,
 602	.ndo_set_mac_address 	= asix_set_mac_address,
 603	.ndo_validate_addr	= eth_validate_addr,
 604	.ndo_eth_ioctl		= phy_do_ioctl_running,
 605	.ndo_set_rx_mode        = asix_set_multicast,
 606};
 607
 608static void ax88772_suspend(struct usbnet *dev)
 609{
 610	struct asix_common_private *priv = dev->driver_priv;
 611	u16 medium;
 
 612
 613	if (netif_running(dev->net)) {
 614		rtnl_lock();
 615		phylink_suspend(priv->phylink, false);
 616		rtnl_unlock();
 617	}
 618
 619	/* Stop MAC operation */
 620	medium = asix_read_medium_status(dev, 1);
 621	medium &= ~AX_MEDIUM_RE;
 622	asix_write_medium_mode(dev, medium, 1);
 623
 624	netdev_dbg(dev->net, "ax88772_suspend: medium=0x%04x\n",
 625		   asix_read_medium_status(dev, 1));
 626}
 627
 628static int asix_suspend(struct usb_interface *intf, pm_message_t message)
 629{
 630	struct usbnet *dev = usb_get_intfdata(intf);
 631	struct asix_common_private *priv = dev->driver_priv;
 632
 633	if (priv && priv->suspend)
 634		priv->suspend(dev);
 635
 636	return usbnet_suspend(intf, message);
 637}
 638
 639static void ax88772_resume(struct usbnet *dev)
 640{
 641	struct asix_common_private *priv = dev->driver_priv;
 642	int i;
 643
 644	for (i = 0; i < 3; i++)
 645		if (!priv->reset(dev, 1))
 646			break;
 647
 648	if (netif_running(dev->net)) {
 649		rtnl_lock();
 650		phylink_resume(priv->phylink);
 651		rtnl_unlock();
 652	}
 653}
 654
 655static int asix_resume(struct usb_interface *intf)
 656{
 657	struct usbnet *dev = usb_get_intfdata(intf);
 658	struct asix_common_private *priv = dev->driver_priv;
 659
 660	if (priv && priv->resume)
 661		priv->resume(dev);
 662
 663	return usbnet_resume(intf);
 664}
 665
 666static int ax88772_init_mdio(struct usbnet *dev)
 667{
 668	struct asix_common_private *priv = dev->driver_priv;
 669
 670	priv->mdio = devm_mdiobus_alloc(&dev->udev->dev);
 671	if (!priv->mdio)
 672		return -ENOMEM;
 673
 674	priv->mdio->priv = dev;
 675	priv->mdio->read = &asix_mdio_bus_read;
 676	priv->mdio->write = &asix_mdio_bus_write;
 677	priv->mdio->name = "Asix MDIO Bus";
 678	/* mii bus name is usb-<usb bus number>-<usb device number> */
 679	snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "usb-%03d:%03d",
 680		 dev->udev->bus->busnum, dev->udev->devnum);
 681
 682	return devm_mdiobus_register(&dev->udev->dev, priv->mdio);
 683}
 684
 685static int ax88772_init_phy(struct usbnet *dev)
 686{
 687	struct asix_common_private *priv = dev->driver_priv;
 688	int ret;
 689
 690	priv->phydev = mdiobus_get_phy(priv->mdio, priv->phy_addr);
 691	if (!priv->phydev) {
 692		netdev_err(dev->net, "Could not find PHY\n");
 693		return -ENODEV;
 694	}
 695
 696	ret = phylink_connect_phy(priv->phylink, priv->phydev);
 697	if (ret) {
 698		netdev_err(dev->net, "Could not connect PHY\n");
 699		return ret;
 700	}
 701
 702	phy_suspend(priv->phydev);
 703	priv->phydev->mac_managed_pm = true;
 704
 705	phy_attached_info(priv->phydev);
 706
 707	if (priv->embd_phy)
 708		return 0;
 709
 710	/* In case main PHY is not the embedded PHY and MAC is RMII clock
 711	 * provider, we need to suspend embedded PHY by keeping PLL enabled
 712	 * (AX_SWRESET_IPPD == 0).
 713	 */
 714	priv->phydev_int = mdiobus_get_phy(priv->mdio, AX_EMBD_PHY_ADDR);
 715	if (!priv->phydev_int) {
 716		rtnl_lock();
 717		phylink_disconnect_phy(priv->phylink);
 718		rtnl_unlock();
 719		netdev_err(dev->net, "Could not find internal PHY\n");
 720		return -ENODEV;
 721	}
 722
 723	priv->phydev_int->mac_managed_pm = true;
 724	phy_suspend(priv->phydev_int);
 725
 726	return 0;
 727}
 728
 729static void ax88772_mac_config(struct phylink_config *config, unsigned int mode,
 730			      const struct phylink_link_state *state)
 731{
 732	/* Nothing to do */
 733}
 734
 735static void ax88772_mac_link_down(struct phylink_config *config,
 736				 unsigned int mode, phy_interface_t interface)
 737{
 738	struct usbnet *dev = netdev_priv(to_net_dev(config->dev));
 739
 740	asix_write_medium_mode(dev, 0, 0);
 741	usbnet_link_change(dev, false, false);
 742}
 743
 744static void ax88772_mac_link_up(struct phylink_config *config,
 745			       struct phy_device *phy,
 746			       unsigned int mode, phy_interface_t interface,
 747			       int speed, int duplex,
 748			       bool tx_pause, bool rx_pause)
 749{
 750	struct usbnet *dev = netdev_priv(to_net_dev(config->dev));
 751	u16 m = AX_MEDIUM_AC | AX_MEDIUM_RE;
 752
 753	m |= duplex ? AX_MEDIUM_FD : 0;
 754
 755	switch (speed) {
 756	case SPEED_100:
 757		m |= AX_MEDIUM_PS;
 758		break;
 759	case SPEED_10:
 760		break;
 761	default:
 762		return;
 763	}
 764
 765	if (tx_pause)
 766		m |= AX_MEDIUM_TFC;
 767
 768	if (rx_pause)
 769		m |= AX_MEDIUM_RFC;
 770
 771	asix_write_medium_mode(dev, m, 0);
 772	usbnet_link_change(dev, true, false);
 773}
 774
 775static const struct phylink_mac_ops ax88772_phylink_mac_ops = {
 776	.mac_config = ax88772_mac_config,
 777	.mac_link_down = ax88772_mac_link_down,
 778	.mac_link_up = ax88772_mac_link_up,
 779};
 780
 781static int ax88772_phylink_setup(struct usbnet *dev)
 782{
 783	struct asix_common_private *priv = dev->driver_priv;
 784	phy_interface_t phy_if_mode;
 785	struct phylink *phylink;
 786
 787	priv->phylink_config.dev = &dev->net->dev;
 788	priv->phylink_config.type = PHYLINK_NETDEV;
 789	priv->phylink_config.mac_capabilities = MAC_SYM_PAUSE | MAC_ASYM_PAUSE |
 790		MAC_10 | MAC_100;
 791
 792	__set_bit(PHY_INTERFACE_MODE_INTERNAL,
 793		  priv->phylink_config.supported_interfaces);
 794	__set_bit(PHY_INTERFACE_MODE_RMII,
 795		  priv->phylink_config.supported_interfaces);
 796
 797	if (priv->embd_phy)
 798		phy_if_mode = PHY_INTERFACE_MODE_INTERNAL;
 799	else
 800		phy_if_mode = PHY_INTERFACE_MODE_RMII;
 801
 802	phylink = phylink_create(&priv->phylink_config, dev->net->dev.fwnode,
 803				 phy_if_mode, &ax88772_phylink_mac_ops);
 804	if (IS_ERR(phylink))
 805		return PTR_ERR(phylink);
 806
 807	priv->phylink = phylink;
 808	return 0;
 809}
 810
 811static int ax88772_bind(struct usbnet *dev, struct usb_interface *intf)
 812{
 813	struct asix_common_private *priv;
 814	u8 buf[ETH_ALEN] = {0};
 815	int ret, i;
 816
 817	priv = devm_kzalloc(&dev->udev->dev, sizeof(*priv), GFP_KERNEL);
 818	if (!priv)
 819		return -ENOMEM;
 820
 821	dev->driver_priv = priv;
 822
 823	usbnet_get_endpoints(dev, intf);
 824
 825	/* Maybe the boot loader passed the MAC address via device tree */
 826	if (!eth_platform_get_mac_address(&dev->udev->dev, buf)) {
 827		netif_dbg(dev, ifup, dev->net,
 828			  "MAC address read from device tree");
 829	} else {
 830		/* Try getting the MAC address from EEPROM */
 831		if (dev->driver_info->data & FLAG_EEPROM_MAC) {
 832			for (i = 0; i < (ETH_ALEN >> 1); i++) {
 833				ret = asix_read_cmd(dev, AX_CMD_READ_EEPROM,
 834						    0x04 + i, 0, 2, buf + i * 2,
 835						    0);
 836				if (ret < 0)
 837					break;
 838			}
 839		} else {
 840			ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID,
 841					    0, 0, ETH_ALEN, buf, 0);
 842		}
 843
 844		if (ret < 0) {
 845			netdev_dbg(dev->net, "Failed to read MAC address: %d\n",
 846				   ret);
 847			return ret;
 848		}
 849	}
 850
 851	asix_set_netdev_dev_addr(dev, buf);
 852
 853	dev->net->netdev_ops = &ax88772_netdev_ops;
 854	dev->net->ethtool_ops = &ax88772_ethtool_ops;
 855	dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
 856	dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
 857
 858	ret = asix_read_phy_addr(dev, true);
 
 
 
 
 
 
 
 
 
 859	if (ret < 0)
 860		return ret;
 861
 862	priv->phy_addr = ret;
 863	priv->embd_phy = ((priv->phy_addr & 0x1f) == AX_EMBD_PHY_ADDR);
 864
 865	ret = asix_read_cmd(dev, AX_CMD_STATMNGSTS_REG, 0, 0, 1,
 866			    &priv->chipcode, 0);
 867	if (ret < 0) {
 868		netdev_dbg(dev->net, "Failed to read STATMNGSTS_REG: %d\n", ret);
 869		return ret;
 870	}
 871
 872	priv->chipcode &= AX_CHIPCODE_MASK;
 873
 874	priv->resume = ax88772_resume;
 875	priv->suspend = ax88772_suspend;
 876	if (priv->chipcode == AX_AX88772_CHIPCODE)
 877		priv->reset = ax88772_hw_reset;
 878	else
 879		priv->reset = ax88772a_hw_reset;
 880
 881	ret = priv->reset(dev, 0);
 882	if (ret < 0) {
 883		netdev_dbg(dev->net, "Failed to reset AX88772: %d\n", ret);
 884		return ret;
 885	}
 886
 887	/* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
 888	if (dev->driver_info->flags & FLAG_FRAMING_AX) {
 889		/* hard_mtu  is still the default - the device does not support
 890		   jumbo eth frames */
 891		dev->rx_urb_size = 2048;
 892	}
 893
 894	priv->presvd_phy_bmcr = 0;
 895	priv->presvd_phy_advertise = 0;
 896
 897	ret = ax88772_init_mdio(dev);
 898	if (ret)
 899		return ret;
 900
 901	ret = ax88772_phylink_setup(dev);
 902	if (ret)
 903		return ret;
 904
 905	ret = ax88772_init_phy(dev);
 906	if (ret)
 907		phylink_destroy(priv->phylink);
 908
 909	return ret;
 910}
 911
 912static int ax88772_stop(struct usbnet *dev)
 913{
 914	struct asix_common_private *priv = dev->driver_priv;
 915
 916	phylink_stop(priv->phylink);
 917
 918	return 0;
 919}
 920
 921static void ax88772_unbind(struct usbnet *dev, struct usb_interface *intf)
 922{
 923	struct asix_common_private *priv = dev->driver_priv;
 924
 925	rtnl_lock();
 926	phylink_disconnect_phy(priv->phylink);
 927	rtnl_unlock();
 928	phylink_destroy(priv->phylink);
 929	asix_rx_fixup_common_free(dev->driver_priv);
 930}
 931
 932static void ax88178_unbind(struct usbnet *dev, struct usb_interface *intf)
 933{
 934	asix_rx_fixup_common_free(dev->driver_priv);
 935	kfree(dev->driver_priv);
 936}
 937
 938static const struct ethtool_ops ax88178_ethtool_ops = {
 939	.get_drvinfo		= asix_get_drvinfo,
 940	.get_link		= asix_get_link,
 941	.get_msglevel		= usbnet_get_msglevel,
 942	.set_msglevel		= usbnet_set_msglevel,
 943	.get_wol		= asix_get_wol,
 944	.set_wol		= asix_set_wol,
 945	.get_eeprom_len		= asix_get_eeprom_len,
 946	.get_eeprom		= asix_get_eeprom,
 947	.set_eeprom		= asix_set_eeprom,
 
 
 948	.nway_reset		= usbnet_nway_reset,
 949	.get_link_ksettings	= usbnet_get_link_ksettings_mii,
 950	.set_link_ksettings	= usbnet_set_link_ksettings_mii,
 951};
 952
 953static int marvell_phy_init(struct usbnet *dev)
 954{
 955	struct asix_data *data = (struct asix_data *)&dev->data;
 956	u16 reg;
 957
 958	netdev_dbg(dev->net, "marvell_phy_init()\n");
 959
 960	reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_MARVELL_STATUS);
 961	netdev_dbg(dev->net, "MII_MARVELL_STATUS = 0x%04x\n", reg);
 962
 963	asix_mdio_write(dev->net, dev->mii.phy_id, MII_MARVELL_CTRL,
 964			MARVELL_CTRL_RXDELAY | MARVELL_CTRL_TXDELAY);
 965
 966	if (data->ledmode) {
 967		reg = asix_mdio_read(dev->net, dev->mii.phy_id,
 968			MII_MARVELL_LED_CTRL);
 969		netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (1) = 0x%04x\n", reg);
 970
 971		reg &= 0xf8ff;
 972		reg |= (1 + 0x0100);
 973		asix_mdio_write(dev->net, dev->mii.phy_id,
 974			MII_MARVELL_LED_CTRL, reg);
 975
 976		reg = asix_mdio_read(dev->net, dev->mii.phy_id,
 977			MII_MARVELL_LED_CTRL);
 978		netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (2) = 0x%04x\n", reg);
 
 979	}
 980
 981	return 0;
 982}
 983
 984static int rtl8211cl_phy_init(struct usbnet *dev)
 985{
 986	struct asix_data *data = (struct asix_data *)&dev->data;
 987
 988	netdev_dbg(dev->net, "rtl8211cl_phy_init()\n");
 989
 990	asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0005);
 991	asix_mdio_write (dev->net, dev->mii.phy_id, 0x0c, 0);
 992	asix_mdio_write (dev->net, dev->mii.phy_id, 0x01,
 993		asix_mdio_read (dev->net, dev->mii.phy_id, 0x01) | 0x0080);
 994	asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
 995
 996	if (data->ledmode == 12) {
 997		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0002);
 998		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1a, 0x00cb);
 999		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
1000	}
1001
1002	return 0;
1003}
1004
1005static int marvell_led_status(struct usbnet *dev, u16 speed)
1006{
1007	u16 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL);
1008
1009	netdev_dbg(dev->net, "marvell_led_status() read 0x%04x\n", reg);
1010
1011	/* Clear out the center LED bits - 0x03F0 */
1012	reg &= 0xfc0f;
1013
1014	switch (speed) {
1015		case SPEED_1000:
1016			reg |= 0x03e0;
1017			break;
1018		case SPEED_100:
1019			reg |= 0x03b0;
1020			break;
1021		default:
1022			reg |= 0x02f0;
1023	}
1024
1025	netdev_dbg(dev->net, "marvell_led_status() writing 0x%04x\n", reg);
1026	asix_mdio_write(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL, reg);
1027
1028	return 0;
1029}
1030
1031static int ax88178_reset(struct usbnet *dev)
1032{
1033	struct asix_data *data = (struct asix_data *)&dev->data;
1034	int ret;
1035	__le16 eeprom;
1036	u8 status;
1037	int gpio0 = 0;
1038	u32 phyid;
1039
1040	ret = asix_read_cmd(dev, AX_CMD_READ_GPIOS, 0, 0, 1, &status, 0);
1041	if (ret < 0) {
1042		netdev_dbg(dev->net, "Failed to read GPIOS: %d\n", ret);
1043		return ret;
1044	}
1045
1046	netdev_dbg(dev->net, "GPIO Status: 0x%04x\n", status);
1047
1048	asix_write_cmd(dev, AX_CMD_WRITE_ENABLE, 0, 0, 0, NULL, 0);
1049	ret = asix_read_cmd(dev, AX_CMD_READ_EEPROM, 0x0017, 0, 2, &eeprom, 0);
1050	if (ret < 0) {
1051		netdev_dbg(dev->net, "Failed to read EEPROM: %d\n", ret);
1052		return ret;
1053	}
1054
1055	asix_write_cmd(dev, AX_CMD_WRITE_DISABLE, 0, 0, 0, NULL, 0);
1056
1057	netdev_dbg(dev->net, "EEPROM index 0x17 is 0x%04x\n", eeprom);
1058
1059	if (eeprom == cpu_to_le16(0xffff)) {
1060		data->phymode = PHY_MODE_MARVELL;
1061		data->ledmode = 0;
1062		gpio0 = 1;
1063	} else {
1064		data->phymode = le16_to_cpu(eeprom) & 0x7F;
1065		data->ledmode = le16_to_cpu(eeprom) >> 8;
1066		gpio0 = (le16_to_cpu(eeprom) & 0x80) ? 0 : 1;
1067	}
1068	netdev_dbg(dev->net, "GPIO0: %d, PhyMode: %d\n", gpio0, data->phymode);
1069
1070	/* Power up external GigaPHY through AX88178 GPIO pin */
1071	asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_1 |
1072			AX_GPIO_GPO1EN, 40, 0);
1073	if ((le16_to_cpu(eeprom) >> 8) != 1) {
1074		asix_write_gpio(dev, 0x003c, 30, 0);
1075		asix_write_gpio(dev, 0x001c, 300, 0);
1076		asix_write_gpio(dev, 0x003c, 30, 0);
1077	} else {
1078		netdev_dbg(dev->net, "gpio phymode == 1 path\n");
1079		asix_write_gpio(dev, AX_GPIO_GPO1EN, 30, 0);
1080		asix_write_gpio(dev, AX_GPIO_GPO1EN | AX_GPIO_GPO_1, 30, 0);
1081	}
1082
1083	/* Read PHYID register *AFTER* powering up PHY */
1084	phyid = asix_get_phyid(dev);
1085	netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
1086
1087	/* Set AX88178 to enable MII/GMII/RGMII interface for external PHY */
1088	asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, 0, 0, 0, NULL, 0);
1089
1090	asix_sw_reset(dev, 0, 0);
1091	msleep(150);
1092
1093	asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD, 0);
1094	msleep(150);
1095
1096	asix_write_rx_ctl(dev, 0, 0);
1097
1098	if (data->phymode == PHY_MODE_MARVELL) {
1099		marvell_phy_init(dev);
1100		msleep(60);
1101	} else if (data->phymode == PHY_MODE_RTL8211CL)
1102		rtl8211cl_phy_init(dev);
1103
1104	asix_phy_reset(dev, BMCR_RESET | BMCR_ANENABLE);
 
1105	asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
1106			ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
1107	asix_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
1108			ADVERTISE_1000FULL);
1109
1110	asix_write_medium_mode(dev, AX88178_MEDIUM_DEFAULT, 0);
1111	mii_nway_restart(&dev->mii);
1112
 
 
 
 
1113	/* Rewrite MAC address */
1114	memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
1115	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
1116							data->mac_addr, 0);
1117	if (ret < 0)
1118		return ret;
1119
1120	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, 0);
1121	if (ret < 0)
1122		return ret;
1123
1124	return 0;
1125}
1126
1127static int ax88178_link_reset(struct usbnet *dev)
1128{
1129	u16 mode;
1130	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
1131	struct asix_data *data = (struct asix_data *)&dev->data;
1132	u32 speed;
1133
1134	netdev_dbg(dev->net, "ax88178_link_reset()\n");
1135
1136	mii_check_media(&dev->mii, 1, 1);
1137	mii_ethtool_gset(&dev->mii, &ecmd);
1138	mode = AX88178_MEDIUM_DEFAULT;
1139	speed = ethtool_cmd_speed(&ecmd);
1140
1141	if (speed == SPEED_1000)
1142		mode |= AX_MEDIUM_GM;
1143	else if (speed == SPEED_100)
1144		mode |= AX_MEDIUM_PS;
1145	else
1146		mode &= ~(AX_MEDIUM_PS | AX_MEDIUM_GM);
1147
1148	mode |= AX_MEDIUM_ENCK;
1149
1150	if (ecmd.duplex == DUPLEX_FULL)
1151		mode |= AX_MEDIUM_FD;
1152	else
1153		mode &= ~AX_MEDIUM_FD;
1154
1155	netdev_dbg(dev->net, "ax88178_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
1156		   speed, ecmd.duplex, mode);
1157
1158	asix_write_medium_mode(dev, mode, 0);
1159
1160	if (data->phymode == PHY_MODE_MARVELL && data->ledmode)
1161		marvell_led_status(dev, speed);
1162
1163	return 0;
1164}
1165
1166static void ax88178_set_mfb(struct usbnet *dev)
1167{
1168	u16 mfb = AX_RX_CTL_MFB_16384;
1169	u16 rxctl;
1170	u16 medium;
1171	int old_rx_urb_size = dev->rx_urb_size;
1172
1173	if (dev->hard_mtu < 2048) {
1174		dev->rx_urb_size = 2048;
1175		mfb = AX_RX_CTL_MFB_2048;
1176	} else if (dev->hard_mtu < 4096) {
1177		dev->rx_urb_size = 4096;
1178		mfb = AX_RX_CTL_MFB_4096;
1179	} else if (dev->hard_mtu < 8192) {
1180		dev->rx_urb_size = 8192;
1181		mfb = AX_RX_CTL_MFB_8192;
1182	} else if (dev->hard_mtu < 16384) {
1183		dev->rx_urb_size = 16384;
1184		mfb = AX_RX_CTL_MFB_16384;
1185	}
1186
1187	rxctl = asix_read_rx_ctl(dev, 0);
1188	asix_write_rx_ctl(dev, (rxctl & ~AX_RX_CTL_MFB_16384) | mfb, 0);
1189
1190	medium = asix_read_medium_status(dev, 0);
1191	if (dev->net->mtu > 1500)
1192		medium |= AX_MEDIUM_JFE;
1193	else
1194		medium &= ~AX_MEDIUM_JFE;
1195	asix_write_medium_mode(dev, medium, 0);
1196
1197	if (dev->rx_urb_size > old_rx_urb_size)
1198		usbnet_unlink_rx_urbs(dev);
1199}
1200
1201static int ax88178_change_mtu(struct net_device *net, int new_mtu)
1202{
1203	struct usbnet *dev = netdev_priv(net);
1204	int ll_mtu = new_mtu + net->hard_header_len + 4;
1205
1206	netdev_dbg(dev->net, "ax88178_change_mtu() new_mtu=%d\n", new_mtu);
1207
 
 
 
1208	if ((ll_mtu % dev->maxpacket) == 0)
1209		return -EDOM;
1210
1211	net->mtu = new_mtu;
1212	dev->hard_mtu = net->mtu + net->hard_header_len;
1213	ax88178_set_mfb(dev);
1214
1215	/* max qlen depend on hard_mtu and rx_urb_size */
1216	usbnet_update_max_qlen(dev);
1217
1218	return 0;
1219}
1220
1221static const struct net_device_ops ax88178_netdev_ops = {
1222	.ndo_open		= usbnet_open,
1223	.ndo_stop		= usbnet_stop,
1224	.ndo_start_xmit		= usbnet_start_xmit,
1225	.ndo_tx_timeout		= usbnet_tx_timeout,
1226	.ndo_get_stats64	= dev_get_tstats64,
1227	.ndo_set_mac_address 	= asix_set_mac_address,
1228	.ndo_validate_addr	= eth_validate_addr,
1229	.ndo_set_rx_mode	= asix_set_multicast,
1230	.ndo_eth_ioctl		= asix_ioctl,
1231	.ndo_change_mtu 	= ax88178_change_mtu,
1232};
1233
1234static int ax88178_bind(struct usbnet *dev, struct usb_interface *intf)
1235{
1236	int ret;
1237	u8 buf[ETH_ALEN] = {0};
1238
1239	usbnet_get_endpoints(dev,intf);
1240
1241	/* Get the MAC address */
1242	ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf, 0);
1243	if (ret < 0) {
1244		netdev_dbg(dev->net, "Failed to read MAC address: %d\n", ret);
1245		return ret;
1246	}
1247
1248	asix_set_netdev_dev_addr(dev, buf);
1249
1250	/* Initialize MII structure */
1251	dev->mii.dev = dev->net;
1252	dev->mii.mdio_read = asix_mdio_read;
1253	dev->mii.mdio_write = asix_mdio_write;
1254	dev->mii.phy_id_mask = 0x1f;
1255	dev->mii.reg_num_mask = 0xff;
1256	dev->mii.supports_gmii = 1;
1257
1258	dev->mii.phy_id = asix_read_phy_addr(dev, true);
1259	if (dev->mii.phy_id < 0)
1260		return dev->mii.phy_id;
1261
1262	dev->net->netdev_ops = &ax88178_netdev_ops;
1263	dev->net->ethtool_ops = &ax88178_ethtool_ops;
1264	dev->net->max_mtu = 16384 - (dev->net->hard_header_len + 4);
1265
1266	/* Blink LEDS so users know driver saw dongle */
1267	asix_sw_reset(dev, 0, 0);
1268	msleep(150);
1269
1270	asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD, 0);
1271	msleep(150);
1272
1273	/* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
1274	if (dev->driver_info->flags & FLAG_FRAMING_AX) {
1275		/* hard_mtu  is still the default - the device does not support
1276		   jumbo eth frames */
1277		dev->rx_urb_size = 2048;
1278	}
1279
1280	dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
1281	if (!dev->driver_priv)
1282			return -ENOMEM;
1283
1284	return 0;
1285}
1286
1287static const struct driver_info ax8817x_info = {
1288	.description = "ASIX AX8817x USB 2.0 Ethernet",
1289	.bind = ax88172_bind,
1290	.status = asix_status,
1291	.link_reset = ax88172_link_reset,
1292	.reset = ax88172_link_reset,
1293	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
1294	.data = 0x00130103,
1295};
1296
1297static const struct driver_info dlink_dub_e100_info = {
1298	.description = "DLink DUB-E100 USB Ethernet",
1299	.bind = ax88172_bind,
1300	.status = asix_status,
1301	.link_reset = ax88172_link_reset,
1302	.reset = ax88172_link_reset,
1303	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
1304	.data = 0x009f9d9f,
1305};
1306
1307static const struct driver_info netgear_fa120_info = {
1308	.description = "Netgear FA-120 USB Ethernet",
1309	.bind = ax88172_bind,
1310	.status = asix_status,
1311	.link_reset = ax88172_link_reset,
1312	.reset = ax88172_link_reset,
1313	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
1314	.data = 0x00130103,
1315};
1316
1317static const struct driver_info hawking_uf200_info = {
1318	.description = "Hawking UF200 USB Ethernet",
1319	.bind = ax88172_bind,
1320	.status = asix_status,
1321	.link_reset = ax88172_link_reset,
1322	.reset = ax88172_link_reset,
1323	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
1324	.data = 0x001f1d1f,
1325};
1326
1327static const struct driver_info ax88772_info = {
1328	.description = "ASIX AX88772 USB 2.0 Ethernet",
1329	.bind = ax88772_bind,
1330	.unbind = ax88772_unbind,
1331	.status = asix_status,
 
1332	.reset = ax88772_reset,
1333	.stop = ax88772_stop,
1334	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR | FLAG_MULTI_PACKET,
1335	.rx_fixup = asix_rx_fixup_common,
1336	.tx_fixup = asix_tx_fixup,
1337};
1338
1339static const struct driver_info ax88772b_info = {
1340	.description = "ASIX AX88772B USB 2.0 Ethernet",
1341	.bind = ax88772_bind,
1342	.unbind = ax88772_unbind,
1343	.status = asix_status,
 
1344	.reset = ax88772_reset,
1345	.stop = ax88772_stop,
1346	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1347	         FLAG_MULTI_PACKET,
1348	.rx_fixup = asix_rx_fixup_common,
1349	.tx_fixup = asix_tx_fixup,
1350	.data = FLAG_EEPROM_MAC,
1351};
1352
1353static const struct driver_info lxausb_t1l_info = {
1354	.description = "Linux Automation GmbH USB 10Base-T1L",
1355	.bind = ax88772_bind,
1356	.unbind = ax88772_unbind,
1357	.status = asix_status,
1358	.reset = ax88772_reset,
1359	.stop = ax88772_stop,
1360	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1361		 FLAG_MULTI_PACKET,
1362	.rx_fixup = asix_rx_fixup_common,
1363	.tx_fixup = asix_tx_fixup,
1364	.data = FLAG_EEPROM_MAC,
1365};
1366
1367static const struct driver_info ax88178_info = {
1368	.description = "ASIX AX88178 USB 2.0 Ethernet",
1369	.bind = ax88178_bind,
1370	.unbind = ax88178_unbind,
1371	.status = asix_status,
1372	.link_reset = ax88178_link_reset,
1373	.reset = ax88178_reset,
1374	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1375		 FLAG_MULTI_PACKET,
1376	.rx_fixup = asix_rx_fixup_common,
1377	.tx_fixup = asix_tx_fixup,
1378};
1379
1380/*
1381 * USBLINK 20F9 "USB 2.0 LAN" USB ethernet adapter, typically found in
1382 * no-name packaging.
1383 * USB device strings are:
1384 *   1: Manufacturer: USBLINK
1385 *   2: Product: HG20F9 USB2.0
1386 *   3: Serial: 000003
1387 * Appears to be compatible with Asix 88772B.
1388 */
1389static const struct driver_info hg20f9_info = {
1390	.description = "HG20F9 USB 2.0 Ethernet",
1391	.bind = ax88772_bind,
1392	.unbind = ax88772_unbind,
1393	.status = asix_status,
 
1394	.reset = ax88772_reset,
1395	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1396	         FLAG_MULTI_PACKET,
1397	.rx_fixup = asix_rx_fixup_common,
1398	.tx_fixup = asix_tx_fixup,
1399	.data = FLAG_EEPROM_MAC,
1400};
1401
1402static const struct usb_device_id	products [] = {
1403{
1404	// Linksys USB200M
1405	USB_DEVICE (0x077b, 0x2226),
1406	.driver_info =	(unsigned long) &ax8817x_info,
1407}, {
1408	// Netgear FA120
1409	USB_DEVICE (0x0846, 0x1040),
1410	.driver_info =  (unsigned long) &netgear_fa120_info,
1411}, {
1412	// DLink DUB-E100
1413	USB_DEVICE (0x2001, 0x1a00),
1414	.driver_info =  (unsigned long) &dlink_dub_e100_info,
1415}, {
1416	// Intellinet, ST Lab USB Ethernet
1417	USB_DEVICE (0x0b95, 0x1720),
1418	.driver_info =  (unsigned long) &ax8817x_info,
1419}, {
1420	// Hawking UF200, TrendNet TU2-ET100
1421	USB_DEVICE (0x07b8, 0x420a),
1422	.driver_info =  (unsigned long) &hawking_uf200_info,
1423}, {
1424	// Billionton Systems, USB2AR
1425	USB_DEVICE (0x08dd, 0x90ff),
1426	.driver_info =  (unsigned long) &ax8817x_info,
1427}, {
1428	// Billionton Systems, GUSB2AM-1G-B
1429	USB_DEVICE(0x08dd, 0x0114),
1430	.driver_info =  (unsigned long) &ax88178_info,
1431}, {
1432	// ATEN UC210T
1433	USB_DEVICE (0x0557, 0x2009),
1434	.driver_info =  (unsigned long) &ax8817x_info,
1435}, {
1436	// Buffalo LUA-U2-KTX
1437	USB_DEVICE (0x0411, 0x003d),
1438	.driver_info =  (unsigned long) &ax8817x_info,
1439}, {
1440	// Buffalo LUA-U2-GT 10/100/1000
1441	USB_DEVICE (0x0411, 0x006e),
1442	.driver_info =  (unsigned long) &ax88178_info,
1443}, {
1444	// Sitecom LN-029 "USB 2.0 10/100 Ethernet adapter"
1445	USB_DEVICE (0x6189, 0x182d),
1446	.driver_info =  (unsigned long) &ax8817x_info,
1447}, {
1448	// Sitecom LN-031 "USB 2.0 10/100/1000 Ethernet adapter"
1449	USB_DEVICE (0x0df6, 0x0056),
1450	.driver_info =  (unsigned long) &ax88178_info,
1451}, {
1452	// Sitecom LN-028 "USB 2.0 10/100/1000 Ethernet adapter"
1453	USB_DEVICE (0x0df6, 0x061c),
1454	.driver_info =  (unsigned long) &ax88178_info,
1455}, {
1456	// corega FEther USB2-TX
1457	USB_DEVICE (0x07aa, 0x0017),
1458	.driver_info =  (unsigned long) &ax8817x_info,
1459}, {
1460	// Surecom EP-1427X-2
1461	USB_DEVICE (0x1189, 0x0893),
1462	.driver_info = (unsigned long) &ax8817x_info,
1463}, {
1464	// goodway corp usb gwusb2e
1465	USB_DEVICE (0x1631, 0x6200),
1466	.driver_info = (unsigned long) &ax8817x_info,
1467}, {
1468	// JVC MP-PRX1 Port Replicator
1469	USB_DEVICE (0x04f1, 0x3008),
1470	.driver_info = (unsigned long) &ax8817x_info,
1471}, {
1472	// Lenovo U2L100P 10/100
1473	USB_DEVICE (0x17ef, 0x7203),
1474	.driver_info = (unsigned long)&ax88772b_info,
1475}, {
1476	// ASIX AX88772B 10/100
1477	USB_DEVICE (0x0b95, 0x772b),
1478	.driver_info = (unsigned long) &ax88772b_info,
1479}, {
1480	// ASIX AX88772 10/100
1481	USB_DEVICE (0x0b95, 0x7720),
1482	.driver_info = (unsigned long) &ax88772_info,
1483}, {
1484	// ASIX AX88178 10/100/1000
1485	USB_DEVICE (0x0b95, 0x1780),
1486	.driver_info = (unsigned long) &ax88178_info,
1487}, {
1488	// Logitec LAN-GTJ/U2A
1489	USB_DEVICE (0x0789, 0x0160),
1490	.driver_info = (unsigned long) &ax88178_info,
1491}, {
1492	// Linksys USB200M Rev 2
1493	USB_DEVICE (0x13b1, 0x0018),
1494	.driver_info = (unsigned long) &ax88772_info,
1495}, {
1496	// 0Q0 cable ethernet
1497	USB_DEVICE (0x1557, 0x7720),
1498	.driver_info = (unsigned long) &ax88772_info,
1499}, {
1500	// DLink DUB-E100 H/W Ver B1
1501	USB_DEVICE (0x07d1, 0x3c05),
1502	.driver_info = (unsigned long) &ax88772_info,
1503}, {
1504	// DLink DUB-E100 H/W Ver B1 Alternate
1505	USB_DEVICE (0x2001, 0x3c05),
1506	.driver_info = (unsigned long) &ax88772_info,
1507}, {
1508       // DLink DUB-E100 H/W Ver C1
1509       USB_DEVICE (0x2001, 0x1a02),
1510       .driver_info = (unsigned long) &ax88772_info,
1511}, {
1512	// Linksys USB1000
1513	USB_DEVICE (0x1737, 0x0039),
1514	.driver_info = (unsigned long) &ax88178_info,
1515}, {
1516	// IO-DATA ETG-US2
1517	USB_DEVICE (0x04bb, 0x0930),
1518	.driver_info = (unsigned long) &ax88178_info,
1519}, {
1520	// Belkin F5D5055
1521	USB_DEVICE(0x050d, 0x5055),
1522	.driver_info = (unsigned long) &ax88178_info,
1523}, {
1524	// Apple USB Ethernet Adapter
1525	USB_DEVICE(0x05ac, 0x1402),
1526	.driver_info = (unsigned long) &ax88772_info,
1527}, {
1528	// Cables-to-Go USB Ethernet Adapter
1529	USB_DEVICE(0x0b95, 0x772a),
1530	.driver_info = (unsigned long) &ax88772_info,
1531}, {
1532	// ABOCOM for pci
1533	USB_DEVICE(0x14ea, 0xab11),
1534	.driver_info = (unsigned long) &ax88178_info,
1535}, {
1536	// ASIX 88772a
1537	USB_DEVICE(0x0db0, 0xa877),
1538	.driver_info = (unsigned long) &ax88772_info,
1539}, {
1540	// Asus USB Ethernet Adapter
1541	USB_DEVICE (0x0b95, 0x7e2b),
1542	.driver_info = (unsigned long)&ax88772b_info,
1543}, {
1544	/* ASIX 88172a demo board */
1545	USB_DEVICE(0x0b95, 0x172a),
1546	.driver_info = (unsigned long) &ax88172a_info,
1547}, {
1548	/*
1549	 * USBLINK HG20F9 "USB 2.0 LAN"
1550	 * Appears to have gazumped Linksys's manufacturer ID but
1551	 * doesn't (yet) conflict with any known Linksys product.
1552	 */
1553	USB_DEVICE(0x066b, 0x20f9),
1554	.driver_info = (unsigned long) &hg20f9_info,
1555}, {
1556	// Linux Automation GmbH USB 10Base-T1L
1557	USB_DEVICE(0x33f7, 0x0004),
1558	.driver_info = (unsigned long) &lxausb_t1l_info,
1559},
1560	{ },		// END
1561};
1562MODULE_DEVICE_TABLE(usb, products);
1563
1564static struct usb_driver asix_driver = {
1565	.name =		DRIVER_NAME,
1566	.id_table =	products,
1567	.probe =	usbnet_probe,
1568	.suspend =	asix_suspend,
1569	.resume =	asix_resume,
1570	.reset_resume =	asix_resume,
1571	.disconnect =	usbnet_disconnect,
1572	.supports_autosuspend = 1,
1573	.disable_hub_initiated_lpm = 1,
1574};
1575
1576module_usb_driver(asix_driver);
1577
1578MODULE_AUTHOR("David Hollis");
1579MODULE_VERSION(DRIVER_VERSION);
1580MODULE_DESCRIPTION("ASIX AX8817X based USB 2.0 Ethernet Devices");
1581MODULE_LICENSE("GPL");
1582