Linux Audio

Check our new training course

Loading...
v3.1
 
  1/*
  2 *  linux/arch/arm/kernel/head.S
  3 *
  4 *  Copyright (C) 1994-2002 Russell King
  5 *  Copyright (c) 2003 ARM Limited
  6 *  All Rights Reserved
  7 *
  8 * This program is free software; you can redistribute it and/or modify
  9 * it under the terms of the GNU General Public License version 2 as
 10 * published by the Free Software Foundation.
 11 *
 12 *  Kernel startup code for all 32-bit CPUs
 13 */
 14#include <linux/linkage.h>
 15#include <linux/init.h>
 
 16
 17#include <asm/assembler.h>
 
 18#include <asm/domain.h>
 19#include <asm/ptrace.h>
 20#include <asm/asm-offsets.h>
 21#include <asm/memory.h>
 22#include <asm/thread_info.h>
 23#include <asm/system.h>
 24
 25#ifdef CONFIG_DEBUG_LL
 26#include <mach/debug-macro.S>
 27#endif
 28
 29/*
 30 * swapper_pg_dir is the virtual address of the initial page table.
 31 * We place the page tables 16K below KERNEL_RAM_VADDR.  Therefore, we must
 32 * make sure that KERNEL_RAM_VADDR is correctly set.  Currently, we expect
 33 * the least significant 16 bits to be 0x8000, but we could probably
 34 * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
 35 */
 36#define KERNEL_RAM_VADDR	(PAGE_OFFSET + TEXT_OFFSET)
 37#if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
 38#error KERNEL_RAM_VADDR must start at 0xXXXX8000
 39#endif
 40
 
 
 
 
 
 
 
 
 
 41	.globl	swapper_pg_dir
 42	.equ	swapper_pg_dir, KERNEL_RAM_VADDR - 0x4000
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 43
 44	.macro	pgtbl, rd, phys
 45	add	\rd, \phys, #TEXT_OFFSET - 0x4000
 
 46	.endm
 47
 48#ifdef CONFIG_XIP_KERNEL
 49#define KERNEL_START	XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
 50#define KERNEL_END	_edata_loc
 51#else
 52#define KERNEL_START	KERNEL_RAM_VADDR
 53#define KERNEL_END	_end
 54#endif
 55
 56/*
 57 * Kernel startup entry point.
 58 * ---------------------------
 59 *
 60 * This is normally called from the decompressor code.  The requirements
 61 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
 62 * r1 = machine nr, r2 = atags or dtb pointer.
 63 *
 64 * This code is mostly position independent, so if you link the kernel at
 65 * 0xc0008000, you call this at __pa(0xc0008000).
 66 *
 67 * See linux/arch/arm/tools/mach-types for the complete list of machine
 68 * numbers for r1.
 69 *
 70 * We're trying to keep crap to a minimum; DO NOT add any machine specific
 71 * crap here - that's what the boot loader (or in extreme, well justified
 72 * circumstances, zImage) is for.
 73 */
 74	.arm
 75
 76	__HEAD
 77ENTRY(stext)
 
 78
 79 THUMB(	adr	r9, BSYM(1f)	)	@ Kernel is always entered in ARM.
 80 THUMB(	bx	r9		)	@ If this is a Thumb-2 kernel,
 81 THUMB(	.thumb			)	@ switch to Thumb now.
 82 THUMB(1:			)
 83
 84	setmode	PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
 85						@ and irqs disabled
 
 
 
 
 86	mrc	p15, 0, r9, c0, c0		@ get processor id
 87	bl	__lookup_processor_type		@ r5=procinfo r9=cpuid
 88	movs	r10, r5				@ invalid processor (r5=0)?
 89 THUMB( it	eq )		@ force fixup-able long branch encoding
 90	beq	__error_p			@ yes, error 'p'
 91
 
 
 
 
 
 
 
 
 92#ifndef CONFIG_XIP_KERNEL
 93	adr	r3, 2f
 94	ldmia	r3, {r4, r8}
 95	sub	r4, r3, r4			@ (PHYS_OFFSET - PAGE_OFFSET)
 96	add	r8, r8, r4			@ PHYS_OFFSET
 97#else
 98	ldr	r8, =PLAT_PHYS_OFFSET
 99#endif
100
101	/*
102	 * r1 = machine no, r2 = atags or dtb,
103	 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
104	 */
105	bl	__vet_atags
106#ifdef CONFIG_SMP_ON_UP
107	bl	__fixup_smp
108#endif
109#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
110	bl	__fixup_pv_table
111#endif
112	bl	__create_page_tables
113
114	/*
115	 * The following calls CPU specific code in a position independent
116	 * manner.  See arch/arm/mm/proc-*.S for details.  r10 = base of
117	 * xxx_proc_info structure selected by __lookup_processor_type
118	 * above.  On return, the CPU will be ready for the MMU to be
119	 * turned on, and r0 will hold the CPU control register value.
 
 
 
 
 
 
 
 
 
 
 
 
120	 */
121	ldr	r13, =__mmap_switched		@ address to jump to after
122						@ mmu has been enabled
123	adr	lr, BSYM(1f)			@ return (PIC) address
 
 
 
 
124	mov	r8, r4				@ set TTBR1 to swapper_pg_dir
125 ARM(	add	pc, r10, #PROCINFO_INITFUNC	)
126 THUMB(	add	r12, r10, #PROCINFO_INITFUNC	)
127 THUMB(	mov	pc, r12				)
 
1281:	b	__enable_mmu
129ENDPROC(stext)
130	.ltorg
131#ifndef CONFIG_XIP_KERNEL
1322:	.long	.
133	.long	PAGE_OFFSET
134#endif
135
136/*
137 * Setup the initial page tables.  We only setup the barest
138 * amount which are required to get the kernel running, which
139 * generally means mapping in the kernel code.
140 *
141 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
142 *
143 * Returns:
144 *  r0, r3, r5-r7 corrupted
145 *  r4 = physical page table address
146 */
147__create_page_tables:
148	pgtbl	r4, r8				@ page table address
149
150	/*
151	 * Clear the 16K level 1 swapper page table
152	 */
153	mov	r0, r4
154	mov	r3, #0
155	add	r6, r0, #0x4000
1561:	str	r3, [r0], #4
157	str	r3, [r0], #4
158	str	r3, [r0], #4
159	str	r3, [r0], #4
160	teq	r0, r6
161	bne	1b
162
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
163	ldr	r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
164
165	/*
166	 * Create identity mapping to cater for __enable_mmu.
167	 * This identity mapping will be removed by paging_init().
168	 */
169	adr	r0, __enable_mmu_loc
170	ldmia	r0, {r3, r5, r6}
171	sub	r0, r0, r3			@ virt->phys offset
172	add	r5, r5, r0			@ phys __enable_mmu
173	add	r6, r6, r0			@ phys __enable_mmu_end
174	mov	r5, r5, lsr #20
175	mov	r6, r6, lsr #20
176
1771:	orr	r3, r7, r5, lsl #20		@ flags + kernel base
178	str	r3, [r4, r5, lsl #2]		@ identity mapping
179	teq	r5, r6
180	addne	r5, r5, #1			@ next section
181	bne	1b
182
183	/*
184	 * Now setup the pagetables for our kernel direct
185	 * mapped region.
186	 */
187	mov	r3, pc
188	mov	r3, r3, lsr #20
189	orr	r3, r7, r3, lsl #20
190	add	r0, r4,  #(KERNEL_START & 0xff000000) >> 18
191	str	r3, [r0, #(KERNEL_START & 0x00f00000) >> 18]!
192	ldr	r6, =(KERNEL_END - 1)
193	add	r0, r0, #4
194	add	r6, r4, r6, lsr #18
1951:	cmp	r0, r6
196	add	r3, r3, #1 << 20
197	strls	r3, [r0], #4
198	bls	1b
199
200#ifdef CONFIG_XIP_KERNEL
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
201	/*
202	 * Map some ram to cover our .data and .bss areas.
203	 */
204	add	r3, r8, #TEXT_OFFSET
205	orr	r3, r3, r7
206	add	r0, r4,  #(KERNEL_RAM_VADDR & 0xff000000) >> 18
207	str	r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> 18]!
208	ldr	r6, =(_end - 1)
209	add	r0, r0, #4
210	add	r6, r4, r6, lsr #18
 
 
2111:	cmp	r0, r6
212	add	r3, r3, #1 << 20
213	strls	r3, [r0], #4
214	bls	1b
215#endif
216
217	/*
218	 * Then map boot params address in r2 or
219	 * the first 1MB of ram if boot params address is not specified.
220	 */
221	mov	r0, r2, lsr #20
222	movs	r0, r0, lsl #20
223	moveq	r0, r8
224	sub	r3, r0, r8
225	add	r3, r3, #PAGE_OFFSET
226	add	r3, r4, r3, lsr #18
227	orr	r6, r7, r0
228	str	r6, [r3]
 
 
 
 
 
229
230#ifdef CONFIG_DEBUG_LL
231#ifndef CONFIG_DEBUG_ICEDCC
232	/*
233	 * Map in IO space for serial debugging.
234	 * This allows debug messages to be output
235	 * via a serial console before paging_init.
236	 */
237	addruart r7, r3
238
239	mov	r3, r3, lsr #20
240	mov	r3, r3, lsl #2
241
242	add	r0, r4, r3
243	rsb	r3, r3, #0x4000			@ PTRS_PER_PGD*sizeof(long)
244	cmp	r3, #0x0800			@ limit to 512MB
245	movhi	r3, #0x0800
246	add	r6, r0, r3
247	mov	r3, r7, lsr #20
248	ldr	r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
249	orr	r3, r7, r3, lsl #20
2501:	str	r3, [r0], #4
251	add	r3, r3, #1 << 20
252	teq	r0, r6
253	bne	1b
 
 
 
 
 
 
 
 
 
254
255#else /* CONFIG_DEBUG_ICEDCC */
256	/* we don't need any serial debugging mappings for ICEDCC */
257	ldr	r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
258#endif /* !CONFIG_DEBUG_ICEDCC */
259
260#if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
261	/*
262	 * If we're using the NetWinder or CATS, we also need to map
263	 * in the 16550-type serial port for the debug messages
264	 */
265	add	r0, r4, #0xff000000 >> 18
266	orr	r3, r7, #0x7c000000
267	str	r3, [r0]
268#endif
269#ifdef CONFIG_ARCH_RPC
270	/*
271	 * Map in screen at 0x02000000 & SCREEN2_BASE
272	 * Similar reasons here - for debug.  This is
273	 * only for Acorn RiscPC architectures.
274	 */
275	add	r0, r4, #0x02000000 >> 18
276	orr	r3, r7, #0x02000000
277	str	r3, [r0]
278	add	r0, r4, #0xd8000000 >> 18
279	str	r3, [r0]
280#endif
281#endif
282	mov	pc, lr
 
 
 
283ENDPROC(__create_page_tables)
284	.ltorg
285	.align
286__enable_mmu_loc:
287	.long	.
288	.long	__enable_mmu
289	.long	__enable_mmu_end
290
291#if defined(CONFIG_SMP)
292	__CPUINIT
 
 
 
 
 
 
293ENTRY(secondary_startup)
294	/*
295	 * Common entry point for secondary CPUs.
296	 *
297	 * Ensure that we're in SVC mode, and IRQs are disabled.  Lookup
298	 * the processor type - there is no need to check the machine type
299	 * as it has already been validated by the primary processor.
300	 */
301	setmode	PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
 
 
 
 
 
 
 
302	mrc	p15, 0, r9, c0, c0		@ get processor id
303	bl	__lookup_processor_type
304	movs	r10, r5				@ invalid processor?
305	moveq	r0, #'p'			@ yes, error 'p'
306 THUMB( it	eq )		@ force fixup-able long branch encoding
307	beq	__error_p
308
309	/*
310	 * Use the page tables supplied from  __cpu_up.
311	 */
312	adr	r4, __secondary_data
313	ldmia	r4, {r5, r7, r12}		@ address to jump to after
314	sub	lr, r4, r5			@ mmu has been enabled
315	ldr	r4, [r7, lr]			@ get secondary_data.pgdir
316	add	r7, r7, #4
317	ldr	r8, [r7, lr]			@ get secondary_data.swapper_pg_dir
318	adr	lr, BSYM(__enable_mmu)		@ return address
 
 
 
 
 
319	mov	r13, r12			@ __secondary_switched address
320 ARM(	add	pc, r10, #PROCINFO_INITFUNC	) @ initialise processor
321						  @ (return control reg)
322 THUMB(	add	r12, r10, #PROCINFO_INITFUNC	)
323 THUMB(	mov	pc, r12				)
324ENDPROC(secondary_startup)
 
325
326	/*
327	 * r6  = &secondary_data
328	 */
329ENTRY(__secondary_switched)
330	ldr	sp, [r7, #4]			@ get secondary_data.stack
 
 
 
 
 
 
 
 
 
331	mov	fp, #0
332	b	secondary_start_kernel
333ENDPROC(__secondary_switched)
334
335	.align
336
337	.type	__secondary_data, %object
338__secondary_data:
339	.long	.
340	.long	secondary_data
341	.long	__secondary_switched
342#endif /* defined(CONFIG_SMP) */
343
344
345
346/*
347 * Setup common bits before finally enabling the MMU.  Essentially
348 * this is just loading the page table pointer and domain access
349 * registers.
 
350 *
351 *  r0  = cp#15 control register
352 *  r1  = machine ID
353 *  r2  = atags or dtb pointer
354 *  r4  = page table pointer
 
355 *  r9  = processor ID
356 *  r13 = *virtual* address to jump to upon completion
357 */
358__enable_mmu:
359#ifdef CONFIG_ALIGNMENT_TRAP
360	orr	r0, r0, #CR_A
361#else
362	bic	r0, r0, #CR_A
363#endif
364#ifdef CONFIG_CPU_DCACHE_DISABLE
365	bic	r0, r0, #CR_C
366#endif
367#ifdef CONFIG_CPU_BPREDICT_DISABLE
368	bic	r0, r0, #CR_Z
369#endif
370#ifdef CONFIG_CPU_ICACHE_DISABLE
371	bic	r0, r0, #CR_I
372#endif
373	mov	r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
374		      domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
375		      domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
376		      domain_val(DOMAIN_IO, DOMAIN_CLIENT))
377	mcr	p15, 0, r5, c3, c0, 0		@ load domain access register
378	mcr	p15, 0, r4, c2, c0, 0		@ load page table pointer
 
379	b	__turn_mmu_on
380ENDPROC(__enable_mmu)
381
382/*
383 * Enable the MMU.  This completely changes the structure of the visible
384 * memory space.  You will not be able to trace execution through this.
385 * If you have an enquiry about this, *please* check the linux-arm-kernel
386 * mailing list archives BEFORE sending another post to the list.
387 *
388 *  r0  = cp#15 control register
389 *  r1  = machine ID
390 *  r2  = atags or dtb pointer
391 *  r9  = processor ID
392 *  r13 = *virtual* address to jump to upon completion
393 *
394 * other registers depend on the function called upon completion
395 */
396	.align	5
397__turn_mmu_on:
 
398	mov	r0, r0
 
399	mcr	p15, 0, r0, c1, c0, 0		@ write control reg
400	mrc	p15, 0, r3, c0, c0, 0		@ read id reg
 
401	mov	r3, r3
402	mov	r3, r13
403	mov	pc, r3
404__enable_mmu_end:
405ENDPROC(__turn_mmu_on)
 
406
407
408#ifdef CONFIG_SMP_ON_UP
409	__INIT
410__fixup_smp:
411	and	r3, r9, #0x000f0000	@ architecture version
412	teq	r3, #0x000f0000		@ CPU ID supported?
413	bne	__fixup_smp_on_up	@ no, assume UP
414
415	bic	r3, r9, #0x00ff0000
416	bic	r3, r3, #0x0000000f	@ mask 0xff00fff0
417	mov	r4, #0x41000000
418	orr	r4, r4, #0x0000b000
419	orr	r4, r4, #0x00000020	@ val 0x4100b020
420	teq	r3, r4			@ ARM 11MPCore?
421	moveq	pc, lr			@ yes, assume SMP
422
423	mrc	p15, 0, r0, c0, c0, 5	@ read MPIDR
424	and	r0, r0, #0xc0000000	@ multiprocessing extensions and
425	teq	r0, #0x80000000		@ not part of a uniprocessor system?
426	moveq	pc, lr			@ yes, assume SMP
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
427
428__fixup_smp_on_up:
429	adr	r0, 1f
430	ldmia	r0, {r3 - r5}
431	sub	r3, r0, r3
432	add	r4, r4, r3
433	add	r5, r5, r3
434	b	__do_fixup_smp_on_up
435ENDPROC(__fixup_smp)
436
437	.align
4381:	.word	.
439	.word	__smpalt_begin
440	.word	__smpalt_end
441
442	.pushsection .data
 
443	.globl	smp_on_up
444smp_on_up:
445	ALT_SMP(.long	1)
446	ALT_UP(.long	0)
447	.popsection
448#endif
449
450	.text
451__do_fixup_smp_on_up:
452	cmp	r4, r5
453	movhs	pc, lr
454	ldmia	r4!, {r0, r6}
455 ARM(	str	r6, [r0, r3]	)
456 THUMB(	add	r0, r0, r3	)
 
457#ifdef __ARMEB__
458 THUMB(	mov	r6, r6, ror #16	)	@ Convert word order for big-endian.
459#endif
460 THUMB(	strh	r6, [r0], #2	)	@ For Thumb-2, store as two halfwords
461 THUMB(	mov	r6, r6, lsr #16	)	@ to be robust against misaligned r3.
462 THUMB(	strh	r6, [r0]	)
463	b	__do_fixup_smp_on_up
464ENDPROC(__do_fixup_smp_on_up)
465
466ENTRY(fixup_smp)
467	stmfd	sp!, {r4 - r6, lr}
468	mov	r4, r0
469	add	r5, r0, r1
470	mov	r3, #0
471	bl	__do_fixup_smp_on_up
472	ldmfd	sp!, {r4 - r6, pc}
473ENDPROC(fixup_smp)
474
475#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
476
477/* __fixup_pv_table - patch the stub instructions with the delta between
478 * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and
479 * can be expressed by an immediate shifter operand. The stub instruction
480 * has a form of '(add|sub) rd, rn, #imm'.
481 */
482	__HEAD
483__fixup_pv_table:
484	adr	r0, 1f
485	ldmia	r0, {r3-r5, r7}
486	sub	r3, r0, r3	@ PHYS_OFFSET - PAGE_OFFSET
487	add	r4, r4, r3	@ adjust table start address
488	add	r5, r5, r3	@ adjust table end address
489	add	r7, r7, r3	@ adjust __pv_phys_offset address
490	str	r8, [r7]	@ save computed PHYS_OFFSET to __pv_phys_offset
491#ifndef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
492	mov	r6, r3, lsr #24	@ constant for add/sub instructions
493	teq	r3, r6, lsl #24 @ must be 16MiB aligned
494#else
495	mov	r6, r3, lsr #16	@ constant for add/sub instructions
496	teq	r3, r6, lsl #16	@ must be 64kiB aligned
497#endif
498THUMB(	it	ne		@ cross section branch )
499	bne	__error
500	str	r6, [r7, #4]	@ save to __pv_offset
501	b	__fixup_a_pv_table
502ENDPROC(__fixup_pv_table)
503
504	.align
5051:	.long	.
506	.long	__pv_table_begin
507	.long	__pv_table_end
5082:	.long	__pv_phys_offset
509
510	.text
511__fixup_a_pv_table:
512#ifdef CONFIG_THUMB2_KERNEL
513#ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
514	lsls	r0, r6, #24
515	lsr	r6, #8
516	beq	1f
517	clz	r7, r0
518	lsr	r0, #24
519	lsl	r0, r7
520	bic	r0, 0x0080
521	lsrs	r7, #1
522	orrcs   r0, #0x0080
523	orr	r0, r0, r7, lsl #12
524#endif
5251:	lsls	r6, #24
526	beq	4f
527	clz	r7, r6
528	lsr	r6, #24
529	lsl	r6, r7
530	bic	r6, #0x0080
531	lsrs	r7, #1
532	orrcs	r6, #0x0080
533	orr	r6, r6, r7, lsl #12
534	orr	r6, #0x4000
535	b	4f
5362:	@ at this point the C flag is always clear
537	add     r7, r3
538#ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
539	ldrh	ip, [r7]
540	tst	ip, 0x0400	@ the i bit tells us LS or MS byte
541	beq	3f
542	cmp	r0, #0		@ set C flag, and ...
543	biceq	ip, 0x0400	@ immediate zero value has a special encoding
544	streqh	ip, [r7]	@ that requires the i bit cleared
545#endif
5463:	ldrh	ip, [r7, #2]
547	and	ip, 0x8f00
548	orrcc	ip, r6	@ mask in offset bits 31-24
549	orrcs	ip, r0	@ mask in offset bits 23-16
550	strh	ip, [r7, #2]
5514:	cmp	r4, r5
552	ldrcc	r7, [r4], #4	@ use branch for delay slot
553	bcc	2b
554	bx	lr
555#else
556#ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
557	and	r0, r6, #255	@ offset bits 23-16
558	mov	r6, r6, lsr #8	@ offset bits 31-24
559#else
560	mov	r0, #0		@ just in case...
561#endif
562	b	3f
5632:	ldr	ip, [r7, r3]
564	bic	ip, ip, #0x000000ff
565	tst	ip, #0x400	@ rotate shift tells us LS or MS byte
566	orrne	ip, ip, r6	@ mask in offset bits 31-24
567	orreq	ip, ip, r0	@ mask in offset bits 23-16
568	str	ip, [r7, r3]
5693:	cmp	r4, r5
570	ldrcc	r7, [r4], #4	@ use branch for delay slot
571	bcc	2b
572	mov	pc, lr
573#endif
574ENDPROC(__fixup_a_pv_table)
575
576ENTRY(fixup_pv_table)
577	stmfd	sp!, {r4 - r7, lr}
578	ldr	r2, 2f			@ get address of __pv_phys_offset
579	mov	r3, #0			@ no offset
580	mov	r4, r0			@ r0 = table start
581	add	r5, r0, r1		@ r1 = table size
582	ldr	r6, [r2, #4]		@ get __pv_offset
583	bl	__fixup_a_pv_table
584	ldmfd	sp!, {r4 - r7, pc}
585ENDPROC(fixup_pv_table)
586
587	.align
5882:	.long	__pv_phys_offset
589
590	.data
591	.globl	__pv_phys_offset
592	.type	__pv_phys_offset, %object
593__pv_phys_offset:
594	.long	0
595	.size	__pv_phys_offset, . - __pv_phys_offset
596__pv_offset:
597	.long	0
598#endif
599
600#include "head-common.S"
v6.13.7
  1/* SPDX-License-Identifier: GPL-2.0-only */
  2/*
  3 *  linux/arch/arm/kernel/head.S
  4 *
  5 *  Copyright (C) 1994-2002 Russell King
  6 *  Copyright (c) 2003 ARM Limited
  7 *  All Rights Reserved
  8 *
 
 
 
 
  9 *  Kernel startup code for all 32-bit CPUs
 10 */
 11#include <linux/linkage.h>
 12#include <linux/init.h>
 13#include <linux/pgtable.h>
 14
 15#include <asm/assembler.h>
 16#include <asm/cp15.h>
 17#include <asm/domain.h>
 18#include <asm/ptrace.h>
 19#include <asm/asm-offsets.h>
 20#include <asm/page.h>
 21#include <asm/thread_info.h>
 
 22
 23#if defined(CONFIG_DEBUG_LL) && !defined(CONFIG_DEBUG_SEMIHOSTING)
 24#include CONFIG_DEBUG_LL_INCLUDE
 25#endif
 
 26/*
 27 * swapper_pg_dir is the virtual address of the initial page table.
 28 * We place the page tables 16K below KERNEL_RAM_VADDR.  Therefore, we must
 29 * make sure that KERNEL_RAM_VADDR is correctly set.  Currently, we expect
 30 * the least significant 16 bits to be 0x8000, but we could probably
 31 * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
 32 */
 33#define KERNEL_RAM_VADDR	(KERNEL_OFFSET + TEXT_OFFSET)
 34#if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
 35#error KERNEL_RAM_VADDR must start at 0xXXXX8000
 36#endif
 37
 38#ifdef CONFIG_ARM_LPAE
 39	/* LPAE requires an additional page for the PGD */
 40#define PG_DIR_SIZE	0x5000
 41#define PMD_ENTRY_ORDER	3	/* PMD entry size is 2^PMD_ENTRY_ORDER */
 42#else
 43#define PG_DIR_SIZE	0x4000
 44#define PMD_ENTRY_ORDER	2
 45#endif
 46
 47	.globl	swapper_pg_dir
 48	.equ	swapper_pg_dir, KERNEL_RAM_VADDR - PG_DIR_SIZE
 49
 50	/*
 51	 * This needs to be assigned at runtime when the linker symbols are
 52	 * resolved. These are unsigned 64bit really, but in this assembly code
 53	 * We store them as 32bit.
 54	 */
 55	.pushsection .data
 56	.align	2
 57	.globl	kernel_sec_start
 58	.globl	kernel_sec_end
 59kernel_sec_start:
 60	.long	0
 61	.long	0
 62kernel_sec_end:
 63	.long	0
 64	.long	0
 65	.popsection
 66
 67	.macro	pgtbl, rd, phys
 68	add	\rd, \phys, #TEXT_OFFSET
 69	sub	\rd, \rd, #PG_DIR_SIZE
 70	.endm
 71
 
 
 
 
 
 
 
 
 72/*
 73 * Kernel startup entry point.
 74 * ---------------------------
 75 *
 76 * This is normally called from the decompressor code.  The requirements
 77 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
 78 * r1 = machine nr, r2 = atags or dtb pointer.
 79 *
 80 * This code is mostly position independent, so if you link the kernel at
 81 * 0xc0008000, you call this at __pa(0xc0008000).
 82 *
 83 * See linux/arch/arm/tools/mach-types for the complete list of machine
 84 * numbers for r1.
 85 *
 86 * We're trying to keep crap to a minimum; DO NOT add any machine specific
 87 * crap here - that's what the boot loader (or in extreme, well justified
 88 * circumstances, zImage) is for.
 89 */
 90	.arm
 91
 92	__HEAD
 93ENTRY(stext)
 94 ARM_BE8(setend	be )			@ ensure we are in BE8 mode
 95
 96 THUMB(	badr	r9, 1f		)	@ Kernel is always entered in ARM.
 97 THUMB(	bx	r9		)	@ If this is a Thumb-2 kernel,
 98 THUMB(	.thumb			)	@ switch to Thumb now.
 99 THUMB(1:			)
100
101#ifdef CONFIG_ARM_VIRT_EXT
102	bl	__hyp_stub_install
103#endif
104	@ ensure svc mode and all interrupts masked
105	safe_svcmode_maskall r9
106
107	mrc	p15, 0, r9, c0, c0		@ get processor id
108	bl	__lookup_processor_type		@ r5=procinfo r9=cpuid
109	movs	r10, r5				@ invalid processor (r5=0)?
110 THUMB( it	eq )		@ force fixup-able long branch encoding
111	beq	__error_p			@ yes, error 'p'
112
113#ifdef CONFIG_ARM_LPAE
114	mrc	p15, 0, r3, c0, c1, 4		@ read ID_MMFR0
115	and	r3, r3, #0xf			@ extract VMSA support
116	cmp	r3, #5				@ long-descriptor translation table format?
117 THUMB( it	lo )				@ force fixup-able long branch encoding
118	blo	__error_lpae			@ only classic page table format
119#endif
120
121#ifndef CONFIG_XIP_KERNEL
122	adr_l	r8, _text			@ __pa(_text)
123	sub	r8, r8, #TEXT_OFFSET		@ PHYS_OFFSET
 
 
124#else
125	ldr	r8, =PLAT_PHYS_OFFSET		@ always constant in this case
126#endif
127
128	/*
129	 * r1 = machine no, r2 = atags or dtb,
130	 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
131	 */
132	bl	__vet_atags
133#ifdef CONFIG_SMP_ON_UP
134	bl	__fixup_smp
135#endif
136#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
137	bl	__fixup_pv_table
138#endif
139	bl	__create_page_tables
140
141	/*
142	 * The following calls CPU specific code in a position independent
143	 * manner.  See arch/arm/mm/proc-*.S for details.  r10 = base of
144	 * xxx_proc_info structure selected by __lookup_processor_type
145	 * above.
146	 *
147	 * The processor init function will be called with:
148	 *  r1 - machine type
149	 *  r2 - boot data (atags/dt) pointer
150	 *  r4 - translation table base (low word)
151	 *  r5 - translation table base (high word, if LPAE)
152	 *  r8 - translation table base 1 (pfn if LPAE)
153	 *  r9 - cpuid
154	 *  r13 - virtual address for __enable_mmu -> __turn_mmu_on
155	 *
156	 * On return, the CPU will be ready for the MMU to be turned on,
157	 * r0 will hold the CPU control register value, r1, r2, r4, and
158	 * r9 will be preserved.  r5 will also be preserved if LPAE.
159	 */
160	ldr	r13, =__mmap_switched		@ address to jump to after
161						@ mmu has been enabled
162	badr	lr, 1f				@ return (PIC) address
163#ifdef CONFIG_ARM_LPAE
164	mov	r5, #0				@ high TTBR0
165	mov	r8, r4, lsr #12			@ TTBR1 is swapper_pg_dir pfn
166#else
167	mov	r8, r4				@ set TTBR1 to swapper_pg_dir
168#endif
169	ldr	r12, [r10, #PROCINFO_INITFUNC]
170	add	r12, r12, r10
171	ret	r12
1721:	b	__enable_mmu
173ENDPROC(stext)
174	.ltorg
 
 
 
 
175
176/*
177 * Setup the initial page tables.  We only setup the barest
178 * amount which are required to get the kernel running, which
179 * generally means mapping in the kernel code.
180 *
181 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
182 *
183 * Returns:
184 *  r0, r3, r5-r7 corrupted
185 *  r4 = physical page table address
186 */
187__create_page_tables:
188	pgtbl	r4, r8				@ page table address
189
190	/*
191	 * Clear the swapper page table
192	 */
193	mov	r0, r4
194	mov	r3, #0
195	add	r6, r0, #PG_DIR_SIZE
1961:	str	r3, [r0], #4
197	str	r3, [r0], #4
198	str	r3, [r0], #4
199	str	r3, [r0], #4
200	teq	r0, r6
201	bne	1b
202
203#ifdef CONFIG_ARM_LPAE
204	/*
205	 * Build the PGD table (first level) to point to the PMD table. A PGD
206	 * entry is 64-bit wide.
207	 */
208	mov	r0, r4
209	add	r3, r4, #0x1000			@ first PMD table address
210	orr	r3, r3, #3			@ PGD block type
211	mov	r6, #4				@ PTRS_PER_PGD
212	mov	r7, #1 << (55 - 32)		@ L_PGD_SWAPPER
2131:
214#ifdef CONFIG_CPU_ENDIAN_BE8
215	str	r7, [r0], #4			@ set top PGD entry bits
216	str	r3, [r0], #4			@ set bottom PGD entry bits
217#else
218	str	r3, [r0], #4			@ set bottom PGD entry bits
219	str	r7, [r0], #4			@ set top PGD entry bits
220#endif
221	add	r3, r3, #0x1000			@ next PMD table
222	subs	r6, r6, #1
223	bne	1b
224
225	add	r4, r4, #0x1000			@ point to the PMD tables
226#ifdef CONFIG_CPU_ENDIAN_BE8
227	add	r4, r4, #4			@ we only write the bottom word
228#endif
229#endif
230
231	ldr	r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
232
233	/*
234	 * Create identity mapping to cater for __enable_mmu.
235	 * This identity mapping will be removed by paging_init().
236	 */
237	adr_l	r5, __turn_mmu_on		@ _pa(__turn_mmu_on)
238	adr_l	r6, __turn_mmu_on_end		@ _pa(__turn_mmu_on_end)
239	mov	r5, r5, lsr #SECTION_SHIFT
240	mov	r6, r6, lsr #SECTION_SHIFT
241
2421:	orr	r3, r7, r5, lsl #SECTION_SHIFT	@ flags + kernel base
243	str	r3, [r4, r5, lsl #PMD_ENTRY_ORDER]	@ identity mapping
244	cmp	r5, r6
245	addlo	r5, r5, #1			@ next section
246	blo	1b
247
248	/*
249	 * The main matter: map in the kernel using section mappings, and
250	 * set two variables to indicate the physical start and end of the
251	 * kernel.
 
 
252	 */
253	add	r0, r4, #KERNEL_OFFSET >> (SECTION_SHIFT - PMD_ENTRY_ORDER)
254	ldr	r6, =(_end - 1)
 
 
 
 
 
 
 
 
 
 
255
256	/* For XIP, kernel_sec_start/kernel_sec_end are currently in RO memory */
257#ifndef CONFIG_XIP_KERNEL
258	adr_l	r5, kernel_sec_start		@ _pa(kernel_sec_start)
259#if defined CONFIG_CPU_ENDIAN_BE8 || defined CONFIG_CPU_ENDIAN_BE32
260	str	r8, [r5, #4]			@ Save physical start of kernel (BE)
261#else
262	str	r8, [r5]			@ Save physical start of kernel (LE)
263#endif
264#endif
265	orr	r3, r8, r7			@ Add the MMU flags
266	add	r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ENTRY_ORDER)
2671:	str	r3, [r0], #1 << PMD_ENTRY_ORDER
268	add	r3, r3, #1 << SECTION_SHIFT
269	cmp	r0, r6
270	bls	1b
271#ifndef CONFIG_XIP_KERNEL
272	eor	r3, r3, r7			@ Remove the MMU flags
273	adr_l	r5, kernel_sec_end		@ _pa(kernel_sec_end)
274#if defined CONFIG_CPU_ENDIAN_BE8 || defined CONFIG_CPU_ENDIAN_BE32
275	str	r3, [r5, #4]			@ Save physical end of kernel (BE)
276#else
277	str	r3, [r5]			@ Save physical end of kernel (LE)
278#endif
279#else
280	/*
281	 * Map the kernel image separately as it is not located in RAM.
282	 */
283#define XIP_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
284	mov	r3, pc
285	mov	r3, r3, lsr #SECTION_SHIFT
286	orr	r3, r7, r3, lsl #SECTION_SHIFT
287	add	r0, r4,  #(XIP_START & 0xff000000) >> (SECTION_SHIFT - PMD_ENTRY_ORDER)
288	str	r3, [r0, #((XIP_START & 0x00f00000) >> SECTION_SHIFT) << PMD_ENTRY_ORDER]!
289	ldr	r6, =(_edata_loc - 1)
290	add	r0, r0, #1 << PMD_ENTRY_ORDER
291	add	r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ENTRY_ORDER)
2921:	cmp	r0, r6
293	add	r3, r3, #1 << SECTION_SHIFT
294	strls	r3, [r0], #1 << PMD_ENTRY_ORDER
295	bls	1b
296#endif
297
298	/*
299	 * Then map boot params address in r2 if specified.
300	 * We map 2 sections in case the ATAGs/DTB crosses a section boundary.
301	 */
302	mov	r0, r2, lsr #SECTION_SHIFT
303	cmp	r2, #0
304	ldrne	r3, =FDT_FIXED_BASE >> (SECTION_SHIFT - PMD_ENTRY_ORDER)
305	addne	r3, r3, r4
306	orrne	r6, r7, r0, lsl #SECTION_SHIFT
307	strne	r6, [r3], #1 << PMD_ENTRY_ORDER
308	addne	r6, r6, #1 << SECTION_SHIFT
309	strne	r6, [r3]
310
311#if defined(CONFIG_ARM_LPAE) && defined(CONFIG_CPU_ENDIAN_BE8)
312	sub	r4, r4, #4			@ Fixup page table pointer
313						@ for 64-bit descriptors
314#endif
315
316#ifdef CONFIG_DEBUG_LL
317#if !defined(CONFIG_DEBUG_ICEDCC) && !defined(CONFIG_DEBUG_SEMIHOSTING)
318	/*
319	 * Map in IO space for serial debugging.
320	 * This allows debug messages to be output
321	 * via a serial console before paging_init.
322	 */
323	addruart r7, r3, r0
324
325	mov	r3, r3, lsr #SECTION_SHIFT
326	mov	r3, r3, lsl #PMD_ENTRY_ORDER
327
328	add	r0, r4, r3
329	mov	r3, r7, lsr #SECTION_SHIFT
 
 
 
 
330	ldr	r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
331	orr	r3, r7, r3, lsl #SECTION_SHIFT
332#ifdef CONFIG_ARM_LPAE
333	mov	r7, #1 << (54 - 32)		@ XN
334#ifdef CONFIG_CPU_ENDIAN_BE8
335	str	r7, [r0], #4
336	str	r3, [r0], #4
337#else
338	str	r3, [r0], #4
339	str	r7, [r0], #4
340#endif
341#else
342	orr	r3, r3, #PMD_SECT_XN
343	str	r3, [r0], #4
344#endif
345
346#else /* CONFIG_DEBUG_ICEDCC || CONFIG_DEBUG_SEMIHOSTING */
347	/* we don't need any serial debugging mappings */
348	ldr	r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
349#endif
350
351#if defined(CONFIG_ARCH_NETWINDER)
352	/*
353	 * If we're using the NetWinder or CATS, we also need to map
354	 * in the 16550-type serial port for the debug messages
355	 */
356	add	r0, r4, #0xff000000 >> (SECTION_SHIFT - PMD_ENTRY_ORDER)
357	orr	r3, r7, #0x7c000000
358	str	r3, [r0]
359#endif
360#ifdef CONFIG_ARCH_RPC
361	/*
362	 * Map in screen at 0x02000000 & SCREEN2_BASE
363	 * Similar reasons here - for debug.  This is
364	 * only for Acorn RiscPC architectures.
365	 */
366	add	r0, r4, #0x02000000 >> (SECTION_SHIFT - PMD_ENTRY_ORDER)
367	orr	r3, r7, #0x02000000
368	str	r3, [r0]
369	add	r0, r4, #0xd8000000 >> (SECTION_SHIFT - PMD_ENTRY_ORDER)
370	str	r3, [r0]
371#endif
372#endif
373#ifdef CONFIG_ARM_LPAE
374	sub	r4, r4, #0x1000		@ point to the PGD table
375#endif
376	ret	lr
377ENDPROC(__create_page_tables)
378	.ltorg
 
 
 
 
 
379
380#if defined(CONFIG_SMP)
381	.text
382	.arm
383ENTRY(secondary_startup_arm)
384 THUMB(	badr	r9, 1f		)	@ Kernel is entered in ARM.
385 THUMB(	bx	r9		)	@ If this is a Thumb-2 kernel,
386 THUMB(	.thumb			)	@ switch to Thumb now.
387 THUMB(1:			)
388ENTRY(secondary_startup)
389	/*
390	 * Common entry point for secondary CPUs.
391	 *
392	 * Ensure that we're in SVC mode, and IRQs are disabled.  Lookup
393	 * the processor type - there is no need to check the machine type
394	 * as it has already been validated by the primary processor.
395	 */
396
397 ARM_BE8(setend	be)				@ ensure we are in BE8 mode
398
399#ifdef CONFIG_ARM_VIRT_EXT
400	bl	__hyp_stub_install_secondary
401#endif
402	safe_svcmode_maskall r9
403
404	mrc	p15, 0, r9, c0, c0		@ get processor id
405	bl	__lookup_processor_type
406	movs	r10, r5				@ invalid processor?
407	moveq	r0, #'p'			@ yes, error 'p'
408 THUMB( it	eq )		@ force fixup-able long branch encoding
409	beq	__error_p
410
411	/*
412	 * Use the page tables supplied from  __cpu_up.
413	 */
414#ifdef CONFIG_XIP_KERNEL
415	ldr	r3, =(secondary_data + PLAT_PHYS_OFFSET - PAGE_OFFSET)
416#else
417	adr_l	r3, secondary_data
418#endif
419	mov_l	r12, __secondary_switched
420	ldrd	r4, r5, [r3, #0]		@ get secondary_data.pgdir
421ARM_BE8(eor	r4, r4, r5)			@ Swap r5 and r4 in BE:
422ARM_BE8(eor	r5, r4, r5)			@ it can be done in 3 steps
423ARM_BE8(eor	r4, r4, r5)			@ without using a temp reg.
424	ldr	r8, [r3, #8]			@ get secondary_data.swapper_pg_dir
425	badr	lr, __enable_mmu		@ return address
426	mov	r13, r12			@ __secondary_switched address
427	ldr	r12, [r10, #PROCINFO_INITFUNC]
428	add	r12, r12, r10			@ initialise processor
429						@ (return control reg)
430	ret	r12
431ENDPROC(secondary_startup)
432ENDPROC(secondary_startup_arm)
433
 
 
 
434ENTRY(__secondary_switched)
435#if defined(CONFIG_VMAP_STACK) && !defined(CONFIG_ARM_LPAE)
436	@ Before using the vmap'ed stack, we have to switch to swapper_pg_dir
437	@ as the ID map does not cover the vmalloc region.
438	mrc	p15, 0, ip, c2, c0, 1	@ read TTBR1
439	mcr	p15, 0, ip, c2, c0, 0	@ set TTBR0
440	instr_sync
441#endif
442	adr_l	r7, secondary_data + 12		@ get secondary_data.stack
443	ldr	sp, [r7]
444	ldr	r0, [r7, #4]			@ get secondary_data.task
445	mov	fp, #0
446	b	secondary_start_kernel
447ENDPROC(__secondary_switched)
448
 
 
 
 
 
 
 
449#endif /* defined(CONFIG_SMP) */
450
451
452
453/*
454 * Setup common bits before finally enabling the MMU.  Essentially
455 * this is just loading the page table pointer and domain access
456 * registers.  All these registers need to be preserved by the
457 * processor setup function (or set in the case of r0)
458 *
459 *  r0  = cp#15 control register
460 *  r1  = machine ID
461 *  r2  = atags or dtb pointer
462 *  r4  = TTBR pointer (low word)
463 *  r5  = TTBR pointer (high word if LPAE)
464 *  r9  = processor ID
465 *  r13 = *virtual* address to jump to upon completion
466 */
467__enable_mmu:
468#if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6
469	orr	r0, r0, #CR_A
470#else
471	bic	r0, r0, #CR_A
472#endif
473#ifdef CONFIG_CPU_DCACHE_DISABLE
474	bic	r0, r0, #CR_C
475#endif
476#ifdef CONFIG_CPU_BPREDICT_DISABLE
477	bic	r0, r0, #CR_Z
478#endif
479#ifdef CONFIG_CPU_ICACHE_DISABLE
480	bic	r0, r0, #CR_I
481#endif
482#ifdef CONFIG_ARM_LPAE
483	mcrr	p15, 0, r4, r5, c2		@ load TTBR0
484#else
485	mov	r5, #DACR_INIT
486	mcr	p15, 0, r5, c3, c0, 0		@ load domain access register
487	mcr	p15, 0, r4, c2, c0, 0		@ load page table pointer
488#endif
489	b	__turn_mmu_on
490ENDPROC(__enable_mmu)
491
492/*
493 * Enable the MMU.  This completely changes the structure of the visible
494 * memory space.  You will not be able to trace execution through this.
495 * If you have an enquiry about this, *please* check the linux-arm-kernel
496 * mailing list archives BEFORE sending another post to the list.
497 *
498 *  r0  = cp#15 control register
499 *  r1  = machine ID
500 *  r2  = atags or dtb pointer
501 *  r9  = processor ID
502 *  r13 = *virtual* address to jump to upon completion
503 *
504 * other registers depend on the function called upon completion
505 */
506	.align	5
507	.pushsection	.idmap.text, "ax"
508ENTRY(__turn_mmu_on)
509	mov	r0, r0
510	instr_sync
511	mcr	p15, 0, r0, c1, c0, 0		@ write control reg
512	mrc	p15, 0, r3, c0, c0, 0		@ read id reg
513	instr_sync
514	mov	r3, r3
515	mov	r3, r13
516	ret	r3
517__turn_mmu_on_end:
518ENDPROC(__turn_mmu_on)
519	.popsection
520
521
522#ifdef CONFIG_SMP_ON_UP
523	__HEAD
524__fixup_smp:
525	and	r3, r9, #0x000f0000	@ architecture version
526	teq	r3, #0x000f0000		@ CPU ID supported?
527	bne	__fixup_smp_on_up	@ no, assume UP
528
529	bic	r3, r9, #0x00ff0000
530	bic	r3, r3, #0x0000000f	@ mask 0xff00fff0
531	mov	r4, #0x41000000
532	orr	r4, r4, #0x0000b000
533	orr	r4, r4, #0x00000020	@ val 0x4100b020
534	teq	r3, r4			@ ARM 11MPCore?
535	reteq	lr			@ yes, assume SMP
536
537	mrc	p15, 0, r0, c0, c0, 5	@ read MPIDR
538	and	r0, r0, #0xc0000000	@ multiprocessing extensions and
539	teq	r0, #0x80000000		@ not part of a uniprocessor system?
540	bne    __fixup_smp_on_up	@ no, assume UP
541
542	@ Core indicates it is SMP. Check for Aegis SOC where a single
543	@ Cortex-A9 CPU is present but SMP operations fault.
544	mov	r4, #0x41000000
545	orr	r4, r4, #0x0000c000
546	orr	r4, r4, #0x00000090
547	teq	r3, r4			@ Check for ARM Cortex-A9
548	retne	lr			@ Not ARM Cortex-A9,
549
550	@ If a future SoC *does* use 0x0 as the PERIPH_BASE, then the
551	@ below address check will need to be #ifdef'd or equivalent
552	@ for the Aegis platform.
553	mrc	p15, 4, r0, c15, c0	@ get SCU base address
554	teq	r0, #0x0		@ '0' on actual UP A9 hardware
555	beq	__fixup_smp_on_up	@ So its an A9 UP
556	ldr	r0, [r0, #4]		@ read SCU Config
557ARM_BE8(rev	r0, r0)			@ byteswap if big endian
558	and	r0, r0, #0x3		@ number of CPUs
559	teq	r0, #0x0		@ is 1?
560	retne	lr
561
562__fixup_smp_on_up:
563	adr_l	r4, __smpalt_begin
564	adr_l	r5, __smpalt_end
 
 
 
565	b	__do_fixup_smp_on_up
566ENDPROC(__fixup_smp)
567
 
 
 
 
 
568	.pushsection .data
569	.align	2
570	.globl	smp_on_up
571smp_on_up:
572	ALT_SMP(.long	1)
573	ALT_UP(.long	0)
574	.popsection
575#endif
576
577	.text
578__do_fixup_smp_on_up:
579	cmp	r4, r5
580	reths	lr
581	ldmia	r4, {r0, r6}
582 ARM(	str	r6, [r0, r4]	)
583 THUMB(	add	r0, r0, r4	)
584	add	r4, r4, #8
585#ifdef __ARMEB__
586 THUMB(	mov	r6, r6, ror #16	)	@ Convert word order for big-endian.
587#endif
588 THUMB(	strh	r6, [r0], #2	)	@ For Thumb-2, store as two halfwords
589 THUMB(	mov	r6, r6, lsr #16	)	@ to be robust against misaligned r0.
590 THUMB(	strh	r6, [r0]	)
591	b	__do_fixup_smp_on_up
592ENDPROC(__do_fixup_smp_on_up)
593
594ENTRY(fixup_smp)
595	stmfd	sp!, {r4 - r6, lr}
596	mov	r4, r0
597	add	r5, r0, r1
 
598	bl	__do_fixup_smp_on_up
599	ldmfd	sp!, {r4 - r6, pc}
600ENDPROC(fixup_smp)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
601
602#include "head-common.S"