Loading...
1/*
2 * Copyright (C) 2008, 2009 Provigent Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
9 *
10 * Data sheet: ARM DDI 0190B, September 2000
11 */
12#include <linux/spinlock.h>
13#include <linux/errno.h>
14#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/io.h>
17#include <linux/ioport.h>
18#include <linux/irq.h>
19#include <linux/bitops.h>
20#include <linux/workqueue.h>
21#include <linux/gpio.h>
22#include <linux/device.h>
23#include <linux/amba/bus.h>
24#include <linux/amba/pl061.h>
25#include <linux/slab.h>
26
27#define GPIODIR 0x400
28#define GPIOIS 0x404
29#define GPIOIBE 0x408
30#define GPIOIEV 0x40C
31#define GPIOIE 0x410
32#define GPIORIS 0x414
33#define GPIOMIS 0x418
34#define GPIOIC 0x41C
35
36#define PL061_GPIO_NR 8
37
38struct pl061_gpio {
39 /* We use a list of pl061_gpio structs for each trigger IRQ in the main
40 * interrupts controller of the system. We need this to support systems
41 * in which more that one PL061s are connected to the same IRQ. The ISR
42 * interates through this list to find the source of the interrupt.
43 */
44 struct list_head list;
45
46 /* Each of the two spinlocks protects a different set of hardware
47 * regiters and data structurs. This decouples the code of the IRQ from
48 * the GPIO code. This also makes the case of a GPIO routine call from
49 * the IRQ code simpler.
50 */
51 spinlock_t lock; /* GPIO registers */
52 spinlock_t irq_lock; /* IRQ registers */
53
54 void __iomem *base;
55 unsigned irq_base;
56 struct gpio_chip gc;
57};
58
59static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
60{
61 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
62 unsigned long flags;
63 unsigned char gpiodir;
64
65 if (offset >= gc->ngpio)
66 return -EINVAL;
67
68 spin_lock_irqsave(&chip->lock, flags);
69 gpiodir = readb(chip->base + GPIODIR);
70 gpiodir &= ~(1 << offset);
71 writeb(gpiodir, chip->base + GPIODIR);
72 spin_unlock_irqrestore(&chip->lock, flags);
73
74 return 0;
75}
76
77static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
78 int value)
79{
80 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
81 unsigned long flags;
82 unsigned char gpiodir;
83
84 if (offset >= gc->ngpio)
85 return -EINVAL;
86
87 spin_lock_irqsave(&chip->lock, flags);
88 writeb(!!value << offset, chip->base + (1 << (offset + 2)));
89 gpiodir = readb(chip->base + GPIODIR);
90 gpiodir |= 1 << offset;
91 writeb(gpiodir, chip->base + GPIODIR);
92
93 /*
94 * gpio value is set again, because pl061 doesn't allow to set value of
95 * a gpio pin before configuring it in OUT mode.
96 */
97 writeb(!!value << offset, chip->base + (1 << (offset + 2)));
98 spin_unlock_irqrestore(&chip->lock, flags);
99
100 return 0;
101}
102
103static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
104{
105 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
106
107 return !!readb(chip->base + (1 << (offset + 2)));
108}
109
110static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
111{
112 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
113
114 writeb(!!value << offset, chip->base + (1 << (offset + 2)));
115}
116
117static int pl061_to_irq(struct gpio_chip *gc, unsigned offset)
118{
119 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
120
121 if (chip->irq_base == (unsigned) -1)
122 return -EINVAL;
123
124 return chip->irq_base + offset;
125}
126
127/*
128 * PL061 GPIO IRQ
129 */
130static void pl061_irq_disable(struct irq_data *d)
131{
132 struct pl061_gpio *chip = irq_data_get_irq_chip_data(d);
133 int offset = d->irq - chip->irq_base;
134 unsigned long flags;
135 u8 gpioie;
136
137 spin_lock_irqsave(&chip->irq_lock, flags);
138 gpioie = readb(chip->base + GPIOIE);
139 gpioie &= ~(1 << offset);
140 writeb(gpioie, chip->base + GPIOIE);
141 spin_unlock_irqrestore(&chip->irq_lock, flags);
142}
143
144static void pl061_irq_enable(struct irq_data *d)
145{
146 struct pl061_gpio *chip = irq_data_get_irq_chip_data(d);
147 int offset = d->irq - chip->irq_base;
148 unsigned long flags;
149 u8 gpioie;
150
151 spin_lock_irqsave(&chip->irq_lock, flags);
152 gpioie = readb(chip->base + GPIOIE);
153 gpioie |= 1 << offset;
154 writeb(gpioie, chip->base + GPIOIE);
155 spin_unlock_irqrestore(&chip->irq_lock, flags);
156}
157
158static int pl061_irq_type(struct irq_data *d, unsigned trigger)
159{
160 struct pl061_gpio *chip = irq_data_get_irq_chip_data(d);
161 int offset = d->irq - chip->irq_base;
162 unsigned long flags;
163 u8 gpiois, gpioibe, gpioiev;
164
165 if (offset < 0 || offset >= PL061_GPIO_NR)
166 return -EINVAL;
167
168 spin_lock_irqsave(&chip->irq_lock, flags);
169
170 gpioiev = readb(chip->base + GPIOIEV);
171
172 gpiois = readb(chip->base + GPIOIS);
173 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
174 gpiois |= 1 << offset;
175 if (trigger & IRQ_TYPE_LEVEL_HIGH)
176 gpioiev |= 1 << offset;
177 else
178 gpioiev &= ~(1 << offset);
179 } else
180 gpiois &= ~(1 << offset);
181 writeb(gpiois, chip->base + GPIOIS);
182
183 gpioibe = readb(chip->base + GPIOIBE);
184 if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH)
185 gpioibe |= 1 << offset;
186 else {
187 gpioibe &= ~(1 << offset);
188 if (trigger & IRQ_TYPE_EDGE_RISING)
189 gpioiev |= 1 << offset;
190 else if (trigger & IRQ_TYPE_EDGE_FALLING)
191 gpioiev &= ~(1 << offset);
192 }
193 writeb(gpioibe, chip->base + GPIOIBE);
194
195 writeb(gpioiev, chip->base + GPIOIEV);
196
197 spin_unlock_irqrestore(&chip->irq_lock, flags);
198
199 return 0;
200}
201
202static struct irq_chip pl061_irqchip = {
203 .name = "GPIO",
204 .irq_enable = pl061_irq_enable,
205 .irq_disable = pl061_irq_disable,
206 .irq_set_type = pl061_irq_type,
207};
208
209static void pl061_irq_handler(unsigned irq, struct irq_desc *desc)
210{
211 struct list_head *chip_list = irq_get_handler_data(irq);
212 struct list_head *ptr;
213 struct pl061_gpio *chip;
214
215 desc->irq_data.chip->irq_ack(&desc->irq_data);
216 list_for_each(ptr, chip_list) {
217 unsigned long pending;
218 int offset;
219
220 chip = list_entry(ptr, struct pl061_gpio, list);
221 pending = readb(chip->base + GPIOMIS);
222 writeb(pending, chip->base + GPIOIC);
223
224 if (pending == 0)
225 continue;
226
227 for_each_set_bit(offset, &pending, PL061_GPIO_NR)
228 generic_handle_irq(pl061_to_irq(&chip->gc, offset));
229 }
230 desc->irq_data.chip->irq_unmask(&desc->irq_data);
231}
232
233static int pl061_probe(struct amba_device *dev, const struct amba_id *id)
234{
235 struct pl061_platform_data *pdata;
236 struct pl061_gpio *chip;
237 struct list_head *chip_list;
238 int ret, irq, i;
239 static DECLARE_BITMAP(init_irq, NR_IRQS);
240
241 pdata = dev->dev.platform_data;
242 if (pdata == NULL)
243 return -ENODEV;
244
245 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
246 if (chip == NULL)
247 return -ENOMEM;
248
249 if (!request_mem_region(dev->res.start,
250 resource_size(&dev->res), "pl061")) {
251 ret = -EBUSY;
252 goto free_mem;
253 }
254
255 chip->base = ioremap(dev->res.start, resource_size(&dev->res));
256 if (chip->base == NULL) {
257 ret = -ENOMEM;
258 goto release_region;
259 }
260
261 spin_lock_init(&chip->lock);
262 spin_lock_init(&chip->irq_lock);
263 INIT_LIST_HEAD(&chip->list);
264
265 chip->gc.direction_input = pl061_direction_input;
266 chip->gc.direction_output = pl061_direction_output;
267 chip->gc.get = pl061_get_value;
268 chip->gc.set = pl061_set_value;
269 chip->gc.to_irq = pl061_to_irq;
270 chip->gc.base = pdata->gpio_base;
271 chip->gc.ngpio = PL061_GPIO_NR;
272 chip->gc.label = dev_name(&dev->dev);
273 chip->gc.dev = &dev->dev;
274 chip->gc.owner = THIS_MODULE;
275
276 chip->irq_base = pdata->irq_base;
277
278 ret = gpiochip_add(&chip->gc);
279 if (ret)
280 goto iounmap;
281
282 /*
283 * irq_chip support
284 */
285
286 if (chip->irq_base == (unsigned) -1)
287 return 0;
288
289 writeb(0, chip->base + GPIOIE); /* disable irqs */
290 irq = dev->irq[0];
291 if (irq < 0) {
292 ret = -ENODEV;
293 goto iounmap;
294 }
295 irq_set_chained_handler(irq, pl061_irq_handler);
296 if (!test_and_set_bit(irq, init_irq)) { /* list initialized? */
297 chip_list = kmalloc(sizeof(*chip_list), GFP_KERNEL);
298 if (chip_list == NULL) {
299 clear_bit(irq, init_irq);
300 ret = -ENOMEM;
301 goto iounmap;
302 }
303 INIT_LIST_HEAD(chip_list);
304 irq_set_handler_data(irq, chip_list);
305 } else
306 chip_list = irq_get_handler_data(irq);
307 list_add(&chip->list, chip_list);
308
309 for (i = 0; i < PL061_GPIO_NR; i++) {
310 if (pdata->directions & (1 << i))
311 pl061_direction_output(&chip->gc, i,
312 pdata->values & (1 << i));
313 else
314 pl061_direction_input(&chip->gc, i);
315
316 irq_set_chip_and_handler(i + chip->irq_base, &pl061_irqchip,
317 handle_simple_irq);
318 set_irq_flags(i+chip->irq_base, IRQF_VALID);
319 irq_set_chip_data(i + chip->irq_base, chip);
320 }
321
322 return 0;
323
324iounmap:
325 iounmap(chip->base);
326release_region:
327 release_mem_region(dev->res.start, resource_size(&dev->res));
328free_mem:
329 kfree(chip);
330
331 return ret;
332}
333
334static struct amba_id pl061_ids[] = {
335 {
336 .id = 0x00041061,
337 .mask = 0x000fffff,
338 },
339 { 0, 0 },
340};
341
342static struct amba_driver pl061_gpio_driver = {
343 .drv = {
344 .name = "pl061_gpio",
345 },
346 .id_table = pl061_ids,
347 .probe = pl061_probe,
348};
349
350static int __init pl061_gpio_init(void)
351{
352 return amba_driver_register(&pl061_gpio_driver);
353}
354subsys_initcall(pl061_gpio_init);
355
356MODULE_AUTHOR("Baruch Siach <baruch@tkos.co.il>");
357MODULE_DESCRIPTION("PL061 GPIO driver");
358MODULE_LICENSE("GPL");
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (C) 2008, 2009 Provigent Ltd.
4 *
5 * Author: Baruch Siach <baruch@tkos.co.il>
6 *
7 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
8 *
9 * Data sheet: ARM DDI 0190B, September 2000
10 */
11#include <linux/spinlock.h>
12#include <linux/errno.h>
13#include <linux/init.h>
14#include <linux/io.h>
15#include <linux/ioport.h>
16#include <linux/interrupt.h>
17#include <linux/irq.h>
18#include <linux/irqchip/chained_irq.h>
19#include <linux/bitops.h>
20#include <linux/gpio/driver.h>
21#include <linux/device.h>
22#include <linux/amba/bus.h>
23#include <linux/slab.h>
24#include <linux/pinctrl/consumer.h>
25#include <linux/pm.h>
26
27#define GPIODIR 0x400
28#define GPIOIS 0x404
29#define GPIOIBE 0x408
30#define GPIOIEV 0x40C
31#define GPIOIE 0x410
32#define GPIORIS 0x414
33#define GPIOMIS 0x418
34#define GPIOIC 0x41C
35
36#define PL061_GPIO_NR 8
37
38#ifdef CONFIG_PM
39struct pl061_context_save_regs {
40 u8 gpio_data;
41 u8 gpio_dir;
42 u8 gpio_is;
43 u8 gpio_ibe;
44 u8 gpio_iev;
45 u8 gpio_ie;
46};
47#endif
48
49struct pl061 {
50 raw_spinlock_t lock;
51
52 void __iomem *base;
53 struct gpio_chip gc;
54 struct irq_chip irq_chip;
55 int parent_irq;
56
57#ifdef CONFIG_PM
58 struct pl061_context_save_regs csave_regs;
59#endif
60};
61
62static int pl061_get_direction(struct gpio_chip *gc, unsigned offset)
63{
64 struct pl061 *pl061 = gpiochip_get_data(gc);
65
66 return !(readb(pl061->base + GPIODIR) & BIT(offset));
67}
68
69static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
70{
71 struct pl061 *pl061 = gpiochip_get_data(gc);
72 unsigned long flags;
73 unsigned char gpiodir;
74
75 raw_spin_lock_irqsave(&pl061->lock, flags);
76 gpiodir = readb(pl061->base + GPIODIR);
77 gpiodir &= ~(BIT(offset));
78 writeb(gpiodir, pl061->base + GPIODIR);
79 raw_spin_unlock_irqrestore(&pl061->lock, flags);
80
81 return 0;
82}
83
84static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
85 int value)
86{
87 struct pl061 *pl061 = gpiochip_get_data(gc);
88 unsigned long flags;
89 unsigned char gpiodir;
90
91 raw_spin_lock_irqsave(&pl061->lock, flags);
92 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
93 gpiodir = readb(pl061->base + GPIODIR);
94 gpiodir |= BIT(offset);
95 writeb(gpiodir, pl061->base + GPIODIR);
96
97 /*
98 * gpio value is set again, because pl061 doesn't allow to set value of
99 * a gpio pin before configuring it in OUT mode.
100 */
101 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
102 raw_spin_unlock_irqrestore(&pl061->lock, flags);
103
104 return 0;
105}
106
107static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
108{
109 struct pl061 *pl061 = gpiochip_get_data(gc);
110
111 return !!readb(pl061->base + (BIT(offset + 2)));
112}
113
114static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
115{
116 struct pl061 *pl061 = gpiochip_get_data(gc);
117
118 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
119}
120
121static int pl061_irq_type(struct irq_data *d, unsigned trigger)
122{
123 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
124 struct pl061 *pl061 = gpiochip_get_data(gc);
125 int offset = irqd_to_hwirq(d);
126 unsigned long flags;
127 u8 gpiois, gpioibe, gpioiev;
128 u8 bit = BIT(offset);
129
130 if (offset < 0 || offset >= PL061_GPIO_NR)
131 return -EINVAL;
132
133 if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
134 (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
135 {
136 dev_err(gc->parent,
137 "trying to configure line %d for both level and edge "
138 "detection, choose one!\n",
139 offset);
140 return -EINVAL;
141 }
142
143
144 raw_spin_lock_irqsave(&pl061->lock, flags);
145
146 gpioiev = readb(pl061->base + GPIOIEV);
147 gpiois = readb(pl061->base + GPIOIS);
148 gpioibe = readb(pl061->base + GPIOIBE);
149
150 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
151 bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
152
153 /* Disable edge detection */
154 gpioibe &= ~bit;
155 /* Enable level detection */
156 gpiois |= bit;
157 /* Select polarity */
158 if (polarity)
159 gpioiev |= bit;
160 else
161 gpioiev &= ~bit;
162 irq_set_handler_locked(d, handle_level_irq);
163 dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
164 offset,
165 polarity ? "HIGH" : "LOW");
166 } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
167 /* Disable level detection */
168 gpiois &= ~bit;
169 /* Select both edges, setting this makes GPIOEV be ignored */
170 gpioibe |= bit;
171 irq_set_handler_locked(d, handle_edge_irq);
172 dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
173 } else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
174 (trigger & IRQ_TYPE_EDGE_FALLING)) {
175 bool rising = trigger & IRQ_TYPE_EDGE_RISING;
176
177 /* Disable level detection */
178 gpiois &= ~bit;
179 /* Clear detection on both edges */
180 gpioibe &= ~bit;
181 /* Select edge */
182 if (rising)
183 gpioiev |= bit;
184 else
185 gpioiev &= ~bit;
186 irq_set_handler_locked(d, handle_edge_irq);
187 dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
188 offset,
189 rising ? "RISING" : "FALLING");
190 } else {
191 /* No trigger: disable everything */
192 gpiois &= ~bit;
193 gpioibe &= ~bit;
194 gpioiev &= ~bit;
195 irq_set_handler_locked(d, handle_bad_irq);
196 dev_warn(gc->parent, "no trigger selected for line %d\n",
197 offset);
198 }
199
200 writeb(gpiois, pl061->base + GPIOIS);
201 writeb(gpioibe, pl061->base + GPIOIBE);
202 writeb(gpioiev, pl061->base + GPIOIEV);
203
204 raw_spin_unlock_irqrestore(&pl061->lock, flags);
205
206 return 0;
207}
208
209static void pl061_irq_handler(struct irq_desc *desc)
210{
211 unsigned long pending;
212 int offset;
213 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
214 struct pl061 *pl061 = gpiochip_get_data(gc);
215 struct irq_chip *irqchip = irq_desc_get_chip(desc);
216
217 chained_irq_enter(irqchip, desc);
218
219 pending = readb(pl061->base + GPIOMIS);
220 if (pending) {
221 for_each_set_bit(offset, &pending, PL061_GPIO_NR)
222 generic_handle_irq(irq_find_mapping(gc->irq.domain,
223 offset));
224 }
225
226 chained_irq_exit(irqchip, desc);
227}
228
229static void pl061_irq_mask(struct irq_data *d)
230{
231 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
232 struct pl061 *pl061 = gpiochip_get_data(gc);
233 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
234 u8 gpioie;
235
236 raw_spin_lock(&pl061->lock);
237 gpioie = readb(pl061->base + GPIOIE) & ~mask;
238 writeb(gpioie, pl061->base + GPIOIE);
239 raw_spin_unlock(&pl061->lock);
240}
241
242static void pl061_irq_unmask(struct irq_data *d)
243{
244 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
245 struct pl061 *pl061 = gpiochip_get_data(gc);
246 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
247 u8 gpioie;
248
249 raw_spin_lock(&pl061->lock);
250 gpioie = readb(pl061->base + GPIOIE) | mask;
251 writeb(gpioie, pl061->base + GPIOIE);
252 raw_spin_unlock(&pl061->lock);
253}
254
255/**
256 * pl061_irq_ack() - ACK an edge IRQ
257 * @d: IRQ data for this IRQ
258 *
259 * This gets called from the edge IRQ handler to ACK the edge IRQ
260 * in the GPIOIC (interrupt-clear) register. For level IRQs this is
261 * not needed: these go away when the level signal goes away.
262 */
263static void pl061_irq_ack(struct irq_data *d)
264{
265 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
266 struct pl061 *pl061 = gpiochip_get_data(gc);
267 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
268
269 raw_spin_lock(&pl061->lock);
270 writeb(mask, pl061->base + GPIOIC);
271 raw_spin_unlock(&pl061->lock);
272}
273
274static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
275{
276 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
277 struct pl061 *pl061 = gpiochip_get_data(gc);
278
279 return irq_set_irq_wake(pl061->parent_irq, state);
280}
281
282static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
283{
284 struct device *dev = &adev->dev;
285 struct pl061 *pl061;
286 struct gpio_irq_chip *girq;
287 int ret, irq;
288
289 pl061 = devm_kzalloc(dev, sizeof(*pl061), GFP_KERNEL);
290 if (pl061 == NULL)
291 return -ENOMEM;
292
293 pl061->base = devm_ioremap_resource(dev, &adev->res);
294 if (IS_ERR(pl061->base))
295 return PTR_ERR(pl061->base);
296
297 raw_spin_lock_init(&pl061->lock);
298 if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
299 pl061->gc.request = gpiochip_generic_request;
300 pl061->gc.free = gpiochip_generic_free;
301 }
302
303 pl061->gc.base = -1;
304 pl061->gc.get_direction = pl061_get_direction;
305 pl061->gc.direction_input = pl061_direction_input;
306 pl061->gc.direction_output = pl061_direction_output;
307 pl061->gc.get = pl061_get_value;
308 pl061->gc.set = pl061_set_value;
309 pl061->gc.ngpio = PL061_GPIO_NR;
310 pl061->gc.label = dev_name(dev);
311 pl061->gc.parent = dev;
312 pl061->gc.owner = THIS_MODULE;
313
314 /*
315 * irq_chip support
316 */
317 pl061->irq_chip.name = dev_name(dev);
318 pl061->irq_chip.irq_ack = pl061_irq_ack;
319 pl061->irq_chip.irq_mask = pl061_irq_mask;
320 pl061->irq_chip.irq_unmask = pl061_irq_unmask;
321 pl061->irq_chip.irq_set_type = pl061_irq_type;
322 pl061->irq_chip.irq_set_wake = pl061_irq_set_wake;
323
324 writeb(0, pl061->base + GPIOIE); /* disable irqs */
325 irq = adev->irq[0];
326 if (irq < 0) {
327 dev_err(&adev->dev, "invalid IRQ\n");
328 return -ENODEV;
329 }
330 pl061->parent_irq = irq;
331
332 girq = &pl061->gc.irq;
333 girq->chip = &pl061->irq_chip;
334 girq->parent_handler = pl061_irq_handler;
335 girq->num_parents = 1;
336 girq->parents = devm_kcalloc(dev, 1, sizeof(*girq->parents),
337 GFP_KERNEL);
338 if (!girq->parents)
339 return -ENOMEM;
340 girq->parents[0] = irq;
341 girq->default_type = IRQ_TYPE_NONE;
342 girq->handler = handle_bad_irq;
343
344 ret = devm_gpiochip_add_data(dev, &pl061->gc, pl061);
345 if (ret)
346 return ret;
347
348 amba_set_drvdata(adev, pl061);
349 dev_info(dev, "PL061 GPIO chip registered\n");
350
351 return 0;
352}
353
354#ifdef CONFIG_PM
355static int pl061_suspend(struct device *dev)
356{
357 struct pl061 *pl061 = dev_get_drvdata(dev);
358 int offset;
359
360 pl061->csave_regs.gpio_data = 0;
361 pl061->csave_regs.gpio_dir = readb(pl061->base + GPIODIR);
362 pl061->csave_regs.gpio_is = readb(pl061->base + GPIOIS);
363 pl061->csave_regs.gpio_ibe = readb(pl061->base + GPIOIBE);
364 pl061->csave_regs.gpio_iev = readb(pl061->base + GPIOIEV);
365 pl061->csave_regs.gpio_ie = readb(pl061->base + GPIOIE);
366
367 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
368 if (pl061->csave_regs.gpio_dir & (BIT(offset)))
369 pl061->csave_regs.gpio_data |=
370 pl061_get_value(&pl061->gc, offset) << offset;
371 }
372
373 return 0;
374}
375
376static int pl061_resume(struct device *dev)
377{
378 struct pl061 *pl061 = dev_get_drvdata(dev);
379 int offset;
380
381 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
382 if (pl061->csave_regs.gpio_dir & (BIT(offset)))
383 pl061_direction_output(&pl061->gc, offset,
384 pl061->csave_regs.gpio_data &
385 (BIT(offset)));
386 else
387 pl061_direction_input(&pl061->gc, offset);
388 }
389
390 writeb(pl061->csave_regs.gpio_is, pl061->base + GPIOIS);
391 writeb(pl061->csave_regs.gpio_ibe, pl061->base + GPIOIBE);
392 writeb(pl061->csave_regs.gpio_iev, pl061->base + GPIOIEV);
393 writeb(pl061->csave_regs.gpio_ie, pl061->base + GPIOIE);
394
395 return 0;
396}
397
398static const struct dev_pm_ops pl061_dev_pm_ops = {
399 .suspend = pl061_suspend,
400 .resume = pl061_resume,
401 .freeze = pl061_suspend,
402 .restore = pl061_resume,
403};
404#endif
405
406static const struct amba_id pl061_ids[] = {
407 {
408 .id = 0x00041061,
409 .mask = 0x000fffff,
410 },
411 { 0, 0 },
412};
413
414static struct amba_driver pl061_gpio_driver = {
415 .drv = {
416 .name = "pl061_gpio",
417#ifdef CONFIG_PM
418 .pm = &pl061_dev_pm_ops,
419#endif
420 },
421 .id_table = pl061_ids,
422 .probe = pl061_probe,
423};
424
425static int __init pl061_gpio_init(void)
426{
427 return amba_driver_register(&pl061_gpio_driver);
428}
429device_initcall(pl061_gpio_init);