Linux Audio

Check our new training course

Loading...
v3.1
 
  1#ifndef DW_SPI_HEADER_H
  2#define DW_SPI_HEADER_H
  3
  4#include <linux/io.h>
  5#include <linux/scatterlist.h>
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  6
  7/* Bit fields in CTRLR0 */
  8#define SPI_DFS_OFFSET			0
  9
 10#define SPI_FRF_OFFSET			4
 11#define SPI_FRF_SPI			0x0
 12#define SPI_FRF_SSP			0x1
 13#define SPI_FRF_MICROWIRE		0x2
 14#define SPI_FRF_RESV			0x3
 15
 16#define SPI_MODE_OFFSET			6
 17#define SPI_SCPH_OFFSET			6
 18#define SPI_SCOL_OFFSET			7
 19
 20#define SPI_TMOD_OFFSET			8
 21#define SPI_TMOD_MASK			(0x3 << SPI_TMOD_OFFSET)
 22#define	SPI_TMOD_TR			0x0		/* xmit & recv */
 23#define SPI_TMOD_TO			0x1		/* xmit only */
 24#define SPI_TMOD_RO			0x2		/* recv only */
 25#define SPI_TMOD_EPROMREAD		0x3		/* eeprom read mode */
 26
 27#define SPI_SLVOE_OFFSET		10
 28#define SPI_SRL_OFFSET			11
 29#define SPI_CFS_OFFSET			12
 30
 31/* Bit fields in SR, 7 bits */
 32#define SR_MASK				0x7f		/* cover 7 bits */
 33#define SR_BUSY				(1 << 0)
 34#define SR_TF_NOT_FULL			(1 << 1)
 35#define SR_TF_EMPT			(1 << 2)
 36#define SR_RF_NOT_EMPT			(1 << 3)
 37#define SR_RF_FULL			(1 << 4)
 38#define SR_TX_ERR			(1 << 5)
 39#define SR_DCOL				(1 << 6)
 40
 41/* Bit fields in ISR, IMR, RISR, 7 bits */
 42#define SPI_INT_TXEI			(1 << 0)
 43#define SPI_INT_TXOI			(1 << 1)
 44#define SPI_INT_RXUI			(1 << 2)
 45#define SPI_INT_RXOI			(1 << 3)
 46#define SPI_INT_RXFI			(1 << 4)
 47#define SPI_INT_MSTI			(1 << 5)
 48
 
 
 
 
 49/* TX RX interrupt level threshold, max can be 256 */
 50#define SPI_INT_THRESHOLD		32
 51
 52enum dw_ssi_type {
 53	SSI_MOTO_SPI = 0,
 54	SSI_TI_SSP,
 55	SSI_NS_MICROWIRE,
 56};
 57
 58struct dw_spi_reg {
 59	u32	ctrl0;
 60	u32	ctrl1;
 61	u32	ssienr;
 62	u32	mwcr;
 63	u32	ser;
 64	u32	baudr;
 65	u32	txfltr;
 66	u32	rxfltr;
 67	u32	txflr;
 68	u32	rxflr;
 69	u32	sr;
 70	u32	imr;
 71	u32	isr;
 72	u32	risr;
 73	u32	txoicr;
 74	u32	rxoicr;
 75	u32	rxuicr;
 76	u32	msticr;
 77	u32	icr;
 78	u32	dmacr;
 79	u32	dmatdlr;
 80	u32	dmardlr;
 81	u32	idr;
 82	u32	version;
 83	u32	dr;		/* Currently oper as 32 bits,
 84				though only low 16 bits matters */
 85} __packed;
 86
 87struct dw_spi;
 88struct dw_spi_dma_ops {
 89	int (*dma_init)(struct dw_spi *dws);
 90	void (*dma_exit)(struct dw_spi *dws);
 91	int (*dma_transfer)(struct dw_spi *dws, int cs_change);
 
 
 
 
 92};
 93
 94struct dw_spi {
 95	struct spi_master	*master;
 96	struct spi_device	*cur_dev;
 97	struct device		*parent_dev;
 98	enum dw_ssi_type	type;
 99	char			name[16];
100
101	void __iomem		*regs;
102	unsigned long		paddr;
103	u32			iolen;
104	int			irq;
105	u32			fifo_len;	/* depth of the FIFO buffer */
106	u32			max_freq;	/* max bus freq supported */
107
 
108	u16			bus_num;
109	u16			num_cs;		/* supported slave numbers */
110
111	/* Driver message queue */
112	struct workqueue_struct	*workqueue;
113	struct work_struct	pump_messages;
114	spinlock_t		lock;
115	struct list_head	queue;
116	int			busy;
117	int			run;
118
119	/* Message Transfer pump */
120	struct tasklet_struct	pump_transfers;
121
122	/* Current message transfer state info */
123	struct spi_message	*cur_msg;
124	struct spi_transfer	*cur_transfer;
125	struct chip_data	*cur_chip;
126	struct chip_data	*prev_chip;
127	size_t			len;
128	void			*tx;
129	void			*tx_end;
130	void			*rx;
131	void			*rx_end;
132	int			dma_mapped;
133	dma_addr_t		rx_dma;
134	dma_addr_t		tx_dma;
135	size_t			rx_map_len;
136	size_t			tx_map_len;
137	u8			n_bytes;	/* current is a 1/2 bytes op */
138	u8			max_bits_per_word;	/* maxim is 16b */
139	u32			dma_width;
140	int			cs_change;
141	irqreturn_t		(*transfer_handler)(struct dw_spi *dws);
142	void			(*cs_control)(u32 command);
143
144	/* Dma info */
145	int			dma_inited;
146	struct dma_chan		*txchan;
147	struct scatterlist	tx_sgl;
148	struct dma_chan		*rxchan;
149	struct scatterlist	rx_sgl;
150	int			dma_chan_done;
151	struct device		*dma_dev;
152	dma_addr_t		dma_addr; /* phy address of the Data register */
153	struct dw_spi_dma_ops	*dma_ops;
154	void			*dma_priv; /* platform relate info */
155	struct pci_dev		*dmac;
156
157	/* Bus interface info */
158	void			*priv;
159#ifdef CONFIG_DEBUG_FS
160	struct dentry *debugfs;
161#endif
162};
163
164#define dw_readl(dw, name) \
165	__raw_readl(&(((struct dw_spi_reg *)dw->regs)->name))
166#define dw_writel(dw, name, val) \
167	__raw_writel((val), &(((struct dw_spi_reg *)dw->regs)->name))
168#define dw_readw(dw, name) \
169	__raw_readw(&(((struct dw_spi_reg *)dw->regs)->name))
170#define dw_writew(dw, name, val) \
171	__raw_writew((val), &(((struct dw_spi_reg *)dw->regs)->name))
172
173static inline void spi_enable_chip(struct dw_spi *dws, int enable)
174{
175	dw_writel(dws, ssienr, (enable ? 1 : 0));
176}
177
178static inline void spi_set_clk(struct dw_spi *dws, u16 div)
179{
180	dw_writel(dws, baudr, div);
181}
182
183static inline void spi_chip_sel(struct dw_spi *dws, u16 cs)
184{
185	if (cs > dws->num_cs)
186		return;
187
188	if (dws->cs_control)
189		dws->cs_control(1);
 
 
 
 
 
 
 
 
190
191	dw_writel(dws, ser, 1 << cs);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
192}
193
194/* Disable IRQ bits */
195static inline void spi_mask_intr(struct dw_spi *dws, u32 mask)
196{
197	u32 new_mask;
198
199	new_mask = dw_readl(dws, imr) & ~mask;
200	dw_writel(dws, imr, new_mask);
201}
202
203/* Enable IRQ bits */
204static inline void spi_umask_intr(struct dw_spi *dws, u32 mask)
205{
206	u32 new_mask;
207
208	new_mask = dw_readl(dws, imr) | mask;
209	dw_writel(dws, imr, new_mask);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
210}
211
212/*
213 * Each SPI slave device to work with dw_api controller should
214 * has such a structure claiming its working mode (PIO/DMA etc),
215 * which can be save in the "controller_data" member of the
216 * struct spi_device
217 */
218struct dw_spi_chip {
219	u8 poll_mode;	/* 0 for contoller polling mode */
220	u8 type;	/* SPI/SSP/Micrwire */
221	u8 enable_dma;
222	void (*cs_control)(u32 command);
223};
224
225extern int dw_spi_add_host(struct dw_spi *dws);
226extern void dw_spi_remove_host(struct dw_spi *dws);
227extern int dw_spi_suspend_host(struct dw_spi *dws);
228extern int dw_spi_resume_host(struct dw_spi *dws);
229extern void dw_spi_xfer_done(struct dw_spi *dws);
230
231/* platform related setup */
232extern int dw_spi_mid_init(struct dw_spi *dws); /* Intel MID platforms */
233#endif /* DW_SPI_HEADER_H */
v4.17
  1/* SPDX-License-Identifier: GPL-2.0 */
  2#ifndef DW_SPI_HEADER_H
  3#define DW_SPI_HEADER_H
  4
  5#include <linux/io.h>
  6#include <linux/scatterlist.h>
  7#include <linux/gpio.h>
  8
  9/* Register offsets */
 10#define DW_SPI_CTRL0			0x00
 11#define DW_SPI_CTRL1			0x04
 12#define DW_SPI_SSIENR			0x08
 13#define DW_SPI_MWCR			0x0c
 14#define DW_SPI_SER			0x10
 15#define DW_SPI_BAUDR			0x14
 16#define DW_SPI_TXFLTR			0x18
 17#define DW_SPI_RXFLTR			0x1c
 18#define DW_SPI_TXFLR			0x20
 19#define DW_SPI_RXFLR			0x24
 20#define DW_SPI_SR			0x28
 21#define DW_SPI_IMR			0x2c
 22#define DW_SPI_ISR			0x30
 23#define DW_SPI_RISR			0x34
 24#define DW_SPI_TXOICR			0x38
 25#define DW_SPI_RXOICR			0x3c
 26#define DW_SPI_RXUICR			0x40
 27#define DW_SPI_MSTICR			0x44
 28#define DW_SPI_ICR			0x48
 29#define DW_SPI_DMACR			0x4c
 30#define DW_SPI_DMATDLR			0x50
 31#define DW_SPI_DMARDLR			0x54
 32#define DW_SPI_IDR			0x58
 33#define DW_SPI_VERSION			0x5c
 34#define DW_SPI_DR			0x60
 35
 36/* Bit fields in CTRLR0 */
 37#define SPI_DFS_OFFSET			0
 38
 39#define SPI_FRF_OFFSET			4
 40#define SPI_FRF_SPI			0x0
 41#define SPI_FRF_SSP			0x1
 42#define SPI_FRF_MICROWIRE		0x2
 43#define SPI_FRF_RESV			0x3
 44
 45#define SPI_MODE_OFFSET			6
 46#define SPI_SCPH_OFFSET			6
 47#define SPI_SCOL_OFFSET			7
 48
 49#define SPI_TMOD_OFFSET			8
 50#define SPI_TMOD_MASK			(0x3 << SPI_TMOD_OFFSET)
 51#define	SPI_TMOD_TR			0x0		/* xmit & recv */
 52#define SPI_TMOD_TO			0x1		/* xmit only */
 53#define SPI_TMOD_RO			0x2		/* recv only */
 54#define SPI_TMOD_EPROMREAD		0x3		/* eeprom read mode */
 55
 56#define SPI_SLVOE_OFFSET		10
 57#define SPI_SRL_OFFSET			11
 58#define SPI_CFS_OFFSET			12
 59
 60/* Bit fields in SR, 7 bits */
 61#define SR_MASK				0x7f		/* cover 7 bits */
 62#define SR_BUSY				(1 << 0)
 63#define SR_TF_NOT_FULL			(1 << 1)
 64#define SR_TF_EMPT			(1 << 2)
 65#define SR_RF_NOT_EMPT			(1 << 3)
 66#define SR_RF_FULL			(1 << 4)
 67#define SR_TX_ERR			(1 << 5)
 68#define SR_DCOL				(1 << 6)
 69
 70/* Bit fields in ISR, IMR, RISR, 7 bits */
 71#define SPI_INT_TXEI			(1 << 0)
 72#define SPI_INT_TXOI			(1 << 1)
 73#define SPI_INT_RXUI			(1 << 2)
 74#define SPI_INT_RXOI			(1 << 3)
 75#define SPI_INT_RXFI			(1 << 4)
 76#define SPI_INT_MSTI			(1 << 5)
 77
 78/* Bit fields in DMACR */
 79#define SPI_DMA_RDMAE			(1 << 0)
 80#define SPI_DMA_TDMAE			(1 << 1)
 81
 82/* TX RX interrupt level threshold, max can be 256 */
 83#define SPI_INT_THRESHOLD		32
 84
 85enum dw_ssi_type {
 86	SSI_MOTO_SPI = 0,
 87	SSI_TI_SSP,
 88	SSI_NS_MICROWIRE,
 89};
 90
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 91struct dw_spi;
 92struct dw_spi_dma_ops {
 93	int (*dma_init)(struct dw_spi *dws);
 94	void (*dma_exit)(struct dw_spi *dws);
 95	int (*dma_setup)(struct dw_spi *dws, struct spi_transfer *xfer);
 96	bool (*can_dma)(struct spi_controller *master, struct spi_device *spi,
 97			struct spi_transfer *xfer);
 98	int (*dma_transfer)(struct dw_spi *dws, struct spi_transfer *xfer);
 99	void (*dma_stop)(struct dw_spi *dws);
100};
101
102struct dw_spi {
103	struct spi_controller	*master;
 
 
104	enum dw_ssi_type	type;
 
105
106	void __iomem		*regs;
107	unsigned long		paddr;
 
108	int			irq;
109	u32			fifo_len;	/* depth of the FIFO buffer */
110	u32			max_freq;	/* max bus freq supported */
111
112	u32			reg_io_width;	/* DR I/O width in bytes */
113	u16			bus_num;
114	u16			num_cs;		/* supported slave numbers */
115
 
 
 
 
 
 
 
 
 
 
 
116	/* Current message transfer state info */
 
 
 
 
117	size_t			len;
118	void			*tx;
119	void			*tx_end;
120	void			*rx;
121	void			*rx_end;
122	int			dma_mapped;
 
 
 
 
123	u8			n_bytes;	/* current is a 1/2 bytes op */
 
124	u32			dma_width;
 
125	irqreturn_t		(*transfer_handler)(struct dw_spi *dws);
126	u32			current_freq;	/* frequency in hz */
127
128	/* DMA info */
129	int			dma_inited;
130	struct dma_chan		*txchan;
 
131	struct dma_chan		*rxchan;
132	unsigned long		dma_chan_busy;
 
 
133	dma_addr_t		dma_addr; /* phy address of the Data register */
134	const struct dw_spi_dma_ops *dma_ops;
135	void			*dma_tx;
136	void			*dma_rx;
137
138	/* Bus interface info */
139	void			*priv;
140#ifdef CONFIG_DEBUG_FS
141	struct dentry *debugfs;
142#endif
143};
144
145static inline u32 dw_readl(struct dw_spi *dws, u32 offset)
146{
147	return __raw_readl(dws->regs + offset);
148}
 
 
 
 
149
150static inline u16 dw_readw(struct dw_spi *dws, u32 offset)
151{
152	return __raw_readw(dws->regs + offset);
153}
154
155static inline void dw_writel(struct dw_spi *dws, u32 offset, u32 val)
156{
157	__raw_writel(val, dws->regs + offset);
158}
159
160static inline void dw_writew(struct dw_spi *dws, u32 offset, u16 val)
161{
162	__raw_writew(val, dws->regs + offset);
163}
164
165static inline u32 dw_read_io_reg(struct dw_spi *dws, u32 offset)
166{
167	switch (dws->reg_io_width) {
168	case 2:
169		return dw_readw(dws, offset);
170	case 4:
171	default:
172		return dw_readl(dws, offset);
173	}
174}
175
176static inline void dw_write_io_reg(struct dw_spi *dws, u32 offset, u32 val)
177{
178	switch (dws->reg_io_width) {
179	case 2:
180		dw_writew(dws, offset, val);
181		break;
182	case 4:
183	default:
184		dw_writel(dws, offset, val);
185		break;
186	}
187}
188
189static inline void spi_enable_chip(struct dw_spi *dws, int enable)
190{
191	dw_writel(dws, DW_SPI_SSIENR, (enable ? 1 : 0));
192}
193
194static inline void spi_set_clk(struct dw_spi *dws, u16 div)
195{
196	dw_writel(dws, DW_SPI_BAUDR, div);
197}
198
199/* Disable IRQ bits */
200static inline void spi_mask_intr(struct dw_spi *dws, u32 mask)
201{
202	u32 new_mask;
203
204	new_mask = dw_readl(dws, DW_SPI_IMR) & ~mask;
205	dw_writel(dws, DW_SPI_IMR, new_mask);
206}
207
208/* Enable IRQ bits */
209static inline void spi_umask_intr(struct dw_spi *dws, u32 mask)
210{
211	u32 new_mask;
212
213	new_mask = dw_readl(dws, DW_SPI_IMR) | mask;
214	dw_writel(dws, DW_SPI_IMR, new_mask);
215}
216
217/*
218 * This does disable the SPI controller, interrupts, and re-enable the
219 * controller back. Transmit and receive FIFO buffers are cleared when the
220 * device is disabled.
221 */
222static inline void spi_reset_chip(struct dw_spi *dws)
223{
224	spi_enable_chip(dws, 0);
225	spi_mask_intr(dws, 0xff);
226	spi_enable_chip(dws, 1);
227}
228
229static inline void spi_shutdown_chip(struct dw_spi *dws)
230{
231	spi_enable_chip(dws, 0);
232	spi_set_clk(dws, 0);
233}
234
235/*
236 * Each SPI slave device to work with dw_api controller should
237 * has such a structure claiming its working mode (poll or PIO/DMA),
238 * which can be save in the "controller_data" member of the
239 * struct spi_device.
240 */
241struct dw_spi_chip {
242	u8 poll_mode;	/* 1 for controller polling mode */
243	u8 type;	/* SPI/SSP/MicroWire */
 
244	void (*cs_control)(u32 command);
245};
246
247extern int dw_spi_add_host(struct device *dev, struct dw_spi *dws);
248extern void dw_spi_remove_host(struct dw_spi *dws);
249extern int dw_spi_suspend_host(struct dw_spi *dws);
250extern int dw_spi_resume_host(struct dw_spi *dws);
 
251
252/* platform related setup */
253extern int dw_spi_mid_init(struct dw_spi *dws); /* Intel MID platforms */
254#endif /* DW_SPI_HEADER_H */