Linux Audio

Check our new training course

Loading...
v3.1
   1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
   2 */
   3/*
   4 *
   5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
   6 * All Rights Reserved.
   7 *
   8 * Permission is hereby granted, free of charge, to any person obtaining a
   9 * copy of this software and associated documentation files (the
  10 * "Software"), to deal in the Software without restriction, including
  11 * without limitation the rights to use, copy, modify, merge, publish,
  12 * distribute, sub license, and/or sell copies of the Software, and to
  13 * permit persons to whom the Software is furnished to do so, subject to
  14 * the following conditions:
  15 *
  16 * The above copyright notice and this permission notice (including the
  17 * next paragraph) shall be included in all copies or substantial portions
  18 * of the Software.
  19 *
  20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27 *
  28 */
  29
  30#ifndef _I915_DRV_H_
  31#define _I915_DRV_H_
  32
  33#include "i915_reg.h"
  34#include "intel_bios.h"
  35#include "intel_ringbuffer.h"
  36#include <linux/io-mapping.h>
  37#include <linux/i2c.h>
  38#include <drm/intel-gtt.h>
  39#include <linux/backlight.h>
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  40
  41/* General customization:
  42 */
  43
  44#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."
  45
  46#define DRIVER_NAME		"i915"
  47#define DRIVER_DESC		"Intel Graphics"
  48#define DRIVER_DATE		"20080730"
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  49
  50enum pipe {
 
  51	PIPE_A = 0,
  52	PIPE_B,
  53	PIPE_C,
  54	I915_MAX_PIPES
 
  55};
  56#define pipe_name(p) ((p) + 'A')
  57
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  58enum plane {
  59	PLANE_A = 0,
  60	PLANE_B,
  61	PLANE_C,
 
 
  62};
  63#define plane_name(p) ((p) + 'A')
  64
  65#define I915_GEM_GPU_DOMAINS	(~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  66
  67#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  68
  69/* Interface history:
  70 *
  71 * 1.1: Original.
  72 * 1.2: Add Power Management
  73 * 1.3: Add vblank support
  74 * 1.4: Fix cmdbuffer path, add heap destroy
  75 * 1.5: Add vblank pipe configuration
  76 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  77 *      - Support vertical blank on secondary display pipe
  78 */
  79#define DRIVER_MAJOR		1
  80#define DRIVER_MINOR		6
  81#define DRIVER_PATCHLEVEL	0
  82
  83#define WATCH_COHERENCY	0
  84#define WATCH_LISTS	0
  85
  86#define I915_GEM_PHYS_CURSOR_0 1
  87#define I915_GEM_PHYS_CURSOR_1 2
  88#define I915_GEM_PHYS_OVERLAY_REGS 3
  89#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  90
  91struct drm_i915_gem_phys_object {
  92	int id;
  93	struct page **page_list;
  94	drm_dma_handle_t *handle;
  95	struct drm_i915_gem_object *cur_obj;
  96};
  97
  98struct mem_block {
  99	struct mem_block *next;
 100	struct mem_block *prev;
 101	int start;
 102	int size;
 103	struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
 104};
 105
 106struct opregion_header;
 107struct opregion_acpi;
 108struct opregion_swsci;
 109struct opregion_asle;
 110
 111struct intel_opregion {
 112	struct opregion_header *header;
 113	struct opregion_acpi *acpi;
 114	struct opregion_swsci *swsci;
 
 
 115	struct opregion_asle *asle;
 116	void *vbt;
 117	u32 __iomem *lid_state;
 
 
 
 118};
 119#define OPREGION_SIZE            (8*1024)
 120
 121struct intel_overlay;
 122struct intel_overlay_error_state;
 123
 124struct drm_i915_master_private {
 125	drm_local_map_t *sarea;
 126	struct _drm_i915_sarea *sarea_priv;
 127};
 128#define I915_FENCE_REG_NONE -1
 129
 130struct drm_i915_fence_reg {
 131	struct list_head lru_list;
 132	struct drm_i915_gem_object *obj;
 133	uint32_t setup_seqno;
 134};
 135
 136struct sdvo_device_mapping {
 137	u8 initialized;
 138	u8 dvo_port;
 139	u8 slave_addr;
 140	u8 dvo_wiring;
 141	u8 i2c_pin;
 142	u8 i2c_speed;
 143	u8 ddc_pin;
 144};
 145
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 146struct intel_display_error_state;
 147
 148struct drm_i915_error_state {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 149	u32 eir;
 150	u32 pgtbl_er;
 151	u32 pipestat[I915_MAX_PIPES];
 152	u32 ipeir;
 153	u32 ipehr;
 154	u32 instdone;
 155	u32 acthd;
 156	u32 error; /* gen6+ */
 157	u32 bcs_acthd; /* gen6+ blt engine */
 158	u32 bcs_ipehr;
 159	u32 bcs_ipeir;
 160	u32 bcs_instdone;
 161	u32 bcs_seqno;
 162	u32 vcs_acthd; /* gen6+ bsd engine */
 163	u32 vcs_ipehr;
 164	u32 vcs_ipeir;
 165	u32 vcs_instdone;
 166	u32 vcs_seqno;
 167	u32 instpm;
 168	u32 instps;
 169	u32 instdone1;
 170	u32 seqno;
 171	u64 bbaddr;
 172	u64 fence[16];
 173	struct timeval time;
 174	struct drm_i915_error_object {
 175		int page_count;
 176		u32 gtt_offset;
 177		u32 *pages[0];
 178	} *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 179	struct drm_i915_error_buffer {
 180		u32 size;
 181		u32 name;
 182		u32 seqno;
 183		u32 gtt_offset;
 184		u32 read_domains;
 185		u32 write_domain;
 186		s32 fence_reg:5;
 187		s32 pinned:2;
 188		u32 tiling:2;
 189		u32 dirty:1;
 190		u32 purgeable:1;
 191		u32 ring:4;
 192		u32 cache_level:2;
 193	} *active_bo, *pinned_bo;
 194	u32 active_bo_count, pinned_bo_count;
 195	struct intel_overlay_error_state *overlay;
 196	struct intel_display_error_state *display;
 197};
 198
 199struct drm_i915_display_funcs {
 200	void (*dpms)(struct drm_crtc *crtc, int mode);
 201	bool (*fbc_enabled)(struct drm_device *dev);
 202	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
 203	void (*disable_fbc)(struct drm_device *dev);
 204	int (*get_display_clock_speed)(struct drm_device *dev);
 205	int (*get_fifo_size)(struct drm_device *dev, int plane);
 206	void (*update_wm)(struct drm_device *dev);
 207	int (*crtc_mode_set)(struct drm_crtc *crtc,
 208			     struct drm_display_mode *mode,
 209			     struct drm_display_mode *adjusted_mode,
 210			     int x, int y,
 211			     struct drm_framebuffer *old_fb);
 212	void (*fdi_link_train)(struct drm_crtc *crtc);
 213	void (*init_clock_gating)(struct drm_device *dev);
 214	void (*init_pch_clock_gating)(struct drm_device *dev);
 215	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
 216			  struct drm_framebuffer *fb,
 217			  struct drm_i915_gem_object *obj);
 218	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
 219			    int x, int y);
 220	/* clock updates for mode set */
 221	/* cursor updates */
 222	/* render clock increase/decrease */
 223	/* display clock increase/decrease */
 224	/* pll clock increase/decrease */
 225};
 226
 227struct intel_device_info {
 228	u8 gen;
 229	u8 is_mobile : 1;
 230	u8 is_i85x : 1;
 231	u8 is_i915g : 1;
 232	u8 is_i945gm : 1;
 233	u8 is_g33 : 1;
 234	u8 need_gfx_hws : 1;
 235	u8 is_g4x : 1;
 236	u8 is_pineview : 1;
 237	u8 is_broadwater : 1;
 238	u8 is_crestline : 1;
 239	u8 is_ivybridge : 1;
 240	u8 has_fbc : 1;
 241	u8 has_pipe_cxsr : 1;
 242	u8 has_hotplug : 1;
 243	u8 cursor_needs_physical : 1;
 244	u8 has_overlay : 1;
 245	u8 overlay_needs_physical : 1;
 246	u8 supports_tv : 1;
 247	u8 has_bsd_ring : 1;
 248	u8 has_blt_ring : 1;
 249};
 250
 251enum no_fbc_reason {
 252	FBC_NO_OUTPUT, /* no outputs enabled to compress */
 253	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
 254	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
 255	FBC_MODE_TOO_LARGE, /* mode too large for compression */
 256	FBC_BAD_PLANE, /* fbc not supported on plane */
 257	FBC_NOT_TILED, /* buffer not tiled */
 258	FBC_MULTIPLE_PIPES, /* more than one pipe active */
 259	FBC_MODULE_PARAM,
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 260};
 261
 262enum intel_pch {
 
 263	PCH_IBX,	/* Ibexpeak PCH */
 264	PCH_CPT,	/* Cougarpoint PCH */
 
 
 
 
 
 
 
 
 
 265};
 266
 267#define QUIRK_PIPEA_FORCE (1<<0)
 268#define QUIRK_LVDS_SSC_DISABLE (1<<1)
 
 
 
 
 269
 270struct intel_fbdev;
 271struct intel_fbc_work;
 272
 273typedef struct drm_i915_private {
 274	struct drm_device *dev;
 
 
 
 
 
 
 
 275
 276	const struct intel_device_info *info;
 
 
 
 
 
 
 
 
 
 
 
 277
 278	int has_gem;
 279	int relative_constants_mode;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 280
 281	void __iomem *regs;
 282	u32 gt_fifo_count;
 
 
 
 283
 284	struct intel_gmbus {
 285		struct i2c_adapter adapter;
 286		struct i2c_adapter *force_bit;
 287		u32 reg0;
 288	} *gmbus;
 
 
 
 289
 290	struct pci_dev *bridge_dev;
 291	struct intel_ring_buffer ring[I915_NUM_RINGS];
 292	uint32_t next_seqno;
 293
 294	drm_dma_handle_t *status_page_dmah;
 295	uint32_t counter;
 296	drm_local_map_t hws_map;
 297	struct drm_i915_gem_object *pwrctx;
 298	struct drm_i915_gem_object *renderctx;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 299
 300	struct resource mch_res;
 
 301
 302	unsigned int cpp;
 303	int back_offset;
 304	int front_offset;
 305	int current_page;
 306	int page_flipping;
 
 
 
 307
 308	atomic_t irq_received;
 
 309
 310	/* protects the irq masks */
 311	spinlock_t irq_lock;
 312	/** Cached value of IMR to avoid reads in updating the bitfield */
 313	u32 pipestat[2];
 314	u32 irq_mask;
 315	u32 gt_irq_mask;
 316	u32 pch_irq_mask;
 317
 318	u32 hotplug_supported_mask;
 319	struct work_struct hotplug_work;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 320
 321	int tex_lru_log_granularity;
 322	int allow_batchbuffer;
 323	struct mem_block *agp_heap;
 324	unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
 325	int vblank_pipe;
 326	int num_pipe;
 327
 
 328	/* For hangcheck timer */
 329#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
 330	struct timer_list hangcheck_timer;
 331	int hangcheck_count;
 332	uint32_t last_acthd;
 333	uint32_t last_instdone;
 334	uint32_t last_instdone1;
 335
 336	unsigned long cfb_size;
 337	unsigned int cfb_fb;
 338	enum plane cfb_plane;
 339	int cfb_y;
 340	struct intel_fbc_work *fbc_work;
 341
 342	struct intel_opregion opregion;
 343
 344	/* overlay */
 345	struct intel_overlay *overlay;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 346
 347	/* LVDS info */
 348	int backlight_level;  /* restore backlight to this value */
 349	bool backlight_enabled;
 350	struct drm_display_mode *panel_fixed_mode;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 351	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
 352	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
 353
 354	/* Feature bits from the VBIOS */
 355	unsigned int int_tv_support:1;
 356	unsigned int lvds_dither:1;
 357	unsigned int lvds_vbt:1;
 358	unsigned int int_crt_support:1;
 359	unsigned int lvds_use_ssc:1;
 
 
 
 360	int lvds_ssc_freq;
 
 
 
 
 361	struct {
 362		int rate;
 363		int lanes;
 364		int preemphasis;
 365		int vswing;
 366
 367		bool initialized;
 368		bool support;
 369		int bpp;
 370		struct edp_power_seq pps;
 371	} edp;
 372	bool no_aux_handshake;
 373
 374	struct notifier_block lid_notifier;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 375
 376	int crt_ddc_pin;
 377	struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
 378	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
 379	int num_fence_regs; /* 8 on pre-965, 16 otherwise */
 380
 381	unsigned int fsb_freq, mem_freq, is_ddr3;
 
 382
 383	spinlock_t error_lock;
 384	struct drm_i915_error_state *first_error;
 385	struct work_struct error_work;
 386	struct completion error_completion;
 387	struct workqueue_struct *wq;
 388
 389	/* Display functions */
 390	struct drm_i915_display_funcs display;
 
 
 391
 392	/* PCH chipset type */
 393	enum intel_pch pch_type;
 
 
 
 
 
 394
 395	unsigned long quirks;
 
 
 
 
 
 
 
 396
 397	/* Register state */
 398	bool modeset_on_lid;
 399	u8 saveLBB;
 400	u32 saveDSPACNTR;
 401	u32 saveDSPBCNTR;
 402	u32 saveDSPARB;
 403	u32 saveHWS;
 404	u32 savePIPEACONF;
 405	u32 savePIPEBCONF;
 406	u32 savePIPEASRC;
 407	u32 savePIPEBSRC;
 408	u32 saveFPA0;
 409	u32 saveFPA1;
 410	u32 saveDPLL_A;
 411	u32 saveDPLL_A_MD;
 412	u32 saveHTOTAL_A;
 413	u32 saveHBLANK_A;
 414	u32 saveHSYNC_A;
 415	u32 saveVTOTAL_A;
 416	u32 saveVBLANK_A;
 417	u32 saveVSYNC_A;
 418	u32 saveBCLRPAT_A;
 419	u32 saveTRANSACONF;
 420	u32 saveTRANS_HTOTAL_A;
 421	u32 saveTRANS_HBLANK_A;
 422	u32 saveTRANS_HSYNC_A;
 423	u32 saveTRANS_VTOTAL_A;
 424	u32 saveTRANS_VBLANK_A;
 425	u32 saveTRANS_VSYNC_A;
 426	u32 savePIPEASTAT;
 427	u32 saveDSPASTRIDE;
 428	u32 saveDSPASIZE;
 429	u32 saveDSPAPOS;
 430	u32 saveDSPAADDR;
 431	u32 saveDSPASURF;
 432	u32 saveDSPATILEOFF;
 433	u32 savePFIT_PGM_RATIOS;
 434	u32 saveBLC_HIST_CTL;
 435	u32 saveBLC_PWM_CTL;
 436	u32 saveBLC_PWM_CTL2;
 437	u32 saveBLC_CPU_PWM_CTL;
 438	u32 saveBLC_CPU_PWM_CTL2;
 439	u32 saveFPB0;
 440	u32 saveFPB1;
 441	u32 saveDPLL_B;
 442	u32 saveDPLL_B_MD;
 443	u32 saveHTOTAL_B;
 444	u32 saveHBLANK_B;
 445	u32 saveHSYNC_B;
 446	u32 saveVTOTAL_B;
 447	u32 saveVBLANK_B;
 448	u32 saveVSYNC_B;
 449	u32 saveBCLRPAT_B;
 450	u32 saveTRANSBCONF;
 451	u32 saveTRANS_HTOTAL_B;
 452	u32 saveTRANS_HBLANK_B;
 453	u32 saveTRANS_HSYNC_B;
 454	u32 saveTRANS_VTOTAL_B;
 455	u32 saveTRANS_VBLANK_B;
 456	u32 saveTRANS_VSYNC_B;
 457	u32 savePIPEBSTAT;
 458	u32 saveDSPBSTRIDE;
 459	u32 saveDSPBSIZE;
 460	u32 saveDSPBPOS;
 461	u32 saveDSPBADDR;
 462	u32 saveDSPBSURF;
 463	u32 saveDSPBTILEOFF;
 464	u32 saveVGA0;
 465	u32 saveVGA1;
 466	u32 saveVGA_PD;
 467	u32 saveVGACNTRL;
 468	u32 saveADPA;
 469	u32 saveLVDS;
 470	u32 savePP_ON_DELAYS;
 471	u32 savePP_OFF_DELAYS;
 472	u32 saveDVOA;
 473	u32 saveDVOB;
 474	u32 saveDVOC;
 475	u32 savePP_ON;
 476	u32 savePP_OFF;
 477	u32 savePP_CONTROL;
 478	u32 savePP_DIVISOR;
 479	u32 savePFIT_CONTROL;
 480	u32 save_palette_a[256];
 481	u32 save_palette_b[256];
 482	u32 saveDPFC_CB_BASE;
 483	u32 saveFBC_CFB_BASE;
 484	u32 saveFBC_LL_BASE;
 485	u32 saveFBC_CONTROL;
 486	u32 saveFBC_CONTROL2;
 487	u32 saveIER;
 488	u32 saveIIR;
 489	u32 saveIMR;
 490	u32 saveDEIER;
 491	u32 saveDEIMR;
 492	u32 saveGTIER;
 493	u32 saveGTIMR;
 494	u32 saveFDI_RXA_IMR;
 495	u32 saveFDI_RXB_IMR;
 496	u32 saveCACHE_MODE_0;
 497	u32 saveMI_ARB_STATE;
 498	u32 saveSWF0[16];
 499	u32 saveSWF1[16];
 500	u32 saveSWF2[3];
 501	u8 saveMSR;
 502	u8 saveSR[8];
 503	u8 saveGR[25];
 504	u8 saveAR_INDEX;
 505	u8 saveAR[21];
 506	u8 saveDACMASK;
 507	u8 saveCR[37];
 508	uint64_t saveFENCE[16];
 509	u32 saveCURACNTR;
 510	u32 saveCURAPOS;
 511	u32 saveCURABASE;
 512	u32 saveCURBCNTR;
 513	u32 saveCURBPOS;
 514	u32 saveCURBBASE;
 515	u32 saveCURSIZE;
 516	u32 saveDP_B;
 517	u32 saveDP_C;
 518	u32 saveDP_D;
 519	u32 savePIPEA_GMCH_DATA_M;
 520	u32 savePIPEB_GMCH_DATA_M;
 521	u32 savePIPEA_GMCH_DATA_N;
 522	u32 savePIPEB_GMCH_DATA_N;
 523	u32 savePIPEA_DP_LINK_M;
 524	u32 savePIPEB_DP_LINK_M;
 525	u32 savePIPEA_DP_LINK_N;
 526	u32 savePIPEB_DP_LINK_N;
 527	u32 saveFDI_RXA_CTL;
 528	u32 saveFDI_TXA_CTL;
 529	u32 saveFDI_RXB_CTL;
 530	u32 saveFDI_TXB_CTL;
 531	u32 savePFA_CTL_1;
 532	u32 savePFB_CTL_1;
 533	u32 savePFA_WIN_SZ;
 534	u32 savePFB_WIN_SZ;
 535	u32 savePFA_WIN_POS;
 536	u32 savePFB_WIN_POS;
 537	u32 savePCH_DREF_CONTROL;
 538	u32 saveDISP_ARB_CTL;
 539	u32 savePIPEA_DATA_M1;
 540	u32 savePIPEA_DATA_N1;
 541	u32 savePIPEA_LINK_M1;
 542	u32 savePIPEA_LINK_N1;
 543	u32 savePIPEB_DATA_M1;
 544	u32 savePIPEB_DATA_N1;
 545	u32 savePIPEB_LINK_M1;
 546	u32 savePIPEB_LINK_N1;
 547	u32 saveMCHBAR_RENDER_STANDBY;
 548	u32 savePCH_PORT_HOTPLUG;
 549
 
 
 
 
 
 
 
 
 550	struct {
 551		/** Bridge to intel-gtt-ko */
 552		const struct intel_gtt *gtt;
 553		/** Memory allocator for GTT stolen memory */
 554		struct drm_mm stolen;
 555		/** Memory allocator for GTT */
 556		struct drm_mm gtt_space;
 557		/** List of all objects in gtt_space. Used to restore gtt
 558		 * mappings on resume */
 559		struct list_head gtt_list;
 560
 561		/** Usable portion of the GTT for GEM */
 562		unsigned long gtt_start;
 563		unsigned long gtt_mappable_end;
 564		unsigned long gtt_end;
 565
 566		struct io_mapping *gtt_mapping;
 567		int gtt_mtrr;
 
 568
 569		struct shrinker inactive_shrinker;
 
 
 
 570
 571		/**
 572		 * List of objects currently involved in rendering.
 573		 *
 574		 * Includes buffers having the contents of their GPU caches
 575		 * flushed, not necessarily primitives.  last_rendering_seqno
 576		 * represents when the rendering involved will be completed.
 577		 *
 578		 * A reference is held on the buffer while on this list.
 579		 */
 580		struct list_head active_list;
 581
 582		/**
 583		 * List of objects which are not in the ringbuffer but which
 584		 * still have a write_domain which needs to be flushed before
 585		 * unbinding.
 586		 *
 587		 * last_rendering_seqno is 0 while an object is in this list.
 588		 *
 589		 * A reference is held on the buffer while on this list.
 590		 */
 591		struct list_head flushing_list;
 592
 593		/**
 594		 * LRU list of objects which are not in the ringbuffer and
 595		 * are ready to unbind, but are still in the GTT.
 596		 *
 597		 * last_rendering_seqno is 0 while an object is in this list.
 598		 *
 599		 * A reference is not held on the buffer while on this list,
 600		 * as merely being GTT-bound shouldn't prevent its being
 601		 * freed, and we'll pull it off the list in the free path.
 602		 */
 603		struct list_head inactive_list;
 604
 605		/**
 606		 * LRU list of objects which are not in the ringbuffer but
 607		 * are still pinned in the GTT.
 608		 */
 609		struct list_head pinned_list;
 610
 611		/** LRU list of objects with fence regs on them. */
 612		struct list_head fence_list;
 
 
 
 613
 614		/**
 615		 * List of objects currently pending being freed.
 616		 *
 617		 * These objects are no longer in use, but due to a signal
 618		 * we were prevented from freeing them at the appointed time.
 619		 */
 620		struct list_head deferred_free_list;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 621
 622		/**
 623		 * We leave the user IRQ off as much as possible,
 624		 * but this means that requests will finish and never
 625		 * be retired once the system goes idle. Set a timer to
 626		 * fire periodically while the ring is running. When it
 627		 * fires, go retire requests.
 628		 */
 629		struct delayed_work retire_work;
 
 
 
 
 
 
 630
 631		/**
 632		 * Are we in a non-interruptible section of code like
 633		 * modesetting?
 634		 */
 635		bool interruptible;
 636
 637		/**
 638		 * Flag if the X Server, and thus DRM, is not currently in
 639		 * control of the device.
 640		 *
 641		 * This is set between LeaveVT and EnterVT.  It needs to be
 642		 * replaced with a semaphore.  It also needs to be
 643		 * transitioned away from for kernel modesetting.
 644		 */
 645		int suspended;
 646
 647		/**
 648		 * Flag if the hardware appears to be wedged.
 649		 *
 650		 * This is set when attempts to idle the device timeout.
 651		 * It prevents command submission from occurring and makes
 652		 * every pending request fail
 653		 */
 654		atomic_t wedged;
 655
 656		/** Bit 6 swizzling required for X tiling */
 657		uint32_t bit_6_swizzle_x;
 658		/** Bit 6 swizzling required for Y tiling */
 659		uint32_t bit_6_swizzle_y;
 660
 661		/* storage for physical objects */
 662		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
 663
 664		/* accounting, useful for userland debugging */
 665		size_t gtt_total;
 666		size_t mappable_gtt_total;
 667		size_t object_memory;
 668		u32 object_count;
 669	} mm;
 670	struct sdvo_device_mapping sdvo_mappings[2];
 671	/* indicate whether the LVDS_BORDER should be enabled or not */
 672	unsigned int lvds_border_bits;
 673	/* Panel fitter placement and size for Ironlake+ */
 674	u32 pch_pf_pos, pch_pf_size;
 675	int panel_t3, panel_t12;
 676
 677	struct drm_crtc *plane_to_crtc_mapping[2];
 678	struct drm_crtc *pipe_to_crtc_mapping[2];
 679	wait_queue_head_t pending_flip_queue;
 680	bool flip_pending_is_done;
 
 
 681
 682	/* Reclocking support */
 683	bool render_reclock_avail;
 684	bool lvds_downclock_avail;
 685	/* indicates the reduced downclock for LVDS*/
 686	int lvds_downclock;
 687	struct work_struct idle_work;
 688	struct timer_list idle_timer;
 689	bool busy;
 690	u16 orig_clock;
 691	int child_dev_num;
 692	struct child_device_config *child_dev;
 693	struct drm_connector *int_lvds_connector;
 694	struct drm_connector *int_edp_connector;
 695
 696	bool mchbar_need_disable;
 
 
 
 
 697
 698	struct work_struct rps_work;
 699	spinlock_t rps_lock;
 700	u32 pm_iir;
 701
 702	u8 cur_delay;
 703	u8 min_delay;
 704	u8 max_delay;
 705	u8 fmax;
 706	u8 fstart;
 
 707
 708	u64 last_count1;
 709	unsigned long last_time1;
 710	u64 last_count2;
 711	struct timespec last_time2;
 712	unsigned long gfx_power;
 713	int c_m;
 714	int r_t;
 715	u8 corr;
 716	spinlock_t *mchdev_lock;
 717
 718	enum no_fbc_reason no_fbc_reason;
 
 
 
 719
 720	struct drm_mm_node *compressed_fb;
 721	struct drm_mm_node *compressed_llb;
 722
 723	unsigned long last_gpu_reset;
 724
 725	/* list of fbdev register on this device */
 726	struct intel_fbdev *fbdev;
 727
 728	struct backlight_device *backlight;
 729
 730	struct drm_property *broadcast_rgb_property;
 731	struct drm_property *force_audio_property;
 732
 733	atomic_t forcewake_count;
 734} drm_i915_private_t;
 735
 736enum i915_cache_level {
 737	I915_CACHE_NONE,
 738	I915_CACHE_LLC,
 739	I915_CACHE_LLC_MLC, /* gen6+ */
 740};
 741
 742struct drm_i915_gem_object {
 743	struct drm_gem_object base;
 744
 745	/** Current space allocated to this object in the GTT, if any. */
 746	struct drm_mm_node *gtt_space;
 747	struct list_head gtt_list;
 748
 749	/** This object's place on the active/flushing/inactive lists */
 750	struct list_head ring_list;
 751	struct list_head mm_list;
 752	/** This object's place on GPU write list */
 753	struct list_head gpu_write_list;
 754	/** This object's place in the batchbuffer or on the eviction list */
 755	struct list_head exec_list;
 756
 757	/**
 758	 * This is set if the object is on the active or flushing lists
 759	 * (has pending rendering), and is not set if it's on inactive (ready
 760	 * to be unbound).
 761	 */
 762	unsigned int active : 1;
 763
 764	/**
 765	 * This is set if the object has been written to since last bound
 766	 * to the GTT
 767	 */
 768	unsigned int dirty : 1;
 769
 770	/**
 771	 * This is set if the object has been written to since the last
 772	 * GPU flush.
 773	 */
 774	unsigned int pending_gpu_write : 1;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 775
 776	/**
 777	 * Fence register bits (if any) for this object.  Will be set
 778	 * as needed when mapped into the GTT.
 779	 * Protected by dev->struct_mutex.
 780	 *
 781	 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
 
 
 782	 */
 783	signed int fence_reg : 5;
 784
 785	/**
 786	 * Advice: are the backing pages purgeable?
 787	 */
 788	unsigned int madv : 2;
 789
 790	/**
 791	 * Current tiling mode for the object.
 792	 */
 793	unsigned int tiling_mode : 2;
 794	unsigned int tiling_changed : 1;
 795
 796	/** How many users have pinned this object in GTT space. The following
 797	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
 798	 * (via user_pin_count), execbuffer (objects are not allowed multiple
 799	 * times for the same batchbuffer), and the framebuffer code. When
 800	 * switching/pageflipping, the framebuffer code has at most two buffers
 801	 * pinned per crtc.
 802	 *
 803	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
 804	 * bits with absolutely no headroom. So use 4 bits. */
 805	unsigned int pin_count : 4;
 806#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
 807
 808	/**
 809	 * Is the object at the current location in the gtt mappable and
 810	 * fenceable? Used to avoid costly recalculations.
 
 
 
 
 
 
 
 
 
 
 
 
 811	 */
 812	unsigned int map_and_fenceable : 1;
 
 813
 814	/**
 815	 * Whether the current gtt mapping needs to be mappable (and isn't just
 816	 * mappable by accident). Track pin and fault separate for a more
 817	 * accurate mappable working set.
 818	 */
 819	unsigned int fault_mappable : 1;
 820	unsigned int pin_mappable : 1;
 
 
 
 
 
 
 
 821
 822	/*
 823	 * Is the GPU currently using a fence to access this buffer,
 
 
 824	 */
 825	unsigned int pending_fenced_gpu_access:1;
 826	unsigned int fenced_gpu_access:1;
 827
 828	unsigned int cache_level:2;
 
 829
 830	struct page **pages;
 831
 832	/**
 833	 * DMAR support
 834	 */
 835	struct scatterlist *sg_list;
 836	int num_sg;
 837
 838	/**
 839	 * Used for performing relocations during execbuffer insertion.
 840	 */
 841	struct hlist_node exec_node;
 842	unsigned long exec_handle;
 843	struct drm_i915_gem_exec_object2 *exec_entry;
 844
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 845	/**
 846	 * Current offset of the object in GTT space.
 847	 *
 848	 * This is the same as gtt_space->start
 849	 */
 850	uint32_t gtt_offset;
 851
 852	/** Breadcrumb of last rendering to the buffer. */
 853	uint32_t last_rendering_seqno;
 854	struct intel_ring_buffer *ring;
 855
 856	/** Breadcrumb of last fenced GPU access to the buffer. */
 857	uint32_t last_fenced_seqno;
 858	struct intel_ring_buffer *last_fenced_ring;
 859
 860	/** Current tiling stride for the object, if it's tiled. */
 861	uint32_t stride;
 
 
 
 
 
 
 
 862
 863	/** Record of address bit 17 of each page at last unbind. */
 864	unsigned long *bit_17;
 
 
 
 
 
 
 
 
 
 865
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 866
 867	/**
 868	 * If present, while GEM_DOMAIN_CPU is in the read domain this array
 869	 * flags which individual pages are valid.
 870	 */
 871	uint8_t *page_cpu_valid;
 
 
 
 
 
 
 
 
 
 
 872
 873	/** User space pin count and filp owning the pin */
 874	uint32_t user_pin_count;
 875	struct drm_file *pin_filp;
 
 
 
 
 876
 877	/** for phy allocated objects */
 878	struct drm_i915_gem_phys_object *phys_obj;
 879
 880	/**
 881	 * Number of crtcs where this object is currently the fb, but
 882	 * will be page flipped away on the next vblank.  When it
 883	 * reaches 0, dev_priv->pending_flip_queue will be woken up.
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 884	 */
 885	atomic_t pending_flip;
 886};
 887
 888#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
 
 
 
 889
 890/**
 891 * Request queue structure.
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 892 *
 893 * The request queue allows us to note sequence numbers that have been emitted
 894 * and may be associated with active buffers to be retired.
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 895 *
 896 * By keeping this list, we can avoid having to do questionable
 897 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 898 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 899 */
 900struct drm_i915_gem_request {
 901	/** On Which ring this request was generated */
 902	struct intel_ring_buffer *ring;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 903
 904	/** GEM sequence number associated with this request. */
 905	uint32_t seqno;
 
 
 
 
 
 
 
 906
 907	/** Time at which this request was emitted, in jiffies. */
 908	unsigned long emitted_jiffies;
 
 
 
 
 
 
 
 
 
 909
 910	/** global list entry for this request */
 911	struct list_head list;
 
 
 
 
 
 
 
 
 
 
 
 
 912
 913	struct drm_i915_file_private *file_priv;
 914	/** file_priv list entry for this request */
 915	struct list_head client_list;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 916};
 917
 918struct drm_i915_file_private {
 919	struct {
 920		struct spinlock lock;
 921		struct list_head request_list;
 922	} mm;
 
 
 
 
 
 923};
 924
 925#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 926
 927#define IS_I830(dev)		((dev)->pci_device == 0x3577)
 928#define IS_845G(dev)		((dev)->pci_device == 0x2562)
 929#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
 930#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
 931#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
 932#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
 933#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
 934#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
 935#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
 936#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
 937#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
 938#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
 939#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
 940#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
 941#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
 942#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
 943#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
 944#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
 945#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
 946#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
 947
 948/*
 949 * The genX designation typically refers to the render engine, so render
 950 * capability related checks should use IS_GEN, while display and other checks
 951 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 952 * chips, etc.).
 953 */
 954#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
 955#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
 956#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
 957#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
 958#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
 959#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
 960
 961#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
 962#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
 963#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 964
 965#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
 966#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)
 
 
 
 
 
 
 967
 968/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 969 * rows, which changed the alignment requirements and fence programming.
 970 */
 971#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
 972						      IS_I915GM(dev)))
 973#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
 974#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
 975#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
 976#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
 977#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
 978#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
 979/* dsparb controlled by hw only */
 980#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
 981
 982#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
 983#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
 984#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
 985
 986#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
 987#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
 988
 989#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
 990#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
 991#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 992
 993#include "i915_trace.h"
 994
 995extern struct drm_ioctl_desc i915_ioctls[];
 996extern int i915_max_ioctl;
 997extern unsigned int i915_fbpercrtc __always_unused;
 998extern int i915_panel_ignore_lid __read_mostly;
 999extern unsigned int i915_powersave __read_mostly;
1000extern unsigned int i915_semaphores __read_mostly;
1001extern unsigned int i915_lvds_downclock __read_mostly;
1002extern unsigned int i915_panel_use_ssc __read_mostly;
1003extern int i915_vbt_sdvo_panel_type __read_mostly;
1004extern unsigned int i915_enable_rc6 __read_mostly;
1005extern unsigned int i915_enable_fbc __read_mostly;
1006extern bool i915_enable_hangcheck __read_mostly;
1007
1008extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1009extern int i915_resume(struct drm_device *dev);
1010extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1011extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1012
1013				/* i915_dma.c */
1014extern void i915_kernel_lost_context(struct drm_device * dev);
1015extern int i915_driver_load(struct drm_device *, unsigned long flags);
1016extern int i915_driver_unload(struct drm_device *);
1017extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1018extern void i915_driver_lastclose(struct drm_device * dev);
1019extern void i915_driver_preclose(struct drm_device *dev,
1020				 struct drm_file *file_priv);
1021extern void i915_driver_postclose(struct drm_device *dev,
1022				  struct drm_file *file_priv);
1023extern int i915_driver_device_is_agp(struct drm_device * dev);
1024extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1025			      unsigned long arg);
1026extern int i915_emit_box(struct drm_device *dev,
1027			 struct drm_clip_rect *box,
1028			 int DR1, int DR4);
1029extern int i915_reset(struct drm_device *dev, u8 flags);
 
 
 
 
 
 
 
 
 
 
1030extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1031extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1032extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1033extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
 
1034
 
 
 
 
 
 
 
 
 
1035
1036/* i915_irq.c */
1037void i915_hangcheck_elapsed(unsigned long data);
1038void i915_handle_error(struct drm_device *dev, bool wedged);
1039extern int i915_irq_emit(struct drm_device *dev, void *data,
1040			 struct drm_file *file_priv);
1041extern int i915_irq_wait(struct drm_device *dev, void *data,
1042			 struct drm_file *file_priv);
1043
1044extern void intel_irq_init(struct drm_device *dev);
 
1045
1046extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1047				struct drm_file *file_priv);
1048extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1049				struct drm_file *file_priv);
1050extern int i915_vblank_swap(struct drm_device *dev, void *data,
1051			    struct drm_file *file_priv);
1052
1053void
1054i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
 
 
1055
1056void
1057i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1058
1059void intel_enable_asle (struct drm_device *dev);
 
 
 
1060
1061#ifdef CONFIG_DEBUG_FS
1062extern void i915_destroy_error_state(struct drm_device *dev);
1063#else
1064#define i915_destroy_error_state(x)
1065#endif
1066
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1067
1068/* i915_mem.c */
1069extern int i915_mem_alloc(struct drm_device *dev, void *data,
1070			  struct drm_file *file_priv);
1071extern int i915_mem_free(struct drm_device *dev, void *data,
1072			 struct drm_file *file_priv);
1073extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1074			      struct drm_file *file_priv);
1075extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1076				 struct drm_file *file_priv);
1077extern void i915_mem_takedown(struct mem_block **heap);
1078extern void i915_mem_release(struct drm_device * dev,
1079			     struct drm_file *file_priv, struct mem_block *heap);
1080/* i915_gem.c */
1081int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1082			struct drm_file *file_priv);
1083int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1084			  struct drm_file *file_priv);
1085int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1086			 struct drm_file *file_priv);
1087int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1088			  struct drm_file *file_priv);
1089int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1090			struct drm_file *file_priv);
1091int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1092			struct drm_file *file_priv);
1093int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1094			      struct drm_file *file_priv);
1095int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1096			     struct drm_file *file_priv);
1097int i915_gem_execbuffer(struct drm_device *dev, void *data,
1098			struct drm_file *file_priv);
1099int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1100			 struct drm_file *file_priv);
1101int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1102		       struct drm_file *file_priv);
1103int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1104			 struct drm_file *file_priv);
1105int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1106			struct drm_file *file_priv);
 
 
 
 
1107int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1108			    struct drm_file *file_priv);
1109int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1110			   struct drm_file *file_priv);
1111int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1112			   struct drm_file *file_priv);
1113int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1114			   struct drm_file *file_priv);
1115int i915_gem_set_tiling(struct drm_device *dev, void *data,
1116			struct drm_file *file_priv);
1117int i915_gem_get_tiling(struct drm_device *dev, void *data,
1118			struct drm_file *file_priv);
 
 
 
1119int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1120				struct drm_file *file_priv);
1121void i915_gem_load(struct drm_device *dev);
1122int i915_gem_init_object(struct drm_gem_object *obj);
1123int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
1124				     uint32_t invalidate_domains,
1125				     uint32_t flush_domains);
1126struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1127						  size_t size);
 
 
 
 
 
 
 
 
 
 
1128void i915_gem_free_object(struct drm_gem_object *obj);
1129int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1130				     uint32_t alignment,
1131				     bool map_and_fenceable);
1132void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1133int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
 
 
 
 
1134void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1135void i915_gem_lastclose(struct drm_device *dev);
1136
1137int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1138int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
1139void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1140				    struct intel_ring_buffer *ring,
1141				    u32 seqno);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1142
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1143int i915_gem_dumb_create(struct drm_file *file_priv,
1144			 struct drm_device *dev,
1145			 struct drm_mode_create_dumb *args);
1146int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1147		      uint32_t handle, uint64_t *offset);
1148int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1149			  uint32_t handle);			  
1150/**
1151 * Returns true if seq1 is later than seq2.
1152 */
1153static inline bool
1154i915_seqno_passed(uint32_t seq1, uint32_t seq2)
 
 
 
 
 
 
 
 
 
 
 
 
1155{
1156	return (int32_t)(seq1 - seq2) >= 0;
1157}
1158
1159static inline u32
1160i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1161{
1162	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1163	return ring->outstanding_lazy_request = dev_priv->next_seqno;
1164}
1165
1166int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
1167					   struct intel_ring_buffer *pipelined);
1168int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1169
1170void i915_gem_retire_requests(struct drm_device *dev);
1171void i915_gem_reset(struct drm_device *dev);
1172void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1173int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1174					    uint32_t read_domains,
1175					    uint32_t write_domain);
1176int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1177int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
1178void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1179void i915_gem_do_init(struct drm_device *dev,
1180		      unsigned long start,
1181		      unsigned long mappable_end,
1182		      unsigned long end);
1183int __must_check i915_gpu_idle(struct drm_device *dev);
1184int __must_check i915_gem_idle(struct drm_device *dev);
1185int __must_check i915_add_request(struct intel_ring_buffer *ring,
1186				  struct drm_file *file,
1187				  struct drm_i915_gem_request *request);
1188int __must_check i915_wait_request(struct intel_ring_buffer *ring,
1189				   uint32_t seqno);
1190int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
 
 
 
 
 
 
 
 
 
1191int __must_check
1192i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1193				  bool write);
1194int __must_check
 
 
1195i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1196				     u32 alignment,
1197				     struct intel_ring_buffer *pipelined);
1198int i915_gem_attach_phys_object(struct drm_device *dev,
1199				struct drm_i915_gem_object *obj,
1200				int id,
1201				int align);
1202void i915_gem_detach_phys_object(struct drm_device *dev,
1203				 struct drm_i915_gem_object *obj);
1204void i915_gem_free_all_phys_object(struct drm_device *dev);
1205void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1206
1207uint32_t
1208i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1209				    uint32_t size,
1210				    int tiling_mode);
1211
1212int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1213				    enum i915_cache_level cache_level);
1214
1215/* i915_gem_gtt.c */
1216void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1217int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
1218void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
1219				enum i915_cache_level cache_level);
1220void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1221
1222/* i915_gem_evict.c */
1223int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1224					  unsigned alignment, bool mappable);
1225int __must_check i915_gem_evict_everything(struct drm_device *dev,
1226					   bool purgeable_only);
1227int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1228					 bool purgeable_only);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1229
1230/* i915_gem_tiling.c */
1231void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1232void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1233void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1234
1235/* i915_gem_debug.c */
1236void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1237			  const char *where, uint32_t mark);
1238#if WATCH_LISTS
1239int i915_verify_lists(struct drm_device *dev);
 
 
 
 
 
1240#else
1241#define i915_verify_lists(dev) 0
 
 
 
 
1242#endif
1243void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1244				     int handle);
1245void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1246			  const char *where, uint32_t mark);
1247
1248/* i915_debugfs.c */
1249int i915_debugfs_init(struct drm_minor *minor);
1250void i915_debugfs_cleanup(struct drm_minor *minor);
1251
1252/* i915_suspend.c */
1253extern int i915_save_state(struct drm_device *dev);
1254extern int i915_restore_state(struct drm_device *dev);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1255
1256/* i915_suspend.c */
1257extern int i915_save_state(struct drm_device *dev);
1258extern int i915_restore_state(struct drm_device *dev);
1259
 
 
 
 
1260/* intel_i2c.c */
1261extern int intel_setup_gmbus(struct drm_device *dev);
1262extern void intel_teardown_gmbus(struct drm_device *dev);
 
 
 
 
 
1263extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1264extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1265extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1266{
1267	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1268}
1269extern void intel_i2c_reset(struct drm_device *dev);
1270
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1271/* intel_opregion.c */
1272extern int intel_opregion_setup(struct drm_device *dev);
1273#ifdef CONFIG_ACPI
1274extern void intel_opregion_init(struct drm_device *dev);
1275extern void intel_opregion_fini(struct drm_device *dev);
1276extern void intel_opregion_asle_intr(struct drm_device *dev);
1277extern void intel_opregion_gse_intr(struct drm_device *dev);
1278extern void intel_opregion_enable_asle(struct drm_device *dev);
 
 
 
 
1279#else
1280static inline void intel_opregion_init(struct drm_device *dev) { return; }
1281static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1282static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1283static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1284static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1285#endif
1286
1287/* intel_acpi.c */
1288#ifdef CONFIG_ACPI
1289extern void intel_register_dsm_handler(void);
1290extern void intel_unregister_dsm_handler(void);
1291#else
1292static inline void intel_register_dsm_handler(void) { return; }
1293static inline void intel_unregister_dsm_handler(void) { return; }
1294#endif /* CONFIG_ACPI */
1295
 
 
 
 
 
 
 
 
 
 
1296/* modesetting */
1297extern void intel_modeset_init(struct drm_device *dev);
 
1298extern void intel_modeset_gem_init(struct drm_device *dev);
1299extern void intel_modeset_cleanup(struct drm_device *dev);
1300extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1301extern bool intel_fbc_enabled(struct drm_device *dev);
1302extern void intel_disable_fbc(struct drm_device *dev);
1303extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1304extern void ironlake_enable_rc6(struct drm_device *dev);
1305extern void gen6_set_rps(struct drm_device *dev, u8 val);
1306extern void intel_detect_pch (struct drm_device *dev);
1307extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
 
 
 
 
1308
1309/* overlay */
1310#ifdef CONFIG_DEBUG_FS
1311extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1312extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1313
1314extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1315extern void intel_display_print_error_state(struct seq_file *m,
1316					    struct drm_device *dev,
 
 
 
 
 
 
 
1317					    struct intel_display_error_state *error);
1318#endif
1319
1320#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1321
1322#define BEGIN_LP_RING(n) \
1323	intel_ring_begin(LP_RING(dev_priv), (n))
 
 
 
 
 
 
 
1324
1325#define OUT_RING(x) \
1326	intel_ring_emit(LP_RING(dev_priv), x)
1327
1328#define ADVANCE_LP_RING() \
1329	intel_ring_advance(LP_RING(dev_priv))
 
 
 
 
1330
1331/**
1332 * Lock test for when it's just for synchronization of ring access.
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1333 *
1334 * In that case, we don't need to do it when GEM is initialized as nobody else
1335 * has access to the ring.
 
 
 
 
 
 
 
 
 
 
 
 
1336 */
1337#define RING_LOCK_TEST_WITH_RETURN(dev, file) do {			\
1338	if (LP_RING(dev->dev_private)->obj == NULL)			\
1339		LOCK_TEST_WITH_RETURN(dev, file);			\
1340} while (0)
1341
1342/* On SNB platform, before reading ring registers forcewake bit
1343 * must be set to prevent GT core from power down and stale values being
1344 * returned.
1345 */
1346void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1347void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1348void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1349
1350/* We give fast paths for the really cool registers */
1351#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1352	(((dev_priv)->info->gen >= 6) && \
1353	((reg) < 0x40000) && \
1354	((reg) != FORCEWAKE))
1355
1356#define __i915_read(x, y) \
1357static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1358	u##x val = 0; \
1359	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1360		gen6_gt_force_wake_get(dev_priv); \
1361		val = read##y(dev_priv->regs + reg); \
1362		gen6_gt_force_wake_put(dev_priv); \
1363	} else { \
1364		val = read##y(dev_priv->regs + reg); \
1365	} \
1366	trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1367	return val; \
1368}
1369
1370__i915_read(8, b)
1371__i915_read(16, w)
1372__i915_read(32, l)
1373__i915_read(64, q)
1374#undef __i915_read
1375
1376#define __i915_write(x, y) \
1377static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1378	trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1379	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1380		__gen6_gt_wait_for_fifo(dev_priv); \
1381	} \
1382	write##y(val, dev_priv->regs + reg); \
1383}
1384__i915_write(8, b)
1385__i915_write(16, w)
1386__i915_write(32, l)
1387__i915_write(64, q)
1388#undef __i915_write
1389
1390#define I915_READ8(reg)		i915_read8(dev_priv, (reg))
1391#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val))
1392
1393#define I915_READ16(reg)	i915_read16(dev_priv, (reg))
1394#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val))
1395#define I915_READ16_NOTRACE(reg)	readw(dev_priv->regs + (reg))
1396#define I915_WRITE16_NOTRACE(reg, val)	writew(val, dev_priv->regs + (reg))
1397
1398#define I915_READ(reg)		i915_read32(dev_priv, (reg))
1399#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val))
1400#define I915_READ_NOTRACE(reg)		readl(dev_priv->regs + (reg))
1401#define I915_WRITE_NOTRACE(reg, val)	writel(val, dev_priv->regs + (reg))
1402
1403#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val))
1404#define I915_READ64(reg)	i915_read64(dev_priv, (reg))
 
 
 
 
 
 
 
1405
1406#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
1407#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1408
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1409
1410#endif
v4.10.11
   1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
   2 */
   3/*
   4 *
   5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
   6 * All Rights Reserved.
   7 *
   8 * Permission is hereby granted, free of charge, to any person obtaining a
   9 * copy of this software and associated documentation files (the
  10 * "Software"), to deal in the Software without restriction, including
  11 * without limitation the rights to use, copy, modify, merge, publish,
  12 * distribute, sub license, and/or sell copies of the Software, and to
  13 * permit persons to whom the Software is furnished to do so, subject to
  14 * the following conditions:
  15 *
  16 * The above copyright notice and this permission notice (including the
  17 * next paragraph) shall be included in all copies or substantial portions
  18 * of the Software.
  19 *
  20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27 *
  28 */
  29
  30#ifndef _I915_DRV_H_
  31#define _I915_DRV_H_
  32
  33#include <uapi/drm/i915_drm.h>
  34#include <uapi/drm/drm_fourcc.h>
  35
  36#include <linux/io-mapping.h>
  37#include <linux/i2c.h>
  38#include <linux/i2c-algo-bit.h>
  39#include <linux/backlight.h>
  40#include <linux/hashtable.h>
  41#include <linux/intel-iommu.h>
  42#include <linux/kref.h>
  43#include <linux/pm_qos.h>
  44#include <linux/reservation.h>
  45#include <linux/shmem_fs.h>
  46
  47#include <drm/drmP.h>
  48#include <drm/intel-gtt.h>
  49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
  50#include <drm/drm_gem.h>
  51#include <drm/drm_auth.h>
  52
  53#include "i915_params.h"
  54#include "i915_reg.h"
  55
  56#include "intel_bios.h"
  57#include "intel_dpll_mgr.h"
  58#include "intel_guc.h"
  59#include "intel_lrc.h"
  60#include "intel_ringbuffer.h"
  61
  62#include "i915_gem.h"
  63#include "i915_gem_fence_reg.h"
  64#include "i915_gem_object.h"
  65#include "i915_gem_gtt.h"
  66#include "i915_gem_render_state.h"
  67#include "i915_gem_request.h"
  68#include "i915_gem_timeline.h"
  69
  70#include "i915_vma.h"
  71
  72#include "intel_gvt.h"
  73
  74/* General customization:
  75 */
  76
 
 
  77#define DRIVER_NAME		"i915"
  78#define DRIVER_DESC		"Intel Graphics"
  79#define DRIVER_DATE		"20161121"
  80#define DRIVER_TIMESTAMP	1479717903
  81
  82#undef WARN_ON
  83/* Many gcc seem to no see through this and fall over :( */
  84#if 0
  85#define WARN_ON(x) ({ \
  86	bool __i915_warn_cond = (x); \
  87	if (__builtin_constant_p(__i915_warn_cond)) \
  88		BUILD_BUG_ON(__i915_warn_cond); \
  89	WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
  90#else
  91#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
  92#endif
  93
  94#undef WARN_ON_ONCE
  95#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
  96
  97#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
  98			     (long) (x), __func__);
  99
 100/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
 101 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
 102 * which may not necessarily be a user visible problem.  This will either
 103 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
 104 * enable distros and users to tailor their preferred amount of i915 abrt
 105 * spam.
 106 */
 107#define I915_STATE_WARN(condition, format...) ({			\
 108	int __ret_warn_on = !!(condition);				\
 109	if (unlikely(__ret_warn_on))					\
 110		if (!WARN(i915.verbose_state_checks, format))		\
 111			DRM_ERROR(format);				\
 112	unlikely(__ret_warn_on);					\
 113})
 114
 115#define I915_STATE_WARN_ON(x)						\
 116	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
 117
 118bool __i915_inject_load_failure(const char *func, int line);
 119#define i915_inject_load_failure() \
 120	__i915_inject_load_failure(__func__, __LINE__)
 121
 122static inline const char *yesno(bool v)
 123{
 124	return v ? "yes" : "no";
 125}
 126
 127static inline const char *onoff(bool v)
 128{
 129	return v ? "on" : "off";
 130}
 131
 132static inline const char *enableddisabled(bool v)
 133{
 134	return v ? "enabled" : "disabled";
 135}
 136
 137enum pipe {
 138	INVALID_PIPE = -1,
 139	PIPE_A = 0,
 140	PIPE_B,
 141	PIPE_C,
 142	_PIPE_EDP,
 143	I915_MAX_PIPES = _PIPE_EDP
 144};
 145#define pipe_name(p) ((p) + 'A')
 146
 147enum transcoder {
 148	TRANSCODER_A = 0,
 149	TRANSCODER_B,
 150	TRANSCODER_C,
 151	TRANSCODER_EDP,
 152	TRANSCODER_DSI_A,
 153	TRANSCODER_DSI_C,
 154	I915_MAX_TRANSCODERS
 155};
 156
 157static inline const char *transcoder_name(enum transcoder transcoder)
 158{
 159	switch (transcoder) {
 160	case TRANSCODER_A:
 161		return "A";
 162	case TRANSCODER_B:
 163		return "B";
 164	case TRANSCODER_C:
 165		return "C";
 166	case TRANSCODER_EDP:
 167		return "EDP";
 168	case TRANSCODER_DSI_A:
 169		return "DSI A";
 170	case TRANSCODER_DSI_C:
 171		return "DSI C";
 172	default:
 173		return "<invalid>";
 174	}
 175}
 176
 177static inline bool transcoder_is_dsi(enum transcoder transcoder)
 178{
 179	return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
 180}
 181
 182/*
 183 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
 184 * number of planes per CRTC.  Not all platforms really have this many planes,
 185 * which means some arrays of size I915_MAX_PLANES may have unused entries
 186 * between the topmost sprite plane and the cursor plane.
 187 */
 188enum plane {
 189	PLANE_A = 0,
 190	PLANE_B,
 191	PLANE_C,
 192	PLANE_CURSOR,
 193	I915_MAX_PLANES,
 194};
 195#define plane_name(p) ((p) + 'A')
 196
 197#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
 198
 199enum port {
 200	PORT_NONE = -1,
 201	PORT_A = 0,
 202	PORT_B,
 203	PORT_C,
 204	PORT_D,
 205	PORT_E,
 206	I915_MAX_PORTS
 207};
 208#define port_name(p) ((p) + 'A')
 209
 210#define I915_NUM_PHYS_VLV 2
 211
 212enum dpio_channel {
 213	DPIO_CH0,
 214	DPIO_CH1
 215};
 216
 217enum dpio_phy {
 218	DPIO_PHY0,
 219	DPIO_PHY1
 220};
 221
 222enum intel_display_power_domain {
 223	POWER_DOMAIN_PIPE_A,
 224	POWER_DOMAIN_PIPE_B,
 225	POWER_DOMAIN_PIPE_C,
 226	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
 227	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
 228	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
 229	POWER_DOMAIN_TRANSCODER_A,
 230	POWER_DOMAIN_TRANSCODER_B,
 231	POWER_DOMAIN_TRANSCODER_C,
 232	POWER_DOMAIN_TRANSCODER_EDP,
 233	POWER_DOMAIN_TRANSCODER_DSI_A,
 234	POWER_DOMAIN_TRANSCODER_DSI_C,
 235	POWER_DOMAIN_PORT_DDI_A_LANES,
 236	POWER_DOMAIN_PORT_DDI_B_LANES,
 237	POWER_DOMAIN_PORT_DDI_C_LANES,
 238	POWER_DOMAIN_PORT_DDI_D_LANES,
 239	POWER_DOMAIN_PORT_DDI_E_LANES,
 240	POWER_DOMAIN_PORT_DSI,
 241	POWER_DOMAIN_PORT_CRT,
 242	POWER_DOMAIN_PORT_OTHER,
 243	POWER_DOMAIN_VGA,
 244	POWER_DOMAIN_AUDIO,
 245	POWER_DOMAIN_PLLS,
 246	POWER_DOMAIN_AUX_A,
 247	POWER_DOMAIN_AUX_B,
 248	POWER_DOMAIN_AUX_C,
 249	POWER_DOMAIN_AUX_D,
 250	POWER_DOMAIN_GMBUS,
 251	POWER_DOMAIN_MODESET,
 252	POWER_DOMAIN_INIT,
 253
 254	POWER_DOMAIN_NUM,
 255};
 256
 257#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
 258#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
 259		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
 260#define POWER_DOMAIN_TRANSCODER(tran) \
 261	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
 262	 (tran) + POWER_DOMAIN_TRANSCODER_A)
 263
 264enum hpd_pin {
 265	HPD_NONE = 0,
 266	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
 267	HPD_CRT,
 268	HPD_SDVO_B,
 269	HPD_SDVO_C,
 270	HPD_PORT_A,
 271	HPD_PORT_B,
 272	HPD_PORT_C,
 273	HPD_PORT_D,
 274	HPD_PORT_E,
 275	HPD_NUM_PINS
 276};
 277
 278#define for_each_hpd_pin(__pin) \
 279	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
 280
 281struct i915_hotplug {
 282	struct work_struct hotplug_work;
 283
 284	struct {
 285		unsigned long last_jiffies;
 286		int count;
 287		enum {
 288			HPD_ENABLED = 0,
 289			HPD_DISABLED = 1,
 290			HPD_MARK_DISABLED = 2
 291		} state;
 292	} stats[HPD_NUM_PINS];
 293	u32 event_bits;
 294	struct delayed_work reenable_work;
 295
 296	struct intel_digital_port *irq_port[I915_MAX_PORTS];
 297	u32 long_port_mask;
 298	u32 short_port_mask;
 299	struct work_struct dig_port_work;
 300
 301	struct work_struct poll_init_work;
 302	bool poll_enabled;
 303
 304	/*
 305	 * if we get a HPD irq from DP and a HPD irq from non-DP
 306	 * the non-DP HPD could block the workqueue on a mode config
 307	 * mutex getting, that userspace may have taken. However
 308	 * userspace is waiting on the DP workqueue to run which is
 309	 * blocked behind the non-DP one.
 310	 */
 311	struct workqueue_struct *dp_wq;
 312};
 313
 314#define I915_GEM_GPU_DOMAINS \
 315	(I915_GEM_DOMAIN_RENDER | \
 316	 I915_GEM_DOMAIN_SAMPLER | \
 317	 I915_GEM_DOMAIN_COMMAND | \
 318	 I915_GEM_DOMAIN_INSTRUCTION | \
 319	 I915_GEM_DOMAIN_VERTEX)
 320
 321#define for_each_pipe(__dev_priv, __p) \
 322	for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
 323#define for_each_pipe_masked(__dev_priv, __p, __mask) \
 324	for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
 325		for_each_if ((__mask) & (1 << (__p)))
 326#define for_each_universal_plane(__dev_priv, __pipe, __p)		\
 327	for ((__p) = 0;							\
 328	     (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1;	\
 329	     (__p)++)
 330#define for_each_sprite(__dev_priv, __p, __s)				\
 331	for ((__s) = 0;							\
 332	     (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)];	\
 333	     (__s)++)
 334
 335#define for_each_port_masked(__port, __ports_mask) \
 336	for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)	\
 337		for_each_if ((__ports_mask) & (1 << (__port)))
 338
 339#define for_each_crtc(dev, crtc) \
 340	list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
 341
 342#define for_each_intel_plane(dev, intel_plane) \
 343	list_for_each_entry(intel_plane,			\
 344			    &(dev)->mode_config.plane_list,	\
 345			    base.head)
 346
 347#define for_each_intel_plane_mask(dev, intel_plane, plane_mask)		\
 348	list_for_each_entry(intel_plane,				\
 349			    &(dev)->mode_config.plane_list,		\
 350			    base.head)					\
 351		for_each_if ((plane_mask) &				\
 352			     (1 << drm_plane_index(&intel_plane->base)))
 353
 354#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane)	\
 355	list_for_each_entry(intel_plane,				\
 356			    &(dev)->mode_config.plane_list,		\
 357			    base.head)					\
 358		for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
 359
 360#define for_each_intel_crtc(dev, intel_crtc)				\
 361	list_for_each_entry(intel_crtc,					\
 362			    &(dev)->mode_config.crtc_list,		\
 363			    base.head)
 364
 365#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask)		\
 366	list_for_each_entry(intel_crtc,					\
 367			    &(dev)->mode_config.crtc_list,		\
 368			    base.head)					\
 369		for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
 370
 371#define for_each_intel_encoder(dev, intel_encoder)		\
 372	list_for_each_entry(intel_encoder,			\
 373			    &(dev)->mode_config.encoder_list,	\
 374			    base.head)
 375
 376#define for_each_intel_connector(dev, intel_connector)		\
 377	list_for_each_entry(intel_connector,			\
 378			    &(dev)->mode_config.connector_list,	\
 379			    base.head)
 380
 381#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
 382	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
 383		for_each_if ((intel_encoder)->base.crtc == (__crtc))
 384
 385#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
 386	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
 387		for_each_if ((intel_connector)->base.encoder == (__encoder))
 388
 389#define for_each_power_domain(domain, mask)				\
 390	for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\
 391		for_each_if ((1 << (domain)) & (mask))
 392
 393struct drm_i915_private;
 394struct i915_mm_struct;
 395struct i915_mmu_object;
 396
 397struct drm_i915_file_private {
 398	struct drm_i915_private *dev_priv;
 399	struct drm_file *file;
 400
 401	struct {
 402		spinlock_t lock;
 403		struct list_head request_list;
 404/* 20ms is a fairly arbitrary limit (greater than the average frame time)
 405 * chosen to prevent the CPU getting more than a frame ahead of the GPU
 406 * (when using lax throttling for the frontbuffer). We also use it to
 407 * offer free GPU waitboosts for severely congested workloads.
 408 */
 409#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
 410	} mm;
 411	struct idr context_idr;
 412
 413	struct intel_rps_client {
 414		struct list_head link;
 415		unsigned boosts;
 416	} rps;
 417
 418	unsigned int bsd_engine;
 419};
 420
 421/* Used by dp and fdi links */
 422struct intel_link_m_n {
 423	uint32_t	tu;
 424	uint32_t	gmch_m;
 425	uint32_t	gmch_n;
 426	uint32_t	link_m;
 427	uint32_t	link_n;
 428};
 429
 430void intel_link_compute_m_n(int bpp, int nlanes,
 431			    int pixel_clock, int link_clock,
 432			    struct intel_link_m_n *m_n);
 433
 434/* Interface history:
 435 *
 436 * 1.1: Original.
 437 * 1.2: Add Power Management
 438 * 1.3: Add vblank support
 439 * 1.4: Fix cmdbuffer path, add heap destroy
 440 * 1.5: Add vblank pipe configuration
 441 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 442 *      - Support vertical blank on secondary display pipe
 443 */
 444#define DRIVER_MAJOR		1
 445#define DRIVER_MINOR		6
 446#define DRIVER_PATCHLEVEL	0
 447
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 448struct opregion_header;
 449struct opregion_acpi;
 450struct opregion_swsci;
 451struct opregion_asle;
 452
 453struct intel_opregion {
 454	struct opregion_header *header;
 455	struct opregion_acpi *acpi;
 456	struct opregion_swsci *swsci;
 457	u32 swsci_gbda_sub_functions;
 458	u32 swsci_sbcb_sub_functions;
 459	struct opregion_asle *asle;
 460	void *rvda;
 461	const void *vbt;
 462	u32 vbt_size;
 463	u32 *lid_state;
 464	struct work_struct asle_work;
 465};
 466#define OPREGION_SIZE            (8*1024)
 467
 468struct intel_overlay;
 469struct intel_overlay_error_state;
 470
 
 
 
 
 
 
 
 
 
 
 
 
 471struct sdvo_device_mapping {
 472	u8 initialized;
 473	u8 dvo_port;
 474	u8 slave_addr;
 475	u8 dvo_wiring;
 476	u8 i2c_pin;
 
 477	u8 ddc_pin;
 478};
 479
 480struct intel_connector;
 481struct intel_encoder;
 482struct intel_atomic_state;
 483struct intel_crtc_state;
 484struct intel_initial_plane_config;
 485struct intel_crtc;
 486struct intel_limit;
 487struct dpll;
 488
 489struct drm_i915_display_funcs {
 490	int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
 491	int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
 492	int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
 493	int (*compute_intermediate_wm)(struct drm_device *dev,
 494				       struct intel_crtc *intel_crtc,
 495				       struct intel_crtc_state *newstate);
 496	void (*initial_watermarks)(struct intel_atomic_state *state,
 497				   struct intel_crtc_state *cstate);
 498	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
 499					 struct intel_crtc_state *cstate);
 500	void (*optimize_watermarks)(struct intel_atomic_state *state,
 501				    struct intel_crtc_state *cstate);
 502	int (*compute_global_watermarks)(struct drm_atomic_state *state);
 503	void (*update_wm)(struct intel_crtc *crtc);
 504	int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
 505	void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
 506	/* Returns the active state of the crtc, and if the crtc is active,
 507	 * fills out the pipe-config with the hw state. */
 508	bool (*get_pipe_config)(struct intel_crtc *,
 509				struct intel_crtc_state *);
 510	void (*get_initial_plane_config)(struct intel_crtc *,
 511					 struct intel_initial_plane_config *);
 512	int (*crtc_compute_clock)(struct intel_crtc *crtc,
 513				  struct intel_crtc_state *crtc_state);
 514	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
 515			    struct drm_atomic_state *old_state);
 516	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
 517			     struct drm_atomic_state *old_state);
 518	void (*update_crtcs)(struct drm_atomic_state *state,
 519			     unsigned int *crtc_vblank_mask);
 520	void (*audio_codec_enable)(struct drm_connector *connector,
 521				   struct intel_encoder *encoder,
 522				   const struct drm_display_mode *adjusted_mode);
 523	void (*audio_codec_disable)(struct intel_encoder *encoder);
 524	void (*fdi_link_train)(struct drm_crtc *crtc);
 525	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
 526	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
 527			  struct drm_framebuffer *fb,
 528			  struct drm_i915_gem_object *obj,
 529			  struct drm_i915_gem_request *req,
 530			  uint32_t flags);
 531	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
 532	/* clock updates for mode set */
 533	/* cursor updates */
 534	/* render clock increase/decrease */
 535	/* display clock increase/decrease */
 536	/* pll clock increase/decrease */
 537
 538	void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
 539	void (*load_luts)(struct drm_crtc_state *crtc_state);
 540};
 541
 542enum forcewake_domain_id {
 543	FW_DOMAIN_ID_RENDER = 0,
 544	FW_DOMAIN_ID_BLITTER,
 545	FW_DOMAIN_ID_MEDIA,
 546
 547	FW_DOMAIN_ID_COUNT
 548};
 549
 550enum forcewake_domains {
 551	FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
 552	FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
 553	FORCEWAKE_MEDIA	= (1 << FW_DOMAIN_ID_MEDIA),
 554	FORCEWAKE_ALL = (FORCEWAKE_RENDER |
 555			 FORCEWAKE_BLITTER |
 556			 FORCEWAKE_MEDIA)
 557};
 558
 559#define FW_REG_READ  (1)
 560#define FW_REG_WRITE (2)
 561
 562enum decoupled_power_domain {
 563	GEN9_DECOUPLED_PD_BLITTER = 0,
 564	GEN9_DECOUPLED_PD_RENDER,
 565	GEN9_DECOUPLED_PD_MEDIA,
 566	GEN9_DECOUPLED_PD_ALL
 567};
 568
 569enum decoupled_ops {
 570	GEN9_DECOUPLED_OP_WRITE = 0,
 571	GEN9_DECOUPLED_OP_READ
 572};
 573
 574enum forcewake_domains
 575intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
 576			       i915_reg_t reg, unsigned int op);
 577
 578struct intel_uncore_funcs {
 579	void (*force_wake_get)(struct drm_i915_private *dev_priv,
 580							enum forcewake_domains domains);
 581	void (*force_wake_put)(struct drm_i915_private *dev_priv,
 582							enum forcewake_domains domains);
 583
 584	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
 585	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
 586	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
 587	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
 588
 589	void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
 590				uint8_t val, bool trace);
 591	void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
 592				uint16_t val, bool trace);
 593	void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
 594				uint32_t val, bool trace);
 595};
 596
 597struct intel_forcewake_range {
 598	u32 start;
 599	u32 end;
 600
 601	enum forcewake_domains domains;
 602};
 603
 604struct intel_uncore {
 605	spinlock_t lock; /** lock is also taken in irq contexts. */
 606
 607	const struct intel_forcewake_range *fw_domains_table;
 608	unsigned int fw_domains_table_entries;
 609
 610	struct intel_uncore_funcs funcs;
 611
 612	unsigned fifo_count;
 613
 614	enum forcewake_domains fw_domains;
 615	enum forcewake_domains fw_domains_active;
 616
 617	struct intel_uncore_forcewake_domain {
 618		struct drm_i915_private *i915;
 619		enum forcewake_domain_id id;
 620		enum forcewake_domains mask;
 621		unsigned wake_count;
 622		struct hrtimer timer;
 623		i915_reg_t reg_set;
 624		u32 val_set;
 625		u32 val_clear;
 626		i915_reg_t reg_ack;
 627		i915_reg_t reg_post;
 628		u32 val_reset;
 629	} fw_domain[FW_DOMAIN_ID_COUNT];
 630
 631	int unclaimed_mmio_check;
 632};
 633
 634/* Iterate over initialised fw domains */
 635#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
 636	for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
 637	     (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
 638	     (domain__)++) \
 639		for_each_if ((mask__) & (domain__)->mask)
 640
 641#define for_each_fw_domain(domain__, dev_priv__) \
 642	for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
 643
 644#define CSR_VERSION(major, minor)	((major) << 16 | (minor))
 645#define CSR_VERSION_MAJOR(version)	((version) >> 16)
 646#define CSR_VERSION_MINOR(version)	((version) & 0xffff)
 647
 648struct intel_csr {
 649	struct work_struct work;
 650	const char *fw_path;
 651	uint32_t *dmc_payload;
 652	uint32_t dmc_fw_size;
 653	uint32_t version;
 654	uint32_t mmio_count;
 655	i915_reg_t mmioaddr[8];
 656	uint32_t mmiodata[8];
 657	uint32_t dc_state;
 658	uint32_t allowed_dc_mask;
 659};
 660
 661#define DEV_INFO_FOR_EACH_FLAG(func) \
 662	/* Keep is_* in chronological order */ \
 663	func(is_mobile); \
 664	func(is_i85x); \
 665	func(is_i915g); \
 666	func(is_i945gm); \
 667	func(is_g33); \
 668	func(is_g4x); \
 669	func(is_pineview); \
 670	func(is_broadwater); \
 671	func(is_crestline); \
 672	func(is_ivybridge); \
 673	func(is_valleyview); \
 674	func(is_cherryview); \
 675	func(is_haswell); \
 676	func(is_broadwell); \
 677	func(is_skylake); \
 678	func(is_broxton); \
 679	func(is_kabylake); \
 680	func(is_alpha_support); \
 681	/* Keep has_* in alphabetical order */ \
 682	func(has_64bit_reloc); \
 683	func(has_csr); \
 684	func(has_ddi); \
 685	func(has_dp_mst); \
 686	func(has_fbc); \
 687	func(has_fpga_dbg); \
 688	func(has_gmbus_irq); \
 689	func(has_gmch_display); \
 690	func(has_guc); \
 691	func(has_hotplug); \
 692	func(has_hw_contexts); \
 693	func(has_l3_dpf); \
 694	func(has_llc); \
 695	func(has_logical_ring_contexts); \
 696	func(has_overlay); \
 697	func(has_pipe_cxsr); \
 698	func(has_pooled_eu); \
 699	func(has_psr); \
 700	func(has_rc6); \
 701	func(has_rc6p); \
 702	func(has_resource_streamer); \
 703	func(has_runtime_pm); \
 704	func(has_snoop); \
 705	func(cursor_needs_physical); \
 706	func(hws_needs_physical); \
 707	func(overlay_needs_physical); \
 708	func(supports_tv); \
 709	func(has_decoupled_mmio)
 710
 711struct sseu_dev_info {
 712	u8 slice_mask;
 713	u8 subslice_mask;
 714	u8 eu_total;
 715	u8 eu_per_subslice;
 716	u8 min_eu_in_pool;
 717	/* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
 718	u8 subslice_7eu[3];
 719	u8 has_slice_pg:1;
 720	u8 has_subslice_pg:1;
 721	u8 has_eu_pg:1;
 722};
 723
 724static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
 725{
 726	return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
 727}
 728
 729struct intel_device_info {
 730	u32 display_mmio_offset;
 731	u16 device_id;
 732	u8 num_pipes;
 733	u8 num_sprites[I915_MAX_PIPES];
 734	u8 gen;
 735	u16 gen_mask;
 736	u8 ring_mask; /* Rings supported by the HW */
 737	u8 num_rings;
 738#define DEFINE_FLAG(name) u8 name:1
 739	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
 740#undef DEFINE_FLAG
 741	u16 ddb_size; /* in blocks */
 742	/* Register offsets for the various display pipes and transcoders */
 743	int pipe_offsets[I915_MAX_TRANSCODERS];
 744	int trans_offsets[I915_MAX_TRANSCODERS];
 745	int palette_offsets[I915_MAX_PIPES];
 746	int cursor_offsets[I915_MAX_PIPES];
 747
 748	/* Slice/subslice/EU info */
 749	struct sseu_dev_info sseu;
 750
 751	struct color_luts {
 752		u16 degamma_lut_size;
 753		u16 gamma_lut_size;
 754	} color;
 755};
 756
 757struct intel_display_error_state;
 758
 759struct drm_i915_error_state {
 760	struct kref ref;
 761	struct timeval time;
 762	struct timeval boottime;
 763	struct timeval uptime;
 764
 765	struct drm_i915_private *i915;
 766
 767	char error_msg[128];
 768	bool simulated;
 769	int iommu;
 770	u32 reset_count;
 771	u32 suspend_count;
 772	struct intel_device_info device_info;
 773
 774	/* Generic register state */
 775	u32 eir;
 776	u32 pgtbl_er;
 777	u32 ier;
 778	u32 gtier[4];
 779	u32 ccid;
 780	u32 derrmr;
 781	u32 forcewake;
 782	u32 error; /* gen6+ */
 783	u32 err_int; /* gen7 */
 784	u32 fault_data0; /* gen8, gen9 */
 785	u32 fault_data1; /* gen8, gen9 */
 786	u32 done_reg;
 787	u32 gac_eco;
 788	u32 gam_ecochk;
 789	u32 gab_ctl;
 790	u32 gfx_mode;
 791
 792	u64 fence[I915_MAX_NUM_FENCES];
 793	struct intel_overlay_error_state *overlay;
 794	struct intel_display_error_state *display;
 795	struct drm_i915_error_object *semaphore;
 796	struct drm_i915_error_object *guc_log;
 797
 798	struct drm_i915_error_engine {
 799		int engine_id;
 800		/* Software tracked state */
 801		bool waiting;
 802		int num_waiters;
 803		int hangcheck_score;
 804		enum intel_engine_hangcheck_action hangcheck_action;
 805		struct i915_address_space *vm;
 806		int num_requests;
 807
 808		/* position of active request inside the ring */
 809		u32 rq_head, rq_post, rq_tail;
 810
 811		/* our own tracking of ring head and tail */
 812		u32 cpu_ring_head;
 813		u32 cpu_ring_tail;
 814
 815		u32 last_seqno;
 816
 817		/* Register state */
 818		u32 start;
 819		u32 tail;
 820		u32 head;
 821		u32 ctl;
 822		u32 mode;
 823		u32 hws;
 824		u32 ipeir;
 825		u32 ipehr;
 826		u32 bbstate;
 827		u32 instpm;
 828		u32 instps;
 829		u32 seqno;
 830		u64 bbaddr;
 831		u64 acthd;
 832		u32 fault_reg;
 833		u64 faddr;
 834		u32 rc_psmi; /* sleep state */
 835		u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
 836		struct intel_instdone instdone;
 837
 838		struct drm_i915_error_object {
 839			u64 gtt_offset;
 840			u64 gtt_size;
 841			int page_count;
 842			int unused;
 843			u32 *pages[0];
 844		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
 845
 846		struct drm_i915_error_object *wa_ctx;
 847
 848		struct drm_i915_error_request {
 849			long jiffies;
 850			pid_t pid;
 851			u32 context;
 852			u32 seqno;
 853			u32 head;
 854			u32 tail;
 855		} *requests, execlist[2];
 856
 857		struct drm_i915_error_waiter {
 858			char comm[TASK_COMM_LEN];
 859			pid_t pid;
 860			u32 seqno;
 861		} *waiters;
 862
 863		struct {
 864			u32 gfx_mode;
 865			union {
 866				u64 pdp[4];
 867				u32 pp_dir_base;
 868			};
 869		} vm_info;
 870
 871		pid_t pid;
 872		char comm[TASK_COMM_LEN];
 873	} engine[I915_NUM_ENGINES];
 874
 875	struct drm_i915_error_buffer {
 876		u32 size;
 877		u32 name;
 878		u32 rseqno[I915_NUM_ENGINES], wseqno;
 879		u64 gtt_offset;
 880		u32 read_domains;
 881		u32 write_domain;
 882		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
 
 883		u32 tiling:2;
 884		u32 dirty:1;
 885		u32 purgeable:1;
 886		u32 userptr:1;
 887		s32 engine:4;
 888		u32 cache_level:3;
 889	} *active_bo[I915_NUM_ENGINES], *pinned_bo;
 890	u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
 891	struct i915_address_space *active_vm[I915_NUM_ENGINES];
 892};
 893
 894enum i915_cache_level {
 895	I915_CACHE_NONE = 0,
 896	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
 897	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
 898			      caches, eg sampler/render caches, and the
 899			      large Last-Level-Cache. LLC is coherent with
 900			      the CPU, but L3 is only visible to the GPU. */
 901	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 902};
 903
 904struct i915_ctx_hang_stats {
 905	/* This context had batch pending when hang was declared */
 906	unsigned batch_pending;
 907
 908	/* This context had batch active when hang was declared */
 909	unsigned batch_active;
 910
 911	/* Time when this context was last blamed for a GPU reset */
 912	unsigned long guilty_ts;
 913
 914	/* If the contexts causes a second GPU hang within this time,
 915	 * it is permanently banned from submitting any more work.
 916	 */
 917	unsigned long ban_period_seconds;
 918
 919	/* This context is banned to submit more work */
 920	bool banned;
 921};
 922
 923/* This must match up with the value previously used for execbuf2.rsvd1. */
 924#define DEFAULT_CONTEXT_HANDLE 0
 925
 926/**
 927 * struct i915_gem_context - as the name implies, represents a context.
 928 * @ref: reference count.
 929 * @user_handle: userspace tracking identity for this context.
 930 * @remap_slice: l3 row remapping information.
 931 * @flags: context specific flags:
 932 *         CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
 933 * @file_priv: filp associated with this context (NULL for global default
 934 *	       context).
 935 * @hang_stats: information about the role of this context in possible GPU
 936 *		hangs.
 937 * @ppgtt: virtual memory space used by this context.
 938 * @legacy_hw_ctx: render context backing object and whether it is correctly
 939 *                initialized (legacy ring submission mechanism only).
 940 * @link: link in the global list of contexts.
 941 *
 942 * Contexts are memory images used by the hardware to store copies of their
 943 * internal state.
 944 */
 945struct i915_gem_context {
 946	struct kref ref;
 947	struct drm_i915_private *i915;
 948	struct drm_i915_file_private *file_priv;
 949	struct i915_hw_ppgtt *ppgtt;
 950	struct pid *pid;
 951	const char *name;
 952
 953	struct i915_ctx_hang_stats hang_stats;
 954
 955	unsigned long flags;
 956#define CONTEXT_NO_ZEROMAP		BIT(0)
 957#define CONTEXT_NO_ERROR_CAPTURE	BIT(1)
 958
 959	/* Unique identifier for this context, used by the hw for tracking */
 960	unsigned int hw_id;
 961	u32 user_handle;
 962	int priority; /* greater priorities are serviced first */
 963
 964	u32 ggtt_alignment;
 965
 966	struct intel_context {
 967		struct i915_vma *state;
 968		struct intel_ring *ring;
 969		uint32_t *lrc_reg_state;
 970		u64 lrc_desc;
 971		int pin_count;
 972		bool initialised;
 973	} engine[I915_NUM_ENGINES];
 974	u32 ring_size;
 975	u32 desc_template;
 976	struct atomic_notifier_head status_notifier;
 977	bool execlists_force_single_submission;
 978
 979	struct list_head link;
 980
 981	u8 remap_slice;
 982	bool closed:1;
 983};
 984
 985enum fb_op_origin {
 986	ORIGIN_GTT,
 987	ORIGIN_CPU,
 988	ORIGIN_CS,
 989	ORIGIN_FLIP,
 990	ORIGIN_DIRTYFB,
 991};
 992
 993struct intel_fbc {
 994	/* This is always the inner lock when overlapping with struct_mutex and
 995	 * it's the outer lock when overlapping with stolen_lock. */
 996	struct mutex lock;
 997	unsigned threshold;
 998	unsigned int possible_framebuffer_bits;
 999	unsigned int busy_bits;
1000	unsigned int visible_pipes_mask;
1001	struct intel_crtc *crtc;
1002
1003	struct drm_mm_node compressed_fb;
1004	struct drm_mm_node *compressed_llb;
1005
1006	bool false_color;
1007
1008	bool enabled;
1009	bool active;
1010
1011	bool underrun_detected;
1012	struct work_struct underrun_work;
1013
1014	struct intel_fbc_state_cache {
1015		struct i915_vma *vma;
1016
1017		struct {
1018			unsigned int mode_flags;
1019			uint32_t hsw_bdw_pixel_rate;
1020		} crtc;
1021
1022		struct {
1023			unsigned int rotation;
1024			int src_w;
1025			int src_h;
1026			bool visible;
1027		} plane;
1028
1029		struct {
1030			uint32_t pixel_format;
1031			unsigned int stride;
1032		} fb;
1033	} state_cache;
1034
1035	struct intel_fbc_reg_params {
1036		struct i915_vma *vma;
1037
1038		struct {
1039			enum pipe pipe;
1040			enum plane plane;
1041			unsigned int fence_y_offset;
1042		} crtc;
1043
1044		struct {
1045			uint32_t pixel_format;
1046			unsigned int stride;
1047		} fb;
1048
1049		int cfb_size;
1050	} params;
1051
1052	struct intel_fbc_work {
1053		bool scheduled;
1054		u32 scheduled_vblank;
1055		struct work_struct work;
1056	} work;
1057
1058	const char *no_fbc_reason;
1059};
1060
1061/**
1062 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1063 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1064 * parsing for same resolution.
1065 */
1066enum drrs_refresh_rate_type {
1067	DRRS_HIGH_RR,
1068	DRRS_LOW_RR,
1069	DRRS_MAX_RR, /* RR count */
1070};
1071
1072enum drrs_support_type {
1073	DRRS_NOT_SUPPORTED = 0,
1074	STATIC_DRRS_SUPPORT = 1,
1075	SEAMLESS_DRRS_SUPPORT = 2
1076};
1077
1078struct intel_dp;
1079struct i915_drrs {
1080	struct mutex mutex;
1081	struct delayed_work work;
1082	struct intel_dp *dp;
1083	unsigned busy_frontbuffer_bits;
1084	enum drrs_refresh_rate_type refresh_rate_type;
1085	enum drrs_support_type type;
1086};
1087
1088struct i915_psr {
1089	struct mutex lock;
1090	bool sink_support;
1091	bool source_ok;
1092	struct intel_dp *enabled;
1093	bool active;
1094	struct delayed_work work;
1095	unsigned busy_frontbuffer_bits;
1096	bool psr2_support;
1097	bool aux_frame_sync;
1098	bool link_standby;
1099};
1100
1101enum intel_pch {
1102	PCH_NONE = 0,	/* No PCH present */
1103	PCH_IBX,	/* Ibexpeak PCH */
1104	PCH_CPT,	/* Cougarpoint PCH */
1105	PCH_LPT,	/* Lynxpoint PCH */
1106	PCH_SPT,        /* Sunrisepoint PCH */
1107	PCH_KBP,        /* Kabypoint PCH */
1108	PCH_NOP,
1109};
1110
1111enum intel_sbi_destination {
1112	SBI_ICLK,
1113	SBI_MPHY,
1114};
1115
1116#define QUIRK_PIPEA_FORCE (1<<0)
1117#define QUIRK_LVDS_SSC_DISABLE (1<<1)
1118#define QUIRK_INVERT_BRIGHTNESS (1<<2)
1119#define QUIRK_BACKLIGHT_PRESENT (1<<3)
1120#define QUIRK_PIPEB_FORCE (1<<4)
1121#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1122
1123struct intel_fbdev;
1124struct intel_fbc_work;
1125
1126struct intel_gmbus {
1127	struct i2c_adapter adapter;
1128#define GMBUS_FORCE_BIT_RETRY (1U << 31)
1129	u32 force_bit;
1130	u32 reg0;
1131	i915_reg_t gpio_reg;
1132	struct i2c_algo_bit_data bit_algo;
1133	struct drm_i915_private *dev_priv;
1134};
1135
1136struct i915_suspend_saved_registers {
1137	u32 saveDSPARB;
1138	u32 saveFBC_CONTROL;
1139	u32 saveCACHE_MODE_0;
1140	u32 saveMI_ARB_STATE;
1141	u32 saveSWF0[16];
1142	u32 saveSWF1[16];
1143	u32 saveSWF3[3];
1144	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1145	u32 savePCH_PORT_HOTPLUG;
1146	u16 saveGCDGMBUS;
1147};
1148
1149struct vlv_s0ix_state {
1150	/* GAM */
1151	u32 wr_watermark;
1152	u32 gfx_prio_ctrl;
1153	u32 arb_mode;
1154	u32 gfx_pend_tlb0;
1155	u32 gfx_pend_tlb1;
1156	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1157	u32 media_max_req_count;
1158	u32 gfx_max_req_count;
1159	u32 render_hwsp;
1160	u32 ecochk;
1161	u32 bsd_hwsp;
1162	u32 blt_hwsp;
1163	u32 tlb_rd_addr;
1164
1165	/* MBC */
1166	u32 g3dctl;
1167	u32 gsckgctl;
1168	u32 mbctl;
1169
1170	/* GCP */
1171	u32 ucgctl1;
1172	u32 ucgctl3;
1173	u32 rcgctl1;
1174	u32 rcgctl2;
1175	u32 rstctl;
1176	u32 misccpctl;
1177
1178	/* GPM */
1179	u32 gfxpause;
1180	u32 rpdeuhwtc;
1181	u32 rpdeuc;
1182	u32 ecobus;
1183	u32 pwrdwnupctl;
1184	u32 rp_down_timeout;
1185	u32 rp_deucsw;
1186	u32 rcubmabdtmr;
1187	u32 rcedata;
1188	u32 spare2gh;
1189
1190	/* Display 1 CZ domain */
1191	u32 gt_imr;
1192	u32 gt_ier;
1193	u32 pm_imr;
1194	u32 pm_ier;
1195	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1196
1197	/* GT SA CZ domain */
1198	u32 tilectl;
1199	u32 gt_fifoctl;
1200	u32 gtlc_wake_ctrl;
1201	u32 gtlc_survive;
1202	u32 pmwgicz;
1203
1204	/* Display 2 CZ domain */
1205	u32 gu_ctl0;
1206	u32 gu_ctl1;
1207	u32 pcbr;
1208	u32 clock_gate_dis2;
1209};
1210
1211struct intel_rps_ei {
1212	u32 cz_clock;
1213	u32 render_c0;
1214	u32 media_c0;
1215};
1216
1217struct intel_gen6_power_mgmt {
1218	/*
1219	 * work, interrupts_enabled and pm_iir are protected by
1220	 * dev_priv->irq_lock
1221	 */
1222	struct work_struct work;
1223	bool interrupts_enabled;
1224	u32 pm_iir;
1225
1226	/* PM interrupt bits that should never be masked */
1227	u32 pm_intr_keep;
 
1228
1229	/* Frequencies are stored in potentially platform dependent multiples.
1230	 * In other words, *_freq needs to be multiplied by X to be interesting.
1231	 * Soft limits are those which are used for the dynamic reclocking done
1232	 * by the driver (raise frequencies under heavy loads, and lower for
1233	 * lighter loads). Hard limits are those imposed by the hardware.
1234	 *
1235	 * A distinction is made for overclocking, which is never enabled by
1236	 * default, and is considered to be above the hard limit if it's
1237	 * possible at all.
1238	 */
1239	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
1240	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
1241	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
1242	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
1243	u8 min_freq;		/* AKA RPn. Minimum frequency */
1244	u8 boost_freq;		/* Frequency to request when wait boosting */
1245	u8 idle_freq;		/* Frequency to request when we are idle */
1246	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
1247	u8 rp1_freq;		/* "less than" RP0 power/freqency */
1248	u8 rp0_freq;		/* Non-overclocked max frequency. */
1249	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
1250
1251	u8 up_threshold; /* Current %busy required to uplock */
1252	u8 down_threshold; /* Current %busy required to downclock */
1253
1254	int last_adj;
1255	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1256
1257	spinlock_t client_lock;
1258	struct list_head clients;
1259	bool client_boost;
1260
1261	bool enabled;
1262	struct delayed_work autoenable_work;
1263	unsigned boosts;
1264
1265	/* manual wa residency calculations */
1266	struct intel_rps_ei ei;
1267
1268	/*
1269	 * Protects RPS/RC6 register access and PCU communication.
1270	 * Must be taken after struct_mutex if nested. Note that
1271	 * this lock may be held for long periods of time when
1272	 * talking to hw - so only take it when talking to hw!
1273	 */
1274	struct mutex hw_lock;
1275};
1276
1277/* defined intel_pm.c */
1278extern spinlock_t mchdev_lock;
1279
1280struct intel_ilk_power_mgmt {
1281	u8 cur_delay;
1282	u8 min_delay;
1283	u8 max_delay;
1284	u8 fmax;
1285	u8 fstart;
 
1286
1287	u64 last_count1;
1288	unsigned long last_time1;
1289	unsigned long chipset_power;
1290	u64 last_count2;
1291	u64 last_time2;
1292	unsigned long gfx_power;
1293	u8 corr;
1294
1295	int c_m;
1296	int r_t;
1297};
1298
1299struct drm_i915_private;
1300struct i915_power_well;
1301
1302struct i915_power_well_ops {
1303	/*
1304	 * Synchronize the well's hw state to match the current sw state, for
1305	 * example enable/disable it based on the current refcount. Called
1306	 * during driver init and resume time, possibly after first calling
1307	 * the enable/disable handlers.
1308	 */
1309	void (*sync_hw)(struct drm_i915_private *dev_priv,
1310			struct i915_power_well *power_well);
1311	/*
1312	 * Enable the well and resources that depend on it (for example
1313	 * interrupts located on the well). Called after the 0->1 refcount
1314	 * transition.
1315	 */
1316	void (*enable)(struct drm_i915_private *dev_priv,
1317		       struct i915_power_well *power_well);
1318	/*
1319	 * Disable the well and resources that depend on it. Called after
1320	 * the 1->0 refcount transition.
1321	 */
1322	void (*disable)(struct drm_i915_private *dev_priv,
1323			struct i915_power_well *power_well);
1324	/* Returns the hw enabled state. */
1325	bool (*is_enabled)(struct drm_i915_private *dev_priv,
1326			   struct i915_power_well *power_well);
1327};
1328
1329/* Power well structure for haswell */
1330struct i915_power_well {
1331	const char *name;
1332	bool always_on;
1333	/* power well enable/disable usage count */
1334	int count;
1335	/* cached hw enabled state */
1336	bool hw_enabled;
1337	unsigned long domains;
1338	/* unique identifier for this power well */
1339	unsigned long id;
1340	/*
1341	 * Arbitraty data associated with this power well. Platform and power
1342	 * well specific.
1343	 */
1344	unsigned long data;
1345	const struct i915_power_well_ops *ops;
1346};
1347
1348struct i915_power_domains {
1349	/*
1350	 * Power wells needed for initialization at driver init and suspend
1351	 * time are on. They are kept on until after the first modeset.
1352	 */
1353	bool init_power_on;
1354	bool initializing;
1355	int power_well_count;
1356
1357	struct mutex lock;
1358	int domain_use_count[POWER_DOMAIN_NUM];
1359	struct i915_power_well *power_wells;
1360};
1361
1362#define MAX_L3_SLICES 2
1363struct intel_l3_parity {
1364	u32 *remap_info[MAX_L3_SLICES];
1365	struct work_struct error_work;
1366	int which_slice;
1367};
1368
1369struct i915_gem_mm {
1370	/** Memory allocator for GTT stolen memory */
1371	struct drm_mm stolen;
1372	/** Protects the usage of the GTT stolen memory allocator. This is
1373	 * always the inner lock when overlapping with struct_mutex. */
1374	struct mutex stolen_lock;
1375
1376	/** List of all objects in gtt_space. Used to restore gtt
1377	 * mappings on resume */
1378	struct list_head bound_list;
1379	/**
1380	 * List of objects which are not bound to the GTT (thus
1381	 * are idle and not used by the GPU). These objects may or may
1382	 * not actually have any pages attached.
1383	 */
1384	struct list_head unbound_list;
1385
1386	/** List of all objects in gtt_space, currently mmaped by userspace.
1387	 * All objects within this list must also be on bound_list.
1388	 */
1389	struct list_head userfault_list;
1390
1391	/**
1392	 * List of objects which are pending destruction.
1393	 */
1394	struct llist_head free_list;
1395	struct work_struct free_work;
1396
1397	/** Usable portion of the GTT for GEM */
1398	unsigned long stolen_base; /* limited to low memory (32-bit) */
1399
1400	/** PPGTT used for aliasing the PPGTT with the GTT */
1401	struct i915_hw_ppgtt *aliasing_ppgtt;
1402
1403	struct notifier_block oom_notifier;
1404	struct notifier_block vmap_notifier;
1405	struct shrinker shrinker;
1406
1407	/** LRU list of objects with fence regs on them. */
1408	struct list_head fence_list;
1409
1410	/**
1411	 * Are we in a non-interruptible section of code like
1412	 * modesetting?
1413	 */
1414	bool interruptible;
1415
1416	/* the indicator for dispatch video commands on two BSD rings */
1417	atomic_t bsd_engine_dispatch_index;
1418
1419	/** Bit 6 swizzling required for X tiling */
1420	uint32_t bit_6_swizzle_x;
1421	/** Bit 6 swizzling required for Y tiling */
1422	uint32_t bit_6_swizzle_y;
1423
1424	/* accounting, useful for userland debugging */
1425	spinlock_t object_stat_lock;
1426	u64 object_memory;
1427	u32 object_count;
1428};
1429
1430struct drm_i915_error_state_buf {
1431	struct drm_i915_private *i915;
1432	unsigned bytes;
1433	unsigned size;
1434	int err;
1435	u8 *buf;
1436	loff_t start;
1437	loff_t pos;
1438};
1439
1440struct i915_error_state_file_priv {
1441	struct drm_device *dev;
1442	struct drm_i915_error_state *error;
1443};
1444
1445#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1446#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
 
 
 
 
1447
1448struct i915_gpu_error {
1449	/* For hangcheck timer */
1450#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1451#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1452	/* Hang gpu twice in this window and your context gets banned */
1453#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1454
1455	struct delayed_work hangcheck_work;
1456
1457	/* For reset and error_state handling. */
1458	spinlock_t lock;
1459	/* Protected by the above dev->gpu_error.lock. */
1460	struct drm_i915_error_state *first_error;
 
1461
1462	unsigned long missed_irq_rings;
1463
1464	/**
1465	 * State variable controlling the reset flow and count
1466	 *
1467	 * This is a counter which gets incremented when reset is triggered,
1468	 *
1469	 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1470	 * meaning that any waiters holding onto the struct_mutex should
1471	 * relinquish the lock immediately in order for the reset to start.
1472	 *
1473	 * If reset is not completed succesfully, the I915_WEDGE bit is
1474	 * set meaning that hardware is terminally sour and there is no
1475	 * recovery. All waiters on the reset_queue will be woken when
1476	 * that happens.
1477	 *
1478	 * This counter is used by the wait_seqno code to notice that reset
1479	 * event happened and it needs to restart the entire ioctl (since most
1480	 * likely the seqno it waited for won't ever signal anytime soon).
1481	 *
1482	 * This is important for lock-free wait paths, where no contended lock
1483	 * naturally enforces the correct ordering between the bail-out of the
1484	 * waiter and the gpu reset work code.
1485	 */
1486	unsigned long reset_count;
1487
1488	unsigned long flags;
1489#define I915_RESET_IN_PROGRESS	0
1490#define I915_WEDGED		(BITS_PER_LONG - 1)
1491
1492	/**
1493	 * Waitqueue to signal when a hang is detected. Used to for waiters
1494	 * to release the struct_mutex for the reset to procede.
1495	 */
1496	wait_queue_head_t wait_queue;
1497
1498	/**
1499	 * Waitqueue to signal when the reset has completed. Used by clients
1500	 * that wait for dev_priv->mm.wedged to settle.
1501	 */
1502	wait_queue_head_t reset_queue;
1503
1504	/* For missed irq/seqno simulation. */
1505	unsigned long test_irq_rings;
1506};
1507
1508enum modeset_restore {
1509	MODESET_ON_LID_OPEN,
1510	MODESET_DONE,
1511	MODESET_SUSPENDED,
1512};
1513
1514#define DP_AUX_A 0x40
1515#define DP_AUX_B 0x10
1516#define DP_AUX_C 0x20
1517#define DP_AUX_D 0x30
1518
1519#define DDC_PIN_B  0x05
1520#define DDC_PIN_C  0x04
1521#define DDC_PIN_D  0x06
1522
1523struct ddi_vbt_port_info {
1524	/*
1525	 * This is an index in the HDMI/DVI DDI buffer translation table.
1526	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1527	 * populate this field.
1528	 */
1529#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
1530	uint8_t hdmi_level_shift;
1531
1532	uint8_t supports_dvi:1;
1533	uint8_t supports_hdmi:1;
1534	uint8_t supports_dp:1;
1535
1536	uint8_t alternate_aux_channel;
1537	uint8_t alternate_ddc_pin;
1538
1539	uint8_t dp_boost_level;
1540	uint8_t hdmi_boost_level;
1541};
1542
1543enum psr_lines_to_wait {
1544	PSR_0_LINES_TO_WAIT = 0,
1545	PSR_1_LINE_TO_WAIT,
1546	PSR_4_LINES_TO_WAIT,
1547	PSR_8_LINES_TO_WAIT
1548};
1549
1550struct intel_vbt_data {
1551	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1552	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1553
1554	/* Feature bits */
1555	unsigned int int_tv_support:1;
1556	unsigned int lvds_dither:1;
1557	unsigned int lvds_vbt:1;
1558	unsigned int int_crt_support:1;
1559	unsigned int lvds_use_ssc:1;
1560	unsigned int display_clock_mode:1;
1561	unsigned int fdi_rx_polarity_inverted:1;
1562	unsigned int panel_type:4;
1563	int lvds_ssc_freq;
1564	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1565
1566	enum drrs_support_type drrs_type;
1567
1568	struct {
1569		int rate;
1570		int lanes;
1571		int preemphasis;
1572		int vswing;
1573		bool low_vswing;
1574		bool initialized;
1575		bool support;
1576		int bpp;
1577		struct edp_power_seq pps;
1578	} edp;
 
1579
1580	struct {
1581		bool full_link;
1582		bool require_aux_wakeup;
1583		int idle_frames;
1584		enum psr_lines_to_wait lines_to_wait;
1585		int tp1_wakeup_time;
1586		int tp2_tp3_wakeup_time;
1587	} psr;
1588
1589	struct {
1590		u16 pwm_freq_hz;
1591		bool present;
1592		bool active_low_pwm;
1593		u8 min_brightness;	/* min_brightness/255 of max */
1594		enum intel_backlight_type type;
1595	} backlight;
1596
1597	/* MIPI DSI */
1598	struct {
1599		u16 panel_id;
1600		struct mipi_config *config;
1601		struct mipi_pps_data *pps;
1602		u8 seq_version;
1603		u32 size;
1604		u8 *data;
1605		const u8 *sequence[MIPI_SEQ_MAX];
1606	} dsi;
1607
1608	int crt_ddc_pin;
 
 
 
1609
1610	int child_dev_num;
1611	union child_device_config *child_dev;
1612
1613	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1614	struct sdvo_device_mapping sdvo_mappings[2];
1615};
 
 
1616
1617enum intel_ddb_partitioning {
1618	INTEL_DDB_PART_1_2,
1619	INTEL_DDB_PART_5_6, /* IVB+ */
1620};
1621
1622struct intel_wm_level {
1623	bool enable;
1624	uint32_t pri_val;
1625	uint32_t spr_val;
1626	uint32_t cur_val;
1627	uint32_t fbc_val;
1628};
1629
1630struct ilk_wm_values {
1631	uint32_t wm_pipe[3];
1632	uint32_t wm_lp[3];
1633	uint32_t wm_lp_spr[3];
1634	uint32_t wm_linetime[3];
1635	bool enable_fbc_wm;
1636	enum intel_ddb_partitioning partitioning;
1637};
1638
1639struct vlv_pipe_wm {
1640	uint16_t primary;
1641	uint16_t sprite[2];
1642	uint8_t cursor;
1643};
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1644
1645struct vlv_sr_wm {
1646	uint16_t plane;
1647	uint8_t cursor;
1648};
1649
1650struct vlv_wm_values {
1651	struct vlv_pipe_wm pipe[3];
1652	struct vlv_sr_wm sr;
1653	struct {
1654		uint8_t cursor;
1655		uint8_t sprite[2];
1656		uint8_t primary;
1657	} ddl[3];
1658	uint8_t level;
1659	bool cxsr;
1660};
 
 
 
 
 
 
 
1661
1662struct skl_ddb_entry {
1663	uint16_t start, end;	/* in number of blocks, 'end' is exclusive */
1664};
1665
1666static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1667{
1668	return entry->end - entry->start;
1669}
1670
1671static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1672				       const struct skl_ddb_entry *e2)
1673{
1674	if (e1->start == e2->start && e1->end == e2->end)
1675		return true;
 
 
 
 
 
1676
1677	return false;
1678}
 
 
 
 
 
 
 
 
1679
1680struct skl_ddb_allocation {
1681	struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1682	struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1683};
 
 
 
 
 
 
 
1684
1685struct skl_wm_values {
1686	unsigned dirty_pipes;
1687	struct skl_ddb_allocation ddb;
1688};
 
1689
1690struct skl_wm_level {
1691	bool plane_en;
1692	uint16_t plane_res_b;
1693	uint8_t plane_res_l;
1694};
1695
1696/*
1697 * This struct helps tracking the state needed for runtime PM, which puts the
1698 * device in PCI D3 state. Notice that when this happens, nothing on the
1699 * graphics device works, even register access, so we don't get interrupts nor
1700 * anything else.
1701 *
1702 * Every piece of our code that needs to actually touch the hardware needs to
1703 * either call intel_runtime_pm_get or call intel_display_power_get with the
1704 * appropriate power domain.
1705 *
1706 * Our driver uses the autosuspend delay feature, which means we'll only really
1707 * suspend if we stay with zero refcount for a certain amount of time. The
1708 * default value is currently very conservative (see intel_runtime_pm_enable), but
1709 * it can be changed with the standard runtime PM files from sysfs.
1710 *
1711 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1712 * goes back to false exactly before we reenable the IRQs. We use this variable
1713 * to check if someone is trying to enable/disable IRQs while they're supposed
1714 * to be disabled. This shouldn't happen and we'll print some error messages in
1715 * case it happens.
1716 *
1717 * For more, read the Documentation/power/runtime_pm.txt.
1718 */
1719struct i915_runtime_pm {
1720	atomic_t wakeref_count;
1721	bool suspended;
1722	bool irqs_enabled;
1723};
1724
1725enum intel_pipe_crc_source {
1726	INTEL_PIPE_CRC_SOURCE_NONE,
1727	INTEL_PIPE_CRC_SOURCE_PLANE1,
1728	INTEL_PIPE_CRC_SOURCE_PLANE2,
1729	INTEL_PIPE_CRC_SOURCE_PF,
1730	INTEL_PIPE_CRC_SOURCE_PIPE,
1731	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
1732	INTEL_PIPE_CRC_SOURCE_TV,
1733	INTEL_PIPE_CRC_SOURCE_DP_B,
1734	INTEL_PIPE_CRC_SOURCE_DP_C,
1735	INTEL_PIPE_CRC_SOURCE_DP_D,
1736	INTEL_PIPE_CRC_SOURCE_AUTO,
1737	INTEL_PIPE_CRC_SOURCE_MAX,
1738};
1739
1740struct intel_pipe_crc_entry {
1741	uint32_t frame;
1742	uint32_t crc[5];
1743};
 
1744
1745#define INTEL_PIPE_CRC_ENTRIES_NR	128
1746struct intel_pipe_crc {
1747	spinlock_t lock;
1748	bool opened;		/* exclusive access to the result file */
1749	struct intel_pipe_crc_entry *entries;
1750	enum intel_pipe_crc_source source;
1751	int head, tail;
1752	wait_queue_head_t wq;
1753};
1754
1755struct i915_frontbuffer_tracking {
1756	spinlock_t lock;
 
 
 
 
 
 
1757
1758	/*
1759	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1760	 * scheduled flips.
1761	 */
1762	unsigned busy_bits;
1763	unsigned flip_bits;
1764};
 
 
 
 
 
 
 
 
 
 
 
 
 
1765
1766struct i915_wa_reg {
1767	i915_reg_t addr;
1768	u32 value;
1769	/* bitmask representing WA bits */
1770	u32 mask;
1771};
1772
1773/*
1774 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1775 * allowing it for RCS as we don't foresee any requirement of having
1776 * a whitelist for other engines. When it is really required for
1777 * other engines then the limit need to be increased.
1778 */
1779#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
 
 
 
 
 
 
1780
1781struct i915_workarounds {
1782	struct i915_wa_reg reg[I915_MAX_WA_REGS];
1783	u32 count;
1784	u32 hw_whitelist_count[I915_NUM_ENGINES];
1785};
1786
1787struct i915_virtual_gpu {
1788	bool active;
1789};
1790
1791/* used in computing the new watermarks state */
1792struct intel_wm_config {
1793	unsigned int num_pipes_active;
1794	bool sprites_enabled;
1795	bool sprites_scaled;
1796};
1797
1798struct drm_i915_private {
1799	struct drm_device drm;
 
 
 
 
 
 
 
1800
1801	struct kmem_cache *objects;
1802	struct kmem_cache *vmas;
1803	struct kmem_cache *requests;
1804	struct kmem_cache *dependencies;
1805
1806	const struct intel_device_info info;
 
1807
1808	void __iomem *regs;
1809
1810	struct intel_uncore uncore;
 
1811
1812	struct i915_virtual_gpu vgpu;
1813
1814	struct intel_gvt *gvt;
 
1815
1816	struct intel_guc guc;
 
1817
1818	struct intel_csr csr;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1819
1820	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
 
 
 
 
 
1821
1822	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
1823	 * controller on different i2c buses. */
1824	struct mutex gmbus_mutex;
 
 
1825
1826	/**
1827	 * Base address of the gmbus and gpio block.
 
1828	 */
1829	uint32_t gpio_mmio_base;
1830
1831	/* MMIO base address for MIPI regs */
1832	uint32_t mipi_mmio_base;
1833
1834	uint32_t psr_mmio_base;
1835
1836	uint32_t pps_mmio_base;
1837
1838	wait_queue_head_t gmbus_wait_queue;
1839
1840	struct pci_dev *bridge_dev;
1841	struct i915_gem_context *kernel_context;
1842	struct intel_engine_cs *engine[I915_NUM_ENGINES];
1843	struct i915_vma *semaphore;
1844
1845	struct drm_dma_handle *status_page_dmah;
1846	struct resource mch_res;
1847
1848	/* protects the irq masks */
1849	spinlock_t irq_lock;
1850
1851	/* protects the mmio flip data */
1852	spinlock_t mmio_flip_lock;
1853
1854	bool display_irqs_enabled;
1855
1856	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1857	struct pm_qos_request pm_qos;
1858
1859	/* Sideband mailbox protection */
1860	struct mutex sb_lock;
1861
1862	/** Cached value of IMR to avoid reads in updating the bitfield */
1863	union {
1864		u32 irq_mask;
1865		u32 de_irq_mask[I915_MAX_PIPES];
1866	};
1867	u32 gt_irq_mask;
1868	u32 pm_imr;
1869	u32 pm_ier;
1870	u32 pm_rps_events;
1871	u32 pm_guc_events;
1872	u32 pipestat_irq_mask[I915_MAX_PIPES];
1873
1874	struct i915_hotplug hotplug;
1875	struct intel_fbc fbc;
1876	struct i915_drrs drrs;
1877	struct intel_opregion opregion;
1878	struct intel_vbt_data vbt;
1879
1880	bool preserve_bios_swizzle;
1881
1882	/* overlay */
1883	struct intel_overlay *overlay;
1884
1885	/* backlight registers and fields in struct intel_panel */
1886	struct mutex backlight_lock;
1887
1888	/* LVDS info */
1889	bool no_aux_handshake;
1890
1891	/* protects panel power sequencer state */
1892	struct mutex pps_mutex;
1893
1894	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1895	int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1896
1897	unsigned int fsb_freq, mem_freq, is_ddr3;
1898	unsigned int skl_preferred_vco_freq;
1899	unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
1900	unsigned int max_dotclk_freq;
1901	unsigned int rawclk_freq;
1902	unsigned int hpll_freq;
1903	unsigned int czclk_freq;
1904
1905	struct {
1906		unsigned int vco, ref;
1907	} cdclk_pll;
1908
1909	/**
1910	 * wq - Driver workqueue for GEM.
 
 
1911	 *
1912	 * NOTE: Work items scheduled here are not allowed to grab any modeset
1913	 * locks, for otherwise the flushing done in the pageflip code will
1914	 * result in deadlocks.
1915	 */
1916	struct workqueue_struct *wq;
1917
1918	/* Display functions */
1919	struct drm_i915_display_funcs display;
 
 
1920
1921	/* PCH chipset type */
1922	enum intel_pch pch_type;
1923	unsigned short pch_id;
 
 
1924
1925	unsigned long quirks;
 
 
 
 
 
 
 
 
 
 
1926
1927	enum modeset_restore modeset_restore;
1928	struct mutex modeset_restore_lock;
1929	struct drm_atomic_state *modeset_restore_state;
1930	struct drm_modeset_acquire_ctx reset_ctx;
1931
1932	struct list_head vm_list; /* Global list of all address spaces */
1933	struct i915_ggtt ggtt; /* VM representing the global address space */
1934
1935	struct i915_gem_mm mm;
1936	DECLARE_HASHTABLE(mm_structs, 7);
1937	struct mutex mm_lock;
1938
1939	/* The hw wants to have a stable context identifier for the lifetime
1940	 * of the context (for OA, PASID, faults, etc). This is limited
1941	 * in execlists to 21 bits.
1942	 */
1943	struct ida context_hw_ida;
1944#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1945
1946	/* Kernel Modesetting */
1947
1948	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1949	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1950	wait_queue_head_t pending_flip_queue;
1951
1952#ifdef CONFIG_DEBUG_FS
1953	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1954#endif
1955
1956	/* dpll and cdclk state is protected by connection_mutex */
1957	int num_shared_dpll;
1958	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1959	const struct intel_dpll_mgr *dpll_mgr;
1960
1961	/*
1962	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1963	 * Must be global rather than per dpll, because on some platforms
1964	 * plls share registers.
1965	 */
1966	struct mutex dpll_lock;
 
1967
1968	unsigned int active_crtcs;
1969	unsigned int min_pixclk[I915_MAX_PIPES];
1970
1971	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1972
1973	struct i915_workarounds workarounds;
 
 
 
 
1974
1975	struct i915_frontbuffer_tracking fb_tracking;
1976
1977	struct intel_atomic_helper {
1978		struct llist_head free_list;
1979		struct work_struct free_work;
1980	} atomic_helper;
1981
1982	u16 orig_clock;
1983
1984	bool mchbar_need_disable;
1985
1986	struct intel_l3_parity l3_parity;
1987
1988	/* Cannot be determined by PCIID. You must always read a register. */
1989	u32 edram_cap;
1990
1991	/* gen6+ rps state */
1992	struct intel_gen6_power_mgmt rps;
1993
1994	/* ilk-only ips/rps state. Everything in here is protected by the global
1995	 * mchdev_lock in intel_pm.c */
1996	struct intel_ilk_power_mgmt ips;
1997
1998	struct i915_power_domains power_domains;
1999
2000	struct i915_psr psr;
2001
2002	struct i915_gpu_error gpu_error;
2003
2004	struct drm_i915_gem_object *vlv_pctx;
2005
2006#ifdef CONFIG_DRM_FBDEV_EMULATION
2007	/* list of fbdev register on this device */
2008	struct intel_fbdev *fbdev;
2009	struct work_struct fbdev_suspend_work;
2010#endif
2011
2012	struct drm_property *broadcast_rgb_property;
2013	struct drm_property *force_audio_property;
2014
2015	/* hda/i915 audio component */
2016	struct i915_audio_component *audio_component;
2017	bool audio_component_registered;
2018	/**
2019	 * av_mutex - mutex for audio/video sync
2020	 *
 
2021	 */
2022	struct mutex av_mutex;
2023
2024	uint32_t hw_context_size;
2025	struct list_head context_list;
 
2026
2027	u32 fdi_rx_config;
 
 
2028
2029	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
2030	u32 chv_phy_control;
2031	/*
2032	 * Shadows for CHV DPLL_MD regs to keep the state
2033	 * checker somewhat working in the presence hardware
2034	 * crappiness (can't read out DPLL_MD for pipes B & C).
2035	 */
2036	u32 chv_dpll_md[I915_MAX_PIPES];
2037	u32 bxt_phy_grc;
2038
2039	u32 suspend_count;
2040	bool suspended_to_idle;
2041	struct i915_suspend_saved_registers regfile;
2042	struct vlv_s0ix_state vlv_s0ix_state;
2043
2044	enum {
2045		I915_SAGV_UNKNOWN = 0,
2046		I915_SAGV_DISABLED,
2047		I915_SAGV_ENABLED,
2048		I915_SAGV_NOT_CONTROLLED
2049	} sagv_status;
2050
2051	struct {
2052		/*
2053		 * Raw watermark latency values:
2054		 * in 0.1us units for WM0,
2055		 * in 0.5us units for WM1+.
2056		 */
2057		/* primary */
2058		uint16_t pri_latency[5];
2059		/* sprite */
2060		uint16_t spr_latency[5];
2061		/* cursor */
2062		uint16_t cur_latency[5];
2063		/*
2064		 * Raw watermark memory latency values
2065		 * for SKL for all 8 levels
2066		 * in 1us units.
2067		 */
2068		uint16_t skl_latency[8];
2069
2070		/* current hardware state */
2071		union {
2072			struct ilk_wm_values hw;
2073			struct skl_wm_values skl_hw;
2074			struct vlv_wm_values vlv;
2075		};
2076
2077		uint8_t max_level;
2078
2079		/*
2080		 * Should be held around atomic WM register writing; also
2081		 * protects * intel_crtc->wm.active and
2082		 * cstate->wm.need_postvbl_update.
2083		 */
2084		struct mutex wm_mutex;
2085
2086		/*
2087		 * Set during HW readout of watermarks/DDB.  Some platforms
2088		 * need to know when we're still using BIOS-provided values
2089		 * (which we don't fully trust).
2090		 */
2091		bool distrust_bios_wm;
2092	} wm;
2093
2094	struct i915_runtime_pm pm;
 
2095
2096	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2097	struct {
2098		void (*resume)(struct drm_i915_private *);
2099		void (*cleanup_engine)(struct intel_engine_cs *engine);
2100
2101		struct list_head timelines;
2102		struct i915_gem_timeline global_timeline;
2103		u32 active_requests;
2104
2105		/**
2106		 * Is the GPU currently considered idle, or busy executing
2107		 * userspace requests? Whilst idle, we allow runtime power
2108		 * management to power down the hardware and display clocks.
2109		 * In order to reduce the effect on performance, there
2110		 * is a slight delay before we do so.
2111		 */
2112		bool awake;
2113
2114		/**
2115		 * We leave the user IRQ off as much as possible,
2116		 * but this means that requests will finish and never
2117		 * be retired once the system goes idle. Set a timer to
2118		 * fire periodically while the ring is running. When it
2119		 * fires, go retire requests.
2120		 */
2121		struct delayed_work retire_work;
2122
2123		/**
2124		 * When we detect an idle GPU, we want to turn on
2125		 * powersaving features. So once we see that there
2126		 * are no more requests outstanding and no more
2127		 * arrive within a small period of time, we fire
2128		 * off the idle_work.
2129		 */
2130		struct delayed_work idle_work;
2131
2132		ktime_t last_init_time;
2133	} gt;
2134
2135	/* perform PHY state sanity checks? */
2136	bool chv_phy_assert[2];
2137
2138	/* Used to save the pipe-to-encoder mapping for audio */
2139	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2140
2141	/*
2142	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2143	 * will be rejected. Instead look for a better place.
2144	 */
 
2145};
2146
2147static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2148{
2149	return container_of(dev, struct drm_i915_private, drm);
2150}
2151
2152static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
2153{
2154	return to_i915(dev_get_drvdata(kdev));
2155}
2156
2157static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2158{
2159	return container_of(guc, struct drm_i915_private, guc);
2160}
2161
2162/* Simple iterator over all initialised engines */
2163#define for_each_engine(engine__, dev_priv__, id__) \
2164	for ((id__) = 0; \
2165	     (id__) < I915_NUM_ENGINES; \
2166	     (id__)++) \
2167		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2168
2169#define __mask_next_bit(mask) ({					\
2170	int __idx = ffs(mask) - 1;					\
2171	mask &= ~BIT(__idx);						\
2172	__idx;								\
2173})
2174
2175/* Iterator over subset of engines selected by mask */
2176#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2177	for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask;	\
2178	     tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
2179
2180enum hdmi_force_audio {
2181	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
2182	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
2183	HDMI_AUDIO_AUTO,		/* trust EDID */
2184	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
2185};
2186
2187#define I915_GTT_OFFSET_NONE ((u32)-1)
2188
2189/*
2190 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2191 * considered to be the frontbuffer for the given plane interface-wise. This
2192 * doesn't mean that the hw necessarily already scans it out, but that any
2193 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2194 *
2195 * We have one bit per pipe and per scanout plane type.
2196 */
2197#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2198#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2199#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2200	(1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2201#define INTEL_FRONTBUFFER_CURSOR(pipe) \
2202	(1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2203#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2204	(1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2205#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2206	(1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2207#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2208	(0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2209
2210/*
2211 * Optimised SGL iterator for GEM objects
2212 */
2213static __always_inline struct sgt_iter {
2214	struct scatterlist *sgp;
2215	union {
2216		unsigned long pfn;
2217		dma_addr_t dma;
2218	};
2219	unsigned int curr;
2220	unsigned int max;
2221} __sgt_iter(struct scatterlist *sgl, bool dma) {
2222	struct sgt_iter s = { .sgp = sgl };
2223
2224	if (s.sgp) {
2225		s.max = s.curr = s.sgp->offset;
2226		s.max += s.sgp->length;
2227		if (dma)
2228			s.dma = sg_dma_address(s.sgp);
2229		else
2230			s.pfn = page_to_pfn(sg_page(s.sgp));
2231	}
2232
2233	return s;
2234}
2235
2236static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2237{
2238	++sg;
2239	if (unlikely(sg_is_chain(sg)))
2240		sg = sg_chain_ptr(sg);
2241	return sg;
2242}
2243
2244/**
2245 * __sg_next - return the next scatterlist entry in a list
2246 * @sg:		The current sg entry
2247 *
2248 * Description:
2249 *   If the entry is the last, return NULL; otherwise, step to the next
2250 *   element in the array (@sg@+1). If that's a chain pointer, follow it;
2251 *   otherwise just return the pointer to the current element.
2252 **/
2253static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2254{
2255#ifdef CONFIG_DEBUG_SG
2256	BUG_ON(sg->sg_magic != SG_MAGIC);
2257#endif
2258	return sg_is_last(sg) ? NULL : ____sg_next(sg);
2259}
2260
2261/**
2262 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2263 * @__dmap:	DMA address (output)
2264 * @__iter:	'struct sgt_iter' (iterator state, internal)
2265 * @__sgt:	sg_table to iterate over (input)
2266 */
2267#define for_each_sgt_dma(__dmap, __iter, __sgt)				\
2268	for ((__iter) = __sgt_iter((__sgt)->sgl, true);			\
2269	     ((__dmap) = (__iter).dma + (__iter).curr);			\
2270	     (((__iter).curr += PAGE_SIZE) < (__iter).max) ||		\
2271	     ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2272
2273/**
2274 * for_each_sgt_page - iterate over the pages of the given sg_table
2275 * @__pp:	page pointer (output)
2276 * @__iter:	'struct sgt_iter' (iterator state, internal)
2277 * @__sgt:	sg_table to iterate over (input)
2278 */
2279#define for_each_sgt_page(__pp, __iter, __sgt)				\
2280	for ((__iter) = __sgt_iter((__sgt)->sgl, false);		\
2281	     ((__pp) = (__iter).pfn == 0 ? NULL :			\
2282	      pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2283	     (((__iter).curr += PAGE_SIZE) < (__iter).max) ||		\
2284	     ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2285
2286/*
2287 * A command that requires special handling by the command parser.
2288 */
2289struct drm_i915_cmd_descriptor {
2290	/*
2291	 * Flags describing how the command parser processes the command.
2292	 *
2293	 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2294	 *                 a length mask if not set
2295	 * CMD_DESC_SKIP: The command is allowed but does not follow the
2296	 *                standard length encoding for the opcode range in
2297	 *                which it falls
2298	 * CMD_DESC_REJECT: The command is never allowed
2299	 * CMD_DESC_REGISTER: The command should be checked against the
2300	 *                    register whitelist for the appropriate ring
2301	 * CMD_DESC_MASTER: The command is allowed if the submitting process
2302	 *                  is the DRM master
2303	 */
2304	u32 flags;
2305#define CMD_DESC_FIXED    (1<<0)
2306#define CMD_DESC_SKIP     (1<<1)
2307#define CMD_DESC_REJECT   (1<<2)
2308#define CMD_DESC_REGISTER (1<<3)
2309#define CMD_DESC_BITMASK  (1<<4)
2310#define CMD_DESC_MASTER   (1<<5)
2311
2312	/*
2313	 * The command's unique identification bits and the bitmask to get them.
2314	 * This isn't strictly the opcode field as defined in the spec and may
2315	 * also include type, subtype, and/or subop fields.
2316	 */
2317	struct {
2318		u32 value;
2319		u32 mask;
2320	} cmd;
2321
2322	/*
2323	 * The command's length. The command is either fixed length (i.e. does
2324	 * not include a length field) or has a length field mask. The flag
2325	 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2326	 * a length mask. All command entries in a command table must include
2327	 * length information.
2328	 */
2329	union {
2330		u32 fixed;
2331		u32 mask;
2332	} length;
2333
2334	/*
2335	 * Describes where to find a register address in the command to check
2336	 * against the ring's register whitelist. Only valid if flags has the
2337	 * CMD_DESC_REGISTER bit set.
2338	 *
2339	 * A non-zero step value implies that the command may access multiple
2340	 * registers in sequence (e.g. LRI), in that case step gives the
2341	 * distance in dwords between individual offset fields.
2342	 */
2343	struct {
2344		u32 offset;
2345		u32 mask;
2346		u32 step;
2347	} reg;
2348
2349#define MAX_CMD_DESC_BITMASKS 3
2350	/*
2351	 * Describes command checks where a particular dword is masked and
2352	 * compared against an expected value. If the command does not match
2353	 * the expected value, the parser rejects it. Only valid if flags has
2354	 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2355	 * are valid.
2356	 *
2357	 * If the check specifies a non-zero condition_mask then the parser
2358	 * only performs the check when the bits specified by condition_mask
2359	 * are non-zero.
2360	 */
2361	struct {
2362		u32 offset;
2363		u32 mask;
2364		u32 expected;
2365		u32 condition_offset;
2366		u32 condition_mask;
2367	} bits[MAX_CMD_DESC_BITMASKS];
2368};
2369
2370/*
2371 * A table of commands requiring special handling by the command parser.
2372 *
2373 * Each engine has an array of tables. Each table consists of an array of
2374 * command descriptors, which must be sorted with command opcodes in
2375 * ascending order.
2376 */
2377struct drm_i915_cmd_table {
2378	const struct drm_i915_cmd_descriptor *table;
2379	int count;
2380};
2381
2382static inline const struct intel_device_info *
2383intel_info(const struct drm_i915_private *dev_priv)
2384{
2385	return &dev_priv->info;
2386}
2387
2388#define INTEL_INFO(dev_priv)	intel_info((dev_priv))
2389
2390#define INTEL_GEN(dev_priv)	((dev_priv)->info.gen)
2391#define INTEL_DEVID(dev_priv)	((dev_priv)->info.device_id)
2392
2393#define REVID_FOREVER		0xff
2394#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
2395
2396#define GEN_FOREVER (0)
2397/*
2398 * Returns true if Gen is in inclusive range [Start, End].
2399 *
2400 * Use GEN_FOREVER for unbound start and or end.
2401 */
2402#define IS_GEN(dev_priv, s, e) ({ \
2403	unsigned int __s = (s), __e = (e); \
2404	BUILD_BUG_ON(!__builtin_constant_p(s)); \
2405	BUILD_BUG_ON(!__builtin_constant_p(e)); \
2406	if ((__s) != GEN_FOREVER) \
2407		__s = (s) - 1; \
2408	if ((__e) == GEN_FOREVER) \
2409		__e = BITS_PER_LONG - 1; \
2410	else \
2411		__e = (e) - 1; \
2412	!!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
2413})
2414
2415/*
2416 * Return true if revision is in range [since,until] inclusive.
2417 *
2418 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2419 */
2420#define IS_REVID(p, since, until) \
2421	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2422
2423#define IS_I830(dev_priv)	(INTEL_DEVID(dev_priv) == 0x3577)
2424#define IS_845G(dev_priv)	(INTEL_DEVID(dev_priv) == 0x2562)
2425#define IS_I85X(dev_priv)	((dev_priv)->info.is_i85x)
2426#define IS_I865G(dev_priv)	(INTEL_DEVID(dev_priv) == 0x2572)
2427#define IS_I915G(dev_priv)	((dev_priv)->info.is_i915g)
2428#define IS_I915GM(dev_priv)	(INTEL_DEVID(dev_priv) == 0x2592)
2429#define IS_I945G(dev_priv)	(INTEL_DEVID(dev_priv) == 0x2772)
2430#define IS_I945GM(dev_priv)	((dev_priv)->info.is_i945gm)
2431#define IS_BROADWATER(dev_priv)	((dev_priv)->info.is_broadwater)
2432#define IS_CRESTLINE(dev_priv)	((dev_priv)->info.is_crestline)
2433#define IS_GM45(dev_priv)	(INTEL_DEVID(dev_priv) == 0x2A42)
2434#define IS_G4X(dev_priv)	((dev_priv)->info.is_g4x)
2435#define IS_PINEVIEW_G(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa001)
2436#define IS_PINEVIEW_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0xa011)
2437#define IS_PINEVIEW(dev_priv)	((dev_priv)->info.is_pineview)
2438#define IS_G33(dev_priv)	((dev_priv)->info.is_g33)
2439#define IS_IRONLAKE_M(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0046)
2440#define IS_IVYBRIDGE(dev_priv)	((dev_priv)->info.is_ivybridge)
2441#define IS_IVB_GT1(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0156 || \
2442				 INTEL_DEVID(dev_priv) == 0x0152 || \
2443				 INTEL_DEVID(dev_priv) == 0x015a)
2444#define IS_VALLEYVIEW(dev_priv)	((dev_priv)->info.is_valleyview)
2445#define IS_CHERRYVIEW(dev_priv)	((dev_priv)->info.is_cherryview)
2446#define IS_HASWELL(dev_priv)	((dev_priv)->info.is_haswell)
2447#define IS_BROADWELL(dev_priv)	((dev_priv)->info.is_broadwell)
2448#define IS_SKYLAKE(dev_priv)	((dev_priv)->info.is_skylake)
2449#define IS_BROXTON(dev_priv)	((dev_priv)->info.is_broxton)
2450#define IS_KABYLAKE(dev_priv)	((dev_priv)->info.is_kabylake)
2451#define IS_MOBILE(dev_priv)	((dev_priv)->info.is_mobile)
2452#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2453				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2454#define IS_BDW_ULT(dev_priv)	(IS_BROADWELL(dev_priv) && \
2455				 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||	\
2456				 (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||	\
2457				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
2458/* ULX machines are also considered ULT. */
2459#define IS_BDW_ULX(dev_priv)	(IS_BROADWELL(dev_priv) && \
2460				 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2461#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
2462				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2463#define IS_HSW_ULT(dev_priv)	(IS_HASWELL(dev_priv) && \
2464				 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2465#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
2466				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2467/* ULX machines are also considered ULT. */
2468#define IS_HSW_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x0A0E || \
2469				 INTEL_DEVID(dev_priv) == 0x0A1E)
2470#define IS_SKL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x1906 || \
2471				 INTEL_DEVID(dev_priv) == 0x1913 || \
2472				 INTEL_DEVID(dev_priv) == 0x1916 || \
2473				 INTEL_DEVID(dev_priv) == 0x1921 || \
2474				 INTEL_DEVID(dev_priv) == 0x1926)
2475#define IS_SKL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x190E || \
2476				 INTEL_DEVID(dev_priv) == 0x1915 || \
2477				 INTEL_DEVID(dev_priv) == 0x191E)
2478#define IS_KBL_ULT(dev_priv)	(INTEL_DEVID(dev_priv) == 0x5906 || \
2479				 INTEL_DEVID(dev_priv) == 0x5913 || \
2480				 INTEL_DEVID(dev_priv) == 0x5916 || \
2481				 INTEL_DEVID(dev_priv) == 0x5921 || \
2482				 INTEL_DEVID(dev_priv) == 0x5926)
2483#define IS_KBL_ULX(dev_priv)	(INTEL_DEVID(dev_priv) == 0x590E || \
2484				 INTEL_DEVID(dev_priv) == 0x5915 || \
2485				 INTEL_DEVID(dev_priv) == 0x591E)
2486#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2487				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2488#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2489				 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
2490
2491#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2492
2493#define SKL_REVID_A0		0x0
2494#define SKL_REVID_B0		0x1
2495#define SKL_REVID_C0		0x2
2496#define SKL_REVID_D0		0x3
2497#define SKL_REVID_E0		0x4
2498#define SKL_REVID_F0		0x5
2499#define SKL_REVID_G0		0x6
2500#define SKL_REVID_H0		0x7
2501
2502#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2503
2504#define BXT_REVID_A0		0x0
2505#define BXT_REVID_A1		0x1
2506#define BXT_REVID_B0		0x3
2507#define BXT_REVID_C0		0x9
2508
2509#define IS_BXT_REVID(dev_priv, since, until) \
2510	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2511
2512#define KBL_REVID_A0		0x0
2513#define KBL_REVID_B0		0x1
2514#define KBL_REVID_C0		0x2
2515#define KBL_REVID_D0		0x3
2516#define KBL_REVID_E0		0x4
2517
2518#define IS_KBL_REVID(dev_priv, since, until) \
2519	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2520
2521/*
2522 * The genX designation typically refers to the render engine, so render
2523 * capability related checks should use IS_GEN, while display and other checks
2524 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2525 * chips, etc.).
2526 */
2527#define IS_GEN2(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(1)))
2528#define IS_GEN3(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(2)))
2529#define IS_GEN4(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(3)))
2530#define IS_GEN5(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(4)))
2531#define IS_GEN6(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(5)))
2532#define IS_GEN7(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(6)))
2533#define IS_GEN8(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(7)))
2534#define IS_GEN9(dev_priv)	(!!((dev_priv)->info.gen_mask & BIT(8)))
2535
2536#define ENGINE_MASK(id)	BIT(id)
2537#define RENDER_RING	ENGINE_MASK(RCS)
2538#define BSD_RING	ENGINE_MASK(VCS)
2539#define BLT_RING	ENGINE_MASK(BCS)
2540#define VEBOX_RING	ENGINE_MASK(VECS)
2541#define BSD2_RING	ENGINE_MASK(VCS2)
2542#define ALL_ENGINES	(~0)
2543
2544#define HAS_ENGINE(dev_priv, id) \
2545	(!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2546
2547#define HAS_BSD(dev_priv)	HAS_ENGINE(dev_priv, VCS)
2548#define HAS_BSD2(dev_priv)	HAS_ENGINE(dev_priv, VCS2)
2549#define HAS_BLT(dev_priv)	HAS_ENGINE(dev_priv, BCS)
2550#define HAS_VEBOX(dev_priv)	HAS_ENGINE(dev_priv, VECS)
2551
2552#define HAS_LLC(dev_priv)	((dev_priv)->info.has_llc)
2553#define HAS_SNOOP(dev_priv)	((dev_priv)->info.has_snoop)
2554#define HAS_EDRAM(dev_priv)	(!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2555#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
2556				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2557
2558#define HWS_NEEDS_PHYSICAL(dev_priv)	((dev_priv)->info.hws_needs_physical)
2559
2560#define HAS_HW_CONTEXTS(dev_priv)	    ((dev_priv)->info.has_hw_contexts)
2561#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2562		((dev_priv)->info.has_logical_ring_contexts)
2563#define USES_PPGTT(dev_priv)		(i915.enable_ppgtt)
2564#define USES_FULL_PPGTT(dev_priv)	(i915.enable_ppgtt >= 2)
2565#define USES_FULL_48BIT_PPGTT(dev_priv)	(i915.enable_ppgtt == 3)
2566
2567#define HAS_OVERLAY(dev_priv)		 ((dev_priv)->info.has_overlay)
2568#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2569		((dev_priv)->info.overlay_needs_physical)
2570
2571/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2572#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_845G(dev_priv))
2573
2574/* WaRsDisableCoarsePowerGating:skl,bxt */
2575#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2576	(IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2577	 IS_SKL_GT3(dev_priv) || \
2578	 IS_SKL_GT4(dev_priv))
2579
2580/*
2581 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2582 * even when in MSI mode. This results in spurious interrupt warnings if the
2583 * legacy irq no. is shared with another device. The kernel then disables that
2584 * interrupt source and so prevents the other device from working properly.
2585 */
2586#define HAS_AUX_IRQ(dev_priv)   ((dev_priv)->info.gen >= 5)
2587#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
2588
2589/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2590 * rows, which changed the alignment requirements and fence programming.
2591 */
2592#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2593					 !(IS_I915G(dev_priv) || \
2594					 IS_I915GM(dev_priv)))
2595#define SUPPORTS_TV(dev_priv)		((dev_priv)->info.supports_tv)
2596#define I915_HAS_HOTPLUG(dev_priv)	((dev_priv)->info.has_hotplug)
2597
2598#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
2599#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2600#define HAS_FBC(dev_priv)	((dev_priv)->info.has_fbc)
2601
2602#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2603
2604#define HAS_DP_MST(dev_priv)	((dev_priv)->info.has_dp_mst)
2605
2606#define HAS_DDI(dev_priv)		 ((dev_priv)->info.has_ddi)
2607#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2608#define HAS_PSR(dev_priv)		 ((dev_priv)->info.has_psr)
2609#define HAS_RC6(dev_priv)		 ((dev_priv)->info.has_rc6)
2610#define HAS_RC6p(dev_priv)		 ((dev_priv)->info.has_rc6p)
2611
2612#define HAS_CSR(dev_priv)	((dev_priv)->info.has_csr)
2613
2614#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2615#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2616
2617/*
2618 * For now, anything with a GuC requires uCode loading, and then supports
2619 * command submission once loaded. But these are logically independent
2620 * properties, so we have separate macros to test them.
2621 */
2622#define HAS_GUC(dev_priv)	((dev_priv)->info.has_guc)
2623#define HAS_GUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
2624#define HAS_GUC_SCHED(dev_priv)	(HAS_GUC(dev_priv))
2625
2626#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
2627
2628#define HAS_POOLED_EU(dev_priv)	((dev_priv)->info.has_pooled_eu)
2629
2630#define INTEL_PCH_DEVICE_ID_MASK		0xff00
2631#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
2632#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
2633#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
2634#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
2635#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2636#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
2637#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2638#define INTEL_PCH_KBP_DEVICE_ID_TYPE		0xA200
2639#define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2640#define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2641#define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2642
2643#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2644#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2645#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2646#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2647#define HAS_PCH_LPT_LP(dev_priv) \
2648	((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2649#define HAS_PCH_LPT_H(dev_priv) \
2650	((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2651#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2652#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2653#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2654#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2655
2656#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2657
2658#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2659
2660/* DPF == dynamic parity feature */
2661#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2662#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2663				 2 : HAS_L3_DPF(dev_priv))
2664
2665#define GT_FREQUENCY_MULTIPLIER 50
2666#define GEN9_FREQ_SCALER 3
2667
2668#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2669
2670#include "i915_trace.h"
2671
2672static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2673{
2674#ifdef CONFIG_INTEL_IOMMU
2675	if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2676		return true;
2677#endif
2678	return false;
2679}
2680
2681extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2682extern int i915_resume_switcheroo(struct drm_device *dev);
2683
2684int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2685				int enable_ppgtt);
2686
2687bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2688
2689/* i915_drv.c */
2690void __printf(3, 4)
2691__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2692	      const char *fmt, ...);
2693
2694#define i915_report_error(dev_priv, fmt, ...)				   \
2695	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2696
2697#ifdef CONFIG_COMPAT
 
 
 
2698extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2699			      unsigned long arg);
2700#else
2701#define i915_compat_ioctl NULL
2702#endif
2703extern const struct dev_pm_ops i915_pm_ops;
2704
2705extern int i915_driver_load(struct pci_dev *pdev,
2706			    const struct pci_device_id *ent);
2707extern void i915_driver_unload(struct drm_device *dev);
2708extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2709extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2710extern void i915_reset(struct drm_i915_private *dev_priv);
2711extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2712extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2713extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2714extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2715extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2716extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2717extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2718int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2719
2720/* intel_hotplug.c */
2721void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2722			   u32 pin_mask, u32 long_mask);
2723void intel_hpd_init(struct drm_i915_private *dev_priv);
2724void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2725void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2726bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2727bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2728void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2729
2730/* i915_irq.c */
2731static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2732{
2733	unsigned long delay;
 
 
 
2734
2735	if (unlikely(!i915.enable_hangcheck))
2736		return;
2737
2738	/* Don't continually defer the hangcheck so that it is always run at
2739	 * least once after work has been scheduled on any ring. Otherwise,
2740	 * we will ignore a hung ring if a second ring is kept busy.
2741	 */
 
 
2742
2743	delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2744	queue_delayed_work(system_long_wq,
2745			   &dev_priv->gpu_error.hangcheck_work, delay);
2746}
2747
2748__printf(3, 4)
2749void i915_handle_error(struct drm_i915_private *dev_priv,
2750		       u32 engine_mask,
2751		       const char *fmt, ...);
2752
2753extern void intel_irq_init(struct drm_i915_private *dev_priv);
2754int intel_irq_install(struct drm_i915_private *dev_priv);
2755void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2756
2757extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2758extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
2759					bool restore_forcewake);
2760extern void intel_uncore_init(struct drm_i915_private *dev_priv);
2761extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
2762extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
2763extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2764extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2765					 bool restore);
2766const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2767void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2768				enum forcewake_domains domains);
2769void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2770				enum forcewake_domains domains);
2771/* Like above but the caller must manage the uncore.lock itself.
2772 * Must be used with I915_READ_FW and friends.
2773 */
2774void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2775					enum forcewake_domains domains);
2776void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2777					enum forcewake_domains domains);
2778u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2779
2780void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2781
2782int intel_wait_for_register(struct drm_i915_private *dev_priv,
2783			    i915_reg_t reg,
2784			    const u32 mask,
2785			    const u32 value,
2786			    const unsigned long timeout_ms);
2787int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2788			       i915_reg_t reg,
2789			       const u32 mask,
2790			       const u32 value,
2791			       const unsigned long timeout_ms);
2792
2793static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2794{
2795	return dev_priv->gvt;
2796}
2797
2798static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2799{
2800	return dev_priv->vgpu.active;
2801}
 
2802
2803void
2804i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2805		     u32 status_mask);
2806
2807void
2808i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2809		      u32 status_mask);
2810
2811void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2812void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2813void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2814				   uint32_t mask,
2815				   uint32_t bits);
2816void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2817			    uint32_t interrupt_mask,
2818			    uint32_t enabled_irq_mask);
2819static inline void
2820ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2821{
2822	ilk_update_display_irq(dev_priv, bits, bits);
2823}
2824static inline void
2825ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2826{
2827	ilk_update_display_irq(dev_priv, bits, 0);
2828}
2829void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2830			 enum pipe pipe,
2831			 uint32_t interrupt_mask,
2832			 uint32_t enabled_irq_mask);
2833static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2834				       enum pipe pipe, uint32_t bits)
2835{
2836	bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2837}
2838static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2839					enum pipe pipe, uint32_t bits)
2840{
2841	bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2842}
2843void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2844				  uint32_t interrupt_mask,
2845				  uint32_t enabled_irq_mask);
2846static inline void
2847ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2848{
2849	ibx_display_interrupt_update(dev_priv, bits, bits);
2850}
2851static inline void
2852ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2853{
2854	ibx_display_interrupt_update(dev_priv, bits, 0);
2855}
2856
 
 
 
 
 
 
 
 
 
 
 
 
2857/* i915_gem.c */
 
 
2858int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2859			  struct drm_file *file_priv);
2860int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2861			 struct drm_file *file_priv);
2862int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2863			  struct drm_file *file_priv);
2864int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2865			struct drm_file *file_priv);
2866int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2867			struct drm_file *file_priv);
2868int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2869			      struct drm_file *file_priv);
2870int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2871			     struct drm_file *file_priv);
2872int i915_gem_execbuffer(struct drm_device *dev, void *data,
2873			struct drm_file *file_priv);
2874int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2875			 struct drm_file *file_priv);
 
 
 
 
2876int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2877			struct drm_file *file_priv);
2878int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2879			       struct drm_file *file);
2880int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2881			       struct drm_file *file);
2882int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2883			    struct drm_file *file_priv);
2884int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2885			   struct drm_file *file_priv);
 
 
 
 
2886int i915_gem_set_tiling(struct drm_device *dev, void *data,
2887			struct drm_file *file_priv);
2888int i915_gem_get_tiling(struct drm_device *dev, void *data,
2889			struct drm_file *file_priv);
2890void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2891int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2892			   struct drm_file *file);
2893int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2894				struct drm_file *file_priv);
2895int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2896			struct drm_file *file_priv);
2897int i915_gem_load_init(struct drm_device *dev);
2898void i915_gem_load_cleanup(struct drm_device *dev);
2899void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
2900int i915_gem_freeze(struct drm_i915_private *dev_priv);
2901int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2902
2903void *i915_gem_object_alloc(struct drm_device *dev);
2904void i915_gem_object_free(struct drm_i915_gem_object *obj);
2905void i915_gem_object_init(struct drm_i915_gem_object *obj,
2906			 const struct drm_i915_gem_object_ops *ops);
2907struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
2908						   u64 size);
2909struct drm_i915_gem_object *i915_gem_object_create_from_data(
2910		struct drm_device *dev, const void *data, size_t size);
2911void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
2912void i915_gem_free_object(struct drm_gem_object *obj);
2913
2914struct i915_vma * __must_check
2915i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2916			 const struct i915_ggtt_view *view,
2917			 u64 size,
2918			 u64 alignment,
2919			 u64 flags);
2920
2921int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
2922void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
 
2923
2924void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2925
2926static inline int __sg_page_count(const struct scatterlist *sg)
2927{
2928	return sg->length >> PAGE_SHIFT;
2929}
2930
2931struct scatterlist *
2932i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
2933		       unsigned int n, unsigned int *offset);
2934
2935struct page *
2936i915_gem_object_get_page(struct drm_i915_gem_object *obj,
2937			 unsigned int n);
2938
2939struct page *
2940i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
2941			       unsigned int n);
2942
2943dma_addr_t
2944i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
2945				unsigned long n);
2946
2947void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2948				 struct sg_table *pages);
2949int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2950
2951static inline int __must_check
2952i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2953{
2954	might_lock(&obj->mm.lock);
2955
2956	if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
2957		return 0;
2958
2959	return __i915_gem_object_get_pages(obj);
2960}
2961
2962static inline void
2963__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2964{
2965	GEM_BUG_ON(!obj->mm.pages);
2966
2967	atomic_inc(&obj->mm.pages_pin_count);
2968}
2969
2970static inline bool
2971i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
2972{
2973	return atomic_read(&obj->mm.pages_pin_count);
2974}
2975
2976static inline void
2977__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2978{
2979	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
2980	GEM_BUG_ON(!obj->mm.pages);
2981
2982	atomic_dec(&obj->mm.pages_pin_count);
2983	GEM_BUG_ON(atomic_read(&obj->mm.pages_pin_count) < obj->bind_count);
2984}
2985
2986static inline void
2987i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2988{
2989	__i915_gem_object_unpin_pages(obj);
2990}
2991
2992enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
2993	I915_MM_NORMAL = 0,
2994	I915_MM_SHRINKER
2995};
2996
2997void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2998				 enum i915_mm_subclass subclass);
2999void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
3000
3001enum i915_map_type {
3002	I915_MAP_WB = 0,
3003	I915_MAP_WC,
3004};
3005
3006/**
3007 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3008 * @obj - the object to map into kernel address space
3009 * @type - the type of mapping, used to select pgprot_t
3010 *
3011 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3012 * pages and then returns a contiguous mapping of the backing storage into
3013 * the kernel address space. Based on the @type of mapping, the PTE will be
3014 * set to either WriteBack or WriteCombine (via pgprot_t).
3015 *
3016 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3017 * mapping is no longer required.
3018 *
3019 * Returns the pointer through which to access the mapped object, or an
3020 * ERR_PTR() on error.
3021 */
3022void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3023					   enum i915_map_type type);
3024
3025/**
3026 * i915_gem_object_unpin_map - releases an earlier mapping
3027 * @obj - the object to unmap
3028 *
3029 * After pinning the object and mapping its pages, once you are finished
3030 * with your access, call i915_gem_object_unpin_map() to release the pin
3031 * upon the mapping. Once the pin count reaches zero, that mapping may be
3032 * removed.
3033 */
3034static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3035{
3036	i915_gem_object_unpin_pages(obj);
3037}
3038
3039int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3040				    unsigned int *needs_clflush);
3041int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3042				     unsigned int *needs_clflush);
3043#define CLFLUSH_BEFORE 0x1
3044#define CLFLUSH_AFTER 0x2
3045#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3046
3047static inline void
3048i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3049{
3050	i915_gem_object_unpin_pages(obj);
3051}
3052
3053int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3054void i915_vma_move_to_active(struct i915_vma *vma,
3055			     struct drm_i915_gem_request *req,
3056			     unsigned int flags);
3057int i915_gem_dumb_create(struct drm_file *file_priv,
3058			 struct drm_device *dev,
3059			 struct drm_mode_create_dumb *args);
3060int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3061		      uint32_t handle, uint64_t *offset);
3062int i915_gem_mmap_gtt_version(void);
3063
3064void i915_gem_track_fb(struct drm_i915_gem_object *old,
3065		       struct drm_i915_gem_object *new,
3066		       unsigned frontbuffer_bits);
3067
3068int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3069
3070struct drm_i915_gem_request *
3071i915_gem_find_active_request(struct intel_engine_cs *engine);
3072
3073void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3074
3075static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3076{
3077	return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
3078}
3079
3080static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3081{
3082	return unlikely(test_bit(I915_WEDGED, &error->flags));
3083}
3084
3085static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
 
3086{
3087	return i915_reset_in_progress(error) | i915_terminally_wedged(error);
3088}
3089
3090static inline u32 i915_reset_count(struct i915_gpu_error *error)
3091{
3092	return READ_ONCE(error->reset_count);
3093}
3094
3095void i915_gem_reset(struct drm_i915_private *dev_priv);
3096void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3097void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3098int __must_check i915_gem_init(struct drm_device *dev);
3099int __must_check i915_gem_init_hw(struct drm_device *dev);
3100void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3101void i915_gem_cleanup_engines(struct drm_device *dev);
3102int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3103					unsigned int flags);
3104int __must_check i915_gem_suspend(struct drm_device *dev);
3105void i915_gem_resume(struct drm_device *dev);
 
 
 
 
 
 
 
 
 
3106int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3107int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3108			 unsigned int flags,
3109			 long timeout,
3110			 struct intel_rps_client *rps);
3111int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3112				  unsigned int flags,
3113				  int priority);
3114#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3115
3116int __must_check
3117i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3118				  bool write);
3119int __must_check
3120i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3121struct i915_vma * __must_check
3122i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3123				     u32 alignment,
3124				     const struct i915_ggtt_view *view);
3125void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3126int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
 
3127				int align);
3128int i915_gem_open(struct drm_device *dev, struct drm_file *file);
 
 
3129void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3130
3131u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3132			   int tiling_mode);
3133u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
3134				int tiling_mode, bool fenced);
3135
3136int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3137				    enum i915_cache_level cache_level);
3138
3139struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3140				struct dma_buf *dma_buf);
3141
3142struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3143				struct drm_gem_object *gem_obj, int flags);
3144
3145struct i915_vma *
3146i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3147		     struct i915_address_space *vm,
3148		     const struct i915_ggtt_view *view);
3149
3150struct i915_vma *
3151i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3152				  struct i915_address_space *vm,
3153				  const struct i915_ggtt_view *view);
3154
3155static inline struct i915_hw_ppgtt *
3156i915_vm_to_ppgtt(struct i915_address_space *vm)
3157{
3158	return container_of(vm, struct i915_hw_ppgtt, base);
3159}
3160
3161static inline struct i915_vma *
3162i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3163			const struct i915_ggtt_view *view)
3164{
3165	return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
3166}
3167
3168/* i915_gem_fence_reg.c */
3169int __must_check i915_vma_get_fence(struct i915_vma *vma);
3170int __must_check i915_vma_put_fence(struct i915_vma *vma);
3171
3172void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3173
3174void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3175void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3176				       struct sg_table *pages);
3177void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3178					 struct sg_table *pages);
3179
3180/* i915_gem_context.c */
3181int __must_check i915_gem_context_init(struct drm_device *dev);
3182void i915_gem_context_lost(struct drm_i915_private *dev_priv);
3183void i915_gem_context_fini(struct drm_device *dev);
3184int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3185void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3186int i915_switch_context(struct drm_i915_gem_request *req);
3187int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
3188struct i915_vma *
3189i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
3190			    unsigned int flags);
3191void i915_gem_context_free(struct kref *ctx_ref);
3192struct drm_i915_gem_object *
3193i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3194struct i915_gem_context *
3195i915_gem_context_create_gvt(struct drm_device *dev);
3196
3197static inline struct i915_gem_context *
3198i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3199{
3200	struct i915_gem_context *ctx;
3201
3202	lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
3203
3204	ctx = idr_find(&file_priv->context_idr, id);
3205	if (!ctx)
3206		return ERR_PTR(-ENOENT);
3207
3208	return ctx;
3209}
3210
3211static inline struct i915_gem_context *
3212i915_gem_context_get(struct i915_gem_context *ctx)
3213{
3214	kref_get(&ctx->ref);
3215	return ctx;
3216}
3217
3218static inline void i915_gem_context_put(struct i915_gem_context *ctx)
3219{
3220	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
3221	kref_put(&ctx->ref, i915_gem_context_free);
3222}
3223
3224static inline struct intel_timeline *
3225i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3226				 struct intel_engine_cs *engine)
3227{
3228	struct i915_address_space *vm;
3229
3230	vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3231	return &vm->timeline.engine[engine->id];
3232}
3233
3234static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3235{
3236	return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3237}
3238
3239int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3240				  struct drm_file *file);
3241int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3242				   struct drm_file *file);
3243int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3244				    struct drm_file *file_priv);
3245int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3246				    struct drm_file *file_priv);
3247int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3248				       struct drm_file *file);
3249
3250/* i915_gem_evict.c */
3251int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3252					  u64 min_size, u64 alignment,
3253					  unsigned cache_level,
3254					  u64 start, u64 end,
3255					  unsigned flags);
3256int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
3257int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3258
3259/* belongs in i915_gem_gtt.h */
3260static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3261{
3262	wmb();
3263	if (INTEL_GEN(dev_priv) < 6)
3264		intel_gtt_chipset_flush();
3265}
3266
3267/* i915_gem_stolen.c */
3268int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3269				struct drm_mm_node *node, u64 size,
3270				unsigned alignment);
3271int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3272					 struct drm_mm_node *node, u64 size,
3273					 unsigned alignment, u64 start,
3274					 u64 end);
3275void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3276				 struct drm_mm_node *node);
3277int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3278void i915_gem_cleanup_stolen(struct drm_device *dev);
3279struct drm_i915_gem_object *
3280i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3281struct drm_i915_gem_object *
3282i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3283					       u32 stolen_offset,
3284					       u32 gtt_offset,
3285					       u32 size);
3286
3287/* i915_gem_internal.c */
3288struct drm_i915_gem_object *
3289i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3290				unsigned int size);
3291
3292/* i915_gem_shrinker.c */
3293unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3294			      unsigned long target,
3295			      unsigned flags);
3296#define I915_SHRINK_PURGEABLE 0x1
3297#define I915_SHRINK_UNBOUND 0x2
3298#define I915_SHRINK_BOUND 0x4
3299#define I915_SHRINK_ACTIVE 0x8
3300#define I915_SHRINK_VMAPS 0x10
3301unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3302void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3303void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3304
3305
3306/* i915_gem_tiling.c */
3307static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3308{
3309	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3310
3311	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3312		i915_gem_object_is_tiled(obj);
3313}
3314
3315/* i915_debugfs.c */
3316#ifdef CONFIG_DEBUG_FS
3317int i915_debugfs_register(struct drm_i915_private *dev_priv);
3318void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
3319int i915_debugfs_connector_add(struct drm_connector *connector);
3320void intel_display_crc_init(struct drm_i915_private *dev_priv);
3321#else
3322static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3323static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
3324static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3325{ return 0; }
3326static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3327#endif
 
 
 
 
3328
3329/* i915_gpu_error.c */
3330#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
 
3331
3332__printf(2, 3)
3333void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3334int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3335			    const struct i915_error_state_file_priv *error);
3336int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3337			      struct drm_i915_private *i915,
3338			      size_t count, loff_t pos);
3339static inline void i915_error_state_buf_release(
3340	struct drm_i915_error_state_buf *eb)
3341{
3342	kfree(eb->buf);
3343}
3344void i915_capture_error_state(struct drm_i915_private *dev_priv,
3345			      u32 engine_mask,
3346			      const char *error_msg);
3347void i915_error_state_get(struct drm_device *dev,
3348			  struct i915_error_state_file_priv *error_priv);
3349void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3350void i915_destroy_error_state(struct drm_device *dev);
3351
3352#else
3353
3354static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3355					    u32 engine_mask,
3356					    const char *error_msg)
3357{
3358}
3359
3360static inline void i915_destroy_error_state(struct drm_device *dev)
3361{
3362}
3363
3364#endif
3365
3366const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3367
3368/* i915_cmd_parser.c */
3369int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3370void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3371void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3372bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3373int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3374			    struct drm_i915_gem_object *batch_obj,
3375			    struct drm_i915_gem_object *shadow_batch_obj,
3376			    u32 batch_start_offset,
3377			    u32 batch_len,
3378			    bool is_master);
3379
3380/* i915_suspend.c */
3381extern int i915_save_state(struct drm_device *dev);
3382extern int i915_restore_state(struct drm_device *dev);
3383
3384/* i915_sysfs.c */
3385void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3386void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
3387
3388/* intel_i2c.c */
3389extern int intel_setup_gmbus(struct drm_device *dev);
3390extern void intel_teardown_gmbus(struct drm_device *dev);
3391extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3392				     unsigned int pin);
3393
3394extern struct i2c_adapter *
3395intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3396extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3397extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3398static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3399{
3400	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3401}
3402extern void intel_i2c_reset(struct drm_device *dev);
3403
3404/* intel_bios.c */
3405int intel_bios_init(struct drm_i915_private *dev_priv);
3406bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3407bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3408bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3409bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3410bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3411bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3412bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3413bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3414				     enum port port);
3415bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3416				enum port port);
3417
3418
3419/* intel_opregion.c */
 
3420#ifdef CONFIG_ACPI
3421extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3422extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3423extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3424extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3425extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3426					 bool enable);
3427extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3428					 pci_power_t state);
3429extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3430#else
3431static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3432static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3433static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
3434static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3435{
3436}
3437static inline int
3438intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3439{
3440	return 0;
3441}
3442static inline int
3443intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3444{
3445	return 0;
3446}
3447static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3448{
3449	return -ENODEV;
3450}
3451#endif
3452
3453/* intel_acpi.c */
3454#ifdef CONFIG_ACPI
3455extern void intel_register_dsm_handler(void);
3456extern void intel_unregister_dsm_handler(void);
3457#else
3458static inline void intel_register_dsm_handler(void) { return; }
3459static inline void intel_unregister_dsm_handler(void) { return; }
3460#endif /* CONFIG_ACPI */
3461
3462/* intel_device_info.c */
3463static inline struct intel_device_info *
3464mkwrite_device_info(struct drm_i915_private *dev_priv)
3465{
3466	return (struct intel_device_info *)&dev_priv->info;
3467}
3468
3469void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3470void intel_device_info_dump(struct drm_i915_private *dev_priv);
3471
3472/* modesetting */
3473extern void intel_modeset_init_hw(struct drm_device *dev);
3474extern int intel_modeset_init(struct drm_device *dev);
3475extern void intel_modeset_gem_init(struct drm_device *dev);
3476extern void intel_modeset_cleanup(struct drm_device *dev);
3477extern int intel_connector_register(struct drm_connector *);
3478extern void intel_connector_unregister(struct drm_connector *);
3479extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3480				       bool state);
3481extern void intel_display_resume(struct drm_device *dev);
3482extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3483extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3484extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3485extern void intel_init_pch_refclk(struct drm_device *dev);
3486extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3487extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3488				  bool enable);
3489
3490int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3491			struct drm_file *file);
 
 
3492
3493/* overlay */
3494extern struct intel_overlay_error_state *
3495intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3496extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3497					    struct intel_overlay_error_state *error);
3498
3499extern struct intel_display_error_state *
3500intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3501extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3502					    struct drm_i915_private *dev_priv,
3503					    struct intel_display_error_state *error);
 
3504
3505int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3506int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3507int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3508		      u32 reply_mask, u32 reply, int timeout_base_ms);
3509
3510/* intel_sideband.c */
3511u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3512void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3513u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3514u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3515void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3516u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3517void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3518u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3519void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3520u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3521void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3522u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3523void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3524u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3525		   enum intel_sbi_destination destination);
3526void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3527		     enum intel_sbi_destination destination);
3528u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3529void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3530
3531/* intel_dpio_phy.c */
3532void bxt_port_to_phy_channel(enum port port,
3533			     enum dpio_phy *phy, enum dpio_channel *ch);
3534void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3535				  enum port port, u32 margin, u32 scale,
3536				  u32 enable, u32 deemphasis);
3537void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3538void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3539bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3540			    enum dpio_phy phy);
3541bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3542			      enum dpio_phy phy);
3543uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3544					     uint8_t lane_count);
3545void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3546				     uint8_t lane_lat_optim_mask);
3547uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3548
3549void chv_set_phy_signal_level(struct intel_encoder *encoder,
3550			      u32 deemph_reg_value, u32 margin_reg_value,
3551			      bool uniq_trans_scale);
3552void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3553			      bool reset);
3554void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3555void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3556void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3557void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3558
3559void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3560			      u32 demph_reg_value, u32 preemph_reg_value,
3561			      u32 uniqtranscale_reg_value, u32 tx3_demph);
3562void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3563void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3564void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3565
3566int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3567int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3568
3569#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3570#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3571
3572#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3573#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3574#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3575#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3576
3577#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3578#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3579#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3580#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3581
3582/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3583 * will be implemented using 2 32-bit writes in an arbitrary order with
3584 * an arbitrary delay between them. This can cause the hardware to
3585 * act upon the intermediate value, possibly leading to corruption and
3586 * machine death. For this reason we do not support I915_WRITE64, or
3587 * dev_priv->uncore.funcs.mmio_writeq.
3588 *
3589 * When reading a 64-bit value as two 32-bit values, the delay may cause
3590 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3591 * occasionally a 64-bit register does not actualy support a full readq
3592 * and must be read using two 32-bit reads.
3593 *
3594 * You have been warned.
3595 */
3596#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3597
3598#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
3599	u32 upper, lower, old_upper, loop = 0;				\
3600	upper = I915_READ(upper_reg);					\
3601	do {								\
3602		old_upper = upper;					\
3603		lower = I915_READ(lower_reg);				\
3604		upper = I915_READ(upper_reg);				\
3605	} while (upper != old_upper && loop++ < 2);			\
3606	(u64)upper << 32 | lower; })
3607
3608#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
3609#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)
3610
3611#define __raw_read(x, s) \
3612static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3613					     i915_reg_t reg) \
3614{ \
3615	return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3616}
3617
3618#define __raw_write(x, s) \
3619static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3620				       i915_reg_t reg, uint##x##_t val) \
3621{ \
3622	write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3623}
3624__raw_read(8, b)
3625__raw_read(16, w)
3626__raw_read(32, l)
3627__raw_read(64, q)
3628
3629__raw_write(8, b)
3630__raw_write(16, w)
3631__raw_write(32, l)
3632__raw_write(64, q)
3633
3634#undef __raw_read
3635#undef __raw_write
3636
3637/* These are untraced mmio-accessors that are only valid to be used inside
3638 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3639 * controlled.
3640 *
3641 * Think twice, and think again, before using these.
3642 *
3643 * As an example, these accessors can possibly be used between:
3644 *
3645 * spin_lock_irq(&dev_priv->uncore.lock);
3646 * intel_uncore_forcewake_get__locked();
3647 *
3648 * and
3649 *
3650 * intel_uncore_forcewake_put__locked();
3651 * spin_unlock_irq(&dev_priv->uncore.lock);
3652 *
3653 *
3654 * Note: some registers may not need forcewake held, so
3655 * intel_uncore_forcewake_{get,put} can be omitted, see
3656 * intel_uncore_forcewake_for_reg().
3657 *
3658 * Certain architectures will die if the same cacheline is concurrently accessed
3659 * by different clients (e.g. on Ivybridge). Access to registers should
3660 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3661 * a more localised lock guarding all access to that bank of registers.
3662 */
3663#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3664#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3665#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3666#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3667
3668/* "Broadcast RGB" property */
3669#define INTEL_BROADCAST_RGB_AUTO 0
3670#define INTEL_BROADCAST_RGB_FULL 1
3671#define INTEL_BROADCAST_RGB_LIMITED 2
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3672
3673static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3674{
3675	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3676		return VLV_VGACNTRL;
3677	else if (INTEL_GEN(dev_priv) >= 5)
3678		return CPU_VGACNTRL;
3679	else
3680		return VGACNTRL;
3681}
3682
3683static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3684{
3685	unsigned long j = msecs_to_jiffies(m);
3686
3687	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3688}
3689
3690static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3691{
3692        return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3693}
3694
3695static inline unsigned long
3696timespec_to_jiffies_timeout(const struct timespec *value)
3697{
3698	unsigned long j = timespec_to_jiffies(value);
3699
3700	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3701}
3702
3703/*
3704 * If you need to wait X milliseconds between events A and B, but event B
3705 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3706 * when event A happened, then just before event B you call this function and
3707 * pass the timestamp as the first argument, and X as the second argument.
3708 */
3709static inline void
3710wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3711{
3712	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3713
3714	/*
3715	 * Don't re-read the value of "jiffies" every time since it may change
3716	 * behind our back and break the math.
3717	 */
3718	tmp_jiffies = jiffies;
3719	target_jiffies = timestamp_jiffies +
3720			 msecs_to_jiffies_timeout(to_wait_ms);
3721
3722	if (time_after(target_jiffies, tmp_jiffies)) {
3723		remaining_jiffies = target_jiffies - tmp_jiffies;
3724		while (remaining_jiffies)
3725			remaining_jiffies =
3726			    schedule_timeout_uninterruptible(remaining_jiffies);
3727	}
3728}
3729
3730static inline bool
3731__i915_request_irq_complete(struct drm_i915_gem_request *req)
3732{
3733	struct intel_engine_cs *engine = req->engine;
3734
3735	/* Before we do the heavier coherent read of the seqno,
3736	 * check the value (hopefully) in the CPU cacheline.
3737	 */
3738	if (__i915_gem_request_completed(req))
3739		return true;
3740
3741	/* Ensure our read of the seqno is coherent so that we
3742	 * do not "miss an interrupt" (i.e. if this is the last
3743	 * request and the seqno write from the GPU is not visible
3744	 * by the time the interrupt fires, we will see that the
3745	 * request is incomplete and go back to sleep awaiting
3746	 * another interrupt that will never come.)
3747	 *
3748	 * Strictly, we only need to do this once after an interrupt,
3749	 * but it is easier and safer to do it every time the waiter
3750	 * is woken.
3751	 */
3752	if (engine->irq_seqno_barrier &&
3753	    rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
3754	    cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
3755		struct task_struct *tsk;
3756
3757		/* The ordering of irq_posted versus applying the barrier
3758		 * is crucial. The clearing of the current irq_posted must
3759		 * be visible before we perform the barrier operation,
3760		 * such that if a subsequent interrupt arrives, irq_posted
3761		 * is reasserted and our task rewoken (which causes us to
3762		 * do another __i915_request_irq_complete() immediately
3763		 * and reapply the barrier). Conversely, if the clear
3764		 * occurs after the barrier, then an interrupt that arrived
3765		 * whilst we waited on the barrier would not trigger a
3766		 * barrier on the next pass, and the read may not see the
3767		 * seqno update.
3768		 */
3769		engine->irq_seqno_barrier(engine);
3770
3771		/* If we consume the irq, but we are no longer the bottom-half,
3772		 * the real bottom-half may not have serialised their own
3773		 * seqno check with the irq-barrier (i.e. may have inspected
3774		 * the seqno before we believe it coherent since they see
3775		 * irq_posted == false but we are still running).
3776		 */
3777		rcu_read_lock();
3778		tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
3779		if (tsk && tsk != current)
3780			/* Note that if the bottom-half is changed as we
3781			 * are sending the wake-up, the new bottom-half will
3782			 * be woken by whomever made the change. We only have
3783			 * to worry about when we steal the irq-posted for
3784			 * ourself.
3785			 */
3786			wake_up_process(tsk);
3787		rcu_read_unlock();
3788
3789		if (__i915_gem_request_completed(req))
3790			return true;
3791	}
3792
3793	return false;
3794}
3795
3796void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3797bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3798
3799/* i915_mm.c */
3800int remap_io_mapping(struct vm_area_struct *vma,
3801		     unsigned long addr, unsigned long pfn, unsigned long size,
3802		     struct io_mapping *iomap);
3803
3804#define ptr_mask_bits(ptr) ({						\
3805	unsigned long __v = (unsigned long)(ptr);			\
3806	(typeof(ptr))(__v & PAGE_MASK);					\
3807})
3808
3809#define ptr_unpack_bits(ptr, bits) ({					\
3810	unsigned long __v = (unsigned long)(ptr);			\
3811	(bits) = __v & ~PAGE_MASK;					\
3812	(typeof(ptr))(__v & PAGE_MASK);					\
3813})
3814
3815#define ptr_pack_bits(ptr, bits)					\
3816	((typeof(ptr))((unsigned long)(ptr) | (bits)))
3817
3818#define fetch_and_zero(ptr) ({						\
3819	typeof(*ptr) __T = *(ptr);					\
3820	*(ptr) = (typeof(*ptr))0;					\
3821	__T;								\
3822})
3823
3824#endif