Linux Audio

Check our new training course

Loading...
v3.1
   1/*
   2 * Copyright (c) 2008-2011 Atheros Communications Inc.
   3 *
   4 * Permission to use, copy, modify, and/or distribute this software for any
   5 * purpose with or without fee is hereby granted, provided that the above
   6 * copyright notice and this permission notice appear in all copies.
   7 *
   8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
   9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15 */
  16
  17#ifndef HW_H
  18#define HW_H
  19
  20#include <linux/if_ether.h>
  21#include <linux/delay.h>
  22#include <linux/io.h>
  23
  24#include "mac.h"
  25#include "ani.h"
  26#include "eeprom.h"
  27#include "calib.h"
  28#include "reg.h"
  29#include "phy.h"
  30#include "btcoex.h"
  31
  32#include "../regd.h"
  33
  34#define ATHEROS_VENDOR_ID	0x168c
  35
  36#define AR5416_DEVID_PCI	0x0023
  37#define AR5416_DEVID_PCIE	0x0024
  38#define AR9160_DEVID_PCI	0x0027
  39#define AR9280_DEVID_PCI	0x0029
  40#define AR9280_DEVID_PCIE	0x002a
  41#define AR9285_DEVID_PCIE	0x002b
  42#define AR2427_DEVID_PCIE	0x002c
  43#define AR9287_DEVID_PCI	0x002d
  44#define AR9287_DEVID_PCIE	0x002e
  45#define AR9300_DEVID_PCIE	0x0030
  46#define AR9300_DEVID_AR9340	0x0031
  47#define AR9300_DEVID_AR9485_PCIE 0x0032
 
 
  48#define AR9300_DEVID_AR9330	0x0035
 
  49
  50#define AR5416_AR9100_DEVID	0x000b
  51
  52#define	AR_SUBVENDOR_ID_NOG	0x0e11
  53#define AR_SUBVENDOR_ID_NEW_A	0x7065
  54#define AR5416_MAGIC		0x19641014
  55
  56#define AR9280_COEX2WIRE_SUBSYSID	0x309b
  57#define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
  58#define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
  59
  60#define AR9300_NUM_BT_WEIGHTS   4
  61#define AR9300_NUM_WLAN_WEIGHTS 4
  62
  63#define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
  64
  65#define	ATH_DEFAULT_NOISE_FLOOR -95
  66
  67#define ATH9K_RSSI_BAD			-128
  68
  69#define ATH9K_NUM_CHANNELS	38
  70
  71/* Register read/write primitives */
  72#define REG_WRITE(_ah, _reg, _val) \
  73	(_ah)->reg_ops.write((_ah), (_val), (_reg))
  74
  75#define REG_READ(_ah, _reg) \
  76	(_ah)->reg_ops.read((_ah), (_reg))
  77
  78#define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
  79	(_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
  80
  81#define REG_RMW(_ah, _reg, _set, _clr) \
  82	(_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
  83
  84#define ENABLE_REGWRITE_BUFFER(_ah)					\
  85	do {								\
  86		if ((_ah)->reg_ops.enable_write_buffer)	\
  87			(_ah)->reg_ops.enable_write_buffer((_ah)); \
  88	} while (0)
  89
  90#define REGWRITE_BUFFER_FLUSH(_ah)					\
  91	do {								\
  92		if ((_ah)->reg_ops.write_flush)		\
  93			(_ah)->reg_ops.write_flush((_ah));	\
  94	} while (0)
  95
 
 
 
 
 
 
  96#define SM(_v, _f)  (((_v) << _f##_S) & _f)
  97#define MS(_v, _f)  (((_v) & _f) >> _f##_S)
  98#define REG_RMW_FIELD(_a, _r, _f, _v) \
  99	REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
 100#define REG_READ_FIELD(_a, _r, _f) \
 101	(((REG_READ(_a, _r) & _f) >> _f##_S))
 102#define REG_SET_BIT(_a, _r, _f) \
 103	REG_RMW(_a, _r, (_f), 0)
 104#define REG_CLR_BIT(_a, _r, _f) \
 105	REG_RMW(_a, _r, 0, (_f))
 106
 107#define DO_DELAY(x) do {					\
 108		if (((++(x) % 64) == 0) &&			\
 109		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
 110			!= ATH_USB))				\
 111			udelay(1);				\
 112	} while (0)
 113
 114#define REG_WRITE_ARRAY(iniarray, column, regWr) \
 115	ath9k_hw_write_array(ah, iniarray, column, &(regWr))
 116
 117#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
 118#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
 119#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
 120#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
 121#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
 122#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
 123#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
 
 
 
 
 
 
 
 
 
 
 124
 125#define AR_GPIOD_MASK               0x00001FFF
 126#define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
 127
 128#define BASE_ACTIVATE_DELAY         100
 129#define RTC_PLL_SETTLE_DELAY        (AR_SREV_9340(ah) ? 1000 : 100)
 130#define COEF_SCALE_S                24
 131#define HT40_CHANNEL_CENTER_SHIFT   10
 132
 133#define ATH9K_ANTENNA0_CHAINMASK    0x1
 134#define ATH9K_ANTENNA1_CHAINMASK    0x2
 135
 136#define ATH9K_NUM_DMA_DEBUG_REGS    8
 137#define ATH9K_NUM_QUEUES            10
 138
 139#define MAX_RATE_POWER              63
 140#define AH_WAIT_TIMEOUT             100000 /* (us) */
 141#define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
 142#define AH_TIME_QUANTUM             10
 143#define AR_KEYTABLE_SIZE            128
 144#define POWER_UP_TIME               10000
 145#define SPUR_RSSI_THRESH            40
 146#define UPPER_5G_SUB_BAND_START		5700
 147#define MID_5G_SUB_BAND_START		5400
 148
 149#define CAB_TIMEOUT_VAL             10
 150#define BEACON_TIMEOUT_VAL          10
 151#define MIN_BEACON_TIMEOUT_VAL      1
 152#define SLEEP_SLOP                  3
 153
 154#define INIT_CONFIG_STATUS          0x00000000
 155#define INIT_RSSI_THR               0x00000700
 156#define INIT_BCON_CNTRL_REG         0x00000000
 157
 158#define TU_TO_USEC(_tu)             ((_tu) << 10)
 159
 160#define ATH9K_HW_RX_HP_QDEPTH	16
 161#define ATH9K_HW_RX_LP_QDEPTH	128
 162
 163#define PAPRD_GAIN_TABLE_ENTRIES	32
 164#define PAPRD_TABLE_SZ			24
 165#define PAPRD_IDEAL_AGC2_PWR_RANGE	0xe0
 166
 167enum ath_hw_txq_subtype {
 168	ATH_TXQ_AC_BE = 0,
 169	ATH_TXQ_AC_BK = 1,
 170	ATH_TXQ_AC_VI = 2,
 171	ATH_TXQ_AC_VO = 3,
 172};
 173
 174enum ath_ini_subsys {
 175	ATH_INI_PRE = 0,
 176	ATH_INI_CORE,
 177	ATH_INI_POST,
 178	ATH_INI_NUM_SPLIT,
 179};
 180
 181enum ath9k_hw_caps {
 182	ATH9K_HW_CAP_HT                         = BIT(0),
 183	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
 184	ATH9K_HW_CAP_CST                        = BIT(2),
 185	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(4),
 186	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(5),
 187	ATH9K_HW_CAP_EDMA			= BIT(6),
 188	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(7),
 189	ATH9K_HW_CAP_LDPC			= BIT(8),
 190	ATH9K_HW_CAP_FASTCLOCK			= BIT(9),
 191	ATH9K_HW_CAP_SGI_20			= BIT(10),
 192	ATH9K_HW_CAP_PAPRD			= BIT(11),
 193	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(12),
 194	ATH9K_HW_CAP_2GHZ			= BIT(13),
 195	ATH9K_HW_CAP_5GHZ			= BIT(14),
 196	ATH9K_HW_CAP_APM			= BIT(15),
 
 
 197};
 198
 199struct ath9k_hw_capabilities {
 200	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
 201	u16 rts_aggr_limit;
 202	u8 tx_chainmask;
 203	u8 rx_chainmask;
 204	u8 max_txchains;
 205	u8 max_rxchains;
 206	u8 num_gpio_pins;
 207	u8 rx_hp_qdepth;
 208	u8 rx_lp_qdepth;
 209	u8 rx_status_len;
 210	u8 tx_desc_len;
 211	u8 txs_len;
 212	u16 pcie_lcr_offset;
 213	bool pcie_lcr_extsync_en;
 214};
 215
 216struct ath9k_ops_config {
 217	int dma_beacon_response_time;
 218	int sw_beacon_response_time;
 219	int additional_swba_backoff;
 220	int ack_6mb;
 221	u32 cwm_ignore_extcca;
 222	bool pcieSerDesWrite;
 223	u8 pcie_clock_req;
 224	u32 pcie_waen;
 225	u8 analog_shiftreg;
 226	u8 paprd_disable;
 227	u32 ofdm_trig_low;
 228	u32 ofdm_trig_high;
 229	u32 cck_trig_high;
 230	u32 cck_trig_low;
 231	u32 enable_ani;
 232	int serialize_regmode;
 233	bool rx_intr_mitigation;
 234	bool tx_intr_mitigation;
 235#define SPUR_DISABLE        	0
 236#define SPUR_ENABLE_IOCTL   	1
 237#define SPUR_ENABLE_EEPROM  	2
 238#define AR_SPUR_5413_1      	1640
 239#define AR_SPUR_5413_2      	1200
 240#define AR_NO_SPUR      	0x8000
 241#define AR_BASE_FREQ_2GHZ   	2300
 242#define AR_BASE_FREQ_5GHZ   	4900
 243#define AR_SPUR_FEEQ_BOUND_HT40 19
 244#define AR_SPUR_FEEQ_BOUND_HT20 10
 245	int spurmode;
 246	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
 247	u8 max_txtrig_level;
 248	u16 ani_poll_interval; /* ANI poll interval in ms */
 249};
 250
 251enum ath9k_int {
 252	ATH9K_INT_RX = 0x00000001,
 253	ATH9K_INT_RXDESC = 0x00000002,
 254	ATH9K_INT_RXHP = 0x00000001,
 255	ATH9K_INT_RXLP = 0x00000002,
 256	ATH9K_INT_RXNOFRM = 0x00000008,
 257	ATH9K_INT_RXEOL = 0x00000010,
 258	ATH9K_INT_RXORN = 0x00000020,
 259	ATH9K_INT_TX = 0x00000040,
 260	ATH9K_INT_TXDESC = 0x00000080,
 261	ATH9K_INT_TIM_TIMER = 0x00000100,
 
 262	ATH9K_INT_BB_WATCHDOG = 0x00000400,
 263	ATH9K_INT_TXURN = 0x00000800,
 264	ATH9K_INT_MIB = 0x00001000,
 265	ATH9K_INT_RXPHY = 0x00004000,
 266	ATH9K_INT_RXKCM = 0x00008000,
 267	ATH9K_INT_SWBA = 0x00010000,
 268	ATH9K_INT_BMISS = 0x00040000,
 269	ATH9K_INT_BNR = 0x00100000,
 270	ATH9K_INT_TIM = 0x00200000,
 271	ATH9K_INT_DTIM = 0x00400000,
 272	ATH9K_INT_DTIMSYNC = 0x00800000,
 273	ATH9K_INT_GPIO = 0x01000000,
 274	ATH9K_INT_CABEND = 0x02000000,
 275	ATH9K_INT_TSFOOR = 0x04000000,
 276	ATH9K_INT_GENTIMER = 0x08000000,
 277	ATH9K_INT_CST = 0x10000000,
 278	ATH9K_INT_GTT = 0x20000000,
 279	ATH9K_INT_FATAL = 0x40000000,
 280	ATH9K_INT_GLOBAL = 0x80000000,
 281	ATH9K_INT_BMISC = ATH9K_INT_TIM |
 282		ATH9K_INT_DTIM |
 283		ATH9K_INT_DTIMSYNC |
 284		ATH9K_INT_TSFOOR |
 285		ATH9K_INT_CABEND,
 286	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
 287		ATH9K_INT_RXDESC |
 288		ATH9K_INT_RXEOL |
 289		ATH9K_INT_RXORN |
 290		ATH9K_INT_TXURN |
 291		ATH9K_INT_TXDESC |
 292		ATH9K_INT_MIB |
 293		ATH9K_INT_RXPHY |
 294		ATH9K_INT_RXKCM |
 295		ATH9K_INT_SWBA |
 296		ATH9K_INT_BMISS |
 297		ATH9K_INT_GPIO,
 298	ATH9K_INT_NOCARD = 0xffffffff
 299};
 300
 301#define CHANNEL_CW_INT    0x00002
 302#define CHANNEL_CCK       0x00020
 303#define CHANNEL_OFDM      0x00040
 304#define CHANNEL_2GHZ      0x00080
 305#define CHANNEL_5GHZ      0x00100
 306#define CHANNEL_PASSIVE   0x00200
 307#define CHANNEL_DYN       0x00400
 308#define CHANNEL_HALF      0x04000
 309#define CHANNEL_QUARTER   0x08000
 310#define CHANNEL_HT20      0x10000
 311#define CHANNEL_HT40PLUS  0x20000
 312#define CHANNEL_HT40MINUS 0x40000
 313
 314#define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
 315#define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
 316#define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
 317#define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
 318#define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
 319#define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
 320#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
 321#define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
 322#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
 323#define CHANNEL_ALL				\
 324	(CHANNEL_OFDM|				\
 325	 CHANNEL_CCK|				\
 326	 CHANNEL_2GHZ |				\
 327	 CHANNEL_5GHZ |				\
 328	 CHANNEL_HT20 |				\
 329	 CHANNEL_HT40PLUS |			\
 330	 CHANNEL_HT40MINUS)
 331
 
 
 
 
 332struct ath9k_hw_cal_data {
 333	u16 channel;
 334	u32 channelFlags;
 335	int32_t CalValid;
 336	int8_t iCoff;
 337	int8_t qCoff;
 
 338	bool paprd_done;
 339	bool nfcal_pending;
 340	bool nfcal_interference;
 
 
 341	u16 small_signal_gain[AR9300_MAX_CHAINS];
 342	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
 
 
 
 
 343	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
 344};
 345
 346struct ath9k_channel {
 347	struct ieee80211_channel *chan;
 348	struct ar5416AniState ani;
 349	u16 channel;
 350	u32 channelFlags;
 351	u32 chanmode;
 352	s16 noisefloor;
 353};
 354
 355#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
 356       (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
 357       (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
 358       (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
 359#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
 360#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
 361#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
 362#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
 363#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
 364#define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
 365	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
 366	 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
 367
 368/* These macros check chanmode and not channelFlags */
 369#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
 370#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
 371			  ((_c)->chanmode == CHANNEL_G_HT20))
 372#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
 373			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
 374			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
 375			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
 376#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
 377
 378enum ath9k_power_mode {
 379	ATH9K_PM_AWAKE = 0,
 380	ATH9K_PM_FULL_SLEEP,
 381	ATH9K_PM_NETWORK_SLEEP,
 382	ATH9K_PM_UNDEFINED
 383};
 384
 385enum ath9k_tp_scale {
 386	ATH9K_TP_SCALE_MAX = 0,
 387	ATH9K_TP_SCALE_50,
 388	ATH9K_TP_SCALE_25,
 389	ATH9K_TP_SCALE_12,
 390	ATH9K_TP_SCALE_MIN
 391};
 392
 393enum ser_reg_mode {
 394	SER_REG_MODE_OFF = 0,
 395	SER_REG_MODE_ON = 1,
 396	SER_REG_MODE_AUTO = 2,
 397};
 398
 399enum ath9k_rx_qtype {
 400	ATH9K_RX_QUEUE_HP,
 401	ATH9K_RX_QUEUE_LP,
 402	ATH9K_RX_QUEUE_MAX,
 403};
 404
 405struct ath9k_beacon_state {
 406	u32 bs_nexttbtt;
 407	u32 bs_nextdtim;
 408	u32 bs_intval;
 409#define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
 410	u32 bs_dtimperiod;
 411	u16 bs_cfpperiod;
 412	u16 bs_cfpmaxduration;
 413	u32 bs_cfpnext;
 414	u16 bs_timoffset;
 415	u16 bs_bmissthreshold;
 416	u32 bs_sleepduration;
 417	u32 bs_tsfoor_threshold;
 418};
 419
 420struct chan_centers {
 421	u16 synth_center;
 422	u16 ctl_center;
 423	u16 ext_center;
 424};
 425
 426enum {
 427	ATH9K_RESET_POWER_ON,
 428	ATH9K_RESET_WARM,
 429	ATH9K_RESET_COLD,
 430};
 431
 432struct ath9k_hw_version {
 433	u32 magic;
 434	u16 devid;
 435	u16 subvendorid;
 436	u32 macVersion;
 437	u16 macRev;
 438	u16 phyRev;
 439	u16 analog5GhzRev;
 440	u16 analog2GhzRev;
 441	u16 subsysid;
 442	enum ath_usb_dev usbdev;
 443};
 444
 445/* Generic TSF timer definitions */
 446
 447#define ATH_MAX_GEN_TIMER	16
 448
 449#define AR_GENTMR_BIT(_index)	(1 << (_index))
 450
 451/*
 452 * Using de Bruijin sequence to look up 1's index in a 32 bit number
 453 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
 454 */
 455#define debruijn32 0x077CB531U
 456
 457struct ath_gen_timer_configuration {
 458	u32 next_addr;
 459	u32 period_addr;
 460	u32 mode_addr;
 461	u32 mode_mask;
 462};
 463
 464struct ath_gen_timer {
 465	void (*trigger)(void *arg);
 466	void (*overflow)(void *arg);
 467	void *arg;
 468	u8 index;
 469};
 470
 471struct ath_gen_timer_table {
 472	u32 gen_timer_index[32];
 473	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
 474	union {
 475		unsigned long timer_bits;
 476		u16 val;
 477	} timer_mask;
 478};
 479
 480struct ath_hw_antcomb_conf {
 481	u8 main_lna_conf;
 482	u8 alt_lna_conf;
 483	u8 fast_div_bias;
 484	u8 main_gaintb;
 485	u8 alt_gaintb;
 486	int lna1_lna2_delta;
 487	u8 div_group;
 488};
 489
 490/**
 491 * struct ath_hw_radar_conf - radar detection initialization parameters
 492 *
 493 * @pulse_inband: threshold for checking the ratio of in-band power
 494 *	to total power for short radar pulses (half dB steps)
 495 * @pulse_inband_step: threshold for checking an in-band power to total
 496 *	power ratio increase for short radar pulses (half dB steps)
 497 * @pulse_height: threshold for detecting the beginning of a short
 498 *	radar pulse (dB step)
 499 * @pulse_rssi: threshold for detecting if a short radar pulse is
 500 *	gone (dB step)
 501 * @pulse_maxlen: maximum pulse length (0.8 us steps)
 502 *
 503 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
 504 * @radar_inband: threshold for checking the ratio of in-band power
 505 *	to total power for long radar pulses (half dB steps)
 506 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
 507 *
 508 * @ext_channel: enable extension channel radar detection
 509 */
 510struct ath_hw_radar_conf {
 511	unsigned int pulse_inband;
 512	unsigned int pulse_inband_step;
 513	unsigned int pulse_height;
 514	unsigned int pulse_rssi;
 515	unsigned int pulse_maxlen;
 516
 517	unsigned int radar_rssi;
 518	unsigned int radar_inband;
 519	int fir_power;
 520
 521	bool ext_channel;
 522};
 523
 524/**
 525 * struct ath_hw_private_ops - callbacks used internally by hardware code
 526 *
 527 * This structure contains private callbacks designed to only be used internally
 528 * by the hardware core.
 529 *
 530 * @init_cal_settings: setup types of calibrations supported
 531 * @init_cal: starts actual calibration
 532 *
 533 * @init_mode_regs: Initializes mode registers
 534 * @init_mode_gain_regs: Initialize TX/RX gain registers
 535 *
 536 * @rf_set_freq: change frequency
 537 * @spur_mitigate_freq: spur mitigation
 538 * @rf_alloc_ext_banks:
 539 * @rf_free_ext_banks:
 540 * @set_rf_regs:
 541 * @compute_pll_control: compute the PLL control value to use for
 542 *	AR_RTC_PLL_CONTROL for a given channel
 543 * @setup_calibration: set up calibration
 544 * @iscal_supported: used to query if a type of calibration is supported
 545 *
 546 * @ani_cache_ini_regs: cache the values for ANI from the initial
 547 *	register settings through the register initialization.
 548 */
 549struct ath_hw_private_ops {
 550	/* Calibration ops */
 551	void (*init_cal_settings)(struct ath_hw *ah);
 552	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
 553
 554	void (*init_mode_regs)(struct ath_hw *ah);
 555	void (*init_mode_gain_regs)(struct ath_hw *ah);
 556	void (*setup_calibration)(struct ath_hw *ah,
 557				  struct ath9k_cal_list *currCal);
 558
 559	/* PHY ops */
 560	int (*rf_set_freq)(struct ath_hw *ah,
 561			   struct ath9k_channel *chan);
 562	void (*spur_mitigate_freq)(struct ath_hw *ah,
 563				   struct ath9k_channel *chan);
 564	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
 565	void (*rf_free_ext_banks)(struct ath_hw *ah);
 566	bool (*set_rf_regs)(struct ath_hw *ah,
 567			    struct ath9k_channel *chan,
 568			    u16 modesIndex);
 569	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
 570	void (*init_bb)(struct ath_hw *ah,
 571			struct ath9k_channel *chan);
 572	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
 573	void (*olc_init)(struct ath_hw *ah);
 574	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
 575	void (*mark_phy_inactive)(struct ath_hw *ah);
 576	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
 577	bool (*rfbus_req)(struct ath_hw *ah);
 578	void (*rfbus_done)(struct ath_hw *ah);
 579	void (*restore_chainmask)(struct ath_hw *ah);
 580	void (*set_diversity)(struct ath_hw *ah, bool value);
 581	u32 (*compute_pll_control)(struct ath_hw *ah,
 582				   struct ath9k_channel *chan);
 583	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
 584			    int param);
 585	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
 586	void (*set_radar_params)(struct ath_hw *ah,
 587				 struct ath_hw_radar_conf *conf);
 
 
 588
 589	/* ANI */
 590	void (*ani_cache_ini_regs)(struct ath_hw *ah);
 591};
 592
 593/**
 594 * struct ath_hw_ops - callbacks used by hardware code and driver code
 595 *
 596 * This structure contains callbacks designed to to be used internally by
 597 * hardware code and also by the lower level driver.
 598 *
 599 * @config_pci_powersave:
 600 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
 601 */
 602struct ath_hw_ops {
 603	void (*config_pci_powersave)(struct ath_hw *ah,
 604				     int restore,
 605				     int power_off);
 606	void (*rx_enable)(struct ath_hw *ah);
 607	void (*set_desc_link)(void *ds, u32 link);
 608	bool (*calibrate)(struct ath_hw *ah,
 609			  struct ath9k_channel *chan,
 610			  u8 rxchainmask,
 611			  bool longcal);
 612	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
 613	void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
 614			    bool is_firstseg, bool is_is_lastseg,
 615			    const void *ds0, dma_addr_t buf_addr,
 616			    unsigned int qcu);
 617	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
 618			   struct ath_tx_status *ts);
 619	void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
 620			      u32 pktLen, enum ath9k_pkt_type type,
 621			      u32 txPower, u32 keyIx,
 622			      enum ath9k_key_type keyType,
 623			      u32 flags);
 624	void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
 625				void *lastds,
 626				u32 durUpdateEn, u32 rtsctsRate,
 627				u32 rtsctsDuration,
 628				struct ath9k_11n_rate_series series[],
 629				u32 nseries, u32 flags);
 630	void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
 631				  u32 aggrLen);
 632	void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
 633				   u32 numDelims);
 634	void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
 635	void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
 636	void (*set_clrdmask)(struct ath_hw *ah, void *ds, bool val);
 637	void (*antdiv_comb_conf_get)(struct ath_hw *ah,
 638			struct ath_hw_antcomb_conf *antconf);
 639	void (*antdiv_comb_conf_set)(struct ath_hw *ah,
 640			struct ath_hw_antcomb_conf *antconf);
 641
 642};
 643
 644struct ath_nf_limits {
 645	s16 max;
 646	s16 min;
 647	s16 nominal;
 648};
 649
 
 
 
 
 
 
 650/* ah_flags */
 651#define AH_USE_EEPROM   0x1
 652#define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
 
 653
 654struct ath_hw {
 655	struct ath_ops reg_ops;
 656
 657	struct ieee80211_hw *hw;
 658	struct ath_common common;
 659	struct ath9k_hw_version hw_version;
 660	struct ath9k_ops_config config;
 661	struct ath9k_hw_capabilities caps;
 662	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
 663	struct ath9k_channel *curchan;
 664
 665	union {
 666		struct ar5416_eeprom_def def;
 667		struct ar5416_eeprom_4k map4k;
 668		struct ar9287_eeprom map9287;
 669		struct ar9300_eeprom ar9300_eep;
 670	} eeprom;
 671	const struct eeprom_ops *eep_ops;
 672
 673	bool sw_mgmt_crypto;
 674	bool is_pciexpress;
 675	bool aspm_enabled;
 676	bool is_monitoring;
 677	bool need_an_top2_fixup;
 678	u16 tx_trig_level;
 679
 680	u32 nf_regs[6];
 681	struct ath_nf_limits nf_2g;
 682	struct ath_nf_limits nf_5g;
 683	u16 rfsilent;
 684	u32 rfkill_gpio;
 685	u32 rfkill_polarity;
 686	u32 ah_flags;
 687
 688	bool htc_reset_init;
 689
 690	enum nl80211_iftype opmode;
 691	enum ath9k_power_mode power_mode;
 692
 
 693	struct ath9k_hw_cal_data *caldata;
 694	struct ath9k_pacal_info pacal_info;
 695	struct ar5416Stats stats;
 696	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
 697
 698	int16_t curchan_rad_index;
 699	enum ath9k_int imask;
 700	u32 imrs2_reg;
 701	u32 txok_interrupt_mask;
 702	u32 txerr_interrupt_mask;
 703	u32 txdesc_interrupt_mask;
 704	u32 txeol_interrupt_mask;
 705	u32 txurn_interrupt_mask;
 
 706	bool chip_fullsleep;
 707	u32 atim_window;
 
 708
 709	/* Calibration */
 710	u32 supp_cals;
 711	struct ath9k_cal_list iq_caldata;
 712	struct ath9k_cal_list adcgain_caldata;
 713	struct ath9k_cal_list adcdc_caldata;
 714	struct ath9k_cal_list tempCompCalData;
 715	struct ath9k_cal_list *cal_list;
 716	struct ath9k_cal_list *cal_list_last;
 717	struct ath9k_cal_list *cal_list_curr;
 718#define totalPowerMeasI meas0.unsign
 719#define totalPowerMeasQ meas1.unsign
 720#define totalIqCorrMeas meas2.sign
 721#define totalAdcIOddPhase  meas0.unsign
 722#define totalAdcIEvenPhase meas1.unsign
 723#define totalAdcQOddPhase  meas2.unsign
 724#define totalAdcQEvenPhase meas3.unsign
 725#define totalAdcDcOffsetIOddPhase  meas0.sign
 726#define totalAdcDcOffsetIEvenPhase meas1.sign
 727#define totalAdcDcOffsetQOddPhase  meas2.sign
 728#define totalAdcDcOffsetQEvenPhase meas3.sign
 729	union {
 730		u32 unsign[AR5416_MAX_CHAINS];
 731		int32_t sign[AR5416_MAX_CHAINS];
 732	} meas0;
 733	union {
 734		u32 unsign[AR5416_MAX_CHAINS];
 735		int32_t sign[AR5416_MAX_CHAINS];
 736	} meas1;
 737	union {
 738		u32 unsign[AR5416_MAX_CHAINS];
 739		int32_t sign[AR5416_MAX_CHAINS];
 740	} meas2;
 741	union {
 742		u32 unsign[AR5416_MAX_CHAINS];
 743		int32_t sign[AR5416_MAX_CHAINS];
 744	} meas3;
 745	u16 cal_samples;
 
 746
 747	u32 sta_id1_defaults;
 748	u32 misc_mode;
 749	enum {
 750		AUTO_32KHZ,
 751		USE_32KHZ,
 752		DONT_USE_32KHZ,
 753	} enable_32kHz_clock;
 754
 755	/* Private to hardware code */
 756	struct ath_hw_private_ops private_ops;
 757	/* Accessed by the lower level driver */
 758	struct ath_hw_ops ops;
 759
 760	/* Used to program the radio on non single-chip devices */
 761	u32 *analogBank0Data;
 762	u32 *analogBank1Data;
 763	u32 *analogBank2Data;
 764	u32 *analogBank3Data;
 765	u32 *analogBank6Data;
 766	u32 *analogBank6TPCData;
 767	u32 *analogBank7Data;
 768	u32 *addac5416_21;
 769	u32 *bank6Temp;
 770
 771	u8 txpower_limit;
 772	int coverage_class;
 773	u32 slottime;
 774	u32 globaltxtimeout;
 775
 776	/* ANI */
 777	u32 proc_phyerr;
 778	u32 aniperiod;
 779	int totalSizeDesired[5];
 780	int coarse_high[5];
 781	int coarse_low[5];
 782	int firpwr[5];
 783	enum ath9k_ani_cmd ani_function;
 784
 785	/* Bluetooth coexistance */
 786	struct ath_btcoex_hw btcoex_hw;
 787	u32 bt_coex_bt_weight[AR9300_NUM_BT_WEIGHTS];
 788	u32 bt_coex_wlan_weight[AR9300_NUM_WLAN_WEIGHTS];
 789
 790	u32 intr_txqs;
 791	u8 txchainmask;
 792	u8 rxchainmask;
 793
 794	struct ath_hw_radar_conf radar_conf;
 795
 796	u32 originalGain[22];
 797	int initPDADC;
 798	int PDADCdelta;
 799	int led_pin;
 800	u32 gpio_mask;
 801	u32 gpio_val;
 802
 803	struct ar5416IniArray iniModes;
 804	struct ar5416IniArray iniCommon;
 805	struct ar5416IniArray iniBank0;
 806	struct ar5416IniArray iniBB_RfGain;
 807	struct ar5416IniArray iniBank1;
 808	struct ar5416IniArray iniBank2;
 809	struct ar5416IniArray iniBank3;
 810	struct ar5416IniArray iniBank6;
 811	struct ar5416IniArray iniBank6TPC;
 812	struct ar5416IniArray iniBank7;
 813	struct ar5416IniArray iniAddac;
 814	struct ar5416IniArray iniPcieSerdes;
 815	struct ar5416IniArray iniPcieSerdesLowPower;
 816	struct ar5416IniArray iniModesAdditional;
 817	struct ar5416IniArray iniModesAdditional_40M;
 818	struct ar5416IniArray iniModesRxGain;
 819	struct ar5416IniArray iniModesTxGain;
 820	struct ar5416IniArray iniModes_9271_1_0_only;
 821	struct ar5416IniArray iniCckfirNormal;
 822	struct ar5416IniArray iniCckfirJapan2484;
 823	struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
 824	struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
 825	struct ar5416IniArray iniModes_9271_ANI_reg;
 826	struct ar5416IniArray iniModes_high_power_tx_gain_9271;
 827	struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
 828
 829	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
 830	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
 831	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
 832	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
 833
 834	u32 intr_gen_timer_trigger;
 835	u32 intr_gen_timer_thresh;
 836	struct ath_gen_timer_table hw_gen_timers;
 837
 838	struct ar9003_txs *ts_ring;
 839	void *ts_start;
 840	u32 ts_paddr_start;
 841	u32 ts_paddr_end;
 842	u16 ts_tail;
 843	u8 ts_size;
 844
 845	u32 bb_watchdog_last_status;
 846	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
 847	u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
 848
 849	unsigned int paprd_target_power;
 850	unsigned int paprd_training_power;
 851	unsigned int paprd_ratemask;
 852	unsigned int paprd_ratemask_ht40;
 853	bool paprd_table_write_done;
 854	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
 855	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
 856	/*
 857	 * Store the permanent value of Reg 0x4004in WARegVal
 858	 * so we dont have to R/M/W. We should not be reading
 859	 * this register when in sleep states.
 860	 */
 861	u32 WARegVal;
 862
 863	/* Enterprise mode cap */
 864	u32 ent_mode;
 865
 866	bool is_clk_25mhz;
 867	int (*get_mac_revision)(void);
 868	int (*external_reset)(void);
 869};
 870
 871struct ath_bus_ops {
 872	enum ath_bus_type ath_bus_type;
 873	void (*read_cachesize)(struct ath_common *common, int *csz);
 874	bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
 875	void (*bt_coex_prep)(struct ath_common *common);
 876	void (*extn_synch_en)(struct ath_common *common);
 877	void (*aspm_init)(struct ath_common *common);
 878};
 879
 880static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
 881{
 882	return &ah->common;
 883}
 884
 885static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
 886{
 887	return &(ath9k_hw_common(ah)->regulatory);
 888}
 889
 890static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
 891{
 892	return &ah->private_ops;
 893}
 894
 895static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
 896{
 897	return &ah->ops;
 898}
 899
 900static inline u8 get_streams(int mask)
 901{
 902	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
 903}
 904
 905/* Initialization, Detach, Reset */
 906const char *ath9k_hw_probe(u16 vendorid, u16 devid);
 907void ath9k_hw_deinit(struct ath_hw *ah);
 908int ath9k_hw_init(struct ath_hw *ah);
 909int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
 910		   struct ath9k_hw_cal_data *caldata, bool bChannelChange);
 911int ath9k_hw_fill_cap_info(struct ath_hw *ah);
 912u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
 913
 914/* GPIO / RFKILL / Antennae */
 915void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
 916u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
 917void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
 918			 u32 ah_signal_type);
 919void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
 920u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
 921void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
 922
 923/* General Operation */
 
 
 924bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
 925void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
 926			  int column, unsigned int *writecnt);
 927u32 ath9k_hw_reverse_bits(u32 val, u32 n);
 928u16 ath9k_hw_computetxtime(struct ath_hw *ah,
 929			   u8 phy, int kbps,
 930			   u32 frameLen, u16 rateix, bool shortPreamble);
 931void ath9k_hw_get_channel_centers(struct ath_hw *ah,
 932				  struct ath9k_channel *chan,
 933				  struct chan_centers *centers);
 934u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
 935void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
 936bool ath9k_hw_phy_disable(struct ath_hw *ah);
 937bool ath9k_hw_disable(struct ath_hw *ah);
 938void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
 939void ath9k_hw_setopmode(struct ath_hw *ah);
 940void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
 941void ath9k_hw_setbssidmask(struct ath_hw *ah);
 942void ath9k_hw_write_associd(struct ath_hw *ah);
 943u32 ath9k_hw_gettsf32(struct ath_hw *ah);
 944u64 ath9k_hw_gettsf64(struct ath_hw *ah);
 945void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
 946void ath9k_hw_reset_tsf(struct ath_hw *ah);
 947void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
 948void ath9k_hw_init_global_settings(struct ath_hw *ah);
 949u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
 950void ath9k_hw_set11nmac2040(struct ath_hw *ah);
 951void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
 952void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
 953				    const struct ath9k_beacon_state *bs);
 954bool ath9k_hw_check_alive(struct ath_hw *ah);
 955
 956bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
 957
 
 
 
 
 
 
 
 958/* Generic hw timer primitives */
 959struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
 960					  void (*trigger)(void *),
 961					  void (*overflow)(void *),
 962					  void *arg,
 963					  u8 timer_index);
 964void ath9k_hw_gen_timer_start(struct ath_hw *ah,
 965			      struct ath_gen_timer *timer,
 966			      u32 timer_next,
 967			      u32 timer_period);
 968void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
 969
 970void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
 971void ath_gen_timer_isr(struct ath_hw *hw);
 972
 973void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
 974
 975/* HTC */
 976void ath9k_hw_htc_resetinit(struct ath_hw *ah);
 977
 978/* PHY */
 979void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
 980				   u32 *coef_mantissa, u32 *coef_exponent);
 
 
 981
 982/*
 983 * Code Specific to AR5008, AR9001 or AR9002,
 984 * we stuff these here to avoid callbacks for AR9003.
 985 */
 986void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
 987int ar9002_hw_rf_claim(struct ath_hw *ah);
 988void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
 989
 990/*
 991 * Code specific to AR9003, we stuff these here to avoid callbacks
 992 * for older families
 993 */
 994void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
 995void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
 996void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
 997void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
 998void ar9003_paprd_enable(struct ath_hw *ah, bool val);
 999void ar9003_paprd_populate_single_table(struct ath_hw *ah,
1000					struct ath9k_hw_cal_data *caldata,
1001					int chain);
1002int ar9003_paprd_create_curve(struct ath_hw *ah,
1003			      struct ath9k_hw_cal_data *caldata, int chain);
1004int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1005int ar9003_paprd_init_table(struct ath_hw *ah);
1006bool ar9003_paprd_is_done(struct ath_hw *ah);
1007void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
1008
1009/* Hardware family op attach helpers */
1010void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
1011void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1012void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
1013
1014void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1015void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1016
1017void ar9002_hw_attach_ops(struct ath_hw *ah);
1018void ar9003_hw_attach_ops(struct ath_hw *ah);
1019
1020void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
1021/*
1022 * ANI work can be shared between all families but a next
1023 * generation implementation of ANI will be used only for AR9003 only
1024 * for now as the other families still need to be tested with the same
1025 * next generation ANI. Feel free to start testing it though for the
1026 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
1027 */
1028extern int modparam_force_new_ani;
1029void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1030void ath9k_hw_proc_mib_event(struct ath_hw *ah);
1031void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1032
1033#define ATH_PCIE_CAP_LINK_CTRL	0x70
1034#define ATH_PCIE_CAP_LINK_L0S	1
1035#define ATH_PCIE_CAP_LINK_L1	2
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1036
1037#define ATH9K_CLOCK_RATE_CCK		22
1038#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
1039#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
1040#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1041
1042#endif
v3.5.6
   1/*
   2 * Copyright (c) 2008-2011 Atheros Communications Inc.
   3 *
   4 * Permission to use, copy, modify, and/or distribute this software for any
   5 * purpose with or without fee is hereby granted, provided that the above
   6 * copyright notice and this permission notice appear in all copies.
   7 *
   8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
   9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15 */
  16
  17#ifndef HW_H
  18#define HW_H
  19
  20#include <linux/if_ether.h>
  21#include <linux/delay.h>
  22#include <linux/io.h>
  23
  24#include "mac.h"
  25#include "ani.h"
  26#include "eeprom.h"
  27#include "calib.h"
  28#include "reg.h"
  29#include "phy.h"
  30#include "btcoex.h"
  31
  32#include "../regd.h"
  33
  34#define ATHEROS_VENDOR_ID	0x168c
  35
  36#define AR5416_DEVID_PCI	0x0023
  37#define AR5416_DEVID_PCIE	0x0024
  38#define AR9160_DEVID_PCI	0x0027
  39#define AR9280_DEVID_PCI	0x0029
  40#define AR9280_DEVID_PCIE	0x002a
  41#define AR9285_DEVID_PCIE	0x002b
  42#define AR2427_DEVID_PCIE	0x002c
  43#define AR9287_DEVID_PCI	0x002d
  44#define AR9287_DEVID_PCIE	0x002e
  45#define AR9300_DEVID_PCIE	0x0030
  46#define AR9300_DEVID_AR9340	0x0031
  47#define AR9300_DEVID_AR9485_PCIE 0x0032
  48#define AR9300_DEVID_AR9580	0x0033
  49#define AR9300_DEVID_AR9462	0x0034
  50#define AR9300_DEVID_AR9330	0x0035
  51#define AR9485_DEVID_AR1111	0x0037
  52
  53#define AR5416_AR9100_DEVID	0x000b
  54
  55#define	AR_SUBVENDOR_ID_NOG	0x0e11
  56#define AR_SUBVENDOR_ID_NEW_A	0x7065
  57#define AR5416_MAGIC		0x19641014
  58
  59#define AR9280_COEX2WIRE_SUBSYSID	0x309b
  60#define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
  61#define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
  62
 
 
 
  63#define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
  64
  65#define	ATH_DEFAULT_NOISE_FLOOR -95
  66
  67#define ATH9K_RSSI_BAD			-128
  68
  69#define ATH9K_NUM_CHANNELS	38
  70
  71/* Register read/write primitives */
  72#define REG_WRITE(_ah, _reg, _val) \
  73	(_ah)->reg_ops.write((_ah), (_val), (_reg))
  74
  75#define REG_READ(_ah, _reg) \
  76	(_ah)->reg_ops.read((_ah), (_reg))
  77
  78#define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
  79	(_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
  80
  81#define REG_RMW(_ah, _reg, _set, _clr) \
  82	(_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
  83
  84#define ENABLE_REGWRITE_BUFFER(_ah)					\
  85	do {								\
  86		if ((_ah)->reg_ops.enable_write_buffer)	\
  87			(_ah)->reg_ops.enable_write_buffer((_ah)); \
  88	} while (0)
  89
  90#define REGWRITE_BUFFER_FLUSH(_ah)					\
  91	do {								\
  92		if ((_ah)->reg_ops.write_flush)		\
  93			(_ah)->reg_ops.write_flush((_ah));	\
  94	} while (0)
  95
  96#define PR_EEP(_s, _val)						\
  97	do {								\
  98		len += snprintf(buf + len, size - len, "%20s : %10d\n",	\
  99				_s, (_val));				\
 100	} while (0)
 101
 102#define SM(_v, _f)  (((_v) << _f##_S) & _f)
 103#define MS(_v, _f)  (((_v) & _f) >> _f##_S)
 104#define REG_RMW_FIELD(_a, _r, _f, _v) \
 105	REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
 106#define REG_READ_FIELD(_a, _r, _f) \
 107	(((REG_READ(_a, _r) & _f) >> _f##_S))
 108#define REG_SET_BIT(_a, _r, _f) \
 109	REG_RMW(_a, _r, (_f), 0)
 110#define REG_CLR_BIT(_a, _r, _f) \
 111	REG_RMW(_a, _r, 0, (_f))
 112
 113#define DO_DELAY(x) do {					\
 114		if (((++(x) % 64) == 0) &&			\
 115		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
 116			!= ATH_USB))				\
 117			udelay(1);				\
 118	} while (0)
 119
 120#define REG_WRITE_ARRAY(iniarray, column, regWr) \
 121	ath9k_hw_write_array(ah, iniarray, column, &(regWr))
 122
 123#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
 124#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
 125#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
 126#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
 127#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
 128#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
 129#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
 130#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA      0x16
 131#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK       0x17
 132#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA        0x18
 133#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK         0x19
 134#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX           0x14
 135#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX           0x13
 136#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX           9
 137#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX           8
 138#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE      0x1d
 139#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA        0x1e
 140
 141#define AR_GPIOD_MASK               0x00001FFF
 142#define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
 143
 144#define BASE_ACTIVATE_DELAY         100
 145#define RTC_PLL_SETTLE_DELAY        (AR_SREV_9340(ah) ? 1000 : 100)
 146#define COEF_SCALE_S                24
 147#define HT40_CHANNEL_CENTER_SHIFT   10
 148
 149#define ATH9K_ANTENNA0_CHAINMASK    0x1
 150#define ATH9K_ANTENNA1_CHAINMASK    0x2
 151
 152#define ATH9K_NUM_DMA_DEBUG_REGS    8
 153#define ATH9K_NUM_QUEUES            10
 154
 155#define MAX_RATE_POWER              63
 156#define AH_WAIT_TIMEOUT             100000 /* (us) */
 157#define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
 158#define AH_TIME_QUANTUM             10
 159#define AR_KEYTABLE_SIZE            128
 160#define POWER_UP_TIME               10000
 161#define SPUR_RSSI_THRESH            40
 162#define UPPER_5G_SUB_BAND_START		5700
 163#define MID_5G_SUB_BAND_START		5400
 164
 165#define CAB_TIMEOUT_VAL             10
 166#define BEACON_TIMEOUT_VAL          10
 167#define MIN_BEACON_TIMEOUT_VAL      1
 168#define SLEEP_SLOP                  3
 169
 170#define INIT_CONFIG_STATUS          0x00000000
 171#define INIT_RSSI_THR               0x00000700
 172#define INIT_BCON_CNTRL_REG         0x00000000
 173
 174#define TU_TO_USEC(_tu)             ((_tu) << 10)
 175
 176#define ATH9K_HW_RX_HP_QDEPTH	16
 177#define ATH9K_HW_RX_LP_QDEPTH	128
 178
 179#define PAPRD_GAIN_TABLE_ENTRIES	32
 180#define PAPRD_TABLE_SZ			24
 181#define PAPRD_IDEAL_AGC2_PWR_RANGE	0xe0
 182
 183enum ath_hw_txq_subtype {
 184	ATH_TXQ_AC_BE = 0,
 185	ATH_TXQ_AC_BK = 1,
 186	ATH_TXQ_AC_VI = 2,
 187	ATH_TXQ_AC_VO = 3,
 188};
 189
 190enum ath_ini_subsys {
 191	ATH_INI_PRE = 0,
 192	ATH_INI_CORE,
 193	ATH_INI_POST,
 194	ATH_INI_NUM_SPLIT,
 195};
 196
 197enum ath9k_hw_caps {
 198	ATH9K_HW_CAP_HT                         = BIT(0),
 199	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
 200	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(2),
 201	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(3),
 202	ATH9K_HW_CAP_EDMA			= BIT(4),
 203	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(5),
 204	ATH9K_HW_CAP_LDPC			= BIT(6),
 205	ATH9K_HW_CAP_FASTCLOCK			= BIT(7),
 206	ATH9K_HW_CAP_SGI_20			= BIT(8),
 207	ATH9K_HW_CAP_PAPRD			= BIT(9),
 208	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(10),
 209	ATH9K_HW_CAP_2GHZ			= BIT(11),
 210	ATH9K_HW_CAP_5GHZ			= BIT(12),
 211	ATH9K_HW_CAP_APM			= BIT(13),
 212	ATH9K_HW_CAP_RTT			= BIT(14),
 213	ATH9K_HW_CAP_MCI			= BIT(15),
 214	ATH9K_HW_CAP_DFS			= BIT(16),
 215};
 216
 217struct ath9k_hw_capabilities {
 218	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
 219	u16 rts_aggr_limit;
 220	u8 tx_chainmask;
 221	u8 rx_chainmask;
 222	u8 max_txchains;
 223	u8 max_rxchains;
 224	u8 num_gpio_pins;
 225	u8 rx_hp_qdepth;
 226	u8 rx_lp_qdepth;
 227	u8 rx_status_len;
 228	u8 tx_desc_len;
 229	u8 txs_len;
 230	u16 pcie_lcr_offset;
 231	bool pcie_lcr_extsync_en;
 232};
 233
 234struct ath9k_ops_config {
 235	int dma_beacon_response_time;
 236	int sw_beacon_response_time;
 237	int additional_swba_backoff;
 238	int ack_6mb;
 239	u32 cwm_ignore_extcca;
 240	bool pcieSerDesWrite;
 241	u8 pcie_clock_req;
 242	u32 pcie_waen;
 243	u8 analog_shiftreg;
 244	u8 paprd_disable;
 245	u32 ofdm_trig_low;
 246	u32 ofdm_trig_high;
 247	u32 cck_trig_high;
 248	u32 cck_trig_low;
 249	u32 enable_ani;
 250	int serialize_regmode;
 251	bool rx_intr_mitigation;
 252	bool tx_intr_mitigation;
 253#define SPUR_DISABLE        	0
 254#define SPUR_ENABLE_IOCTL   	1
 255#define SPUR_ENABLE_EEPROM  	2
 256#define AR_SPUR_5413_1      	1640
 257#define AR_SPUR_5413_2      	1200
 258#define AR_NO_SPUR      	0x8000
 259#define AR_BASE_FREQ_2GHZ   	2300
 260#define AR_BASE_FREQ_5GHZ   	4900
 261#define AR_SPUR_FEEQ_BOUND_HT40 19
 262#define AR_SPUR_FEEQ_BOUND_HT20 10
 263	int spurmode;
 264	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
 265	u8 max_txtrig_level;
 266	u16 ani_poll_interval; /* ANI poll interval in ms */
 267};
 268
 269enum ath9k_int {
 270	ATH9K_INT_RX = 0x00000001,
 271	ATH9K_INT_RXDESC = 0x00000002,
 272	ATH9K_INT_RXHP = 0x00000001,
 273	ATH9K_INT_RXLP = 0x00000002,
 274	ATH9K_INT_RXNOFRM = 0x00000008,
 275	ATH9K_INT_RXEOL = 0x00000010,
 276	ATH9K_INT_RXORN = 0x00000020,
 277	ATH9K_INT_TX = 0x00000040,
 278	ATH9K_INT_TXDESC = 0x00000080,
 279	ATH9K_INT_TIM_TIMER = 0x00000100,
 280	ATH9K_INT_MCI = 0x00000200,
 281	ATH9K_INT_BB_WATCHDOG = 0x00000400,
 282	ATH9K_INT_TXURN = 0x00000800,
 283	ATH9K_INT_MIB = 0x00001000,
 284	ATH9K_INT_RXPHY = 0x00004000,
 285	ATH9K_INT_RXKCM = 0x00008000,
 286	ATH9K_INT_SWBA = 0x00010000,
 287	ATH9K_INT_BMISS = 0x00040000,
 288	ATH9K_INT_BNR = 0x00100000,
 289	ATH9K_INT_TIM = 0x00200000,
 290	ATH9K_INT_DTIM = 0x00400000,
 291	ATH9K_INT_DTIMSYNC = 0x00800000,
 292	ATH9K_INT_GPIO = 0x01000000,
 293	ATH9K_INT_CABEND = 0x02000000,
 294	ATH9K_INT_TSFOOR = 0x04000000,
 295	ATH9K_INT_GENTIMER = 0x08000000,
 296	ATH9K_INT_CST = 0x10000000,
 297	ATH9K_INT_GTT = 0x20000000,
 298	ATH9K_INT_FATAL = 0x40000000,
 299	ATH9K_INT_GLOBAL = 0x80000000,
 300	ATH9K_INT_BMISC = ATH9K_INT_TIM |
 301		ATH9K_INT_DTIM |
 302		ATH9K_INT_DTIMSYNC |
 303		ATH9K_INT_TSFOOR |
 304		ATH9K_INT_CABEND,
 305	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
 306		ATH9K_INT_RXDESC |
 307		ATH9K_INT_RXEOL |
 308		ATH9K_INT_RXORN |
 309		ATH9K_INT_TXURN |
 310		ATH9K_INT_TXDESC |
 311		ATH9K_INT_MIB |
 312		ATH9K_INT_RXPHY |
 313		ATH9K_INT_RXKCM |
 314		ATH9K_INT_SWBA |
 315		ATH9K_INT_BMISS |
 316		ATH9K_INT_GPIO,
 317	ATH9K_INT_NOCARD = 0xffffffff
 318};
 319
 320#define CHANNEL_CW_INT    0x00002
 321#define CHANNEL_CCK       0x00020
 322#define CHANNEL_OFDM      0x00040
 323#define CHANNEL_2GHZ      0x00080
 324#define CHANNEL_5GHZ      0x00100
 325#define CHANNEL_PASSIVE   0x00200
 326#define CHANNEL_DYN       0x00400
 327#define CHANNEL_HALF      0x04000
 328#define CHANNEL_QUARTER   0x08000
 329#define CHANNEL_HT20      0x10000
 330#define CHANNEL_HT40PLUS  0x20000
 331#define CHANNEL_HT40MINUS 0x40000
 332
 333#define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
 334#define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
 335#define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
 336#define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
 337#define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
 338#define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
 339#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
 340#define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
 341#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
 342#define CHANNEL_ALL				\
 343	(CHANNEL_OFDM|				\
 344	 CHANNEL_CCK|				\
 345	 CHANNEL_2GHZ |				\
 346	 CHANNEL_5GHZ |				\
 347	 CHANNEL_HT20 |				\
 348	 CHANNEL_HT40PLUS |			\
 349	 CHANNEL_HT40MINUS)
 350
 351#define MAX_RTT_TABLE_ENTRY     6
 352#define MAX_IQCAL_MEASUREMENT	8
 353#define MAX_CL_TAB_ENTRY	16
 354
 355struct ath9k_hw_cal_data {
 356	u16 channel;
 357	u32 channelFlags;
 358	int32_t CalValid;
 359	int8_t iCoff;
 360	int8_t qCoff;
 361	bool rtt_done;
 362	bool paprd_done;
 363	bool nfcal_pending;
 364	bool nfcal_interference;
 365	bool done_txiqcal_once;
 366	bool done_txclcal_once;
 367	u16 small_signal_gain[AR9300_MAX_CHAINS];
 368	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
 369	u32 num_measures[AR9300_MAX_CHAINS];
 370	int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
 371	u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
 372	u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
 373	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
 374};
 375
 376struct ath9k_channel {
 377	struct ieee80211_channel *chan;
 378	struct ar5416AniState ani;
 379	u16 channel;
 380	u32 channelFlags;
 381	u32 chanmode;
 382	s16 noisefloor;
 383};
 384
 385#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
 386       (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
 387       (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
 388       (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
 389#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
 390#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
 391#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
 392#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
 393#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
 394#define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
 395	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
 396	 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
 397
 398/* These macros check chanmode and not channelFlags */
 399#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
 400#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
 401			  ((_c)->chanmode == CHANNEL_G_HT20))
 402#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
 403			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
 404			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
 405			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
 406#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
 407
 408enum ath9k_power_mode {
 409	ATH9K_PM_AWAKE = 0,
 410	ATH9K_PM_FULL_SLEEP,
 411	ATH9K_PM_NETWORK_SLEEP,
 412	ATH9K_PM_UNDEFINED
 413};
 414
 
 
 
 
 
 
 
 
 415enum ser_reg_mode {
 416	SER_REG_MODE_OFF = 0,
 417	SER_REG_MODE_ON = 1,
 418	SER_REG_MODE_AUTO = 2,
 419};
 420
 421enum ath9k_rx_qtype {
 422	ATH9K_RX_QUEUE_HP,
 423	ATH9K_RX_QUEUE_LP,
 424	ATH9K_RX_QUEUE_MAX,
 425};
 426
 427struct ath9k_beacon_state {
 428	u32 bs_nexttbtt;
 429	u32 bs_nextdtim;
 430	u32 bs_intval;
 431#define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
 432	u32 bs_dtimperiod;
 433	u16 bs_cfpperiod;
 434	u16 bs_cfpmaxduration;
 435	u32 bs_cfpnext;
 436	u16 bs_timoffset;
 437	u16 bs_bmissthreshold;
 438	u32 bs_sleepduration;
 439	u32 bs_tsfoor_threshold;
 440};
 441
 442struct chan_centers {
 443	u16 synth_center;
 444	u16 ctl_center;
 445	u16 ext_center;
 446};
 447
 448enum {
 449	ATH9K_RESET_POWER_ON,
 450	ATH9K_RESET_WARM,
 451	ATH9K_RESET_COLD,
 452};
 453
 454struct ath9k_hw_version {
 455	u32 magic;
 456	u16 devid;
 457	u16 subvendorid;
 458	u32 macVersion;
 459	u16 macRev;
 460	u16 phyRev;
 461	u16 analog5GhzRev;
 462	u16 analog2GhzRev;
 
 463	enum ath_usb_dev usbdev;
 464};
 465
 466/* Generic TSF timer definitions */
 467
 468#define ATH_MAX_GEN_TIMER	16
 469
 470#define AR_GENTMR_BIT(_index)	(1 << (_index))
 471
 472/*
 473 * Using de Bruijin sequence to look up 1's index in a 32 bit number
 474 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
 475 */
 476#define debruijn32 0x077CB531U
 477
 478struct ath_gen_timer_configuration {
 479	u32 next_addr;
 480	u32 period_addr;
 481	u32 mode_addr;
 482	u32 mode_mask;
 483};
 484
 485struct ath_gen_timer {
 486	void (*trigger)(void *arg);
 487	void (*overflow)(void *arg);
 488	void *arg;
 489	u8 index;
 490};
 491
 492struct ath_gen_timer_table {
 493	u32 gen_timer_index[32];
 494	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
 495	union {
 496		unsigned long timer_bits;
 497		u16 val;
 498	} timer_mask;
 499};
 500
 501struct ath_hw_antcomb_conf {
 502	u8 main_lna_conf;
 503	u8 alt_lna_conf;
 504	u8 fast_div_bias;
 505	u8 main_gaintb;
 506	u8 alt_gaintb;
 507	int lna1_lna2_delta;
 508	u8 div_group;
 509};
 510
 511/**
 512 * struct ath_hw_radar_conf - radar detection initialization parameters
 513 *
 514 * @pulse_inband: threshold for checking the ratio of in-band power
 515 *	to total power for short radar pulses (half dB steps)
 516 * @pulse_inband_step: threshold for checking an in-band power to total
 517 *	power ratio increase for short radar pulses (half dB steps)
 518 * @pulse_height: threshold for detecting the beginning of a short
 519 *	radar pulse (dB step)
 520 * @pulse_rssi: threshold for detecting if a short radar pulse is
 521 *	gone (dB step)
 522 * @pulse_maxlen: maximum pulse length (0.8 us steps)
 523 *
 524 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
 525 * @radar_inband: threshold for checking the ratio of in-band power
 526 *	to total power for long radar pulses (half dB steps)
 527 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
 528 *
 529 * @ext_channel: enable extension channel radar detection
 530 */
 531struct ath_hw_radar_conf {
 532	unsigned int pulse_inband;
 533	unsigned int pulse_inband_step;
 534	unsigned int pulse_height;
 535	unsigned int pulse_rssi;
 536	unsigned int pulse_maxlen;
 537
 538	unsigned int radar_rssi;
 539	unsigned int radar_inband;
 540	int fir_power;
 541
 542	bool ext_channel;
 543};
 544
 545/**
 546 * struct ath_hw_private_ops - callbacks used internally by hardware code
 547 *
 548 * This structure contains private callbacks designed to only be used internally
 549 * by the hardware core.
 550 *
 551 * @init_cal_settings: setup types of calibrations supported
 552 * @init_cal: starts actual calibration
 553 *
 554 * @init_mode_regs: Initializes mode registers
 555 * @init_mode_gain_regs: Initialize TX/RX gain registers
 556 *
 557 * @rf_set_freq: change frequency
 558 * @spur_mitigate_freq: spur mitigation
 559 * @rf_alloc_ext_banks:
 560 * @rf_free_ext_banks:
 561 * @set_rf_regs:
 562 * @compute_pll_control: compute the PLL control value to use for
 563 *	AR_RTC_PLL_CONTROL for a given channel
 564 * @setup_calibration: set up calibration
 565 * @iscal_supported: used to query if a type of calibration is supported
 566 *
 567 * @ani_cache_ini_regs: cache the values for ANI from the initial
 568 *	register settings through the register initialization.
 569 */
 570struct ath_hw_private_ops {
 571	/* Calibration ops */
 572	void (*init_cal_settings)(struct ath_hw *ah);
 573	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
 574
 575	void (*init_mode_regs)(struct ath_hw *ah);
 576	void (*init_mode_gain_regs)(struct ath_hw *ah);
 577	void (*setup_calibration)(struct ath_hw *ah,
 578				  struct ath9k_cal_list *currCal);
 579
 580	/* PHY ops */
 581	int (*rf_set_freq)(struct ath_hw *ah,
 582			   struct ath9k_channel *chan);
 583	void (*spur_mitigate_freq)(struct ath_hw *ah,
 584				   struct ath9k_channel *chan);
 585	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
 586	void (*rf_free_ext_banks)(struct ath_hw *ah);
 587	bool (*set_rf_regs)(struct ath_hw *ah,
 588			    struct ath9k_channel *chan,
 589			    u16 modesIndex);
 590	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
 591	void (*init_bb)(struct ath_hw *ah,
 592			struct ath9k_channel *chan);
 593	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
 594	void (*olc_init)(struct ath_hw *ah);
 595	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
 596	void (*mark_phy_inactive)(struct ath_hw *ah);
 597	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
 598	bool (*rfbus_req)(struct ath_hw *ah);
 599	void (*rfbus_done)(struct ath_hw *ah);
 600	void (*restore_chainmask)(struct ath_hw *ah);
 
 601	u32 (*compute_pll_control)(struct ath_hw *ah,
 602				   struct ath9k_channel *chan);
 603	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
 604			    int param);
 605	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
 606	void (*set_radar_params)(struct ath_hw *ah,
 607				 struct ath_hw_radar_conf *conf);
 608	int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
 609				u8 *ini_reloaded);
 610
 611	/* ANI */
 612	void (*ani_cache_ini_regs)(struct ath_hw *ah);
 613};
 614
 615/**
 616 * struct ath_hw_ops - callbacks used by hardware code and driver code
 617 *
 618 * This structure contains callbacks designed to to be used internally by
 619 * hardware code and also by the lower level driver.
 620 *
 621 * @config_pci_powersave:
 622 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
 623 */
 624struct ath_hw_ops {
 625	void (*config_pci_powersave)(struct ath_hw *ah,
 626				     bool power_off);
 
 627	void (*rx_enable)(struct ath_hw *ah);
 628	void (*set_desc_link)(void *ds, u32 link);
 629	bool (*calibrate)(struct ath_hw *ah,
 630			  struct ath9k_channel *chan,
 631			  u8 rxchainmask,
 632			  bool longcal);
 633	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
 634	void (*set_txdesc)(struct ath_hw *ah, void *ds,
 635			   struct ath_tx_info *i);
 
 
 636	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
 637			   struct ath_tx_status *ts);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 638	void (*antdiv_comb_conf_get)(struct ath_hw *ah,
 639			struct ath_hw_antcomb_conf *antconf);
 640	void (*antdiv_comb_conf_set)(struct ath_hw *ah,
 641			struct ath_hw_antcomb_conf *antconf);
 642
 643};
 644
 645struct ath_nf_limits {
 646	s16 max;
 647	s16 min;
 648	s16 nominal;
 649};
 650
 651enum ath_cal_list {
 652	TX_IQ_CAL         =	BIT(0),
 653	TX_IQ_ON_AGC_CAL  =	BIT(1),
 654	TX_CL_CAL         =	BIT(2),
 655};
 656
 657/* ah_flags */
 658#define AH_USE_EEPROM   0x1
 659#define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
 660#define AH_FASTCC       0x4
 661
 662struct ath_hw {
 663	struct ath_ops reg_ops;
 664
 665	struct ieee80211_hw *hw;
 666	struct ath_common common;
 667	struct ath9k_hw_version hw_version;
 668	struct ath9k_ops_config config;
 669	struct ath9k_hw_capabilities caps;
 670	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
 671	struct ath9k_channel *curchan;
 672
 673	union {
 674		struct ar5416_eeprom_def def;
 675		struct ar5416_eeprom_4k map4k;
 676		struct ar9287_eeprom map9287;
 677		struct ar9300_eeprom ar9300_eep;
 678	} eeprom;
 679	const struct eeprom_ops *eep_ops;
 680
 681	bool sw_mgmt_crypto;
 682	bool is_pciexpress;
 683	bool aspm_enabled;
 684	bool is_monitoring;
 685	bool need_an_top2_fixup;
 686	u16 tx_trig_level;
 687
 688	u32 nf_regs[6];
 689	struct ath_nf_limits nf_2g;
 690	struct ath_nf_limits nf_5g;
 691	u16 rfsilent;
 692	u32 rfkill_gpio;
 693	u32 rfkill_polarity;
 694	u32 ah_flags;
 695
 696	bool htc_reset_init;
 697
 698	enum nl80211_iftype opmode;
 699	enum ath9k_power_mode power_mode;
 700
 701	s8 noise;
 702	struct ath9k_hw_cal_data *caldata;
 703	struct ath9k_pacal_info pacal_info;
 704	struct ar5416Stats stats;
 705	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
 706
 
 707	enum ath9k_int imask;
 708	u32 imrs2_reg;
 709	u32 txok_interrupt_mask;
 710	u32 txerr_interrupt_mask;
 711	u32 txdesc_interrupt_mask;
 712	u32 txeol_interrupt_mask;
 713	u32 txurn_interrupt_mask;
 714	atomic_t intr_ref_cnt;
 715	bool chip_fullsleep;
 716	u32 atim_window;
 717	u32 modes_index;
 718
 719	/* Calibration */
 720	u32 supp_cals;
 721	struct ath9k_cal_list iq_caldata;
 722	struct ath9k_cal_list adcgain_caldata;
 723	struct ath9k_cal_list adcdc_caldata;
 724	struct ath9k_cal_list tempCompCalData;
 725	struct ath9k_cal_list *cal_list;
 726	struct ath9k_cal_list *cal_list_last;
 727	struct ath9k_cal_list *cal_list_curr;
 728#define totalPowerMeasI meas0.unsign
 729#define totalPowerMeasQ meas1.unsign
 730#define totalIqCorrMeas meas2.sign
 731#define totalAdcIOddPhase  meas0.unsign
 732#define totalAdcIEvenPhase meas1.unsign
 733#define totalAdcQOddPhase  meas2.unsign
 734#define totalAdcQEvenPhase meas3.unsign
 735#define totalAdcDcOffsetIOddPhase  meas0.sign
 736#define totalAdcDcOffsetIEvenPhase meas1.sign
 737#define totalAdcDcOffsetQOddPhase  meas2.sign
 738#define totalAdcDcOffsetQEvenPhase meas3.sign
 739	union {
 740		u32 unsign[AR5416_MAX_CHAINS];
 741		int32_t sign[AR5416_MAX_CHAINS];
 742	} meas0;
 743	union {
 744		u32 unsign[AR5416_MAX_CHAINS];
 745		int32_t sign[AR5416_MAX_CHAINS];
 746	} meas1;
 747	union {
 748		u32 unsign[AR5416_MAX_CHAINS];
 749		int32_t sign[AR5416_MAX_CHAINS];
 750	} meas2;
 751	union {
 752		u32 unsign[AR5416_MAX_CHAINS];
 753		int32_t sign[AR5416_MAX_CHAINS];
 754	} meas3;
 755	u16 cal_samples;
 756	u8 enabled_cals;
 757
 758	u32 sta_id1_defaults;
 759	u32 misc_mode;
 
 
 
 
 
 760
 761	/* Private to hardware code */
 762	struct ath_hw_private_ops private_ops;
 763	/* Accessed by the lower level driver */
 764	struct ath_hw_ops ops;
 765
 766	/* Used to program the radio on non single-chip devices */
 767	u32 *analogBank0Data;
 768	u32 *analogBank1Data;
 769	u32 *analogBank2Data;
 770	u32 *analogBank3Data;
 771	u32 *analogBank6Data;
 772	u32 *analogBank6TPCData;
 773	u32 *analogBank7Data;
 
 774	u32 *bank6Temp;
 775
 
 776	int coverage_class;
 777	u32 slottime;
 778	u32 globaltxtimeout;
 779
 780	/* ANI */
 781	u32 proc_phyerr;
 782	u32 aniperiod;
 783	int totalSizeDesired[5];
 784	int coarse_high[5];
 785	int coarse_low[5];
 786	int firpwr[5];
 787	enum ath9k_ani_cmd ani_function;
 788
 789#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
 790	struct ath_btcoex_hw btcoex_hw;
 791#endif
 
 792
 793	u32 intr_txqs;
 794	u8 txchainmask;
 795	u8 rxchainmask;
 796
 797	struct ath_hw_radar_conf radar_conf;
 798
 799	u32 originalGain[22];
 800	int initPDADC;
 801	int PDADCdelta;
 802	int led_pin;
 803	u32 gpio_mask;
 804	u32 gpio_val;
 805
 806	struct ar5416IniArray iniModes;
 807	struct ar5416IniArray iniCommon;
 808	struct ar5416IniArray iniBank0;
 809	struct ar5416IniArray iniBB_RfGain;
 810	struct ar5416IniArray iniBank1;
 811	struct ar5416IniArray iniBank2;
 812	struct ar5416IniArray iniBank3;
 813	struct ar5416IniArray iniBank6;
 814	struct ar5416IniArray iniBank6TPC;
 815	struct ar5416IniArray iniBank7;
 816	struct ar5416IniArray iniAddac;
 817	struct ar5416IniArray iniPcieSerdes;
 818	struct ar5416IniArray iniPcieSerdesLowPower;
 819	struct ar5416IniArray iniModesFastClock;
 820	struct ar5416IniArray iniAdditional;
 821	struct ar5416IniArray iniModesRxGain;
 822	struct ar5416IniArray iniModesTxGain;
 
 823	struct ar5416IniArray iniCckfirNormal;
 824	struct ar5416IniArray iniCckfirJapan2484;
 825	struct ar5416IniArray ini_japan2484;
 
 826	struct ar5416IniArray iniModes_9271_ANI_reg;
 827	struct ar5416IniArray ini_radio_post_sys2ant;
 828	struct ar5416IniArray ini_BTCOEX_MAX_TXPWR;
 829
 830	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
 831	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
 832	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
 833	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
 834
 835	u32 intr_gen_timer_trigger;
 836	u32 intr_gen_timer_thresh;
 837	struct ath_gen_timer_table hw_gen_timers;
 838
 839	struct ar9003_txs *ts_ring;
 
 840	u32 ts_paddr_start;
 841	u32 ts_paddr_end;
 842	u16 ts_tail;
 843	u16 ts_size;
 844
 845	u32 bb_watchdog_last_status;
 846	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
 847	u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
 848
 849	unsigned int paprd_target_power;
 850	unsigned int paprd_training_power;
 851	unsigned int paprd_ratemask;
 852	unsigned int paprd_ratemask_ht40;
 853	bool paprd_table_write_done;
 854	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
 855	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
 856	/*
 857	 * Store the permanent value of Reg 0x4004in WARegVal
 858	 * so we dont have to R/M/W. We should not be reading
 859	 * this register when in sleep states.
 860	 */
 861	u32 WARegVal;
 862
 863	/* Enterprise mode cap */
 864	u32 ent_mode;
 865
 866	bool is_clk_25mhz;
 867	int (*get_mac_revision)(void);
 868	int (*external_reset)(void);
 869};
 870
 871struct ath_bus_ops {
 872	enum ath_bus_type ath_bus_type;
 873	void (*read_cachesize)(struct ath_common *common, int *csz);
 874	bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
 875	void (*bt_coex_prep)(struct ath_common *common);
 876	void (*extn_synch_en)(struct ath_common *common);
 877	void (*aspm_init)(struct ath_common *common);
 878};
 879
 880static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
 881{
 882	return &ah->common;
 883}
 884
 885static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
 886{
 887	return &(ath9k_hw_common(ah)->regulatory);
 888}
 889
 890static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
 891{
 892	return &ah->private_ops;
 893}
 894
 895static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
 896{
 897	return &ah->ops;
 898}
 899
 900static inline u8 get_streams(int mask)
 901{
 902	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
 903}
 904
 905/* Initialization, Detach, Reset */
 
 906void ath9k_hw_deinit(struct ath_hw *ah);
 907int ath9k_hw_init(struct ath_hw *ah);
 908int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
 909		   struct ath9k_hw_cal_data *caldata, bool fastcc);
 910int ath9k_hw_fill_cap_info(struct ath_hw *ah);
 911u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
 912
 913/* GPIO / RFKILL / Antennae */
 914void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
 915u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
 916void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
 917			 u32 ah_signal_type);
 918void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
 
 919void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
 920
 921/* General Operation */
 922void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
 923			  int hw_delay);
 924bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
 925void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
 926			  int column, unsigned int *writecnt);
 927u32 ath9k_hw_reverse_bits(u32 val, u32 n);
 928u16 ath9k_hw_computetxtime(struct ath_hw *ah,
 929			   u8 phy, int kbps,
 930			   u32 frameLen, u16 rateix, bool shortPreamble);
 931void ath9k_hw_get_channel_centers(struct ath_hw *ah,
 932				  struct ath9k_channel *chan,
 933				  struct chan_centers *centers);
 934u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
 935void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
 936bool ath9k_hw_phy_disable(struct ath_hw *ah);
 937bool ath9k_hw_disable(struct ath_hw *ah);
 938void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
 939void ath9k_hw_setopmode(struct ath_hw *ah);
 940void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
 
 941void ath9k_hw_write_associd(struct ath_hw *ah);
 942u32 ath9k_hw_gettsf32(struct ath_hw *ah);
 943u64 ath9k_hw_gettsf64(struct ath_hw *ah);
 944void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
 945void ath9k_hw_reset_tsf(struct ath_hw *ah);
 946void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
 947void ath9k_hw_init_global_settings(struct ath_hw *ah);
 948u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
 949void ath9k_hw_set11nmac2040(struct ath_hw *ah);
 950void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
 951void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
 952				    const struct ath9k_beacon_state *bs);
 953bool ath9k_hw_check_alive(struct ath_hw *ah);
 954
 955bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
 956
 957#ifdef CONFIG_ATH9K_DEBUGFS
 958void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause);
 959#else
 960static inline void ath9k_debug_sync_cause(struct ath_common *common,
 961					  u32 sync_cause) {}
 962#endif
 963
 964/* Generic hw timer primitives */
 965struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
 966					  void (*trigger)(void *),
 967					  void (*overflow)(void *),
 968					  void *arg,
 969					  u8 timer_index);
 970void ath9k_hw_gen_timer_start(struct ath_hw *ah,
 971			      struct ath_gen_timer *timer,
 972			      u32 timer_next,
 973			      u32 timer_period);
 974void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
 975
 976void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
 977void ath_gen_timer_isr(struct ath_hw *hw);
 978
 979void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
 980
 
 
 
 981/* PHY */
 982void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
 983				   u32 *coef_mantissa, u32 *coef_exponent);
 984void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
 985			    bool test);
 986
 987/*
 988 * Code Specific to AR5008, AR9001 or AR9002,
 989 * we stuff these here to avoid callbacks for AR9003.
 990 */
 
 991int ar9002_hw_rf_claim(struct ath_hw *ah);
 992void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
 993
 994/*
 995 * Code specific to AR9003, we stuff these here to avoid callbacks
 996 * for older families
 997 */
 998void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
 999void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1000void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
1001void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
1002void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1003void ar9003_paprd_populate_single_table(struct ath_hw *ah,
1004					struct ath9k_hw_cal_data *caldata,
1005					int chain);
1006int ar9003_paprd_create_curve(struct ath_hw *ah,
1007			      struct ath9k_hw_cal_data *caldata, int chain);
1008int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1009int ar9003_paprd_init_table(struct ath_hw *ah);
1010bool ar9003_paprd_is_done(struct ath_hw *ah);
 
1011
1012/* Hardware family op attach helpers */
1013void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
1014void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1015void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
1016
1017void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1018void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1019
1020void ar9002_hw_attach_ops(struct ath_hw *ah);
1021void ar9003_hw_attach_ops(struct ath_hw *ah);
1022
1023void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
1024/*
1025 * ANI work can be shared between all families but a next
1026 * generation implementation of ANI will be used only for AR9003 only
1027 * for now as the other families still need to be tested with the same
1028 * next generation ANI. Feel free to start testing it though for the
1029 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
1030 */
1031extern int modparam_force_new_ani;
1032void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1033void ath9k_hw_proc_mib_event(struct ath_hw *ah);
1034void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1035
1036#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
1037static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1038{
1039	return ah->btcoex_hw.enabled;
1040}
1041void ath9k_hw_btcoex_enable(struct ath_hw *ah);
1042static inline enum ath_btcoex_scheme
1043ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1044{
1045	return ah->btcoex_hw.scheme;
1046}
1047#else
1048static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1049{
1050	return false;
1051}
1052static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
1053{
1054}
1055static inline enum ath_btcoex_scheme
1056ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1057{
1058	return ATH_BTCOEX_CFG_NONE;
1059}
1060#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
1061
1062#define ATH9K_CLOCK_RATE_CCK		22
1063#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
1064#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
1065#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1066
1067#endif