Loading...
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/kernel.h>
29#include "drmP.h"
30#include "radeon.h"
31#include "r600d.h"
32#include "r600_reg_safe.h"
33
34static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
35 struct radeon_cs_reloc **cs_reloc);
36static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
37 struct radeon_cs_reloc **cs_reloc);
38typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
39static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
40extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
41
42
43struct r600_cs_track {
44 /* configuration we miror so that we use same code btw kms/ums */
45 u32 group_size;
46 u32 nbanks;
47 u32 npipes;
48 /* value we track */
49 u32 sq_config;
50 u32 nsamples;
51 u32 cb_color_base_last[8];
52 struct radeon_bo *cb_color_bo[8];
53 u64 cb_color_bo_mc[8];
54 u32 cb_color_bo_offset[8];
55 struct radeon_bo *cb_color_frag_bo[8];
56 struct radeon_bo *cb_color_tile_bo[8];
57 u32 cb_color_info[8];
58 u32 cb_color_size_idx[8];
59 u32 cb_target_mask;
60 u32 cb_shader_mask;
61 u32 cb_color_size[8];
62 u32 vgt_strmout_en;
63 u32 vgt_strmout_buffer_en;
64 u32 db_depth_control;
65 u32 db_depth_info;
66 u32 db_depth_size_idx;
67 u32 db_depth_view;
68 u32 db_depth_size;
69 u32 db_offset;
70 struct radeon_bo *db_bo;
71 u64 db_bo_mc;
72};
73
74#define FMT_8_BIT(fmt, vc) [fmt] = { 1, 1, 1, vc, CHIP_R600 }
75#define FMT_16_BIT(fmt, vc) [fmt] = { 1, 1, 2, vc, CHIP_R600 }
76#define FMT_24_BIT(fmt) [fmt] = { 1, 1, 3, 0, CHIP_R600 }
77#define FMT_32_BIT(fmt, vc) [fmt] = { 1, 1, 4, vc, CHIP_R600 }
78#define FMT_48_BIT(fmt) [fmt] = { 1, 1, 6, 0, CHIP_R600 }
79#define FMT_64_BIT(fmt, vc) [fmt] = { 1, 1, 8, vc, CHIP_R600 }
80#define FMT_96_BIT(fmt) [fmt] = { 1, 1, 12, 0, CHIP_R600 }
81#define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16,vc, CHIP_R600 }
82
83struct gpu_formats {
84 unsigned blockwidth;
85 unsigned blockheight;
86 unsigned blocksize;
87 unsigned valid_color;
88 enum radeon_family min_family;
89};
90
91static const struct gpu_formats color_formats_table[] = {
92 /* 8 bit */
93 FMT_8_BIT(V_038004_COLOR_8, 1),
94 FMT_8_BIT(V_038004_COLOR_4_4, 1),
95 FMT_8_BIT(V_038004_COLOR_3_3_2, 1),
96 FMT_8_BIT(V_038004_FMT_1, 0),
97
98 /* 16-bit */
99 FMT_16_BIT(V_038004_COLOR_16, 1),
100 FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1),
101 FMT_16_BIT(V_038004_COLOR_8_8, 1),
102 FMT_16_BIT(V_038004_COLOR_5_6_5, 1),
103 FMT_16_BIT(V_038004_COLOR_6_5_5, 1),
104 FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1),
105 FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1),
106 FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1),
107
108 /* 24-bit */
109 FMT_24_BIT(V_038004_FMT_8_8_8),
110
111 /* 32-bit */
112 FMT_32_BIT(V_038004_COLOR_32, 1),
113 FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1),
114 FMT_32_BIT(V_038004_COLOR_16_16, 1),
115 FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1),
116 FMT_32_BIT(V_038004_COLOR_8_24, 1),
117 FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1),
118 FMT_32_BIT(V_038004_COLOR_24_8, 1),
119 FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1),
120 FMT_32_BIT(V_038004_COLOR_10_11_11, 1),
121 FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1),
122 FMT_32_BIT(V_038004_COLOR_11_11_10, 1),
123 FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1),
124 FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1),
125 FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1),
126 FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1),
127 FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0),
128 FMT_32_BIT(V_038004_FMT_32_AS_8, 0),
129 FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0),
130
131 /* 48-bit */
132 FMT_48_BIT(V_038004_FMT_16_16_16),
133 FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT),
134
135 /* 64-bit */
136 FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1),
137 FMT_64_BIT(V_038004_COLOR_32_32, 1),
138 FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1),
139 FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1),
140 FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1),
141
142 FMT_96_BIT(V_038004_FMT_32_32_32),
143 FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT),
144
145 /* 128-bit */
146 FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1),
147 FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1),
148
149 [V_038004_FMT_GB_GR] = { 2, 1, 4, 0 },
150 [V_038004_FMT_BG_RG] = { 2, 1, 4, 0 },
151
152 /* block compressed formats */
153 [V_038004_FMT_BC1] = { 4, 4, 8, 0 },
154 [V_038004_FMT_BC2] = { 4, 4, 16, 0 },
155 [V_038004_FMT_BC3] = { 4, 4, 16, 0 },
156 [V_038004_FMT_BC4] = { 4, 4, 8, 0 },
157 [V_038004_FMT_BC5] = { 4, 4, 16, 0},
158 [V_038004_FMT_BC6] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
159 [V_038004_FMT_BC7] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
160
161 /* The other Evergreen formats */
162 [V_038004_FMT_32_AS_32_32_32_32] = { 1, 1, 4, 0, CHIP_CEDAR},
163};
164
165static inline bool fmt_is_valid_color(u32 format)
166{
167 if (format >= ARRAY_SIZE(color_formats_table))
168 return false;
169
170 if (color_formats_table[format].valid_color)
171 return true;
172
173 return false;
174}
175
176static inline bool fmt_is_valid_texture(u32 format, enum radeon_family family)
177{
178 if (format >= ARRAY_SIZE(color_formats_table))
179 return false;
180
181 if (family < color_formats_table[format].min_family)
182 return false;
183
184 if (color_formats_table[format].blockwidth > 0)
185 return true;
186
187 return false;
188}
189
190static inline int fmt_get_blocksize(u32 format)
191{
192 if (format >= ARRAY_SIZE(color_formats_table))
193 return 0;
194
195 return color_formats_table[format].blocksize;
196}
197
198static inline int fmt_get_nblocksx(u32 format, u32 w)
199{
200 unsigned bw;
201
202 if (format >= ARRAY_SIZE(color_formats_table))
203 return 0;
204
205 bw = color_formats_table[format].blockwidth;
206 if (bw == 0)
207 return 0;
208
209 return (w + bw - 1) / bw;
210}
211
212static inline int fmt_get_nblocksy(u32 format, u32 h)
213{
214 unsigned bh;
215
216 if (format >= ARRAY_SIZE(color_formats_table))
217 return 0;
218
219 bh = color_formats_table[format].blockheight;
220 if (bh == 0)
221 return 0;
222
223 return (h + bh - 1) / bh;
224}
225
226static inline int r600_bpe_from_format(u32 *bpe, u32 format)
227{
228 unsigned res;
229
230 if (format >= ARRAY_SIZE(color_formats_table))
231 goto fail;
232
233 res = color_formats_table[format].blocksize;
234 if (res == 0)
235 goto fail;
236
237 *bpe = res;
238 return 0;
239
240fail:
241 *bpe = 16;
242 return -EINVAL;
243}
244
245struct array_mode_checker {
246 int array_mode;
247 u32 group_size;
248 u32 nbanks;
249 u32 npipes;
250 u32 nsamples;
251 u32 blocksize;
252};
253
254/* returns alignment in pixels for pitch/height/depth and bytes for base */
255static inline int r600_get_array_mode_alignment(struct array_mode_checker *values,
256 u32 *pitch_align,
257 u32 *height_align,
258 u32 *depth_align,
259 u64 *base_align)
260{
261 u32 tile_width = 8;
262 u32 tile_height = 8;
263 u32 macro_tile_width = values->nbanks;
264 u32 macro_tile_height = values->npipes;
265 u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples;
266 u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
267
268 switch (values->array_mode) {
269 case ARRAY_LINEAR_GENERAL:
270 /* technically tile_width/_height for pitch/height */
271 *pitch_align = 1; /* tile_width */
272 *height_align = 1; /* tile_height */
273 *depth_align = 1;
274 *base_align = 1;
275 break;
276 case ARRAY_LINEAR_ALIGNED:
277 *pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize));
278 *height_align = tile_height;
279 *depth_align = 1;
280 *base_align = values->group_size;
281 break;
282 case ARRAY_1D_TILED_THIN1:
283 *pitch_align = max((u32)tile_width,
284 (u32)(values->group_size /
285 (tile_height * values->blocksize * values->nsamples)));
286 *height_align = tile_height;
287 *depth_align = 1;
288 *base_align = values->group_size;
289 break;
290 case ARRAY_2D_TILED_THIN1:
291 *pitch_align = max((u32)macro_tile_width,
292 (u32)(((values->group_size / tile_height) /
293 (values->blocksize * values->nsamples)) *
294 values->nbanks)) * tile_width;
295 *height_align = macro_tile_height * tile_height;
296 *depth_align = 1;
297 *base_align = max(macro_tile_bytes,
298 (*pitch_align) * values->blocksize * (*height_align) * values->nsamples);
299 break;
300 default:
301 return -EINVAL;
302 }
303
304 return 0;
305}
306
307static void r600_cs_track_init(struct r600_cs_track *track)
308{
309 int i;
310
311 /* assume DX9 mode */
312 track->sq_config = DX9_CONSTS;
313 for (i = 0; i < 8; i++) {
314 track->cb_color_base_last[i] = 0;
315 track->cb_color_size[i] = 0;
316 track->cb_color_size_idx[i] = 0;
317 track->cb_color_info[i] = 0;
318 track->cb_color_bo[i] = NULL;
319 track->cb_color_bo_offset[i] = 0xFFFFFFFF;
320 track->cb_color_bo_mc[i] = 0xFFFFFFFF;
321 }
322 track->cb_target_mask = 0xFFFFFFFF;
323 track->cb_shader_mask = 0xFFFFFFFF;
324 track->db_bo = NULL;
325 track->db_bo_mc = 0xFFFFFFFF;
326 /* assume the biggest format and that htile is enabled */
327 track->db_depth_info = 7 | (1 << 25);
328 track->db_depth_view = 0xFFFFC000;
329 track->db_depth_size = 0xFFFFFFFF;
330 track->db_depth_size_idx = 0;
331 track->db_depth_control = 0xFFFFFFFF;
332}
333
334static inline int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
335{
336 struct r600_cs_track *track = p->track;
337 u32 slice_tile_max, size, tmp;
338 u32 height, height_align, pitch, pitch_align, depth_align;
339 u64 base_offset, base_align;
340 struct array_mode_checker array_check;
341 volatile u32 *ib = p->ib->ptr;
342 unsigned array_mode;
343 u32 format;
344 if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
345 dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
346 return -EINVAL;
347 }
348 size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
349 format = G_0280A0_FORMAT(track->cb_color_info[i]);
350 if (!fmt_is_valid_color(format)) {
351 dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
352 __func__, __LINE__, format,
353 i, track->cb_color_info[i]);
354 return -EINVAL;
355 }
356 /* pitch in pixels */
357 pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
358 slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
359 slice_tile_max *= 64;
360 height = slice_tile_max / pitch;
361 if (height > 8192)
362 height = 8192;
363 array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
364
365 base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
366 array_check.array_mode = array_mode;
367 array_check.group_size = track->group_size;
368 array_check.nbanks = track->nbanks;
369 array_check.npipes = track->npipes;
370 array_check.nsamples = track->nsamples;
371 array_check.blocksize = fmt_get_blocksize(format);
372 if (r600_get_array_mode_alignment(&array_check,
373 &pitch_align, &height_align, &depth_align, &base_align)) {
374 dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
375 G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
376 track->cb_color_info[i]);
377 return -EINVAL;
378 }
379 switch (array_mode) {
380 case V_0280A0_ARRAY_LINEAR_GENERAL:
381 break;
382 case V_0280A0_ARRAY_LINEAR_ALIGNED:
383 break;
384 case V_0280A0_ARRAY_1D_TILED_THIN1:
385 /* avoid breaking userspace */
386 if (height > 7)
387 height &= ~0x7;
388 break;
389 case V_0280A0_ARRAY_2D_TILED_THIN1:
390 break;
391 default:
392 dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
393 G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
394 track->cb_color_info[i]);
395 return -EINVAL;
396 }
397
398 if (!IS_ALIGNED(pitch, pitch_align)) {
399 dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n",
400 __func__, __LINE__, pitch, pitch_align, array_mode);
401 return -EINVAL;
402 }
403 if (!IS_ALIGNED(height, height_align)) {
404 dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n",
405 __func__, __LINE__, height, height_align, array_mode);
406 return -EINVAL;
407 }
408 if (!IS_ALIGNED(base_offset, base_align)) {
409 dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i,
410 base_offset, base_align, array_mode);
411 return -EINVAL;
412 }
413
414 /* check offset */
415 tmp = fmt_get_nblocksy(format, height) * fmt_get_nblocksx(format, pitch) * fmt_get_blocksize(format);
416 if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
417 if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
418 /* the initial DDX does bad things with the CB size occasionally */
419 /* it rounds up height too far for slice tile max but the BO is smaller */
420 /* r600c,g also seem to flush at bad times in some apps resulting in
421 * bogus values here. So for linear just allow anything to avoid breaking
422 * broken userspace.
423 */
424 } else {
425 dev_warn(p->dev, "%s offset[%d] %d %d %d %lu too big\n", __func__, i,
426 array_mode,
427 track->cb_color_bo_offset[i], tmp,
428 radeon_bo_size(track->cb_color_bo[i]));
429 return -EINVAL;
430 }
431 }
432 /* limit max tile */
433 tmp = (height * pitch) >> 6;
434 if (tmp < slice_tile_max)
435 slice_tile_max = tmp;
436 tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
437 S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
438 ib[track->cb_color_size_idx[i]] = tmp;
439 return 0;
440}
441
442static int r600_cs_track_check(struct radeon_cs_parser *p)
443{
444 struct r600_cs_track *track = p->track;
445 u32 tmp;
446 int r, i;
447 volatile u32 *ib = p->ib->ptr;
448
449 /* on legacy kernel we don't perform advanced check */
450 if (p->rdev == NULL)
451 return 0;
452 /* we don't support out buffer yet */
453 if (track->vgt_strmout_en || track->vgt_strmout_buffer_en) {
454 dev_warn(p->dev, "this kernel doesn't support SMX output buffer\n");
455 return -EINVAL;
456 }
457 /* check that we have a cb for each enabled target, we don't check
458 * shader_mask because it seems mesa isn't always setting it :(
459 */
460 tmp = track->cb_target_mask;
461 for (i = 0; i < 8; i++) {
462 if ((tmp >> (i * 4)) & 0xF) {
463 /* at least one component is enabled */
464 if (track->cb_color_bo[i] == NULL) {
465 dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
466 __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
467 return -EINVAL;
468 }
469 /* perform rewrite of CB_COLOR[0-7]_SIZE */
470 r = r600_cs_track_validate_cb(p, i);
471 if (r)
472 return r;
473 }
474 }
475 /* Check depth buffer */
476 if (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
477 G_028800_Z_ENABLE(track->db_depth_control)) {
478 u32 nviews, bpe, ntiles, size, slice_tile_max;
479 u32 height, height_align, pitch, pitch_align, depth_align;
480 u64 base_offset, base_align;
481 struct array_mode_checker array_check;
482 int array_mode;
483
484 if (track->db_bo == NULL) {
485 dev_warn(p->dev, "z/stencil with no depth buffer\n");
486 return -EINVAL;
487 }
488 if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
489 dev_warn(p->dev, "this kernel doesn't support z/stencil htile\n");
490 return -EINVAL;
491 }
492 switch (G_028010_FORMAT(track->db_depth_info)) {
493 case V_028010_DEPTH_16:
494 bpe = 2;
495 break;
496 case V_028010_DEPTH_X8_24:
497 case V_028010_DEPTH_8_24:
498 case V_028010_DEPTH_X8_24_FLOAT:
499 case V_028010_DEPTH_8_24_FLOAT:
500 case V_028010_DEPTH_32_FLOAT:
501 bpe = 4;
502 break;
503 case V_028010_DEPTH_X24_8_32_FLOAT:
504 bpe = 8;
505 break;
506 default:
507 dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
508 return -EINVAL;
509 }
510 if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
511 if (!track->db_depth_size_idx) {
512 dev_warn(p->dev, "z/stencil buffer size not set\n");
513 return -EINVAL;
514 }
515 tmp = radeon_bo_size(track->db_bo) - track->db_offset;
516 tmp = (tmp / bpe) >> 6;
517 if (!tmp) {
518 dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
519 track->db_depth_size, bpe, track->db_offset,
520 radeon_bo_size(track->db_bo));
521 return -EINVAL;
522 }
523 ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
524 } else {
525 size = radeon_bo_size(track->db_bo);
526 /* pitch in pixels */
527 pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
528 slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
529 slice_tile_max *= 64;
530 height = slice_tile_max / pitch;
531 if (height > 8192)
532 height = 8192;
533 base_offset = track->db_bo_mc + track->db_offset;
534 array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
535 array_check.array_mode = array_mode;
536 array_check.group_size = track->group_size;
537 array_check.nbanks = track->nbanks;
538 array_check.npipes = track->npipes;
539 array_check.nsamples = track->nsamples;
540 array_check.blocksize = bpe;
541 if (r600_get_array_mode_alignment(&array_check,
542 &pitch_align, &height_align, &depth_align, &base_align)) {
543 dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
544 G_028010_ARRAY_MODE(track->db_depth_info),
545 track->db_depth_info);
546 return -EINVAL;
547 }
548 switch (array_mode) {
549 case V_028010_ARRAY_1D_TILED_THIN1:
550 /* don't break userspace */
551 height &= ~0x7;
552 break;
553 case V_028010_ARRAY_2D_TILED_THIN1:
554 break;
555 default:
556 dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
557 G_028010_ARRAY_MODE(track->db_depth_info),
558 track->db_depth_info);
559 return -EINVAL;
560 }
561
562 if (!IS_ALIGNED(pitch, pitch_align)) {
563 dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n",
564 __func__, __LINE__, pitch, pitch_align, array_mode);
565 return -EINVAL;
566 }
567 if (!IS_ALIGNED(height, height_align)) {
568 dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n",
569 __func__, __LINE__, height, height_align, array_mode);
570 return -EINVAL;
571 }
572 if (!IS_ALIGNED(base_offset, base_align)) {
573 dev_warn(p->dev, "%s offset[%d] 0x%llx, 0x%llx, %d not aligned\n", __func__, i,
574 base_offset, base_align, array_mode);
575 return -EINVAL;
576 }
577
578 ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
579 nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
580 tmp = ntiles * bpe * 64 * nviews;
581 if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
582 dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n",
583 array_mode,
584 track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
585 radeon_bo_size(track->db_bo));
586 return -EINVAL;
587 }
588 }
589 }
590 return 0;
591}
592
593/**
594 * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
595 * @parser: parser structure holding parsing context.
596 * @pkt: where to store packet informations
597 *
598 * Assume that chunk_ib_index is properly set. Will return -EINVAL
599 * if packet is bigger than remaining ib size. or if packets is unknown.
600 **/
601int r600_cs_packet_parse(struct radeon_cs_parser *p,
602 struct radeon_cs_packet *pkt,
603 unsigned idx)
604{
605 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
606 uint32_t header;
607
608 if (idx >= ib_chunk->length_dw) {
609 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
610 idx, ib_chunk->length_dw);
611 return -EINVAL;
612 }
613 header = radeon_get_ib_value(p, idx);
614 pkt->idx = idx;
615 pkt->type = CP_PACKET_GET_TYPE(header);
616 pkt->count = CP_PACKET_GET_COUNT(header);
617 pkt->one_reg_wr = 0;
618 switch (pkt->type) {
619 case PACKET_TYPE0:
620 pkt->reg = CP_PACKET0_GET_REG(header);
621 break;
622 case PACKET_TYPE3:
623 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
624 break;
625 case PACKET_TYPE2:
626 pkt->count = -1;
627 break;
628 default:
629 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
630 return -EINVAL;
631 }
632 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
633 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
634 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
635 return -EINVAL;
636 }
637 return 0;
638}
639
640/**
641 * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
642 * @parser: parser structure holding parsing context.
643 * @data: pointer to relocation data
644 * @offset_start: starting offset
645 * @offset_mask: offset mask (to align start offset on)
646 * @reloc: reloc informations
647 *
648 * Check next packet is relocation packet3, do bo validation and compute
649 * GPU offset using the provided start.
650 **/
651static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
652 struct radeon_cs_reloc **cs_reloc)
653{
654 struct radeon_cs_chunk *relocs_chunk;
655 struct radeon_cs_packet p3reloc;
656 unsigned idx;
657 int r;
658
659 if (p->chunk_relocs_idx == -1) {
660 DRM_ERROR("No relocation chunk !\n");
661 return -EINVAL;
662 }
663 *cs_reloc = NULL;
664 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
665 r = r600_cs_packet_parse(p, &p3reloc, p->idx);
666 if (r) {
667 return r;
668 }
669 p->idx += p3reloc.count + 2;
670 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
671 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
672 p3reloc.idx);
673 return -EINVAL;
674 }
675 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
676 if (idx >= relocs_chunk->length_dw) {
677 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
678 idx, relocs_chunk->length_dw);
679 return -EINVAL;
680 }
681 /* FIXME: we assume reloc size is 4 dwords */
682 *cs_reloc = p->relocs_ptr[(idx / 4)];
683 return 0;
684}
685
686/**
687 * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
688 * @parser: parser structure holding parsing context.
689 * @data: pointer to relocation data
690 * @offset_start: starting offset
691 * @offset_mask: offset mask (to align start offset on)
692 * @reloc: reloc informations
693 *
694 * Check next packet is relocation packet3, do bo validation and compute
695 * GPU offset using the provided start.
696 **/
697static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
698 struct radeon_cs_reloc **cs_reloc)
699{
700 struct radeon_cs_chunk *relocs_chunk;
701 struct radeon_cs_packet p3reloc;
702 unsigned idx;
703 int r;
704
705 if (p->chunk_relocs_idx == -1) {
706 DRM_ERROR("No relocation chunk !\n");
707 return -EINVAL;
708 }
709 *cs_reloc = NULL;
710 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
711 r = r600_cs_packet_parse(p, &p3reloc, p->idx);
712 if (r) {
713 return r;
714 }
715 p->idx += p3reloc.count + 2;
716 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
717 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
718 p3reloc.idx);
719 return -EINVAL;
720 }
721 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
722 if (idx >= relocs_chunk->length_dw) {
723 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
724 idx, relocs_chunk->length_dw);
725 return -EINVAL;
726 }
727 *cs_reloc = p->relocs;
728 (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
729 (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
730 return 0;
731}
732
733/**
734 * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
735 * @parser: parser structure holding parsing context.
736 *
737 * Check next packet is relocation packet3, do bo validation and compute
738 * GPU offset using the provided start.
739 **/
740static inline int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
741{
742 struct radeon_cs_packet p3reloc;
743 int r;
744
745 r = r600_cs_packet_parse(p, &p3reloc, p->idx);
746 if (r) {
747 return 0;
748 }
749 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
750 return 0;
751 }
752 return 1;
753}
754
755/**
756 * r600_cs_packet_next_vline() - parse userspace VLINE packet
757 * @parser: parser structure holding parsing context.
758 *
759 * Userspace sends a special sequence for VLINE waits.
760 * PACKET0 - VLINE_START_END + value
761 * PACKET3 - WAIT_REG_MEM poll vline status reg
762 * RELOC (P3) - crtc_id in reloc.
763 *
764 * This function parses this and relocates the VLINE START END
765 * and WAIT_REG_MEM packets to the correct crtc.
766 * It also detects a switched off crtc and nulls out the
767 * wait in that case.
768 */
769static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
770{
771 struct drm_mode_object *obj;
772 struct drm_crtc *crtc;
773 struct radeon_crtc *radeon_crtc;
774 struct radeon_cs_packet p3reloc, wait_reg_mem;
775 int crtc_id;
776 int r;
777 uint32_t header, h_idx, reg, wait_reg_mem_info;
778 volatile uint32_t *ib;
779
780 ib = p->ib->ptr;
781
782 /* parse the WAIT_REG_MEM */
783 r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
784 if (r)
785 return r;
786
787 /* check its a WAIT_REG_MEM */
788 if (wait_reg_mem.type != PACKET_TYPE3 ||
789 wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
790 DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
791 return -EINVAL;
792 }
793
794 wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
795 /* bit 4 is reg (0) or mem (1) */
796 if (wait_reg_mem_info & 0x10) {
797 DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
798 return -EINVAL;
799 }
800 /* waiting for value to be equal */
801 if ((wait_reg_mem_info & 0x7) != 0x3) {
802 DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
803 return -EINVAL;
804 }
805 if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
806 DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
807 return -EINVAL;
808 }
809
810 if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
811 DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
812 return -EINVAL;
813 }
814
815 /* jump over the NOP */
816 r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
817 if (r)
818 return r;
819
820 h_idx = p->idx - 2;
821 p->idx += wait_reg_mem.count + 2;
822 p->idx += p3reloc.count + 2;
823
824 header = radeon_get_ib_value(p, h_idx);
825 crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
826 reg = CP_PACKET0_GET_REG(header);
827
828 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
829 if (!obj) {
830 DRM_ERROR("cannot find crtc %d\n", crtc_id);
831 return -EINVAL;
832 }
833 crtc = obj_to_crtc(obj);
834 radeon_crtc = to_radeon_crtc(crtc);
835 crtc_id = radeon_crtc->crtc_id;
836
837 if (!crtc->enabled) {
838 /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
839 ib[h_idx + 2] = PACKET2(0);
840 ib[h_idx + 3] = PACKET2(0);
841 ib[h_idx + 4] = PACKET2(0);
842 ib[h_idx + 5] = PACKET2(0);
843 ib[h_idx + 6] = PACKET2(0);
844 ib[h_idx + 7] = PACKET2(0);
845 ib[h_idx + 8] = PACKET2(0);
846 } else if (crtc_id == 1) {
847 switch (reg) {
848 case AVIVO_D1MODE_VLINE_START_END:
849 header &= ~R600_CP_PACKET0_REG_MASK;
850 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
851 break;
852 default:
853 DRM_ERROR("unknown crtc reloc\n");
854 return -EINVAL;
855 }
856 ib[h_idx] = header;
857 ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
858 }
859
860 return 0;
861}
862
863static int r600_packet0_check(struct radeon_cs_parser *p,
864 struct radeon_cs_packet *pkt,
865 unsigned idx, unsigned reg)
866{
867 int r;
868
869 switch (reg) {
870 case AVIVO_D1MODE_VLINE_START_END:
871 r = r600_cs_packet_parse_vline(p);
872 if (r) {
873 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
874 idx, reg);
875 return r;
876 }
877 break;
878 default:
879 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
880 reg, idx);
881 return -EINVAL;
882 }
883 return 0;
884}
885
886static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
887 struct radeon_cs_packet *pkt)
888{
889 unsigned reg, i;
890 unsigned idx;
891 int r;
892
893 idx = pkt->idx + 1;
894 reg = pkt->reg;
895 for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
896 r = r600_packet0_check(p, pkt, idx, reg);
897 if (r) {
898 return r;
899 }
900 }
901 return 0;
902}
903
904/**
905 * r600_cs_check_reg() - check if register is authorized or not
906 * @parser: parser structure holding parsing context
907 * @reg: register we are testing
908 * @idx: index into the cs buffer
909 *
910 * This function will test against r600_reg_safe_bm and return 0
911 * if register is safe. If register is not flag as safe this function
912 * will test it against a list of register needind special handling.
913 */
914static inline int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
915{
916 struct r600_cs_track *track = (struct r600_cs_track *)p->track;
917 struct radeon_cs_reloc *reloc;
918 u32 m, i, tmp, *ib;
919 int r;
920
921 i = (reg >> 7);
922 if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
923 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
924 return -EINVAL;
925 }
926 m = 1 << ((reg >> 2) & 31);
927 if (!(r600_reg_safe_bm[i] & m))
928 return 0;
929 ib = p->ib->ptr;
930 switch (reg) {
931 /* force following reg to 0 in an attempt to disable out buffer
932 * which will need us to better understand how it works to perform
933 * security check on it (Jerome)
934 */
935 case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
936 case R_008C44_SQ_ESGS_RING_SIZE:
937 case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
938 case R_008C54_SQ_ESTMP_RING_SIZE:
939 case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
940 case R_008C74_SQ_FBUF_RING_SIZE:
941 case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
942 case R_008C5C_SQ_GSTMP_RING_SIZE:
943 case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
944 case R_008C4C_SQ_GSVS_RING_SIZE:
945 case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
946 case R_008C6C_SQ_PSTMP_RING_SIZE:
947 case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
948 case R_008C7C_SQ_REDUC_RING_SIZE:
949 case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
950 case R_008C64_SQ_VSTMP_RING_SIZE:
951 case R_0288C8_SQ_GS_VERT_ITEMSIZE:
952 /* get value to populate the IB don't remove */
953 tmp =radeon_get_ib_value(p, idx);
954 ib[idx] = 0;
955 break;
956 case SQ_CONFIG:
957 track->sq_config = radeon_get_ib_value(p, idx);
958 break;
959 case R_028800_DB_DEPTH_CONTROL:
960 track->db_depth_control = radeon_get_ib_value(p, idx);
961 break;
962 case R_028010_DB_DEPTH_INFO:
963 if (r600_cs_packet_next_is_pkt3_nop(p)) {
964 r = r600_cs_packet_next_reloc(p, &reloc);
965 if (r) {
966 dev_warn(p->dev, "bad SET_CONTEXT_REG "
967 "0x%04X\n", reg);
968 return -EINVAL;
969 }
970 track->db_depth_info = radeon_get_ib_value(p, idx);
971 ib[idx] &= C_028010_ARRAY_MODE;
972 track->db_depth_info &= C_028010_ARRAY_MODE;
973 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
974 ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
975 track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
976 } else {
977 ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
978 track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
979 }
980 } else
981 track->db_depth_info = radeon_get_ib_value(p, idx);
982 break;
983 case R_028004_DB_DEPTH_VIEW:
984 track->db_depth_view = radeon_get_ib_value(p, idx);
985 break;
986 case R_028000_DB_DEPTH_SIZE:
987 track->db_depth_size = radeon_get_ib_value(p, idx);
988 track->db_depth_size_idx = idx;
989 break;
990 case R_028AB0_VGT_STRMOUT_EN:
991 track->vgt_strmout_en = radeon_get_ib_value(p, idx);
992 break;
993 case R_028B20_VGT_STRMOUT_BUFFER_EN:
994 track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
995 break;
996 case R_028238_CB_TARGET_MASK:
997 track->cb_target_mask = radeon_get_ib_value(p, idx);
998 break;
999 case R_02823C_CB_SHADER_MASK:
1000 track->cb_shader_mask = radeon_get_ib_value(p, idx);
1001 break;
1002 case R_028C04_PA_SC_AA_CONFIG:
1003 tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
1004 track->nsamples = 1 << tmp;
1005 break;
1006 case R_0280A0_CB_COLOR0_INFO:
1007 case R_0280A4_CB_COLOR1_INFO:
1008 case R_0280A8_CB_COLOR2_INFO:
1009 case R_0280AC_CB_COLOR3_INFO:
1010 case R_0280B0_CB_COLOR4_INFO:
1011 case R_0280B4_CB_COLOR5_INFO:
1012 case R_0280B8_CB_COLOR6_INFO:
1013 case R_0280BC_CB_COLOR7_INFO:
1014 if (r600_cs_packet_next_is_pkt3_nop(p)) {
1015 r = r600_cs_packet_next_reloc(p, &reloc);
1016 if (r) {
1017 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1018 return -EINVAL;
1019 }
1020 tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
1021 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
1022 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
1023 ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
1024 track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
1025 } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
1026 ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
1027 track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
1028 }
1029 } else {
1030 tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
1031 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
1032 }
1033 break;
1034 case R_028060_CB_COLOR0_SIZE:
1035 case R_028064_CB_COLOR1_SIZE:
1036 case R_028068_CB_COLOR2_SIZE:
1037 case R_02806C_CB_COLOR3_SIZE:
1038 case R_028070_CB_COLOR4_SIZE:
1039 case R_028074_CB_COLOR5_SIZE:
1040 case R_028078_CB_COLOR6_SIZE:
1041 case R_02807C_CB_COLOR7_SIZE:
1042 tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
1043 track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
1044 track->cb_color_size_idx[tmp] = idx;
1045 break;
1046 /* This register were added late, there is userspace
1047 * which does provide relocation for those but set
1048 * 0 offset. In order to avoid breaking old userspace
1049 * we detect this and set address to point to last
1050 * CB_COLOR0_BASE, note that if userspace doesn't set
1051 * CB_COLOR0_BASE before this register we will report
1052 * error. Old userspace always set CB_COLOR0_BASE
1053 * before any of this.
1054 */
1055 case R_0280E0_CB_COLOR0_FRAG:
1056 case R_0280E4_CB_COLOR1_FRAG:
1057 case R_0280E8_CB_COLOR2_FRAG:
1058 case R_0280EC_CB_COLOR3_FRAG:
1059 case R_0280F0_CB_COLOR4_FRAG:
1060 case R_0280F4_CB_COLOR5_FRAG:
1061 case R_0280F8_CB_COLOR6_FRAG:
1062 case R_0280FC_CB_COLOR7_FRAG:
1063 tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
1064 if (!r600_cs_packet_next_is_pkt3_nop(p)) {
1065 if (!track->cb_color_base_last[tmp]) {
1066 dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
1067 return -EINVAL;
1068 }
1069 ib[idx] = track->cb_color_base_last[tmp];
1070 track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
1071 } else {
1072 r = r600_cs_packet_next_reloc(p, &reloc);
1073 if (r) {
1074 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1075 return -EINVAL;
1076 }
1077 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1078 track->cb_color_frag_bo[tmp] = reloc->robj;
1079 }
1080 break;
1081 case R_0280C0_CB_COLOR0_TILE:
1082 case R_0280C4_CB_COLOR1_TILE:
1083 case R_0280C8_CB_COLOR2_TILE:
1084 case R_0280CC_CB_COLOR3_TILE:
1085 case R_0280D0_CB_COLOR4_TILE:
1086 case R_0280D4_CB_COLOR5_TILE:
1087 case R_0280D8_CB_COLOR6_TILE:
1088 case R_0280DC_CB_COLOR7_TILE:
1089 tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
1090 if (!r600_cs_packet_next_is_pkt3_nop(p)) {
1091 if (!track->cb_color_base_last[tmp]) {
1092 dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
1093 return -EINVAL;
1094 }
1095 ib[idx] = track->cb_color_base_last[tmp];
1096 track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
1097 } else {
1098 r = r600_cs_packet_next_reloc(p, &reloc);
1099 if (r) {
1100 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1101 return -EINVAL;
1102 }
1103 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1104 track->cb_color_tile_bo[tmp] = reloc->robj;
1105 }
1106 break;
1107 case CB_COLOR0_BASE:
1108 case CB_COLOR1_BASE:
1109 case CB_COLOR2_BASE:
1110 case CB_COLOR3_BASE:
1111 case CB_COLOR4_BASE:
1112 case CB_COLOR5_BASE:
1113 case CB_COLOR6_BASE:
1114 case CB_COLOR7_BASE:
1115 r = r600_cs_packet_next_reloc(p, &reloc);
1116 if (r) {
1117 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1118 "0x%04X\n", reg);
1119 return -EINVAL;
1120 }
1121 tmp = (reg - CB_COLOR0_BASE) / 4;
1122 track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
1123 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1124 track->cb_color_base_last[tmp] = ib[idx];
1125 track->cb_color_bo[tmp] = reloc->robj;
1126 track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
1127 break;
1128 case DB_DEPTH_BASE:
1129 r = r600_cs_packet_next_reloc(p, &reloc);
1130 if (r) {
1131 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1132 "0x%04X\n", reg);
1133 return -EINVAL;
1134 }
1135 track->db_offset = radeon_get_ib_value(p, idx) << 8;
1136 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1137 track->db_bo = reloc->robj;
1138 track->db_bo_mc = reloc->lobj.gpu_offset;
1139 break;
1140 case DB_HTILE_DATA_BASE:
1141 case SQ_PGM_START_FS:
1142 case SQ_PGM_START_ES:
1143 case SQ_PGM_START_VS:
1144 case SQ_PGM_START_GS:
1145 case SQ_PGM_START_PS:
1146 case SQ_ALU_CONST_CACHE_GS_0:
1147 case SQ_ALU_CONST_CACHE_GS_1:
1148 case SQ_ALU_CONST_CACHE_GS_2:
1149 case SQ_ALU_CONST_CACHE_GS_3:
1150 case SQ_ALU_CONST_CACHE_GS_4:
1151 case SQ_ALU_CONST_CACHE_GS_5:
1152 case SQ_ALU_CONST_CACHE_GS_6:
1153 case SQ_ALU_CONST_CACHE_GS_7:
1154 case SQ_ALU_CONST_CACHE_GS_8:
1155 case SQ_ALU_CONST_CACHE_GS_9:
1156 case SQ_ALU_CONST_CACHE_GS_10:
1157 case SQ_ALU_CONST_CACHE_GS_11:
1158 case SQ_ALU_CONST_CACHE_GS_12:
1159 case SQ_ALU_CONST_CACHE_GS_13:
1160 case SQ_ALU_CONST_CACHE_GS_14:
1161 case SQ_ALU_CONST_CACHE_GS_15:
1162 case SQ_ALU_CONST_CACHE_PS_0:
1163 case SQ_ALU_CONST_CACHE_PS_1:
1164 case SQ_ALU_CONST_CACHE_PS_2:
1165 case SQ_ALU_CONST_CACHE_PS_3:
1166 case SQ_ALU_CONST_CACHE_PS_4:
1167 case SQ_ALU_CONST_CACHE_PS_5:
1168 case SQ_ALU_CONST_CACHE_PS_6:
1169 case SQ_ALU_CONST_CACHE_PS_7:
1170 case SQ_ALU_CONST_CACHE_PS_8:
1171 case SQ_ALU_CONST_CACHE_PS_9:
1172 case SQ_ALU_CONST_CACHE_PS_10:
1173 case SQ_ALU_CONST_CACHE_PS_11:
1174 case SQ_ALU_CONST_CACHE_PS_12:
1175 case SQ_ALU_CONST_CACHE_PS_13:
1176 case SQ_ALU_CONST_CACHE_PS_14:
1177 case SQ_ALU_CONST_CACHE_PS_15:
1178 case SQ_ALU_CONST_CACHE_VS_0:
1179 case SQ_ALU_CONST_CACHE_VS_1:
1180 case SQ_ALU_CONST_CACHE_VS_2:
1181 case SQ_ALU_CONST_CACHE_VS_3:
1182 case SQ_ALU_CONST_CACHE_VS_4:
1183 case SQ_ALU_CONST_CACHE_VS_5:
1184 case SQ_ALU_CONST_CACHE_VS_6:
1185 case SQ_ALU_CONST_CACHE_VS_7:
1186 case SQ_ALU_CONST_CACHE_VS_8:
1187 case SQ_ALU_CONST_CACHE_VS_9:
1188 case SQ_ALU_CONST_CACHE_VS_10:
1189 case SQ_ALU_CONST_CACHE_VS_11:
1190 case SQ_ALU_CONST_CACHE_VS_12:
1191 case SQ_ALU_CONST_CACHE_VS_13:
1192 case SQ_ALU_CONST_CACHE_VS_14:
1193 case SQ_ALU_CONST_CACHE_VS_15:
1194 r = r600_cs_packet_next_reloc(p, &reloc);
1195 if (r) {
1196 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1197 "0x%04X\n", reg);
1198 return -EINVAL;
1199 }
1200 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1201 break;
1202 case SX_MEMORY_EXPORT_BASE:
1203 r = r600_cs_packet_next_reloc(p, &reloc);
1204 if (r) {
1205 dev_warn(p->dev, "bad SET_CONFIG_REG "
1206 "0x%04X\n", reg);
1207 return -EINVAL;
1208 }
1209 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1210 break;
1211 default:
1212 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1213 return -EINVAL;
1214 }
1215 return 0;
1216}
1217
1218static inline unsigned mip_minify(unsigned size, unsigned level)
1219{
1220 unsigned val;
1221
1222 val = max(1U, size >> level);
1223 if (level > 0)
1224 val = roundup_pow_of_two(val);
1225 return val;
1226}
1227
1228static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel,
1229 unsigned w0, unsigned h0, unsigned d0, unsigned format,
1230 unsigned block_align, unsigned height_align, unsigned base_align,
1231 unsigned *l0_size, unsigned *mipmap_size)
1232{
1233 unsigned offset, i, level;
1234 unsigned width, height, depth, size;
1235 unsigned blocksize;
1236 unsigned nbx, nby;
1237 unsigned nlevels = llevel - blevel + 1;
1238
1239 *l0_size = -1;
1240 blocksize = fmt_get_blocksize(format);
1241
1242 w0 = mip_minify(w0, 0);
1243 h0 = mip_minify(h0, 0);
1244 d0 = mip_minify(d0, 0);
1245 for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
1246 width = mip_minify(w0, i);
1247 nbx = fmt_get_nblocksx(format, width);
1248
1249 nbx = round_up(nbx, block_align);
1250
1251 height = mip_minify(h0, i);
1252 nby = fmt_get_nblocksy(format, height);
1253 nby = round_up(nby, height_align);
1254
1255 depth = mip_minify(d0, i);
1256
1257 size = nbx * nby * blocksize;
1258 if (nfaces)
1259 size *= nfaces;
1260 else
1261 size *= depth;
1262
1263 if (i == 0)
1264 *l0_size = size;
1265
1266 if (i == 0 || i == 1)
1267 offset = round_up(offset, base_align);
1268
1269 offset += size;
1270 }
1271 *mipmap_size = offset;
1272 if (llevel == 0)
1273 *mipmap_size = *l0_size;
1274 if (!blevel)
1275 *mipmap_size -= *l0_size;
1276}
1277
1278/**
1279 * r600_check_texture_resource() - check if register is authorized or not
1280 * @p: parser structure holding parsing context
1281 * @idx: index into the cs buffer
1282 * @texture: texture's bo structure
1283 * @mipmap: mipmap's bo structure
1284 *
1285 * This function will check that the resource has valid field and that
1286 * the texture and mipmap bo object are big enough to cover this resource.
1287 */
1288static inline int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
1289 struct radeon_bo *texture,
1290 struct radeon_bo *mipmap,
1291 u64 base_offset,
1292 u64 mip_offset,
1293 u32 tiling_flags)
1294{
1295 struct r600_cs_track *track = p->track;
1296 u32 nfaces, llevel, blevel, w0, h0, d0;
1297 u32 word0, word1, l0_size, mipmap_size, word2, word3;
1298 u32 height_align, pitch, pitch_align, depth_align;
1299 u32 array, barray, larray;
1300 u64 base_align;
1301 struct array_mode_checker array_check;
1302 u32 format;
1303
1304 /* on legacy kernel we don't perform advanced check */
1305 if (p->rdev == NULL)
1306 return 0;
1307
1308 /* convert to bytes */
1309 base_offset <<= 8;
1310 mip_offset <<= 8;
1311
1312 word0 = radeon_get_ib_value(p, idx + 0);
1313 if (tiling_flags & RADEON_TILING_MACRO)
1314 word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1315 else if (tiling_flags & RADEON_TILING_MICRO)
1316 word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1317 word1 = radeon_get_ib_value(p, idx + 1);
1318 w0 = G_038000_TEX_WIDTH(word0) + 1;
1319 h0 = G_038004_TEX_HEIGHT(word1) + 1;
1320 d0 = G_038004_TEX_DEPTH(word1);
1321 nfaces = 1;
1322 switch (G_038000_DIM(word0)) {
1323 case V_038000_SQ_TEX_DIM_1D:
1324 case V_038000_SQ_TEX_DIM_2D:
1325 case V_038000_SQ_TEX_DIM_3D:
1326 break;
1327 case V_038000_SQ_TEX_DIM_CUBEMAP:
1328 if (p->family >= CHIP_RV770)
1329 nfaces = 8;
1330 else
1331 nfaces = 6;
1332 break;
1333 case V_038000_SQ_TEX_DIM_1D_ARRAY:
1334 case V_038000_SQ_TEX_DIM_2D_ARRAY:
1335 array = 1;
1336 break;
1337 case V_038000_SQ_TEX_DIM_2D_MSAA:
1338 case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
1339 default:
1340 dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
1341 return -EINVAL;
1342 }
1343 format = G_038004_DATA_FORMAT(word1);
1344 if (!fmt_is_valid_texture(format, p->family)) {
1345 dev_warn(p->dev, "%s:%d texture invalid format %d\n",
1346 __func__, __LINE__, format);
1347 return -EINVAL;
1348 }
1349
1350 /* pitch in texels */
1351 pitch = (G_038000_PITCH(word0) + 1) * 8;
1352 array_check.array_mode = G_038000_TILE_MODE(word0);
1353 array_check.group_size = track->group_size;
1354 array_check.nbanks = track->nbanks;
1355 array_check.npipes = track->npipes;
1356 array_check.nsamples = 1;
1357 array_check.blocksize = fmt_get_blocksize(format);
1358 if (r600_get_array_mode_alignment(&array_check,
1359 &pitch_align, &height_align, &depth_align, &base_align)) {
1360 dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
1361 __func__, __LINE__, G_038000_TILE_MODE(word0));
1362 return -EINVAL;
1363 }
1364
1365 /* XXX check height as well... */
1366
1367 if (!IS_ALIGNED(pitch, pitch_align)) {
1368 dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n",
1369 __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0));
1370 return -EINVAL;
1371 }
1372 if (!IS_ALIGNED(base_offset, base_align)) {
1373 dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n",
1374 __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0));
1375 return -EINVAL;
1376 }
1377 if (!IS_ALIGNED(mip_offset, base_align)) {
1378 dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n",
1379 __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0));
1380 return -EINVAL;
1381 }
1382
1383 word2 = radeon_get_ib_value(p, idx + 2) << 8;
1384 word3 = radeon_get_ib_value(p, idx + 3) << 8;
1385
1386 word0 = radeon_get_ib_value(p, idx + 4);
1387 word1 = radeon_get_ib_value(p, idx + 5);
1388 blevel = G_038010_BASE_LEVEL(word0);
1389 llevel = G_038014_LAST_LEVEL(word1);
1390 if (array == 1) {
1391 barray = G_038014_BASE_ARRAY(word1);
1392 larray = G_038014_LAST_ARRAY(word1);
1393
1394 nfaces = larray - barray + 1;
1395 }
1396 r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, format,
1397 pitch_align, height_align, base_align,
1398 &l0_size, &mipmap_size);
1399 /* using get ib will give us the offset into the texture bo */
1400 if ((l0_size + word2) > radeon_bo_size(texture)) {
1401 dev_warn(p->dev, "texture bo too small (%d %d %d %d -> %d have %ld)\n",
1402 w0, h0, format, word2, l0_size, radeon_bo_size(texture));
1403 dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align);
1404 return -EINVAL;
1405 }
1406 /* using get ib will give us the offset into the mipmap bo */
1407 word3 = radeon_get_ib_value(p, idx + 3) << 8;
1408 if ((mipmap_size + word3) > radeon_bo_size(mipmap)) {
1409 /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
1410 w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/
1411 }
1412 return 0;
1413}
1414
1415static int r600_packet3_check(struct radeon_cs_parser *p,
1416 struct radeon_cs_packet *pkt)
1417{
1418 struct radeon_cs_reloc *reloc;
1419 struct r600_cs_track *track;
1420 volatile u32 *ib;
1421 unsigned idx;
1422 unsigned i;
1423 unsigned start_reg, end_reg, reg;
1424 int r;
1425 u32 idx_value;
1426
1427 track = (struct r600_cs_track *)p->track;
1428 ib = p->ib->ptr;
1429 idx = pkt->idx + 1;
1430 idx_value = radeon_get_ib_value(p, idx);
1431
1432 switch (pkt->opcode) {
1433 case PACKET3_SET_PREDICATION:
1434 {
1435 int pred_op;
1436 int tmp;
1437 if (pkt->count != 1) {
1438 DRM_ERROR("bad SET PREDICATION\n");
1439 return -EINVAL;
1440 }
1441
1442 tmp = radeon_get_ib_value(p, idx + 1);
1443 pred_op = (tmp >> 16) & 0x7;
1444
1445 /* for the clear predicate operation */
1446 if (pred_op == 0)
1447 return 0;
1448
1449 if (pred_op > 2) {
1450 DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
1451 return -EINVAL;
1452 }
1453
1454 r = r600_cs_packet_next_reloc(p, &reloc);
1455 if (r) {
1456 DRM_ERROR("bad SET PREDICATION\n");
1457 return -EINVAL;
1458 }
1459
1460 ib[idx + 0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
1461 ib[idx + 1] = tmp + (upper_32_bits(reloc->lobj.gpu_offset) & 0xff);
1462 }
1463 break;
1464
1465 case PACKET3_START_3D_CMDBUF:
1466 if (p->family >= CHIP_RV770 || pkt->count) {
1467 DRM_ERROR("bad START_3D\n");
1468 return -EINVAL;
1469 }
1470 break;
1471 case PACKET3_CONTEXT_CONTROL:
1472 if (pkt->count != 1) {
1473 DRM_ERROR("bad CONTEXT_CONTROL\n");
1474 return -EINVAL;
1475 }
1476 break;
1477 case PACKET3_INDEX_TYPE:
1478 case PACKET3_NUM_INSTANCES:
1479 if (pkt->count) {
1480 DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
1481 return -EINVAL;
1482 }
1483 break;
1484 case PACKET3_DRAW_INDEX:
1485 if (pkt->count != 3) {
1486 DRM_ERROR("bad DRAW_INDEX\n");
1487 return -EINVAL;
1488 }
1489 r = r600_cs_packet_next_reloc(p, &reloc);
1490 if (r) {
1491 DRM_ERROR("bad DRAW_INDEX\n");
1492 return -EINVAL;
1493 }
1494 ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
1495 ib[idx+1] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
1496 r = r600_cs_track_check(p);
1497 if (r) {
1498 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1499 return r;
1500 }
1501 break;
1502 case PACKET3_DRAW_INDEX_AUTO:
1503 if (pkt->count != 1) {
1504 DRM_ERROR("bad DRAW_INDEX_AUTO\n");
1505 return -EINVAL;
1506 }
1507 r = r600_cs_track_check(p);
1508 if (r) {
1509 dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
1510 return r;
1511 }
1512 break;
1513 case PACKET3_DRAW_INDEX_IMMD_BE:
1514 case PACKET3_DRAW_INDEX_IMMD:
1515 if (pkt->count < 2) {
1516 DRM_ERROR("bad DRAW_INDEX_IMMD\n");
1517 return -EINVAL;
1518 }
1519 r = r600_cs_track_check(p);
1520 if (r) {
1521 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1522 return r;
1523 }
1524 break;
1525 case PACKET3_WAIT_REG_MEM:
1526 if (pkt->count != 5) {
1527 DRM_ERROR("bad WAIT_REG_MEM\n");
1528 return -EINVAL;
1529 }
1530 /* bit 4 is reg (0) or mem (1) */
1531 if (idx_value & 0x10) {
1532 r = r600_cs_packet_next_reloc(p, &reloc);
1533 if (r) {
1534 DRM_ERROR("bad WAIT_REG_MEM\n");
1535 return -EINVAL;
1536 }
1537 ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
1538 ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
1539 }
1540 break;
1541 case PACKET3_SURFACE_SYNC:
1542 if (pkt->count != 3) {
1543 DRM_ERROR("bad SURFACE_SYNC\n");
1544 return -EINVAL;
1545 }
1546 /* 0xffffffff/0x0 is flush all cache flag */
1547 if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
1548 radeon_get_ib_value(p, idx + 2) != 0) {
1549 r = r600_cs_packet_next_reloc(p, &reloc);
1550 if (r) {
1551 DRM_ERROR("bad SURFACE_SYNC\n");
1552 return -EINVAL;
1553 }
1554 ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1555 }
1556 break;
1557 case PACKET3_EVENT_WRITE:
1558 if (pkt->count != 2 && pkt->count != 0) {
1559 DRM_ERROR("bad EVENT_WRITE\n");
1560 return -EINVAL;
1561 }
1562 if (pkt->count) {
1563 r = r600_cs_packet_next_reloc(p, &reloc);
1564 if (r) {
1565 DRM_ERROR("bad EVENT_WRITE\n");
1566 return -EINVAL;
1567 }
1568 ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
1569 ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
1570 }
1571 break;
1572 case PACKET3_EVENT_WRITE_EOP:
1573 if (pkt->count != 4) {
1574 DRM_ERROR("bad EVENT_WRITE_EOP\n");
1575 return -EINVAL;
1576 }
1577 r = r600_cs_packet_next_reloc(p, &reloc);
1578 if (r) {
1579 DRM_ERROR("bad EVENT_WRITE\n");
1580 return -EINVAL;
1581 }
1582 ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
1583 ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
1584 break;
1585 case PACKET3_SET_CONFIG_REG:
1586 start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
1587 end_reg = 4 * pkt->count + start_reg - 4;
1588 if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
1589 (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
1590 (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
1591 DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
1592 return -EINVAL;
1593 }
1594 for (i = 0; i < pkt->count; i++) {
1595 reg = start_reg + (4 * i);
1596 r = r600_cs_check_reg(p, reg, idx+1+i);
1597 if (r)
1598 return r;
1599 }
1600 break;
1601 case PACKET3_SET_CONTEXT_REG:
1602 start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
1603 end_reg = 4 * pkt->count + start_reg - 4;
1604 if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
1605 (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
1606 (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
1607 DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
1608 return -EINVAL;
1609 }
1610 for (i = 0; i < pkt->count; i++) {
1611 reg = start_reg + (4 * i);
1612 r = r600_cs_check_reg(p, reg, idx+1+i);
1613 if (r)
1614 return r;
1615 }
1616 break;
1617 case PACKET3_SET_RESOURCE:
1618 if (pkt->count % 7) {
1619 DRM_ERROR("bad SET_RESOURCE\n");
1620 return -EINVAL;
1621 }
1622 start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
1623 end_reg = 4 * pkt->count + start_reg - 4;
1624 if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
1625 (start_reg >= PACKET3_SET_RESOURCE_END) ||
1626 (end_reg >= PACKET3_SET_RESOURCE_END)) {
1627 DRM_ERROR("bad SET_RESOURCE\n");
1628 return -EINVAL;
1629 }
1630 for (i = 0; i < (pkt->count / 7); i++) {
1631 struct radeon_bo *texture, *mipmap;
1632 u32 size, offset, base_offset, mip_offset;
1633
1634 switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
1635 case SQ_TEX_VTX_VALID_TEXTURE:
1636 /* tex base */
1637 r = r600_cs_packet_next_reloc(p, &reloc);
1638 if (r) {
1639 DRM_ERROR("bad SET_RESOURCE\n");
1640 return -EINVAL;
1641 }
1642 base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1643 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1644 ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1645 else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1646 ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1647 texture = reloc->robj;
1648 /* tex mip base */
1649 r = r600_cs_packet_next_reloc(p, &reloc);
1650 if (r) {
1651 DRM_ERROR("bad SET_RESOURCE\n");
1652 return -EINVAL;
1653 }
1654 mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1655 mipmap = reloc->robj;
1656 r = r600_check_texture_resource(p, idx+(i*7)+1,
1657 texture, mipmap,
1658 base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
1659 mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
1660 reloc->lobj.tiling_flags);
1661 if (r)
1662 return r;
1663 ib[idx+1+(i*7)+2] += base_offset;
1664 ib[idx+1+(i*7)+3] += mip_offset;
1665 break;
1666 case SQ_TEX_VTX_VALID_BUFFER:
1667 /* vtx base */
1668 r = r600_cs_packet_next_reloc(p, &reloc);
1669 if (r) {
1670 DRM_ERROR("bad SET_RESOURCE\n");
1671 return -EINVAL;
1672 }
1673 offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
1674 size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
1675 if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
1676 /* force size to size of the buffer */
1677 dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
1678 size + offset, radeon_bo_size(reloc->robj));
1679 ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj);
1680 }
1681 ib[idx+1+(i*7)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
1682 ib[idx+1+(i*7)+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
1683 break;
1684 case SQ_TEX_VTX_INVALID_TEXTURE:
1685 case SQ_TEX_VTX_INVALID_BUFFER:
1686 default:
1687 DRM_ERROR("bad SET_RESOURCE\n");
1688 return -EINVAL;
1689 }
1690 }
1691 break;
1692 case PACKET3_SET_ALU_CONST:
1693 if (track->sq_config & DX9_CONSTS) {
1694 start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
1695 end_reg = 4 * pkt->count + start_reg - 4;
1696 if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
1697 (start_reg >= PACKET3_SET_ALU_CONST_END) ||
1698 (end_reg >= PACKET3_SET_ALU_CONST_END)) {
1699 DRM_ERROR("bad SET_ALU_CONST\n");
1700 return -EINVAL;
1701 }
1702 }
1703 break;
1704 case PACKET3_SET_BOOL_CONST:
1705 start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
1706 end_reg = 4 * pkt->count + start_reg - 4;
1707 if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
1708 (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
1709 (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
1710 DRM_ERROR("bad SET_BOOL_CONST\n");
1711 return -EINVAL;
1712 }
1713 break;
1714 case PACKET3_SET_LOOP_CONST:
1715 start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
1716 end_reg = 4 * pkt->count + start_reg - 4;
1717 if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
1718 (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
1719 (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
1720 DRM_ERROR("bad SET_LOOP_CONST\n");
1721 return -EINVAL;
1722 }
1723 break;
1724 case PACKET3_SET_CTL_CONST:
1725 start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
1726 end_reg = 4 * pkt->count + start_reg - 4;
1727 if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
1728 (start_reg >= PACKET3_SET_CTL_CONST_END) ||
1729 (end_reg >= PACKET3_SET_CTL_CONST_END)) {
1730 DRM_ERROR("bad SET_CTL_CONST\n");
1731 return -EINVAL;
1732 }
1733 break;
1734 case PACKET3_SET_SAMPLER:
1735 if (pkt->count % 3) {
1736 DRM_ERROR("bad SET_SAMPLER\n");
1737 return -EINVAL;
1738 }
1739 start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
1740 end_reg = 4 * pkt->count + start_reg - 4;
1741 if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
1742 (start_reg >= PACKET3_SET_SAMPLER_END) ||
1743 (end_reg >= PACKET3_SET_SAMPLER_END)) {
1744 DRM_ERROR("bad SET_SAMPLER\n");
1745 return -EINVAL;
1746 }
1747 break;
1748 case PACKET3_SURFACE_BASE_UPDATE:
1749 if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
1750 DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
1751 return -EINVAL;
1752 }
1753 if (pkt->count) {
1754 DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
1755 return -EINVAL;
1756 }
1757 break;
1758 case PACKET3_NOP:
1759 break;
1760 default:
1761 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1762 return -EINVAL;
1763 }
1764 return 0;
1765}
1766
1767int r600_cs_parse(struct radeon_cs_parser *p)
1768{
1769 struct radeon_cs_packet pkt;
1770 struct r600_cs_track *track;
1771 int r;
1772
1773 if (p->track == NULL) {
1774 /* initialize tracker, we are in kms */
1775 track = kzalloc(sizeof(*track), GFP_KERNEL);
1776 if (track == NULL)
1777 return -ENOMEM;
1778 r600_cs_track_init(track);
1779 if (p->rdev->family < CHIP_RV770) {
1780 track->npipes = p->rdev->config.r600.tiling_npipes;
1781 track->nbanks = p->rdev->config.r600.tiling_nbanks;
1782 track->group_size = p->rdev->config.r600.tiling_group_size;
1783 } else if (p->rdev->family <= CHIP_RV740) {
1784 track->npipes = p->rdev->config.rv770.tiling_npipes;
1785 track->nbanks = p->rdev->config.rv770.tiling_nbanks;
1786 track->group_size = p->rdev->config.rv770.tiling_group_size;
1787 }
1788 p->track = track;
1789 }
1790 do {
1791 r = r600_cs_packet_parse(p, &pkt, p->idx);
1792 if (r) {
1793 kfree(p->track);
1794 p->track = NULL;
1795 return r;
1796 }
1797 p->idx += pkt.count + 2;
1798 switch (pkt.type) {
1799 case PACKET_TYPE0:
1800 r = r600_cs_parse_packet0(p, &pkt);
1801 break;
1802 case PACKET_TYPE2:
1803 break;
1804 case PACKET_TYPE3:
1805 r = r600_packet3_check(p, &pkt);
1806 break;
1807 default:
1808 DRM_ERROR("Unknown packet type %d !\n", pkt.type);
1809 kfree(p->track);
1810 p->track = NULL;
1811 return -EINVAL;
1812 }
1813 if (r) {
1814 kfree(p->track);
1815 p->track = NULL;
1816 return r;
1817 }
1818 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1819#if 0
1820 for (r = 0; r < p->ib->length_dw; r++) {
1821 printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
1822 mdelay(1);
1823 }
1824#endif
1825 kfree(p->track);
1826 p->track = NULL;
1827 return 0;
1828}
1829
1830static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
1831{
1832 if (p->chunk_relocs_idx == -1) {
1833 return 0;
1834 }
1835 p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
1836 if (p->relocs == NULL) {
1837 return -ENOMEM;
1838 }
1839 return 0;
1840}
1841
1842/**
1843 * cs_parser_fini() - clean parser states
1844 * @parser: parser structure holding parsing context.
1845 * @error: error number
1846 *
1847 * If error is set than unvalidate buffer, otherwise just free memory
1848 * used by parsing context.
1849 **/
1850static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
1851{
1852 unsigned i;
1853
1854 kfree(parser->relocs);
1855 for (i = 0; i < parser->nchunks; i++) {
1856 kfree(parser->chunks[i].kdata);
1857 kfree(parser->chunks[i].kpage[0]);
1858 kfree(parser->chunks[i].kpage[1]);
1859 }
1860 kfree(parser->chunks);
1861 kfree(parser->chunks_array);
1862}
1863
1864int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
1865 unsigned family, u32 *ib, int *l)
1866{
1867 struct radeon_cs_parser parser;
1868 struct radeon_cs_chunk *ib_chunk;
1869 struct radeon_ib fake_ib;
1870 struct r600_cs_track *track;
1871 int r;
1872
1873 /* initialize tracker */
1874 track = kzalloc(sizeof(*track), GFP_KERNEL);
1875 if (track == NULL)
1876 return -ENOMEM;
1877 r600_cs_track_init(track);
1878 r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
1879 /* initialize parser */
1880 memset(&parser, 0, sizeof(struct radeon_cs_parser));
1881 parser.filp = filp;
1882 parser.dev = &dev->pdev->dev;
1883 parser.rdev = NULL;
1884 parser.family = family;
1885 parser.ib = &fake_ib;
1886 parser.track = track;
1887 fake_ib.ptr = ib;
1888 r = radeon_cs_parser_init(&parser, data);
1889 if (r) {
1890 DRM_ERROR("Failed to initialize parser !\n");
1891 r600_cs_parser_fini(&parser, r);
1892 return r;
1893 }
1894 r = r600_cs_parser_relocs_legacy(&parser);
1895 if (r) {
1896 DRM_ERROR("Failed to parse relocation !\n");
1897 r600_cs_parser_fini(&parser, r);
1898 return r;
1899 }
1900 /* Copy the packet into the IB, the parser will read from the
1901 * input memory (cached) and write to the IB (which can be
1902 * uncached). */
1903 ib_chunk = &parser.chunks[parser.chunk_ib_idx];
1904 parser.ib->length_dw = ib_chunk->length_dw;
1905 *l = parser.ib->length_dw;
1906 r = r600_cs_parse(&parser);
1907 if (r) {
1908 DRM_ERROR("Invalid command stream !\n");
1909 r600_cs_parser_fini(&parser, r);
1910 return r;
1911 }
1912 r = radeon_cs_finish_pages(&parser);
1913 if (r) {
1914 DRM_ERROR("Invalid command stream !\n");
1915 r600_cs_parser_fini(&parser, r);
1916 return r;
1917 }
1918 r600_cs_parser_fini(&parser, r);
1919 return r;
1920}
1921
1922void r600_cs_legacy_init(void)
1923{
1924 r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
1925}
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/kernel.h>
29#include "drmP.h"
30#include "radeon.h"
31#include "r600d.h"
32#include "r600_reg_safe.h"
33
34static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
35 struct radeon_cs_reloc **cs_reloc);
36static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
37 struct radeon_cs_reloc **cs_reloc);
38typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
39static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
40extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
41
42
43struct r600_cs_track {
44 /* configuration we miror so that we use same code btw kms/ums */
45 u32 group_size;
46 u32 nbanks;
47 u32 npipes;
48 /* value we track */
49 u32 sq_config;
50 u32 nsamples;
51 u32 cb_color_base_last[8];
52 struct radeon_bo *cb_color_bo[8];
53 u64 cb_color_bo_mc[8];
54 u32 cb_color_bo_offset[8];
55 struct radeon_bo *cb_color_frag_bo[8]; /* unused */
56 struct radeon_bo *cb_color_tile_bo[8]; /* unused */
57 u32 cb_color_info[8];
58 u32 cb_color_view[8];
59 u32 cb_color_size_idx[8]; /* unused */
60 u32 cb_target_mask;
61 u32 cb_shader_mask; /* unused */
62 u32 cb_color_size[8];
63 u32 vgt_strmout_en;
64 u32 vgt_strmout_buffer_en;
65 struct radeon_bo *vgt_strmout_bo[4];
66 u64 vgt_strmout_bo_mc[4]; /* unused */
67 u32 vgt_strmout_bo_offset[4];
68 u32 vgt_strmout_size[4];
69 u32 db_depth_control;
70 u32 db_depth_info;
71 u32 db_depth_size_idx;
72 u32 db_depth_view;
73 u32 db_depth_size;
74 u32 db_offset;
75 struct radeon_bo *db_bo;
76 u64 db_bo_mc;
77 bool sx_misc_kill_all_prims;
78 bool cb_dirty;
79 bool db_dirty;
80 bool streamout_dirty;
81 struct radeon_bo *htile_bo;
82 u64 htile_offset;
83 u32 htile_surface;
84};
85
86#define FMT_8_BIT(fmt, vc) [fmt] = { 1, 1, 1, vc, CHIP_R600 }
87#define FMT_16_BIT(fmt, vc) [fmt] = { 1, 1, 2, vc, CHIP_R600 }
88#define FMT_24_BIT(fmt) [fmt] = { 1, 1, 4, 0, CHIP_R600 }
89#define FMT_32_BIT(fmt, vc) [fmt] = { 1, 1, 4, vc, CHIP_R600 }
90#define FMT_48_BIT(fmt) [fmt] = { 1, 1, 8, 0, CHIP_R600 }
91#define FMT_64_BIT(fmt, vc) [fmt] = { 1, 1, 8, vc, CHIP_R600 }
92#define FMT_96_BIT(fmt) [fmt] = { 1, 1, 12, 0, CHIP_R600 }
93#define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16,vc, CHIP_R600 }
94
95struct gpu_formats {
96 unsigned blockwidth;
97 unsigned blockheight;
98 unsigned blocksize;
99 unsigned valid_color;
100 enum radeon_family min_family;
101};
102
103static const struct gpu_formats color_formats_table[] = {
104 /* 8 bit */
105 FMT_8_BIT(V_038004_COLOR_8, 1),
106 FMT_8_BIT(V_038004_COLOR_4_4, 1),
107 FMT_8_BIT(V_038004_COLOR_3_3_2, 1),
108 FMT_8_BIT(V_038004_FMT_1, 0),
109
110 /* 16-bit */
111 FMT_16_BIT(V_038004_COLOR_16, 1),
112 FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1),
113 FMT_16_BIT(V_038004_COLOR_8_8, 1),
114 FMT_16_BIT(V_038004_COLOR_5_6_5, 1),
115 FMT_16_BIT(V_038004_COLOR_6_5_5, 1),
116 FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1),
117 FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1),
118 FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1),
119
120 /* 24-bit */
121 FMT_24_BIT(V_038004_FMT_8_8_8),
122
123 /* 32-bit */
124 FMT_32_BIT(V_038004_COLOR_32, 1),
125 FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1),
126 FMT_32_BIT(V_038004_COLOR_16_16, 1),
127 FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1),
128 FMT_32_BIT(V_038004_COLOR_8_24, 1),
129 FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1),
130 FMT_32_BIT(V_038004_COLOR_24_8, 1),
131 FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1),
132 FMT_32_BIT(V_038004_COLOR_10_11_11, 1),
133 FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1),
134 FMT_32_BIT(V_038004_COLOR_11_11_10, 1),
135 FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1),
136 FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1),
137 FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1),
138 FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1),
139 FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0),
140 FMT_32_BIT(V_038004_FMT_32_AS_8, 0),
141 FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0),
142
143 /* 48-bit */
144 FMT_48_BIT(V_038004_FMT_16_16_16),
145 FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT),
146
147 /* 64-bit */
148 FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1),
149 FMT_64_BIT(V_038004_COLOR_32_32, 1),
150 FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1),
151 FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1),
152 FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1),
153
154 FMT_96_BIT(V_038004_FMT_32_32_32),
155 FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT),
156
157 /* 128-bit */
158 FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1),
159 FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1),
160
161 [V_038004_FMT_GB_GR] = { 2, 1, 4, 0 },
162 [V_038004_FMT_BG_RG] = { 2, 1, 4, 0 },
163
164 /* block compressed formats */
165 [V_038004_FMT_BC1] = { 4, 4, 8, 0 },
166 [V_038004_FMT_BC2] = { 4, 4, 16, 0 },
167 [V_038004_FMT_BC3] = { 4, 4, 16, 0 },
168 [V_038004_FMT_BC4] = { 4, 4, 8, 0 },
169 [V_038004_FMT_BC5] = { 4, 4, 16, 0},
170 [V_038004_FMT_BC6] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
171 [V_038004_FMT_BC7] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
172
173 /* The other Evergreen formats */
174 [V_038004_FMT_32_AS_32_32_32_32] = { 1, 1, 4, 0, CHIP_CEDAR},
175};
176
177bool r600_fmt_is_valid_color(u32 format)
178{
179 if (format >= ARRAY_SIZE(color_formats_table))
180 return false;
181
182 if (color_formats_table[format].valid_color)
183 return true;
184
185 return false;
186}
187
188bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family)
189{
190 if (format >= ARRAY_SIZE(color_formats_table))
191 return false;
192
193 if (family < color_formats_table[format].min_family)
194 return false;
195
196 if (color_formats_table[format].blockwidth > 0)
197 return true;
198
199 return false;
200}
201
202int r600_fmt_get_blocksize(u32 format)
203{
204 if (format >= ARRAY_SIZE(color_formats_table))
205 return 0;
206
207 return color_formats_table[format].blocksize;
208}
209
210int r600_fmt_get_nblocksx(u32 format, u32 w)
211{
212 unsigned bw;
213
214 if (format >= ARRAY_SIZE(color_formats_table))
215 return 0;
216
217 bw = color_formats_table[format].blockwidth;
218 if (bw == 0)
219 return 0;
220
221 return (w + bw - 1) / bw;
222}
223
224int r600_fmt_get_nblocksy(u32 format, u32 h)
225{
226 unsigned bh;
227
228 if (format >= ARRAY_SIZE(color_formats_table))
229 return 0;
230
231 bh = color_formats_table[format].blockheight;
232 if (bh == 0)
233 return 0;
234
235 return (h + bh - 1) / bh;
236}
237
238struct array_mode_checker {
239 int array_mode;
240 u32 group_size;
241 u32 nbanks;
242 u32 npipes;
243 u32 nsamples;
244 u32 blocksize;
245};
246
247/* returns alignment in pixels for pitch/height/depth and bytes for base */
248static int r600_get_array_mode_alignment(struct array_mode_checker *values,
249 u32 *pitch_align,
250 u32 *height_align,
251 u32 *depth_align,
252 u64 *base_align)
253{
254 u32 tile_width = 8;
255 u32 tile_height = 8;
256 u32 macro_tile_width = values->nbanks;
257 u32 macro_tile_height = values->npipes;
258 u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples;
259 u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
260
261 switch (values->array_mode) {
262 case ARRAY_LINEAR_GENERAL:
263 /* technically tile_width/_height for pitch/height */
264 *pitch_align = 1; /* tile_width */
265 *height_align = 1; /* tile_height */
266 *depth_align = 1;
267 *base_align = 1;
268 break;
269 case ARRAY_LINEAR_ALIGNED:
270 *pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize));
271 *height_align = 1;
272 *depth_align = 1;
273 *base_align = values->group_size;
274 break;
275 case ARRAY_1D_TILED_THIN1:
276 *pitch_align = max((u32)tile_width,
277 (u32)(values->group_size /
278 (tile_height * values->blocksize * values->nsamples)));
279 *height_align = tile_height;
280 *depth_align = 1;
281 *base_align = values->group_size;
282 break;
283 case ARRAY_2D_TILED_THIN1:
284 *pitch_align = max((u32)macro_tile_width * tile_width,
285 (u32)((values->group_size * values->nbanks) /
286 (values->blocksize * values->nsamples * tile_width)));
287 *height_align = macro_tile_height * tile_height;
288 *depth_align = 1;
289 *base_align = max(macro_tile_bytes,
290 (*pitch_align) * values->blocksize * (*height_align) * values->nsamples);
291 break;
292 default:
293 return -EINVAL;
294 }
295
296 return 0;
297}
298
299static void r600_cs_track_init(struct r600_cs_track *track)
300{
301 int i;
302
303 /* assume DX9 mode */
304 track->sq_config = DX9_CONSTS;
305 for (i = 0; i < 8; i++) {
306 track->cb_color_base_last[i] = 0;
307 track->cb_color_size[i] = 0;
308 track->cb_color_size_idx[i] = 0;
309 track->cb_color_info[i] = 0;
310 track->cb_color_view[i] = 0xFFFFFFFF;
311 track->cb_color_bo[i] = NULL;
312 track->cb_color_bo_offset[i] = 0xFFFFFFFF;
313 track->cb_color_bo_mc[i] = 0xFFFFFFFF;
314 }
315 track->cb_target_mask = 0xFFFFFFFF;
316 track->cb_shader_mask = 0xFFFFFFFF;
317 track->cb_dirty = true;
318 track->db_bo = NULL;
319 track->db_bo_mc = 0xFFFFFFFF;
320 /* assume the biggest format and that htile is enabled */
321 track->db_depth_info = 7 | (1 << 25);
322 track->db_depth_view = 0xFFFFC000;
323 track->db_depth_size = 0xFFFFFFFF;
324 track->db_depth_size_idx = 0;
325 track->db_depth_control = 0xFFFFFFFF;
326 track->db_dirty = true;
327 track->htile_bo = NULL;
328 track->htile_offset = 0xFFFFFFFF;
329 track->htile_surface = 0;
330
331 for (i = 0; i < 4; i++) {
332 track->vgt_strmout_size[i] = 0;
333 track->vgt_strmout_bo[i] = NULL;
334 track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
335 track->vgt_strmout_bo_mc[i] = 0xFFFFFFFF;
336 }
337 track->streamout_dirty = true;
338 track->sx_misc_kill_all_prims = false;
339}
340
341static int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
342{
343 struct r600_cs_track *track = p->track;
344 u32 slice_tile_max, size, tmp;
345 u32 height, height_align, pitch, pitch_align, depth_align;
346 u64 base_offset, base_align;
347 struct array_mode_checker array_check;
348 volatile u32 *ib = p->ib.ptr;
349 unsigned array_mode;
350 u32 format;
351
352 if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
353 dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
354 return -EINVAL;
355 }
356 size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
357 format = G_0280A0_FORMAT(track->cb_color_info[i]);
358 if (!r600_fmt_is_valid_color(format)) {
359 dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
360 __func__, __LINE__, format,
361 i, track->cb_color_info[i]);
362 return -EINVAL;
363 }
364 /* pitch in pixels */
365 pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
366 slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
367 slice_tile_max *= 64;
368 height = slice_tile_max / pitch;
369 if (height > 8192)
370 height = 8192;
371 array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
372
373 base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
374 array_check.array_mode = array_mode;
375 array_check.group_size = track->group_size;
376 array_check.nbanks = track->nbanks;
377 array_check.npipes = track->npipes;
378 array_check.nsamples = track->nsamples;
379 array_check.blocksize = r600_fmt_get_blocksize(format);
380 if (r600_get_array_mode_alignment(&array_check,
381 &pitch_align, &height_align, &depth_align, &base_align)) {
382 dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
383 G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
384 track->cb_color_info[i]);
385 return -EINVAL;
386 }
387 switch (array_mode) {
388 case V_0280A0_ARRAY_LINEAR_GENERAL:
389 break;
390 case V_0280A0_ARRAY_LINEAR_ALIGNED:
391 break;
392 case V_0280A0_ARRAY_1D_TILED_THIN1:
393 /* avoid breaking userspace */
394 if (height > 7)
395 height &= ~0x7;
396 break;
397 case V_0280A0_ARRAY_2D_TILED_THIN1:
398 break;
399 default:
400 dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
401 G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
402 track->cb_color_info[i]);
403 return -EINVAL;
404 }
405
406 if (!IS_ALIGNED(pitch, pitch_align)) {
407 dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n",
408 __func__, __LINE__, pitch, pitch_align, array_mode);
409 return -EINVAL;
410 }
411 if (!IS_ALIGNED(height, height_align)) {
412 dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n",
413 __func__, __LINE__, height, height_align, array_mode);
414 return -EINVAL;
415 }
416 if (!IS_ALIGNED(base_offset, base_align)) {
417 dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i,
418 base_offset, base_align, array_mode);
419 return -EINVAL;
420 }
421
422 /* check offset */
423 tmp = r600_fmt_get_nblocksy(format, height) * r600_fmt_get_nblocksx(format, pitch) * r600_fmt_get_blocksize(format);
424 switch (array_mode) {
425 default:
426 case V_0280A0_ARRAY_LINEAR_GENERAL:
427 case V_0280A0_ARRAY_LINEAR_ALIGNED:
428 tmp += track->cb_color_view[i] & 0xFF;
429 break;
430 case V_0280A0_ARRAY_1D_TILED_THIN1:
431 case V_0280A0_ARRAY_2D_TILED_THIN1:
432 tmp += G_028080_SLICE_MAX(track->cb_color_view[i]) * tmp;
433 break;
434 }
435 if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
436 if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
437 /* the initial DDX does bad things with the CB size occasionally */
438 /* it rounds up height too far for slice tile max but the BO is smaller */
439 /* r600c,g also seem to flush at bad times in some apps resulting in
440 * bogus values here. So for linear just allow anything to avoid breaking
441 * broken userspace.
442 */
443 } else {
444 dev_warn(p->dev, "%s offset[%d] %d %d %d %lu too big (%d %d) (%d %d %d)\n",
445 __func__, i, array_mode,
446 track->cb_color_bo_offset[i], tmp,
447 radeon_bo_size(track->cb_color_bo[i]),
448 pitch, height, r600_fmt_get_nblocksx(format, pitch),
449 r600_fmt_get_nblocksy(format, height),
450 r600_fmt_get_blocksize(format));
451 return -EINVAL;
452 }
453 }
454 /* limit max tile */
455 tmp = (height * pitch) >> 6;
456 if (tmp < slice_tile_max)
457 slice_tile_max = tmp;
458 tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
459 S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
460 ib[track->cb_color_size_idx[i]] = tmp;
461 return 0;
462}
463
464static int r600_cs_track_validate_db(struct radeon_cs_parser *p)
465{
466 struct r600_cs_track *track = p->track;
467 u32 nviews, bpe, ntiles, size, slice_tile_max, tmp;
468 u32 height_align, pitch_align, depth_align;
469 u32 pitch = 8192;
470 u32 height = 8192;
471 u64 base_offset, base_align;
472 struct array_mode_checker array_check;
473 int array_mode;
474 volatile u32 *ib = p->ib.ptr;
475
476
477 if (track->db_bo == NULL) {
478 dev_warn(p->dev, "z/stencil with no depth buffer\n");
479 return -EINVAL;
480 }
481 switch (G_028010_FORMAT(track->db_depth_info)) {
482 case V_028010_DEPTH_16:
483 bpe = 2;
484 break;
485 case V_028010_DEPTH_X8_24:
486 case V_028010_DEPTH_8_24:
487 case V_028010_DEPTH_X8_24_FLOAT:
488 case V_028010_DEPTH_8_24_FLOAT:
489 case V_028010_DEPTH_32_FLOAT:
490 bpe = 4;
491 break;
492 case V_028010_DEPTH_X24_8_32_FLOAT:
493 bpe = 8;
494 break;
495 default:
496 dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
497 return -EINVAL;
498 }
499 if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
500 if (!track->db_depth_size_idx) {
501 dev_warn(p->dev, "z/stencil buffer size not set\n");
502 return -EINVAL;
503 }
504 tmp = radeon_bo_size(track->db_bo) - track->db_offset;
505 tmp = (tmp / bpe) >> 6;
506 if (!tmp) {
507 dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
508 track->db_depth_size, bpe, track->db_offset,
509 radeon_bo_size(track->db_bo));
510 return -EINVAL;
511 }
512 ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
513 } else {
514 size = radeon_bo_size(track->db_bo);
515 /* pitch in pixels */
516 pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
517 slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
518 slice_tile_max *= 64;
519 height = slice_tile_max / pitch;
520 if (height > 8192)
521 height = 8192;
522 base_offset = track->db_bo_mc + track->db_offset;
523 array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
524 array_check.array_mode = array_mode;
525 array_check.group_size = track->group_size;
526 array_check.nbanks = track->nbanks;
527 array_check.npipes = track->npipes;
528 array_check.nsamples = track->nsamples;
529 array_check.blocksize = bpe;
530 if (r600_get_array_mode_alignment(&array_check,
531 &pitch_align, &height_align, &depth_align, &base_align)) {
532 dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
533 G_028010_ARRAY_MODE(track->db_depth_info),
534 track->db_depth_info);
535 return -EINVAL;
536 }
537 switch (array_mode) {
538 case V_028010_ARRAY_1D_TILED_THIN1:
539 /* don't break userspace */
540 height &= ~0x7;
541 break;
542 case V_028010_ARRAY_2D_TILED_THIN1:
543 break;
544 default:
545 dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
546 G_028010_ARRAY_MODE(track->db_depth_info),
547 track->db_depth_info);
548 return -EINVAL;
549 }
550
551 if (!IS_ALIGNED(pitch, pitch_align)) {
552 dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n",
553 __func__, __LINE__, pitch, pitch_align, array_mode);
554 return -EINVAL;
555 }
556 if (!IS_ALIGNED(height, height_align)) {
557 dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n",
558 __func__, __LINE__, height, height_align, array_mode);
559 return -EINVAL;
560 }
561 if (!IS_ALIGNED(base_offset, base_align)) {
562 dev_warn(p->dev, "%s offset 0x%llx, 0x%llx, %d not aligned\n", __func__,
563 base_offset, base_align, array_mode);
564 return -EINVAL;
565 }
566
567 ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
568 nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
569 tmp = ntiles * bpe * 64 * nviews;
570 if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
571 dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n",
572 array_mode,
573 track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
574 radeon_bo_size(track->db_bo));
575 return -EINVAL;
576 }
577 }
578
579 /* hyperz */
580 if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
581 unsigned long size;
582 unsigned nbx, nby;
583
584 if (track->htile_bo == NULL) {
585 dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
586 __func__, __LINE__, track->db_depth_info);
587 return -EINVAL;
588 }
589 if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
590 dev_warn(p->dev, "%s:%d htile can't be enabled with bogus db_depth_size 0x%08x\n",
591 __func__, __LINE__, track->db_depth_size);
592 return -EINVAL;
593 }
594
595 nbx = pitch;
596 nby = height;
597 if (G_028D24_LINEAR(track->htile_surface)) {
598 /* nbx must be 16 htiles aligned == 16 * 8 pixel aligned */
599 nbx = round_up(nbx, 16 * 8);
600 /* nby is npipes htiles aligned == npipes * 8 pixel aligned */
601 nby = round_up(nby, track->npipes * 8);
602 } else {
603 /* htile widht & nby (8 or 4) make 2 bits number */
604 tmp = track->htile_surface & 3;
605 /* align is htile align * 8, htile align vary according to
606 * number of pipe and tile width and nby
607 */
608 switch (track->npipes) {
609 case 8:
610 switch (tmp) {
611 case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
612 nbx = round_up(nbx, 64 * 8);
613 nby = round_up(nby, 64 * 8);
614 break;
615 case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
616 case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
617 nbx = round_up(nbx, 64 * 8);
618 nby = round_up(nby, 32 * 8);
619 break;
620 case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
621 nbx = round_up(nbx, 32 * 8);
622 nby = round_up(nby, 32 * 8);
623 break;
624 default:
625 return -EINVAL;
626 }
627 break;
628 case 4:
629 switch (tmp) {
630 case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
631 nbx = round_up(nbx, 64 * 8);
632 nby = round_up(nby, 32 * 8);
633 break;
634 case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
635 case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
636 nbx = round_up(nbx, 32 * 8);
637 nby = round_up(nby, 32 * 8);
638 break;
639 case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
640 nbx = round_up(nbx, 32 * 8);
641 nby = round_up(nby, 16 * 8);
642 break;
643 default:
644 return -EINVAL;
645 }
646 break;
647 case 2:
648 switch (tmp) {
649 case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
650 nbx = round_up(nbx, 32 * 8);
651 nby = round_up(nby, 32 * 8);
652 break;
653 case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
654 case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
655 nbx = round_up(nbx, 32 * 8);
656 nby = round_up(nby, 16 * 8);
657 break;
658 case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
659 nbx = round_up(nbx, 16 * 8);
660 nby = round_up(nby, 16 * 8);
661 break;
662 default:
663 return -EINVAL;
664 }
665 break;
666 case 1:
667 switch (tmp) {
668 case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
669 nbx = round_up(nbx, 32 * 8);
670 nby = round_up(nby, 16 * 8);
671 break;
672 case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
673 case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
674 nbx = round_up(nbx, 16 * 8);
675 nby = round_up(nby, 16 * 8);
676 break;
677 case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
678 nbx = round_up(nbx, 16 * 8);
679 nby = round_up(nby, 8 * 8);
680 break;
681 default:
682 return -EINVAL;
683 }
684 break;
685 default:
686 dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
687 __func__, __LINE__, track->npipes);
688 return -EINVAL;
689 }
690 }
691 /* compute number of htile */
692 nbx = G_028D24_HTILE_WIDTH(track->htile_surface) ? nbx / 8 : nbx / 4;
693 nby = G_028D24_HTILE_HEIGHT(track->htile_surface) ? nby / 8 : nby / 4;
694 size = nbx * nby * 4;
695 size += track->htile_offset;
696
697 if (size > radeon_bo_size(track->htile_bo)) {
698 dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
699 __func__, __LINE__, radeon_bo_size(track->htile_bo),
700 size, nbx, nby);
701 return -EINVAL;
702 }
703 }
704
705 track->db_dirty = false;
706 return 0;
707}
708
709static int r600_cs_track_check(struct radeon_cs_parser *p)
710{
711 struct r600_cs_track *track = p->track;
712 u32 tmp;
713 int r, i;
714
715 /* on legacy kernel we don't perform advanced check */
716 if (p->rdev == NULL)
717 return 0;
718
719 /* check streamout */
720 if (track->streamout_dirty && track->vgt_strmout_en) {
721 for (i = 0; i < 4; i++) {
722 if (track->vgt_strmout_buffer_en & (1 << i)) {
723 if (track->vgt_strmout_bo[i]) {
724 u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
725 (u64)track->vgt_strmout_size[i];
726 if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
727 DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
728 i, offset,
729 radeon_bo_size(track->vgt_strmout_bo[i]));
730 return -EINVAL;
731 }
732 } else {
733 dev_warn(p->dev, "No buffer for streamout %d\n", i);
734 return -EINVAL;
735 }
736 }
737 }
738 track->streamout_dirty = false;
739 }
740
741 if (track->sx_misc_kill_all_prims)
742 return 0;
743
744 /* check that we have a cb for each enabled target, we don't check
745 * shader_mask because it seems mesa isn't always setting it :(
746 */
747 if (track->cb_dirty) {
748 tmp = track->cb_target_mask;
749 for (i = 0; i < 8; i++) {
750 if ((tmp >> (i * 4)) & 0xF) {
751 /* at least one component is enabled */
752 if (track->cb_color_bo[i] == NULL) {
753 dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
754 __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
755 return -EINVAL;
756 }
757 /* perform rewrite of CB_COLOR[0-7]_SIZE */
758 r = r600_cs_track_validate_cb(p, i);
759 if (r)
760 return r;
761 }
762 }
763 track->cb_dirty = false;
764 }
765
766 /* Check depth buffer */
767 if (track->db_dirty &&
768 G_028010_FORMAT(track->db_depth_info) != V_028010_DEPTH_INVALID &&
769 (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
770 G_028800_Z_ENABLE(track->db_depth_control))) {
771 r = r600_cs_track_validate_db(p);
772 if (r)
773 return r;
774 }
775
776 return 0;
777}
778
779/**
780 * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
781 * @parser: parser structure holding parsing context.
782 * @pkt: where to store packet informations
783 *
784 * Assume that chunk_ib_index is properly set. Will return -EINVAL
785 * if packet is bigger than remaining ib size. or if packets is unknown.
786 **/
787int r600_cs_packet_parse(struct radeon_cs_parser *p,
788 struct radeon_cs_packet *pkt,
789 unsigned idx)
790{
791 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
792 uint32_t header;
793
794 if (idx >= ib_chunk->length_dw) {
795 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
796 idx, ib_chunk->length_dw);
797 return -EINVAL;
798 }
799 header = radeon_get_ib_value(p, idx);
800 pkt->idx = idx;
801 pkt->type = CP_PACKET_GET_TYPE(header);
802 pkt->count = CP_PACKET_GET_COUNT(header);
803 pkt->one_reg_wr = 0;
804 switch (pkt->type) {
805 case PACKET_TYPE0:
806 pkt->reg = CP_PACKET0_GET_REG(header);
807 break;
808 case PACKET_TYPE3:
809 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
810 break;
811 case PACKET_TYPE2:
812 pkt->count = -1;
813 break;
814 default:
815 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
816 return -EINVAL;
817 }
818 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
819 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
820 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
821 return -EINVAL;
822 }
823 return 0;
824}
825
826/**
827 * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
828 * @parser: parser structure holding parsing context.
829 * @data: pointer to relocation data
830 * @offset_start: starting offset
831 * @offset_mask: offset mask (to align start offset on)
832 * @reloc: reloc informations
833 *
834 * Check next packet is relocation packet3, do bo validation and compute
835 * GPU offset using the provided start.
836 **/
837static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
838 struct radeon_cs_reloc **cs_reloc)
839{
840 struct radeon_cs_chunk *relocs_chunk;
841 struct radeon_cs_packet p3reloc;
842 unsigned idx;
843 int r;
844
845 if (p->chunk_relocs_idx == -1) {
846 DRM_ERROR("No relocation chunk !\n");
847 return -EINVAL;
848 }
849 *cs_reloc = NULL;
850 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
851 r = r600_cs_packet_parse(p, &p3reloc, p->idx);
852 if (r) {
853 return r;
854 }
855 p->idx += p3reloc.count + 2;
856 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
857 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
858 p3reloc.idx);
859 return -EINVAL;
860 }
861 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
862 if (idx >= relocs_chunk->length_dw) {
863 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
864 idx, relocs_chunk->length_dw);
865 return -EINVAL;
866 }
867 /* FIXME: we assume reloc size is 4 dwords */
868 *cs_reloc = p->relocs_ptr[(idx / 4)];
869 return 0;
870}
871
872/**
873 * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
874 * @parser: parser structure holding parsing context.
875 * @data: pointer to relocation data
876 * @offset_start: starting offset
877 * @offset_mask: offset mask (to align start offset on)
878 * @reloc: reloc informations
879 *
880 * Check next packet is relocation packet3, do bo validation and compute
881 * GPU offset using the provided start.
882 **/
883static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
884 struct radeon_cs_reloc **cs_reloc)
885{
886 struct radeon_cs_chunk *relocs_chunk;
887 struct radeon_cs_packet p3reloc;
888 unsigned idx;
889 int r;
890
891 if (p->chunk_relocs_idx == -1) {
892 DRM_ERROR("No relocation chunk !\n");
893 return -EINVAL;
894 }
895 *cs_reloc = NULL;
896 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
897 r = r600_cs_packet_parse(p, &p3reloc, p->idx);
898 if (r) {
899 return r;
900 }
901 p->idx += p3reloc.count + 2;
902 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
903 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
904 p3reloc.idx);
905 return -EINVAL;
906 }
907 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
908 if (idx >= relocs_chunk->length_dw) {
909 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
910 idx, relocs_chunk->length_dw);
911 return -EINVAL;
912 }
913 *cs_reloc = p->relocs;
914 (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
915 (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
916 return 0;
917}
918
919/**
920 * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
921 * @parser: parser structure holding parsing context.
922 *
923 * Check next packet is relocation packet3, do bo validation and compute
924 * GPU offset using the provided start.
925 **/
926static int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
927{
928 struct radeon_cs_packet p3reloc;
929 int r;
930
931 r = r600_cs_packet_parse(p, &p3reloc, p->idx);
932 if (r) {
933 return 0;
934 }
935 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
936 return 0;
937 }
938 return 1;
939}
940
941/**
942 * r600_cs_packet_next_vline() - parse userspace VLINE packet
943 * @parser: parser structure holding parsing context.
944 *
945 * Userspace sends a special sequence for VLINE waits.
946 * PACKET0 - VLINE_START_END + value
947 * PACKET3 - WAIT_REG_MEM poll vline status reg
948 * RELOC (P3) - crtc_id in reloc.
949 *
950 * This function parses this and relocates the VLINE START END
951 * and WAIT_REG_MEM packets to the correct crtc.
952 * It also detects a switched off crtc and nulls out the
953 * wait in that case.
954 */
955static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
956{
957 struct drm_mode_object *obj;
958 struct drm_crtc *crtc;
959 struct radeon_crtc *radeon_crtc;
960 struct radeon_cs_packet p3reloc, wait_reg_mem;
961 int crtc_id;
962 int r;
963 uint32_t header, h_idx, reg, wait_reg_mem_info;
964 volatile uint32_t *ib;
965
966 ib = p->ib.ptr;
967
968 /* parse the WAIT_REG_MEM */
969 r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
970 if (r)
971 return r;
972
973 /* check its a WAIT_REG_MEM */
974 if (wait_reg_mem.type != PACKET_TYPE3 ||
975 wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
976 DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
977 return -EINVAL;
978 }
979
980 wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
981 /* bit 4 is reg (0) or mem (1) */
982 if (wait_reg_mem_info & 0x10) {
983 DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
984 return -EINVAL;
985 }
986 /* waiting for value to be equal */
987 if ((wait_reg_mem_info & 0x7) != 0x3) {
988 DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
989 return -EINVAL;
990 }
991 if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
992 DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
993 return -EINVAL;
994 }
995
996 if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
997 DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
998 return -EINVAL;
999 }
1000
1001 /* jump over the NOP */
1002 r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
1003 if (r)
1004 return r;
1005
1006 h_idx = p->idx - 2;
1007 p->idx += wait_reg_mem.count + 2;
1008 p->idx += p3reloc.count + 2;
1009
1010 header = radeon_get_ib_value(p, h_idx);
1011 crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
1012 reg = CP_PACKET0_GET_REG(header);
1013
1014 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1015 if (!obj) {
1016 DRM_ERROR("cannot find crtc %d\n", crtc_id);
1017 return -EINVAL;
1018 }
1019 crtc = obj_to_crtc(obj);
1020 radeon_crtc = to_radeon_crtc(crtc);
1021 crtc_id = radeon_crtc->crtc_id;
1022
1023 if (!crtc->enabled) {
1024 /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
1025 ib[h_idx + 2] = PACKET2(0);
1026 ib[h_idx + 3] = PACKET2(0);
1027 ib[h_idx + 4] = PACKET2(0);
1028 ib[h_idx + 5] = PACKET2(0);
1029 ib[h_idx + 6] = PACKET2(0);
1030 ib[h_idx + 7] = PACKET2(0);
1031 ib[h_idx + 8] = PACKET2(0);
1032 } else if (crtc_id == 1) {
1033 switch (reg) {
1034 case AVIVO_D1MODE_VLINE_START_END:
1035 header &= ~R600_CP_PACKET0_REG_MASK;
1036 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1037 break;
1038 default:
1039 DRM_ERROR("unknown crtc reloc\n");
1040 return -EINVAL;
1041 }
1042 ib[h_idx] = header;
1043 ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
1044 }
1045
1046 return 0;
1047}
1048
1049static int r600_packet0_check(struct radeon_cs_parser *p,
1050 struct radeon_cs_packet *pkt,
1051 unsigned idx, unsigned reg)
1052{
1053 int r;
1054
1055 switch (reg) {
1056 case AVIVO_D1MODE_VLINE_START_END:
1057 r = r600_cs_packet_parse_vline(p);
1058 if (r) {
1059 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1060 idx, reg);
1061 return r;
1062 }
1063 break;
1064 default:
1065 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1066 reg, idx);
1067 return -EINVAL;
1068 }
1069 return 0;
1070}
1071
1072static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
1073 struct radeon_cs_packet *pkt)
1074{
1075 unsigned reg, i;
1076 unsigned idx;
1077 int r;
1078
1079 idx = pkt->idx + 1;
1080 reg = pkt->reg;
1081 for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
1082 r = r600_packet0_check(p, pkt, idx, reg);
1083 if (r) {
1084 return r;
1085 }
1086 }
1087 return 0;
1088}
1089
1090/**
1091 * r600_cs_check_reg() - check if register is authorized or not
1092 * @parser: parser structure holding parsing context
1093 * @reg: register we are testing
1094 * @idx: index into the cs buffer
1095 *
1096 * This function will test against r600_reg_safe_bm and return 0
1097 * if register is safe. If register is not flag as safe this function
1098 * will test it against a list of register needind special handling.
1099 */
1100static int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
1101{
1102 struct r600_cs_track *track = (struct r600_cs_track *)p->track;
1103 struct radeon_cs_reloc *reloc;
1104 u32 m, i, tmp, *ib;
1105 int r;
1106
1107 i = (reg >> 7);
1108 if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
1109 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1110 return -EINVAL;
1111 }
1112 m = 1 << ((reg >> 2) & 31);
1113 if (!(r600_reg_safe_bm[i] & m))
1114 return 0;
1115 ib = p->ib.ptr;
1116 switch (reg) {
1117 /* force following reg to 0 in an attempt to disable out buffer
1118 * which will need us to better understand how it works to perform
1119 * security check on it (Jerome)
1120 */
1121 case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
1122 case R_008C44_SQ_ESGS_RING_SIZE:
1123 case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
1124 case R_008C54_SQ_ESTMP_RING_SIZE:
1125 case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
1126 case R_008C74_SQ_FBUF_RING_SIZE:
1127 case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
1128 case R_008C5C_SQ_GSTMP_RING_SIZE:
1129 case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
1130 case R_008C4C_SQ_GSVS_RING_SIZE:
1131 case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
1132 case R_008C6C_SQ_PSTMP_RING_SIZE:
1133 case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
1134 case R_008C7C_SQ_REDUC_RING_SIZE:
1135 case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
1136 case R_008C64_SQ_VSTMP_RING_SIZE:
1137 case R_0288C8_SQ_GS_VERT_ITEMSIZE:
1138 /* get value to populate the IB don't remove */
1139 tmp =radeon_get_ib_value(p, idx);
1140 ib[idx] = 0;
1141 break;
1142 case SQ_CONFIG:
1143 track->sq_config = radeon_get_ib_value(p, idx);
1144 break;
1145 case R_028800_DB_DEPTH_CONTROL:
1146 track->db_depth_control = radeon_get_ib_value(p, idx);
1147 track->db_dirty = true;
1148 break;
1149 case R_028010_DB_DEPTH_INFO:
1150 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
1151 r600_cs_packet_next_is_pkt3_nop(p)) {
1152 r = r600_cs_packet_next_reloc(p, &reloc);
1153 if (r) {
1154 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1155 "0x%04X\n", reg);
1156 return -EINVAL;
1157 }
1158 track->db_depth_info = radeon_get_ib_value(p, idx);
1159 ib[idx] &= C_028010_ARRAY_MODE;
1160 track->db_depth_info &= C_028010_ARRAY_MODE;
1161 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
1162 ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
1163 track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
1164 } else {
1165 ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
1166 track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
1167 }
1168 } else {
1169 track->db_depth_info = radeon_get_ib_value(p, idx);
1170 }
1171 track->db_dirty = true;
1172 break;
1173 case R_028004_DB_DEPTH_VIEW:
1174 track->db_depth_view = radeon_get_ib_value(p, idx);
1175 track->db_dirty = true;
1176 break;
1177 case R_028000_DB_DEPTH_SIZE:
1178 track->db_depth_size = radeon_get_ib_value(p, idx);
1179 track->db_depth_size_idx = idx;
1180 track->db_dirty = true;
1181 break;
1182 case R_028AB0_VGT_STRMOUT_EN:
1183 track->vgt_strmout_en = radeon_get_ib_value(p, idx);
1184 track->streamout_dirty = true;
1185 break;
1186 case R_028B20_VGT_STRMOUT_BUFFER_EN:
1187 track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
1188 track->streamout_dirty = true;
1189 break;
1190 case VGT_STRMOUT_BUFFER_BASE_0:
1191 case VGT_STRMOUT_BUFFER_BASE_1:
1192 case VGT_STRMOUT_BUFFER_BASE_2:
1193 case VGT_STRMOUT_BUFFER_BASE_3:
1194 r = r600_cs_packet_next_reloc(p, &reloc);
1195 if (r) {
1196 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1197 "0x%04X\n", reg);
1198 return -EINVAL;
1199 }
1200 tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
1201 track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
1202 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1203 track->vgt_strmout_bo[tmp] = reloc->robj;
1204 track->vgt_strmout_bo_mc[tmp] = reloc->lobj.gpu_offset;
1205 track->streamout_dirty = true;
1206 break;
1207 case VGT_STRMOUT_BUFFER_SIZE_0:
1208 case VGT_STRMOUT_BUFFER_SIZE_1:
1209 case VGT_STRMOUT_BUFFER_SIZE_2:
1210 case VGT_STRMOUT_BUFFER_SIZE_3:
1211 tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
1212 /* size in register is DWs, convert to bytes */
1213 track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
1214 track->streamout_dirty = true;
1215 break;
1216 case CP_COHER_BASE:
1217 r = r600_cs_packet_next_reloc(p, &reloc);
1218 if (r) {
1219 dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
1220 "0x%04X\n", reg);
1221 return -EINVAL;
1222 }
1223 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1224 break;
1225 case R_028238_CB_TARGET_MASK:
1226 track->cb_target_mask = radeon_get_ib_value(p, idx);
1227 track->cb_dirty = true;
1228 break;
1229 case R_02823C_CB_SHADER_MASK:
1230 track->cb_shader_mask = radeon_get_ib_value(p, idx);
1231 break;
1232 case R_028C04_PA_SC_AA_CONFIG:
1233 tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
1234 track->nsamples = 1 << tmp;
1235 track->cb_dirty = true;
1236 break;
1237 case R_0280A0_CB_COLOR0_INFO:
1238 case R_0280A4_CB_COLOR1_INFO:
1239 case R_0280A8_CB_COLOR2_INFO:
1240 case R_0280AC_CB_COLOR3_INFO:
1241 case R_0280B0_CB_COLOR4_INFO:
1242 case R_0280B4_CB_COLOR5_INFO:
1243 case R_0280B8_CB_COLOR6_INFO:
1244 case R_0280BC_CB_COLOR7_INFO:
1245 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
1246 r600_cs_packet_next_is_pkt3_nop(p)) {
1247 r = r600_cs_packet_next_reloc(p, &reloc);
1248 if (r) {
1249 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1250 return -EINVAL;
1251 }
1252 tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
1253 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
1254 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
1255 ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
1256 track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
1257 } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
1258 ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
1259 track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
1260 }
1261 } else {
1262 tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
1263 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
1264 }
1265 track->cb_dirty = true;
1266 break;
1267 case R_028080_CB_COLOR0_VIEW:
1268 case R_028084_CB_COLOR1_VIEW:
1269 case R_028088_CB_COLOR2_VIEW:
1270 case R_02808C_CB_COLOR3_VIEW:
1271 case R_028090_CB_COLOR4_VIEW:
1272 case R_028094_CB_COLOR5_VIEW:
1273 case R_028098_CB_COLOR6_VIEW:
1274 case R_02809C_CB_COLOR7_VIEW:
1275 tmp = (reg - R_028080_CB_COLOR0_VIEW) / 4;
1276 track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
1277 track->cb_dirty = true;
1278 break;
1279 case R_028060_CB_COLOR0_SIZE:
1280 case R_028064_CB_COLOR1_SIZE:
1281 case R_028068_CB_COLOR2_SIZE:
1282 case R_02806C_CB_COLOR3_SIZE:
1283 case R_028070_CB_COLOR4_SIZE:
1284 case R_028074_CB_COLOR5_SIZE:
1285 case R_028078_CB_COLOR6_SIZE:
1286 case R_02807C_CB_COLOR7_SIZE:
1287 tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
1288 track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
1289 track->cb_color_size_idx[tmp] = idx;
1290 track->cb_dirty = true;
1291 break;
1292 /* This register were added late, there is userspace
1293 * which does provide relocation for those but set
1294 * 0 offset. In order to avoid breaking old userspace
1295 * we detect this and set address to point to last
1296 * CB_COLOR0_BASE, note that if userspace doesn't set
1297 * CB_COLOR0_BASE before this register we will report
1298 * error. Old userspace always set CB_COLOR0_BASE
1299 * before any of this.
1300 */
1301 case R_0280E0_CB_COLOR0_FRAG:
1302 case R_0280E4_CB_COLOR1_FRAG:
1303 case R_0280E8_CB_COLOR2_FRAG:
1304 case R_0280EC_CB_COLOR3_FRAG:
1305 case R_0280F0_CB_COLOR4_FRAG:
1306 case R_0280F4_CB_COLOR5_FRAG:
1307 case R_0280F8_CB_COLOR6_FRAG:
1308 case R_0280FC_CB_COLOR7_FRAG:
1309 tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
1310 if (!r600_cs_packet_next_is_pkt3_nop(p)) {
1311 if (!track->cb_color_base_last[tmp]) {
1312 dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
1313 return -EINVAL;
1314 }
1315 ib[idx] = track->cb_color_base_last[tmp];
1316 track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
1317 } else {
1318 r = r600_cs_packet_next_reloc(p, &reloc);
1319 if (r) {
1320 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1321 return -EINVAL;
1322 }
1323 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1324 track->cb_color_frag_bo[tmp] = reloc->robj;
1325 }
1326 break;
1327 case R_0280C0_CB_COLOR0_TILE:
1328 case R_0280C4_CB_COLOR1_TILE:
1329 case R_0280C8_CB_COLOR2_TILE:
1330 case R_0280CC_CB_COLOR3_TILE:
1331 case R_0280D0_CB_COLOR4_TILE:
1332 case R_0280D4_CB_COLOR5_TILE:
1333 case R_0280D8_CB_COLOR6_TILE:
1334 case R_0280DC_CB_COLOR7_TILE:
1335 tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
1336 if (!r600_cs_packet_next_is_pkt3_nop(p)) {
1337 if (!track->cb_color_base_last[tmp]) {
1338 dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
1339 return -EINVAL;
1340 }
1341 ib[idx] = track->cb_color_base_last[tmp];
1342 track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
1343 } else {
1344 r = r600_cs_packet_next_reloc(p, &reloc);
1345 if (r) {
1346 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1347 return -EINVAL;
1348 }
1349 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1350 track->cb_color_tile_bo[tmp] = reloc->robj;
1351 }
1352 break;
1353 case CB_COLOR0_BASE:
1354 case CB_COLOR1_BASE:
1355 case CB_COLOR2_BASE:
1356 case CB_COLOR3_BASE:
1357 case CB_COLOR4_BASE:
1358 case CB_COLOR5_BASE:
1359 case CB_COLOR6_BASE:
1360 case CB_COLOR7_BASE:
1361 r = r600_cs_packet_next_reloc(p, &reloc);
1362 if (r) {
1363 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1364 "0x%04X\n", reg);
1365 return -EINVAL;
1366 }
1367 tmp = (reg - CB_COLOR0_BASE) / 4;
1368 track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
1369 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1370 track->cb_color_base_last[tmp] = ib[idx];
1371 track->cb_color_bo[tmp] = reloc->robj;
1372 track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
1373 track->cb_dirty = true;
1374 break;
1375 case DB_DEPTH_BASE:
1376 r = r600_cs_packet_next_reloc(p, &reloc);
1377 if (r) {
1378 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1379 "0x%04X\n", reg);
1380 return -EINVAL;
1381 }
1382 track->db_offset = radeon_get_ib_value(p, idx) << 8;
1383 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1384 track->db_bo = reloc->robj;
1385 track->db_bo_mc = reloc->lobj.gpu_offset;
1386 track->db_dirty = true;
1387 break;
1388 case DB_HTILE_DATA_BASE:
1389 r = r600_cs_packet_next_reloc(p, &reloc);
1390 if (r) {
1391 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1392 "0x%04X\n", reg);
1393 return -EINVAL;
1394 }
1395 track->htile_offset = radeon_get_ib_value(p, idx) << 8;
1396 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1397 track->htile_bo = reloc->robj;
1398 track->db_dirty = true;
1399 break;
1400 case DB_HTILE_SURFACE:
1401 track->htile_surface = radeon_get_ib_value(p, idx);
1402 track->db_dirty = true;
1403 break;
1404 case SQ_PGM_START_FS:
1405 case SQ_PGM_START_ES:
1406 case SQ_PGM_START_VS:
1407 case SQ_PGM_START_GS:
1408 case SQ_PGM_START_PS:
1409 case SQ_ALU_CONST_CACHE_GS_0:
1410 case SQ_ALU_CONST_CACHE_GS_1:
1411 case SQ_ALU_CONST_CACHE_GS_2:
1412 case SQ_ALU_CONST_CACHE_GS_3:
1413 case SQ_ALU_CONST_CACHE_GS_4:
1414 case SQ_ALU_CONST_CACHE_GS_5:
1415 case SQ_ALU_CONST_CACHE_GS_6:
1416 case SQ_ALU_CONST_CACHE_GS_7:
1417 case SQ_ALU_CONST_CACHE_GS_8:
1418 case SQ_ALU_CONST_CACHE_GS_9:
1419 case SQ_ALU_CONST_CACHE_GS_10:
1420 case SQ_ALU_CONST_CACHE_GS_11:
1421 case SQ_ALU_CONST_CACHE_GS_12:
1422 case SQ_ALU_CONST_CACHE_GS_13:
1423 case SQ_ALU_CONST_CACHE_GS_14:
1424 case SQ_ALU_CONST_CACHE_GS_15:
1425 case SQ_ALU_CONST_CACHE_PS_0:
1426 case SQ_ALU_CONST_CACHE_PS_1:
1427 case SQ_ALU_CONST_CACHE_PS_2:
1428 case SQ_ALU_CONST_CACHE_PS_3:
1429 case SQ_ALU_CONST_CACHE_PS_4:
1430 case SQ_ALU_CONST_CACHE_PS_5:
1431 case SQ_ALU_CONST_CACHE_PS_6:
1432 case SQ_ALU_CONST_CACHE_PS_7:
1433 case SQ_ALU_CONST_CACHE_PS_8:
1434 case SQ_ALU_CONST_CACHE_PS_9:
1435 case SQ_ALU_CONST_CACHE_PS_10:
1436 case SQ_ALU_CONST_CACHE_PS_11:
1437 case SQ_ALU_CONST_CACHE_PS_12:
1438 case SQ_ALU_CONST_CACHE_PS_13:
1439 case SQ_ALU_CONST_CACHE_PS_14:
1440 case SQ_ALU_CONST_CACHE_PS_15:
1441 case SQ_ALU_CONST_CACHE_VS_0:
1442 case SQ_ALU_CONST_CACHE_VS_1:
1443 case SQ_ALU_CONST_CACHE_VS_2:
1444 case SQ_ALU_CONST_CACHE_VS_3:
1445 case SQ_ALU_CONST_CACHE_VS_4:
1446 case SQ_ALU_CONST_CACHE_VS_5:
1447 case SQ_ALU_CONST_CACHE_VS_6:
1448 case SQ_ALU_CONST_CACHE_VS_7:
1449 case SQ_ALU_CONST_CACHE_VS_8:
1450 case SQ_ALU_CONST_CACHE_VS_9:
1451 case SQ_ALU_CONST_CACHE_VS_10:
1452 case SQ_ALU_CONST_CACHE_VS_11:
1453 case SQ_ALU_CONST_CACHE_VS_12:
1454 case SQ_ALU_CONST_CACHE_VS_13:
1455 case SQ_ALU_CONST_CACHE_VS_14:
1456 case SQ_ALU_CONST_CACHE_VS_15:
1457 r = r600_cs_packet_next_reloc(p, &reloc);
1458 if (r) {
1459 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1460 "0x%04X\n", reg);
1461 return -EINVAL;
1462 }
1463 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1464 break;
1465 case SX_MEMORY_EXPORT_BASE:
1466 r = r600_cs_packet_next_reloc(p, &reloc);
1467 if (r) {
1468 dev_warn(p->dev, "bad SET_CONFIG_REG "
1469 "0x%04X\n", reg);
1470 return -EINVAL;
1471 }
1472 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1473 break;
1474 case SX_MISC:
1475 track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
1476 break;
1477 default:
1478 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1479 return -EINVAL;
1480 }
1481 return 0;
1482}
1483
1484unsigned r600_mip_minify(unsigned size, unsigned level)
1485{
1486 unsigned val;
1487
1488 val = max(1U, size >> level);
1489 if (level > 0)
1490 val = roundup_pow_of_two(val);
1491 return val;
1492}
1493
1494static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel,
1495 unsigned w0, unsigned h0, unsigned d0, unsigned format,
1496 unsigned block_align, unsigned height_align, unsigned base_align,
1497 unsigned *l0_size, unsigned *mipmap_size)
1498{
1499 unsigned offset, i, level;
1500 unsigned width, height, depth, size;
1501 unsigned blocksize;
1502 unsigned nbx, nby;
1503 unsigned nlevels = llevel - blevel + 1;
1504
1505 *l0_size = -1;
1506 blocksize = r600_fmt_get_blocksize(format);
1507
1508 w0 = r600_mip_minify(w0, 0);
1509 h0 = r600_mip_minify(h0, 0);
1510 d0 = r600_mip_minify(d0, 0);
1511 for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
1512 width = r600_mip_minify(w0, i);
1513 nbx = r600_fmt_get_nblocksx(format, width);
1514
1515 nbx = round_up(nbx, block_align);
1516
1517 height = r600_mip_minify(h0, i);
1518 nby = r600_fmt_get_nblocksy(format, height);
1519 nby = round_up(nby, height_align);
1520
1521 depth = r600_mip_minify(d0, i);
1522
1523 size = nbx * nby * blocksize;
1524 if (nfaces)
1525 size *= nfaces;
1526 else
1527 size *= depth;
1528
1529 if (i == 0)
1530 *l0_size = size;
1531
1532 if (i == 0 || i == 1)
1533 offset = round_up(offset, base_align);
1534
1535 offset += size;
1536 }
1537 *mipmap_size = offset;
1538 if (llevel == 0)
1539 *mipmap_size = *l0_size;
1540 if (!blevel)
1541 *mipmap_size -= *l0_size;
1542}
1543
1544/**
1545 * r600_check_texture_resource() - check if register is authorized or not
1546 * @p: parser structure holding parsing context
1547 * @idx: index into the cs buffer
1548 * @texture: texture's bo structure
1549 * @mipmap: mipmap's bo structure
1550 *
1551 * This function will check that the resource has valid field and that
1552 * the texture and mipmap bo object are big enough to cover this resource.
1553 */
1554static int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
1555 struct radeon_bo *texture,
1556 struct radeon_bo *mipmap,
1557 u64 base_offset,
1558 u64 mip_offset,
1559 u32 tiling_flags)
1560{
1561 struct r600_cs_track *track = p->track;
1562 u32 nfaces, llevel, blevel, w0, h0, d0;
1563 u32 word0, word1, l0_size, mipmap_size, word2, word3;
1564 u32 height_align, pitch, pitch_align, depth_align;
1565 u32 array, barray, larray;
1566 u64 base_align;
1567 struct array_mode_checker array_check;
1568 u32 format;
1569
1570 /* on legacy kernel we don't perform advanced check */
1571 if (p->rdev == NULL)
1572 return 0;
1573
1574 /* convert to bytes */
1575 base_offset <<= 8;
1576 mip_offset <<= 8;
1577
1578 word0 = radeon_get_ib_value(p, idx + 0);
1579 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1580 if (tiling_flags & RADEON_TILING_MACRO)
1581 word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1582 else if (tiling_flags & RADEON_TILING_MICRO)
1583 word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1584 }
1585 word1 = radeon_get_ib_value(p, idx + 1);
1586 w0 = G_038000_TEX_WIDTH(word0) + 1;
1587 h0 = G_038004_TEX_HEIGHT(word1) + 1;
1588 d0 = G_038004_TEX_DEPTH(word1);
1589 nfaces = 1;
1590 array = 0;
1591 switch (G_038000_DIM(word0)) {
1592 case V_038000_SQ_TEX_DIM_1D:
1593 case V_038000_SQ_TEX_DIM_2D:
1594 case V_038000_SQ_TEX_DIM_3D:
1595 break;
1596 case V_038000_SQ_TEX_DIM_CUBEMAP:
1597 if (p->family >= CHIP_RV770)
1598 nfaces = 8;
1599 else
1600 nfaces = 6;
1601 break;
1602 case V_038000_SQ_TEX_DIM_1D_ARRAY:
1603 case V_038000_SQ_TEX_DIM_2D_ARRAY:
1604 array = 1;
1605 break;
1606 case V_038000_SQ_TEX_DIM_2D_MSAA:
1607 case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
1608 default:
1609 dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
1610 return -EINVAL;
1611 }
1612 format = G_038004_DATA_FORMAT(word1);
1613 if (!r600_fmt_is_valid_texture(format, p->family)) {
1614 dev_warn(p->dev, "%s:%d texture invalid format %d\n",
1615 __func__, __LINE__, format);
1616 return -EINVAL;
1617 }
1618
1619 /* pitch in texels */
1620 pitch = (G_038000_PITCH(word0) + 1) * 8;
1621 array_check.array_mode = G_038000_TILE_MODE(word0);
1622 array_check.group_size = track->group_size;
1623 array_check.nbanks = track->nbanks;
1624 array_check.npipes = track->npipes;
1625 array_check.nsamples = 1;
1626 array_check.blocksize = r600_fmt_get_blocksize(format);
1627 if (r600_get_array_mode_alignment(&array_check,
1628 &pitch_align, &height_align, &depth_align, &base_align)) {
1629 dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
1630 __func__, __LINE__, G_038000_TILE_MODE(word0));
1631 return -EINVAL;
1632 }
1633
1634 /* XXX check height as well... */
1635
1636 if (!IS_ALIGNED(pitch, pitch_align)) {
1637 dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n",
1638 __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0));
1639 return -EINVAL;
1640 }
1641 if (!IS_ALIGNED(base_offset, base_align)) {
1642 dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n",
1643 __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0));
1644 return -EINVAL;
1645 }
1646 if (!IS_ALIGNED(mip_offset, base_align)) {
1647 dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n",
1648 __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0));
1649 return -EINVAL;
1650 }
1651
1652 word2 = radeon_get_ib_value(p, idx + 2) << 8;
1653 word3 = radeon_get_ib_value(p, idx + 3) << 8;
1654
1655 word0 = radeon_get_ib_value(p, idx + 4);
1656 word1 = radeon_get_ib_value(p, idx + 5);
1657 blevel = G_038010_BASE_LEVEL(word0);
1658 llevel = G_038014_LAST_LEVEL(word1);
1659 if (blevel > llevel) {
1660 dev_warn(p->dev, "texture blevel %d > llevel %d\n",
1661 blevel, llevel);
1662 }
1663 if (array == 1) {
1664 barray = G_038014_BASE_ARRAY(word1);
1665 larray = G_038014_LAST_ARRAY(word1);
1666
1667 nfaces = larray - barray + 1;
1668 }
1669 r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, format,
1670 pitch_align, height_align, base_align,
1671 &l0_size, &mipmap_size);
1672 /* using get ib will give us the offset into the texture bo */
1673 if ((l0_size + word2) > radeon_bo_size(texture)) {
1674 dev_warn(p->dev, "texture bo too small ((%d %d) (%d %d) %d %d %d -> %d have %ld)\n",
1675 w0, h0, pitch_align, height_align,
1676 array_check.array_mode, format, word2,
1677 l0_size, radeon_bo_size(texture));
1678 dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align);
1679 return -EINVAL;
1680 }
1681 /* using get ib will give us the offset into the mipmap bo */
1682 word3 = radeon_get_ib_value(p, idx + 3) << 8;
1683 if ((mipmap_size + word3) > radeon_bo_size(mipmap)) {
1684 /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
1685 w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/
1686 }
1687 return 0;
1688}
1689
1690static bool r600_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
1691{
1692 u32 m, i;
1693
1694 i = (reg >> 7);
1695 if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
1696 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1697 return false;
1698 }
1699 m = 1 << ((reg >> 2) & 31);
1700 if (!(r600_reg_safe_bm[i] & m))
1701 return true;
1702 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1703 return false;
1704}
1705
1706static int r600_packet3_check(struct radeon_cs_parser *p,
1707 struct radeon_cs_packet *pkt)
1708{
1709 struct radeon_cs_reloc *reloc;
1710 struct r600_cs_track *track;
1711 volatile u32 *ib;
1712 unsigned idx;
1713 unsigned i;
1714 unsigned start_reg, end_reg, reg;
1715 int r;
1716 u32 idx_value;
1717
1718 track = (struct r600_cs_track *)p->track;
1719 ib = p->ib.ptr;
1720 idx = pkt->idx + 1;
1721 idx_value = radeon_get_ib_value(p, idx);
1722
1723 switch (pkt->opcode) {
1724 case PACKET3_SET_PREDICATION:
1725 {
1726 int pred_op;
1727 int tmp;
1728 uint64_t offset;
1729
1730 if (pkt->count != 1) {
1731 DRM_ERROR("bad SET PREDICATION\n");
1732 return -EINVAL;
1733 }
1734
1735 tmp = radeon_get_ib_value(p, idx + 1);
1736 pred_op = (tmp >> 16) & 0x7;
1737
1738 /* for the clear predicate operation */
1739 if (pred_op == 0)
1740 return 0;
1741
1742 if (pred_op > 2) {
1743 DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
1744 return -EINVAL;
1745 }
1746
1747 r = r600_cs_packet_next_reloc(p, &reloc);
1748 if (r) {
1749 DRM_ERROR("bad SET PREDICATION\n");
1750 return -EINVAL;
1751 }
1752
1753 offset = reloc->lobj.gpu_offset +
1754 (idx_value & 0xfffffff0) +
1755 ((u64)(tmp & 0xff) << 32);
1756
1757 ib[idx + 0] = offset;
1758 ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
1759 }
1760 break;
1761
1762 case PACKET3_START_3D_CMDBUF:
1763 if (p->family >= CHIP_RV770 || pkt->count) {
1764 DRM_ERROR("bad START_3D\n");
1765 return -EINVAL;
1766 }
1767 break;
1768 case PACKET3_CONTEXT_CONTROL:
1769 if (pkt->count != 1) {
1770 DRM_ERROR("bad CONTEXT_CONTROL\n");
1771 return -EINVAL;
1772 }
1773 break;
1774 case PACKET3_INDEX_TYPE:
1775 case PACKET3_NUM_INSTANCES:
1776 if (pkt->count) {
1777 DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
1778 return -EINVAL;
1779 }
1780 break;
1781 case PACKET3_DRAW_INDEX:
1782 {
1783 uint64_t offset;
1784 if (pkt->count != 3) {
1785 DRM_ERROR("bad DRAW_INDEX\n");
1786 return -EINVAL;
1787 }
1788 r = r600_cs_packet_next_reloc(p, &reloc);
1789 if (r) {
1790 DRM_ERROR("bad DRAW_INDEX\n");
1791 return -EINVAL;
1792 }
1793
1794 offset = reloc->lobj.gpu_offset +
1795 idx_value +
1796 ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
1797
1798 ib[idx+0] = offset;
1799 ib[idx+1] = upper_32_bits(offset) & 0xff;
1800
1801 r = r600_cs_track_check(p);
1802 if (r) {
1803 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1804 return r;
1805 }
1806 break;
1807 }
1808 case PACKET3_DRAW_INDEX_AUTO:
1809 if (pkt->count != 1) {
1810 DRM_ERROR("bad DRAW_INDEX_AUTO\n");
1811 return -EINVAL;
1812 }
1813 r = r600_cs_track_check(p);
1814 if (r) {
1815 dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
1816 return r;
1817 }
1818 break;
1819 case PACKET3_DRAW_INDEX_IMMD_BE:
1820 case PACKET3_DRAW_INDEX_IMMD:
1821 if (pkt->count < 2) {
1822 DRM_ERROR("bad DRAW_INDEX_IMMD\n");
1823 return -EINVAL;
1824 }
1825 r = r600_cs_track_check(p);
1826 if (r) {
1827 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1828 return r;
1829 }
1830 break;
1831 case PACKET3_WAIT_REG_MEM:
1832 if (pkt->count != 5) {
1833 DRM_ERROR("bad WAIT_REG_MEM\n");
1834 return -EINVAL;
1835 }
1836 /* bit 4 is reg (0) or mem (1) */
1837 if (idx_value & 0x10) {
1838 uint64_t offset;
1839
1840 r = r600_cs_packet_next_reloc(p, &reloc);
1841 if (r) {
1842 DRM_ERROR("bad WAIT_REG_MEM\n");
1843 return -EINVAL;
1844 }
1845
1846 offset = reloc->lobj.gpu_offset +
1847 (radeon_get_ib_value(p, idx+1) & 0xfffffff0) +
1848 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1849
1850 ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffff0);
1851 ib[idx+2] = upper_32_bits(offset) & 0xff;
1852 }
1853 break;
1854 case PACKET3_SURFACE_SYNC:
1855 if (pkt->count != 3) {
1856 DRM_ERROR("bad SURFACE_SYNC\n");
1857 return -EINVAL;
1858 }
1859 /* 0xffffffff/0x0 is flush all cache flag */
1860 if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
1861 radeon_get_ib_value(p, idx + 2) != 0) {
1862 r = r600_cs_packet_next_reloc(p, &reloc);
1863 if (r) {
1864 DRM_ERROR("bad SURFACE_SYNC\n");
1865 return -EINVAL;
1866 }
1867 ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1868 }
1869 break;
1870 case PACKET3_EVENT_WRITE:
1871 if (pkt->count != 2 && pkt->count != 0) {
1872 DRM_ERROR("bad EVENT_WRITE\n");
1873 return -EINVAL;
1874 }
1875 if (pkt->count) {
1876 uint64_t offset;
1877
1878 r = r600_cs_packet_next_reloc(p, &reloc);
1879 if (r) {
1880 DRM_ERROR("bad EVENT_WRITE\n");
1881 return -EINVAL;
1882 }
1883 offset = reloc->lobj.gpu_offset +
1884 (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
1885 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1886
1887 ib[idx+1] = offset & 0xfffffff8;
1888 ib[idx+2] = upper_32_bits(offset) & 0xff;
1889 }
1890 break;
1891 case PACKET3_EVENT_WRITE_EOP:
1892 {
1893 uint64_t offset;
1894
1895 if (pkt->count != 4) {
1896 DRM_ERROR("bad EVENT_WRITE_EOP\n");
1897 return -EINVAL;
1898 }
1899 r = r600_cs_packet_next_reloc(p, &reloc);
1900 if (r) {
1901 DRM_ERROR("bad EVENT_WRITE\n");
1902 return -EINVAL;
1903 }
1904
1905 offset = reloc->lobj.gpu_offset +
1906 (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
1907 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1908
1909 ib[idx+1] = offset & 0xfffffffc;
1910 ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
1911 break;
1912 }
1913 case PACKET3_SET_CONFIG_REG:
1914 start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
1915 end_reg = 4 * pkt->count + start_reg - 4;
1916 if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
1917 (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
1918 (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
1919 DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
1920 return -EINVAL;
1921 }
1922 for (i = 0; i < pkt->count; i++) {
1923 reg = start_reg + (4 * i);
1924 r = r600_cs_check_reg(p, reg, idx+1+i);
1925 if (r)
1926 return r;
1927 }
1928 break;
1929 case PACKET3_SET_CONTEXT_REG:
1930 start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
1931 end_reg = 4 * pkt->count + start_reg - 4;
1932 if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
1933 (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
1934 (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
1935 DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
1936 return -EINVAL;
1937 }
1938 for (i = 0; i < pkt->count; i++) {
1939 reg = start_reg + (4 * i);
1940 r = r600_cs_check_reg(p, reg, idx+1+i);
1941 if (r)
1942 return r;
1943 }
1944 break;
1945 case PACKET3_SET_RESOURCE:
1946 if (pkt->count % 7) {
1947 DRM_ERROR("bad SET_RESOURCE\n");
1948 return -EINVAL;
1949 }
1950 start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
1951 end_reg = 4 * pkt->count + start_reg - 4;
1952 if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
1953 (start_reg >= PACKET3_SET_RESOURCE_END) ||
1954 (end_reg >= PACKET3_SET_RESOURCE_END)) {
1955 DRM_ERROR("bad SET_RESOURCE\n");
1956 return -EINVAL;
1957 }
1958 for (i = 0; i < (pkt->count / 7); i++) {
1959 struct radeon_bo *texture, *mipmap;
1960 u32 size, offset, base_offset, mip_offset;
1961
1962 switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
1963 case SQ_TEX_VTX_VALID_TEXTURE:
1964 /* tex base */
1965 r = r600_cs_packet_next_reloc(p, &reloc);
1966 if (r) {
1967 DRM_ERROR("bad SET_RESOURCE\n");
1968 return -EINVAL;
1969 }
1970 base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1971 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1972 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1973 ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1974 else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1975 ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1976 }
1977 texture = reloc->robj;
1978 /* tex mip base */
1979 r = r600_cs_packet_next_reloc(p, &reloc);
1980 if (r) {
1981 DRM_ERROR("bad SET_RESOURCE\n");
1982 return -EINVAL;
1983 }
1984 mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1985 mipmap = reloc->robj;
1986 r = r600_check_texture_resource(p, idx+(i*7)+1,
1987 texture, mipmap,
1988 base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
1989 mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
1990 reloc->lobj.tiling_flags);
1991 if (r)
1992 return r;
1993 ib[idx+1+(i*7)+2] += base_offset;
1994 ib[idx+1+(i*7)+3] += mip_offset;
1995 break;
1996 case SQ_TEX_VTX_VALID_BUFFER:
1997 {
1998 uint64_t offset64;
1999 /* vtx base */
2000 r = r600_cs_packet_next_reloc(p, &reloc);
2001 if (r) {
2002 DRM_ERROR("bad SET_RESOURCE\n");
2003 return -EINVAL;
2004 }
2005 offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
2006 size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
2007 if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
2008 /* force size to size of the buffer */
2009 dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
2010 size + offset, radeon_bo_size(reloc->robj));
2011 ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj) - offset;
2012 }
2013
2014 offset64 = reloc->lobj.gpu_offset + offset;
2015 ib[idx+1+(i*8)+0] = offset64;
2016 ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
2017 (upper_32_bits(offset64) & 0xff);
2018 break;
2019 }
2020 case SQ_TEX_VTX_INVALID_TEXTURE:
2021 case SQ_TEX_VTX_INVALID_BUFFER:
2022 default:
2023 DRM_ERROR("bad SET_RESOURCE\n");
2024 return -EINVAL;
2025 }
2026 }
2027 break;
2028 case PACKET3_SET_ALU_CONST:
2029 if (track->sq_config & DX9_CONSTS) {
2030 start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
2031 end_reg = 4 * pkt->count + start_reg - 4;
2032 if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
2033 (start_reg >= PACKET3_SET_ALU_CONST_END) ||
2034 (end_reg >= PACKET3_SET_ALU_CONST_END)) {
2035 DRM_ERROR("bad SET_ALU_CONST\n");
2036 return -EINVAL;
2037 }
2038 }
2039 break;
2040 case PACKET3_SET_BOOL_CONST:
2041 start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
2042 end_reg = 4 * pkt->count + start_reg - 4;
2043 if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
2044 (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
2045 (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
2046 DRM_ERROR("bad SET_BOOL_CONST\n");
2047 return -EINVAL;
2048 }
2049 break;
2050 case PACKET3_SET_LOOP_CONST:
2051 start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
2052 end_reg = 4 * pkt->count + start_reg - 4;
2053 if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
2054 (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
2055 (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
2056 DRM_ERROR("bad SET_LOOP_CONST\n");
2057 return -EINVAL;
2058 }
2059 break;
2060 case PACKET3_SET_CTL_CONST:
2061 start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
2062 end_reg = 4 * pkt->count + start_reg - 4;
2063 if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
2064 (start_reg >= PACKET3_SET_CTL_CONST_END) ||
2065 (end_reg >= PACKET3_SET_CTL_CONST_END)) {
2066 DRM_ERROR("bad SET_CTL_CONST\n");
2067 return -EINVAL;
2068 }
2069 break;
2070 case PACKET3_SET_SAMPLER:
2071 if (pkt->count % 3) {
2072 DRM_ERROR("bad SET_SAMPLER\n");
2073 return -EINVAL;
2074 }
2075 start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
2076 end_reg = 4 * pkt->count + start_reg - 4;
2077 if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
2078 (start_reg >= PACKET3_SET_SAMPLER_END) ||
2079 (end_reg >= PACKET3_SET_SAMPLER_END)) {
2080 DRM_ERROR("bad SET_SAMPLER\n");
2081 return -EINVAL;
2082 }
2083 break;
2084 case PACKET3_STRMOUT_BASE_UPDATE:
2085 if (p->family < CHIP_RV770) {
2086 DRM_ERROR("STRMOUT_BASE_UPDATE only supported on 7xx\n");
2087 return -EINVAL;
2088 }
2089 if (pkt->count != 1) {
2090 DRM_ERROR("bad STRMOUT_BASE_UPDATE packet count\n");
2091 return -EINVAL;
2092 }
2093 if (idx_value > 3) {
2094 DRM_ERROR("bad STRMOUT_BASE_UPDATE index\n");
2095 return -EINVAL;
2096 }
2097 {
2098 u64 offset;
2099
2100 r = r600_cs_packet_next_reloc(p, &reloc);
2101 if (r) {
2102 DRM_ERROR("bad STRMOUT_BASE_UPDATE reloc\n");
2103 return -EINVAL;
2104 }
2105
2106 if (reloc->robj != track->vgt_strmout_bo[idx_value]) {
2107 DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo does not match\n");
2108 return -EINVAL;
2109 }
2110
2111 offset = radeon_get_ib_value(p, idx+1) << 8;
2112 if (offset != track->vgt_strmout_bo_offset[idx_value]) {
2113 DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo offset does not match: 0x%llx, 0x%x\n",
2114 offset, track->vgt_strmout_bo_offset[idx_value]);
2115 return -EINVAL;
2116 }
2117
2118 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2119 DRM_ERROR("bad STRMOUT_BASE_UPDATE bo too small: 0x%llx, 0x%lx\n",
2120 offset + 4, radeon_bo_size(reloc->robj));
2121 return -EINVAL;
2122 }
2123 ib[idx+1] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
2124 }
2125 break;
2126 case PACKET3_SURFACE_BASE_UPDATE:
2127 if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
2128 DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
2129 return -EINVAL;
2130 }
2131 if (pkt->count) {
2132 DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
2133 return -EINVAL;
2134 }
2135 break;
2136 case PACKET3_STRMOUT_BUFFER_UPDATE:
2137 if (pkt->count != 4) {
2138 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
2139 return -EINVAL;
2140 }
2141 /* Updating memory at DST_ADDRESS. */
2142 if (idx_value & 0x1) {
2143 u64 offset;
2144 r = r600_cs_packet_next_reloc(p, &reloc);
2145 if (r) {
2146 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
2147 return -EINVAL;
2148 }
2149 offset = radeon_get_ib_value(p, idx+1);
2150 offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2151 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2152 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
2153 offset + 4, radeon_bo_size(reloc->robj));
2154 return -EINVAL;
2155 }
2156 offset += reloc->lobj.gpu_offset;
2157 ib[idx+1] = offset;
2158 ib[idx+2] = upper_32_bits(offset) & 0xff;
2159 }
2160 /* Reading data from SRC_ADDRESS. */
2161 if (((idx_value >> 1) & 0x3) == 2) {
2162 u64 offset;
2163 r = r600_cs_packet_next_reloc(p, &reloc);
2164 if (r) {
2165 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
2166 return -EINVAL;
2167 }
2168 offset = radeon_get_ib_value(p, idx+3);
2169 offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2170 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2171 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
2172 offset + 4, radeon_bo_size(reloc->robj));
2173 return -EINVAL;
2174 }
2175 offset += reloc->lobj.gpu_offset;
2176 ib[idx+3] = offset;
2177 ib[idx+4] = upper_32_bits(offset) & 0xff;
2178 }
2179 break;
2180 case PACKET3_COPY_DW:
2181 if (pkt->count != 4) {
2182 DRM_ERROR("bad COPY_DW (invalid count)\n");
2183 return -EINVAL;
2184 }
2185 if (idx_value & 0x1) {
2186 u64 offset;
2187 /* SRC is memory. */
2188 r = r600_cs_packet_next_reloc(p, &reloc);
2189 if (r) {
2190 DRM_ERROR("bad COPY_DW (missing src reloc)\n");
2191 return -EINVAL;
2192 }
2193 offset = radeon_get_ib_value(p, idx+1);
2194 offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2195 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2196 DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
2197 offset + 4, radeon_bo_size(reloc->robj));
2198 return -EINVAL;
2199 }
2200 offset += reloc->lobj.gpu_offset;
2201 ib[idx+1] = offset;
2202 ib[idx+2] = upper_32_bits(offset) & 0xff;
2203 } else {
2204 /* SRC is a reg. */
2205 reg = radeon_get_ib_value(p, idx+1) << 2;
2206 if (!r600_is_safe_reg(p, reg, idx+1))
2207 return -EINVAL;
2208 }
2209 if (idx_value & 0x2) {
2210 u64 offset;
2211 /* DST is memory. */
2212 r = r600_cs_packet_next_reloc(p, &reloc);
2213 if (r) {
2214 DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
2215 return -EINVAL;
2216 }
2217 offset = radeon_get_ib_value(p, idx+3);
2218 offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2219 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2220 DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
2221 offset + 4, radeon_bo_size(reloc->robj));
2222 return -EINVAL;
2223 }
2224 offset += reloc->lobj.gpu_offset;
2225 ib[idx+3] = offset;
2226 ib[idx+4] = upper_32_bits(offset) & 0xff;
2227 } else {
2228 /* DST is a reg. */
2229 reg = radeon_get_ib_value(p, idx+3) << 2;
2230 if (!r600_is_safe_reg(p, reg, idx+3))
2231 return -EINVAL;
2232 }
2233 break;
2234 case PACKET3_NOP:
2235 break;
2236 default:
2237 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2238 return -EINVAL;
2239 }
2240 return 0;
2241}
2242
2243int r600_cs_parse(struct radeon_cs_parser *p)
2244{
2245 struct radeon_cs_packet pkt;
2246 struct r600_cs_track *track;
2247 int r;
2248
2249 if (p->track == NULL) {
2250 /* initialize tracker, we are in kms */
2251 track = kzalloc(sizeof(*track), GFP_KERNEL);
2252 if (track == NULL)
2253 return -ENOMEM;
2254 r600_cs_track_init(track);
2255 if (p->rdev->family < CHIP_RV770) {
2256 track->npipes = p->rdev->config.r600.tiling_npipes;
2257 track->nbanks = p->rdev->config.r600.tiling_nbanks;
2258 track->group_size = p->rdev->config.r600.tiling_group_size;
2259 } else if (p->rdev->family <= CHIP_RV740) {
2260 track->npipes = p->rdev->config.rv770.tiling_npipes;
2261 track->nbanks = p->rdev->config.rv770.tiling_nbanks;
2262 track->group_size = p->rdev->config.rv770.tiling_group_size;
2263 }
2264 p->track = track;
2265 }
2266 do {
2267 r = r600_cs_packet_parse(p, &pkt, p->idx);
2268 if (r) {
2269 kfree(p->track);
2270 p->track = NULL;
2271 return r;
2272 }
2273 p->idx += pkt.count + 2;
2274 switch (pkt.type) {
2275 case PACKET_TYPE0:
2276 r = r600_cs_parse_packet0(p, &pkt);
2277 break;
2278 case PACKET_TYPE2:
2279 break;
2280 case PACKET_TYPE3:
2281 r = r600_packet3_check(p, &pkt);
2282 break;
2283 default:
2284 DRM_ERROR("Unknown packet type %d !\n", pkt.type);
2285 kfree(p->track);
2286 p->track = NULL;
2287 return -EINVAL;
2288 }
2289 if (r) {
2290 kfree(p->track);
2291 p->track = NULL;
2292 return r;
2293 }
2294 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2295#if 0
2296 for (r = 0; r < p->ib.length_dw; r++) {
2297 printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]);
2298 mdelay(1);
2299 }
2300#endif
2301 kfree(p->track);
2302 p->track = NULL;
2303 return 0;
2304}
2305
2306static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
2307{
2308 if (p->chunk_relocs_idx == -1) {
2309 return 0;
2310 }
2311 p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
2312 if (p->relocs == NULL) {
2313 return -ENOMEM;
2314 }
2315 return 0;
2316}
2317
2318/**
2319 * cs_parser_fini() - clean parser states
2320 * @parser: parser structure holding parsing context.
2321 * @error: error number
2322 *
2323 * If error is set than unvalidate buffer, otherwise just free memory
2324 * used by parsing context.
2325 **/
2326static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
2327{
2328 unsigned i;
2329
2330 kfree(parser->relocs);
2331 for (i = 0; i < parser->nchunks; i++) {
2332 kfree(parser->chunks[i].kdata);
2333 kfree(parser->chunks[i].kpage[0]);
2334 kfree(parser->chunks[i].kpage[1]);
2335 }
2336 kfree(parser->chunks);
2337 kfree(parser->chunks_array);
2338}
2339
2340int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
2341 unsigned family, u32 *ib, int *l)
2342{
2343 struct radeon_cs_parser parser;
2344 struct radeon_cs_chunk *ib_chunk;
2345 struct r600_cs_track *track;
2346 int r;
2347
2348 /* initialize tracker */
2349 track = kzalloc(sizeof(*track), GFP_KERNEL);
2350 if (track == NULL)
2351 return -ENOMEM;
2352 r600_cs_track_init(track);
2353 r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
2354 /* initialize parser */
2355 memset(&parser, 0, sizeof(struct radeon_cs_parser));
2356 parser.filp = filp;
2357 parser.dev = &dev->pdev->dev;
2358 parser.rdev = NULL;
2359 parser.family = family;
2360 parser.track = track;
2361 parser.ib.ptr = ib;
2362 r = radeon_cs_parser_init(&parser, data);
2363 if (r) {
2364 DRM_ERROR("Failed to initialize parser !\n");
2365 r600_cs_parser_fini(&parser, r);
2366 return r;
2367 }
2368 r = r600_cs_parser_relocs_legacy(&parser);
2369 if (r) {
2370 DRM_ERROR("Failed to parse relocation !\n");
2371 r600_cs_parser_fini(&parser, r);
2372 return r;
2373 }
2374 /* Copy the packet into the IB, the parser will read from the
2375 * input memory (cached) and write to the IB (which can be
2376 * uncached). */
2377 ib_chunk = &parser.chunks[parser.chunk_ib_idx];
2378 parser.ib.length_dw = ib_chunk->length_dw;
2379 *l = parser.ib.length_dw;
2380 r = r600_cs_parse(&parser);
2381 if (r) {
2382 DRM_ERROR("Invalid command stream !\n");
2383 r600_cs_parser_fini(&parser, r);
2384 return r;
2385 }
2386 r = radeon_cs_finish_pages(&parser);
2387 if (r) {
2388 DRM_ERROR("Invalid command stream !\n");
2389 r600_cs_parser_fini(&parser, r);
2390 return r;
2391 }
2392 r600_cs_parser_fini(&parser, r);
2393 return r;
2394}
2395
2396void r600_cs_legacy_init(void)
2397{
2398 r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
2399}