Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 | // SPDX-License-Identifier: GPL-2.0-only /* * Copyright (C) 2022 Oracle and/or its affiliates. * * Based on: * svm_int_ctl_test * * Copyright (C) 2021, Red Hat, Inc. * */ #include <stdatomic.h> #include <stdio.h> #include <unistd.h> #include "apic.h" #include "kvm_util.h" #include "processor.h" #include "svm_util.h" #include "test_util.h" #define INT_NR 0x20 static_assert(ATOMIC_INT_LOCK_FREE == 2, "atomic int is not lockless"); static unsigned int bp_fired; static void guest_bp_handler(struct ex_regs *regs) { bp_fired++; } static unsigned int int_fired; static void l2_guest_code_int(void); static void guest_int_handler(struct ex_regs *regs) { int_fired++; GUEST_ASSERT_EQ(regs->rip, (unsigned long)l2_guest_code_int); } static void l2_guest_code_int(void) { GUEST_ASSERT_EQ(int_fired, 1); /* * Same as the vmmcall() function, but with a ud2 sneaked after the * vmmcall. The caller injects an exception with the return address * increased by 2, so the "pop rbp" must be after the ud2 and we cannot * use vmmcall() directly. */ __asm__ __volatile__("push %%rbp; vmmcall; ud2; pop %%rbp" : : "a"(0xdeadbeef), "c"(0xbeefdead) : "rbx", "rdx", "rsi", "rdi", "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"); GUEST_ASSERT_EQ(bp_fired, 1); hlt(); } static atomic_int nmi_stage; #define nmi_stage_get() atomic_load_explicit(&nmi_stage, memory_order_acquire) #define nmi_stage_inc() atomic_fetch_add_explicit(&nmi_stage, 1, memory_order_acq_rel) static void guest_nmi_handler(struct ex_regs *regs) { nmi_stage_inc(); if (nmi_stage_get() == 1) { vmmcall(); GUEST_FAIL("Unexpected resume after VMMCALL"); } else { GUEST_ASSERT_EQ(nmi_stage_get(), 3); GUEST_DONE(); } } static void l2_guest_code_nmi(void) { ud2(); } static void l1_guest_code(struct svm_test_data *svm, uint64_t is_nmi, uint64_t idt_alt) { #define L2_GUEST_STACK_SIZE 64 unsigned long l2_guest_stack[L2_GUEST_STACK_SIZE]; struct vmcb *vmcb = svm->vmcb; if (is_nmi) x2apic_enable(); /* Prepare for L2 execution. */ generic_svm_setup(svm, is_nmi ? l2_guest_code_nmi : l2_guest_code_int, &l2_guest_stack[L2_GUEST_STACK_SIZE]); vmcb->control.intercept_exceptions |= BIT(PF_VECTOR) | BIT(UD_VECTOR); vmcb->control.intercept |= BIT(INTERCEPT_NMI) | BIT(INTERCEPT_HLT); if (is_nmi) { vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI; } else { vmcb->control.event_inj = INT_NR | SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_SOFT; /* The return address pushed on stack */ vmcb->control.next_rip = vmcb->save.rip; } run_guest(vmcb, svm->vmcb_gpa); __GUEST_ASSERT(vmcb->control.exit_code == SVM_EXIT_VMMCALL, "Expected VMMCAL #VMEXIT, got '0x%x', info1 = '0x%lx, info2 = '0x%lx'", vmcb->control.exit_code, vmcb->control.exit_info_1, vmcb->control.exit_info_2); if (is_nmi) { clgi(); x2apic_write_reg(APIC_ICR, APIC_DEST_SELF | APIC_INT_ASSERT | APIC_DM_NMI); GUEST_ASSERT_EQ(nmi_stage_get(), 1); nmi_stage_inc(); stgi(); /* self-NMI happens here */ while (true) cpu_relax(); } /* Skip over VMMCALL */ vmcb->save.rip += 3; /* Switch to alternate IDT to cause intervening NPF again */ vmcb->save.idtr.base = idt_alt; vmcb->control.clean = 0; /* &= ~BIT(VMCB_DT) would be enough */ vmcb->control.event_inj = BP_VECTOR | SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_EXEPT; /* The return address pushed on stack, skip over UD2 */ vmcb->control.next_rip = vmcb->save.rip + 2; run_guest(vmcb, svm->vmcb_gpa); __GUEST_ASSERT(vmcb->control.exit_code == SVM_EXIT_HLT, "Expected HLT #VMEXIT, got '0x%x', info1 = '0x%lx, info2 = '0x%lx'", vmcb->control.exit_code, vmcb->control.exit_info_1, vmcb->control.exit_info_2); GUEST_DONE(); } static void run_test(bool is_nmi) { struct kvm_vcpu *vcpu; struct kvm_vm *vm; vm_vaddr_t svm_gva; vm_vaddr_t idt_alt_vm; struct kvm_guest_debug debug; pr_info("Running %s test\n", is_nmi ? "NMI" : "soft int"); vm = vm_create_with_one_vcpu(&vcpu, l1_guest_code); vm_init_descriptor_tables(vm); vcpu_init_descriptor_tables(vcpu); vm_install_exception_handler(vm, NMI_VECTOR, guest_nmi_handler); vm_install_exception_handler(vm, BP_VECTOR, guest_bp_handler); vm_install_exception_handler(vm, INT_NR, guest_int_handler); vcpu_alloc_svm(vm, &svm_gva); if (!is_nmi) { void *idt, *idt_alt; idt_alt_vm = vm_vaddr_alloc_page(vm); idt_alt = addr_gva2hva(vm, idt_alt_vm); idt = addr_gva2hva(vm, vm->idt); memcpy(idt_alt, idt, getpagesize()); } else { idt_alt_vm = 0; } vcpu_args_set(vcpu, 3, svm_gva, (uint64_t)is_nmi, (uint64_t)idt_alt_vm); memset(&debug, 0, sizeof(debug)); vcpu_guest_debug_set(vcpu, &debug); struct ucall uc; alarm(2); vcpu_run(vcpu); alarm(0); TEST_ASSERT_KVM_EXIT_REASON(vcpu, KVM_EXIT_IO); switch (get_ucall(vcpu, &uc)) { case UCALL_ABORT: REPORT_GUEST_ASSERT(uc); break; /* NOT REACHED */ case UCALL_DONE: goto done; default: TEST_FAIL("Unknown ucall 0x%lx.", uc.cmd); } done: kvm_vm_free(vm); } int main(int argc, char *argv[]) { TEST_REQUIRE(kvm_cpu_has(X86_FEATURE_SVM)); TEST_ASSERT(kvm_cpu_has(X86_FEATURE_NRIPS), "KVM with nSVM is supposed to unconditionally advertise nRIP Save"); atomic_init(&nmi_stage, 0); run_test(false); run_test(true); return 0; } |