Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 | // SPDX-License-Identifier: GPL-2.0-only /* * Copyright (c) 2014-2023, NVIDIA CORPORATION. All rights reserved. */ #include <linux/acpi.h> #include <linux/export.h> #include <linux/io.h> #include <linux/kernel.h> #include <linux/mod_devicetable.h> #include <linux/of.h> #include <linux/of_address.h> #include <soc/tegra/common.h> #include <soc/tegra/fuse.h> #include "fuse.h" #define FUSE_SKU_INFO 0x10 #define ERD_ERR_CONFIG 0x120c #define ERD_MASK_INBAND_ERR 0x1 #define PMC_STRAPPING_OPT_A_RAM_CODE_SHIFT 4 #define PMC_STRAPPING_OPT_A_RAM_CODE_MASK_LONG \ (0xf << PMC_STRAPPING_OPT_A_RAM_CODE_SHIFT) #define PMC_STRAPPING_OPT_A_RAM_CODE_MASK_SHORT \ (0x3 << PMC_STRAPPING_OPT_A_RAM_CODE_SHIFT) static void __iomem *apbmisc_base; static bool long_ram_code; static u32 strapping; static u32 chipid; u32 tegra_read_chipid(void) { WARN(!chipid, "Tegra APB MISC not yet available\n"); return chipid; } u8 tegra_get_chip_id(void) { return (tegra_read_chipid() >> 8) & 0xff; } u8 tegra_get_major_rev(void) { return (tegra_read_chipid() >> 4) & 0xf; } u8 tegra_get_minor_rev(void) { return (tegra_read_chipid() >> 16) & 0xf; } u8 tegra_get_platform(void) { return (tegra_read_chipid() >> 20) & 0xf; } bool tegra_is_silicon(void) { switch (tegra_get_chip_id()) { case TEGRA194: case TEGRA234: case TEGRA241: case TEGRA264: if (tegra_get_platform() == 0) return true; return false; } /* * Chips prior to Tegra194 have a different way of determining whether * they are silicon or not. Since we never supported simulation on the * older Tegra chips, don't bother extracting the information and just * report that we're running on silicon. */ return true; } u32 tegra_read_straps(void) { WARN(!chipid, "Tegra ABP MISC not yet available\n"); return strapping; } u32 tegra_read_ram_code(void) { u32 straps = tegra_read_straps(); if (long_ram_code) straps &= PMC_STRAPPING_OPT_A_RAM_CODE_MASK_LONG; else straps &= PMC_STRAPPING_OPT_A_RAM_CODE_MASK_SHORT; return straps >> PMC_STRAPPING_OPT_A_RAM_CODE_SHIFT; } EXPORT_SYMBOL_GPL(tegra_read_ram_code); /* * The function sets ERD(Error Response Disable) bit. * This allows to mask inband errors and always send an * OKAY response from CBB to the master which caused error. */ int tegra194_miscreg_mask_serror(void) { if (!apbmisc_base) return -EPROBE_DEFER; if (!of_machine_is_compatible("nvidia,tegra194")) { WARN(1, "Only supported for Tegra194 devices!\n"); return -EOPNOTSUPP; } writel_relaxed(ERD_MASK_INBAND_ERR, apbmisc_base + ERD_ERR_CONFIG); return 0; } EXPORT_SYMBOL(tegra194_miscreg_mask_serror); static const struct of_device_id apbmisc_match[] __initconst = { { .compatible = "nvidia,tegra20-apbmisc", }, { .compatible = "nvidia,tegra186-misc", }, { .compatible = "nvidia,tegra194-misc", }, { .compatible = "nvidia,tegra234-misc", }, {}, }; void __init tegra_init_revision(void) { u8 chip_id, minor_rev; chip_id = tegra_get_chip_id(); minor_rev = tegra_get_minor_rev(); switch (minor_rev) { case 1: tegra_sku_info.revision = TEGRA_REVISION_A01; break; case 2: tegra_sku_info.revision = TEGRA_REVISION_A02; break; case 3: if (chip_id == TEGRA20 && (tegra_fuse_read_spare(18) || tegra_fuse_read_spare(19))) tegra_sku_info.revision = TEGRA_REVISION_A03p; else tegra_sku_info.revision = TEGRA_REVISION_A03; break; case 4: tegra_sku_info.revision = TEGRA_REVISION_A04; break; default: tegra_sku_info.revision = TEGRA_REVISION_UNKNOWN; } tegra_sku_info.sku_id = tegra_fuse_read_early(FUSE_SKU_INFO); tegra_sku_info.platform = tegra_get_platform(); } static void tegra_init_apbmisc_resources(struct resource *apbmisc, struct resource *straps) { void __iomem *strapping_base; apbmisc_base = ioremap(apbmisc->start, resource_size(apbmisc)); if (apbmisc_base) chipid = readl_relaxed(apbmisc_base + 4); else pr_err("failed to map APBMISC registers\n"); strapping_base = ioremap(straps->start, resource_size(straps)); if (strapping_base) { strapping = readl_relaxed(strapping_base); iounmap(strapping_base); } else { pr_err("failed to map strapping options registers\n"); } } /** * tegra_init_apbmisc - Initializes Tegra APBMISC and Strapping registers. * * This is called during early init as some of the old 32-bit ARM code needs * information from the APBMISC registers very early during boot. */ void __init tegra_init_apbmisc(void) { struct resource apbmisc, straps; struct device_node *np; np = of_find_matching_node(NULL, apbmisc_match); if (!np) { /* * Fall back to legacy initialization for 32-bit ARM only. All * 64-bit ARM device tree files for Tegra are required to have * an APBMISC node. * * This is for backwards-compatibility with old device trees * that didn't contain an APBMISC node. */ if (IS_ENABLED(CONFIG_ARM) && soc_is_tegra()) { /* APBMISC registers (chip revision, ...) */ apbmisc.start = 0x70000800; apbmisc.end = 0x70000863; apbmisc.flags = IORESOURCE_MEM; /* strapping options */ if (of_machine_is_compatible("nvidia,tegra124")) { straps.start = 0x7000e864; straps.end = 0x7000e867; } else { straps.start = 0x70000008; straps.end = 0x7000000b; } straps.flags = IORESOURCE_MEM; pr_warn("Using APBMISC region %pR\n", &apbmisc); pr_warn("Using strapping options registers %pR\n", &straps); } else { /* * At this point we're not running on Tegra, so play * nice with multi-platform kernels. */ return; } } else { /* * Extract information from the device tree if we've found a * matching node. */ if (of_address_to_resource(np, 0, &apbmisc) < 0) { pr_err("failed to get APBMISC registers\n"); goto put; } if (of_address_to_resource(np, 1, &straps) < 0) { pr_err("failed to get strapping options registers\n"); goto put; } } tegra_init_apbmisc_resources(&apbmisc, &straps); long_ram_code = of_property_read_bool(np, "nvidia,long-ram-code"); put: of_node_put(np); } #ifdef CONFIG_ACPI static const struct acpi_device_id apbmisc_acpi_match[] = { { "NVDA2010" }, { /* sentinel */ } }; void tegra_acpi_init_apbmisc(void) { struct resource *resources[2] = { NULL }; struct resource_entry *rentry; struct acpi_device *adev = NULL; struct list_head resource_list; int rcount = 0; int ret; adev = acpi_dev_get_first_match_dev(apbmisc_acpi_match[0].id, NULL, -1); if (!adev) return; INIT_LIST_HEAD(&resource_list); ret = acpi_dev_get_memory_resources(adev, &resource_list); if (ret < 0) { pr_err("failed to get APBMISC memory resources"); goto out_put_acpi_dev; } /* * Get required memory resources. * * resources[0]: apbmisc. * resources[1]: straps. */ resource_list_for_each_entry(rentry, &resource_list) { if (rcount >= ARRAY_SIZE(resources)) break; resources[rcount++] = rentry->res; } if (!resources[0]) { pr_err("failed to get APBMISC registers\n"); goto out_free_resource_list; } if (!resources[1]) { pr_err("failed to get strapping options registers\n"); goto out_free_resource_list; } tegra_init_apbmisc_resources(resources[0], resources[1]); out_free_resource_list: acpi_dev_free_resource_list(&resource_list); out_put_acpi_dev: acpi_dev_put(adev); } #else void tegra_acpi_init_apbmisc(void) { } #endif |