Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 | // SPDX-License-Identifier: GPL-2.0 /* * Copyright (C) 2016-2018 Broadcom */ #include <linux/clk.h> #include <linux/delay.h> #include <linux/io.h> #include <linux/module.h> #include <linux/mfd/syscon.h> #include <linux/of.h> #include <linux/phy/phy.h> #include <linux/platform_device.h> #include <linux/regmap.h> /* we have up to 8 PAXB based RC. The 9th one is always PAXC */ #define SR_NR_PCIE_PHYS 9 #define SR_PAXC_PHY_IDX (SR_NR_PCIE_PHYS - 1) #define PCIE_PIPEMUX_CFG_OFFSET 0x10c #define PCIE_PIPEMUX_SELECT_STRAP 0xf #define CDRU_STRAP_DATA_LSW_OFFSET 0x5c #define PCIE_PIPEMUX_SHIFT 19 #define PCIE_PIPEMUX_MASK 0xf #define MHB_MEM_PW_PAXC_OFFSET 0x1c0 #define MHB_PWR_ARR_POWERON 0x8 #define MHB_PWR_ARR_POWEROK 0x4 #define MHB_PWR_POWERON 0x2 #define MHB_PWR_POWEROK 0x1 #define MHB_PWR_STATUS_MASK (MHB_PWR_ARR_POWERON | \ MHB_PWR_ARR_POWEROK | \ MHB_PWR_POWERON | \ MHB_PWR_POWEROK) struct sr_pcie_phy_core; /** * struct sr_pcie_phy - Stingray PCIe PHY * * @core: pointer to the Stingray PCIe PHY core control * @index: PHY index * @phy: pointer to the kernel PHY device */ struct sr_pcie_phy { struct sr_pcie_phy_core *core; unsigned int index; struct phy *phy; }; /** * struct sr_pcie_phy_core - Stingray PCIe PHY core control * * @dev: pointer to device * @base: base register of PCIe SS * @cdru: regmap to the CDRU device * @mhb: regmap to the MHB device * @pipemux: pipemuex strap * @phys: array of PCIe PHYs */ struct sr_pcie_phy_core { struct device *dev; void __iomem *base; struct regmap *cdru; struct regmap *mhb; u32 pipemux; struct sr_pcie_phy phys[SR_NR_PCIE_PHYS]; }; /* * PCIe PIPEMUX lookup table * * Each array index represents a PIPEMUX strap setting * The array element represents a bitmap where a set bit means the PCIe * core and associated serdes has been enabled as RC and is available for use */ static const u8 pipemux_table[] = { /* PIPEMUX = 0, EP 1x16 */ 0x00, /* PIPEMUX = 1, EP 1x8 + RC 1x8, core 7 */ 0x80, /* PIPEMUX = 2, EP 4x4 */ 0x00, /* PIPEMUX = 3, RC 2x8, cores 0, 7 */ 0x81, /* PIPEMUX = 4, RC 4x4, cores 0, 1, 6, 7 */ 0xc3, /* PIPEMUX = 5, RC 8x2, all 8 cores */ 0xff, /* PIPEMUX = 6, RC 3x4 + 2x2, cores 0, 2, 3, 6, 7 */ 0xcd, /* PIPEMUX = 7, RC 1x4 + 6x2, cores 0, 2, 3, 4, 5, 6, 7 */ 0xfd, /* PIPEMUX = 8, EP 1x8 + RC 4x2, cores 4, 5, 6, 7 */ 0xf0, /* PIPEMUX = 9, EP 1x8 + RC 2x4, cores 6, 7 */ 0xc0, /* PIPEMUX = 10, EP 2x4 + RC 2x4, cores 1, 6 */ 0x42, /* PIPEMUX = 11, EP 2x4 + RC 4x2, cores 2, 3, 4, 5 */ 0x3c, /* PIPEMUX = 12, EP 1x4 + RC 6x2, cores 2, 3, 4, 5, 6, 7 */ 0xfc, /* PIPEMUX = 13, RC 2x4 + RC 1x4 + 2x2, cores 2, 3, 6 */ 0x4c, }; /* * Return true if the strap setting is valid */ static bool pipemux_strap_is_valid(u32 pipemux) { return !!(pipemux < ARRAY_SIZE(pipemux_table)); } /* * Read the PCIe PIPEMUX from strap */ static u32 pipemux_strap_read(struct sr_pcie_phy_core *core) { u32 pipemux; /* * Read PIPEMUX configuration register to determine the pipemux setting * * In the case when the value indicates using HW strap, fall back to * use HW strap */ pipemux = readl(core->base + PCIE_PIPEMUX_CFG_OFFSET); pipemux &= PCIE_PIPEMUX_MASK; if (pipemux == PCIE_PIPEMUX_SELECT_STRAP) { regmap_read(core->cdru, CDRU_STRAP_DATA_LSW_OFFSET, &pipemux); pipemux >>= PCIE_PIPEMUX_SHIFT; pipemux &= PCIE_PIPEMUX_MASK; } return pipemux; } /* * Given a PIPEMUX strap and PCIe core index, this function returns true if the * PCIe core needs to be enabled */ static bool pcie_core_is_for_rc(struct sr_pcie_phy *phy) { struct sr_pcie_phy_core *core = phy->core; unsigned int core_idx = phy->index; return !!((pipemux_table[core->pipemux] >> core_idx) & 0x1); } static int sr_pcie_phy_init(struct phy *p) { struct sr_pcie_phy *phy = phy_get_drvdata(p); /* * Check whether this PHY is for root complex or not. If yes, return * zero so the host driver can proceed to enumeration. If not, return * an error and that will force the host driver to bail out */ if (pcie_core_is_for_rc(phy)) return 0; return -ENODEV; } static int sr_paxc_phy_init(struct phy *p) { struct sr_pcie_phy *phy = phy_get_drvdata(p); struct sr_pcie_phy_core *core = phy->core; unsigned int core_idx = phy->index; u32 val; if (core_idx != SR_PAXC_PHY_IDX) return -EINVAL; regmap_read(core->mhb, MHB_MEM_PW_PAXC_OFFSET, &val); if ((val & MHB_PWR_STATUS_MASK) != MHB_PWR_STATUS_MASK) { dev_err(core->dev, "PAXC is not powered up\n"); return -ENODEV; } return 0; } static const struct phy_ops sr_pcie_phy_ops = { .init = sr_pcie_phy_init, .owner = THIS_MODULE, }; static const struct phy_ops sr_paxc_phy_ops = { .init = sr_paxc_phy_init, .owner = THIS_MODULE, }; static struct phy *sr_pcie_phy_xlate(struct device *dev, const struct of_phandle_args *args) { struct sr_pcie_phy_core *core; int phy_idx; core = dev_get_drvdata(dev); if (!core) return ERR_PTR(-EINVAL); phy_idx = args->args[0]; if (WARN_ON(phy_idx >= SR_NR_PCIE_PHYS)) return ERR_PTR(-ENODEV); return core->phys[phy_idx].phy; } static int sr_pcie_phy_probe(struct platform_device *pdev) { struct device *dev = &pdev->dev; struct device_node *node = dev->of_node; struct sr_pcie_phy_core *core; struct phy_provider *provider; unsigned int phy_idx = 0; core = devm_kzalloc(dev, sizeof(*core), GFP_KERNEL); if (!core) return -ENOMEM; core->dev = dev; core->base = devm_platform_ioremap_resource(pdev, 0); if (IS_ERR(core->base)) return PTR_ERR(core->base); core->cdru = syscon_regmap_lookup_by_phandle(node, "brcm,sr-cdru"); if (IS_ERR(core->cdru)) { dev_err(core->dev, "unable to find CDRU device\n"); return PTR_ERR(core->cdru); } core->mhb = syscon_regmap_lookup_by_phandle(node, "brcm,sr-mhb"); if (IS_ERR(core->mhb)) { dev_err(core->dev, "unable to find MHB device\n"); return PTR_ERR(core->mhb); } /* read the PCIe PIPEMUX strap setting */ core->pipemux = pipemux_strap_read(core); if (!pipemux_strap_is_valid(core->pipemux)) { dev_err(core->dev, "invalid PCIe PIPEMUX strap %u\n", core->pipemux); return -EIO; } for (phy_idx = 0; phy_idx < SR_NR_PCIE_PHYS; phy_idx++) { struct sr_pcie_phy *p = &core->phys[phy_idx]; const struct phy_ops *ops; if (phy_idx == SR_PAXC_PHY_IDX) ops = &sr_paxc_phy_ops; else ops = &sr_pcie_phy_ops; p->phy = devm_phy_create(dev, NULL, ops); if (IS_ERR(p->phy)) { dev_err(dev, "failed to create PCIe PHY\n"); return PTR_ERR(p->phy); } p->core = core; p->index = phy_idx; phy_set_drvdata(p->phy, p); } dev_set_drvdata(dev, core); provider = devm_of_phy_provider_register(dev, sr_pcie_phy_xlate); if (IS_ERR(provider)) { dev_err(dev, "failed to register PHY provider\n"); return PTR_ERR(provider); } dev_info(dev, "Stingray PCIe PHY driver initialized\n"); return 0; } static const struct of_device_id sr_pcie_phy_match_table[] = { { .compatible = "brcm,sr-pcie-phy" }, { } }; MODULE_DEVICE_TABLE(of, sr_pcie_phy_match_table); static struct platform_driver sr_pcie_phy_driver = { .driver = { .name = "sr-pcie-phy", .of_match_table = sr_pcie_phy_match_table, }, .probe = sr_pcie_phy_probe, }; module_platform_driver(sr_pcie_phy_driver); MODULE_AUTHOR("Ray Jui <ray.jui@broadcom.com>"); MODULE_DESCRIPTION("Broadcom Stingray PCIe PHY driver"); MODULE_LICENSE("GPL v2"); |