Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 | // SPDX-License-Identifier: GPL-2.0 #include <linux/bitfield.h> #include <linux/of.h> #include <linux/firmware.h> #include <linux/crc-itu-t.h> #include <linux/nvmem-consumer.h> #include <asm/unaligned.h> #include "aquantia.h" #define UP_RESET_SLEEP 100 /* addresses of memory segments in the phy */ #define DRAM_BASE_ADDR 0x3FFE0000 #define IRAM_BASE_ADDR 0x40000000 /* firmware image format constants */ #define VERSION_STRING_SIZE 0x40 #define VERSION_STRING_OFFSET 0x0200 /* primary offset is written at an offset from the start of the fw blob */ #define PRIMARY_OFFSET_OFFSET 0x8 /* primary offset needs to be then added to a base offset */ #define PRIMARY_OFFSET_SHIFT 12 #define PRIMARY_OFFSET(x) ((x) << PRIMARY_OFFSET_SHIFT) #define HEADER_OFFSET 0x300 struct aqr_fw_header { u32 padding; u8 iram_offset[3]; u8 iram_size[3]; u8 dram_offset[3]; u8 dram_size[3]; } __packed; enum aqr_fw_src { AQR_FW_SRC_NVMEM = 0, AQR_FW_SRC_FS, }; static const char * const aqr_fw_src_string[] = { [AQR_FW_SRC_NVMEM] = "NVMEM", [AQR_FW_SRC_FS] = "FS", }; /* AQR firmware doesn't have fixed offsets for iram and dram section * but instead provide an header with the offset to use on reading * and parsing the firmware. * * AQR firmware can't be trusted and each offset is validated to be * not negative and be in the size of the firmware itself. */ static bool aqr_fw_validate_get(size_t size, size_t offset, size_t get_size) { return offset + get_size <= size; } static int aqr_fw_get_be16(const u8 *data, size_t offset, size_t size, u16 *value) { if (!aqr_fw_validate_get(size, offset, sizeof(u16))) return -EINVAL; *value = get_unaligned_be16(data + offset); return 0; } static int aqr_fw_get_le16(const u8 *data, size_t offset, size_t size, u16 *value) { if (!aqr_fw_validate_get(size, offset, sizeof(u16))) return -EINVAL; *value = get_unaligned_le16(data + offset); return 0; } static int aqr_fw_get_le24(const u8 *data, size_t offset, size_t size, u32 *value) { if (!aqr_fw_validate_get(size, offset, sizeof(u8) * 3)) return -EINVAL; *value = get_unaligned_le24(data + offset); return 0; } /* load data into the phy's memory */ static int aqr_fw_load_memory(struct phy_device *phydev, u32 addr, const u8 *data, size_t len) { u16 crc = 0, up_crc; size_t pos; phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_MAILBOX_INTERFACE1, VEND1_GLOBAL_MAILBOX_INTERFACE1_CRC_RESET); phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_MAILBOX_INTERFACE3, VEND1_GLOBAL_MAILBOX_INTERFACE3_MSW_ADDR(addr)); phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_MAILBOX_INTERFACE4, VEND1_GLOBAL_MAILBOX_INTERFACE4_LSW_ADDR(addr)); /* We assume and enforce the size to be word aligned. * If a firmware that is not word aligned is found, please report upstream. */ for (pos = 0; pos < len; pos += sizeof(u32)) { u8 crc_data[4]; u32 word; /* FW data is always stored in little-endian */ word = get_unaligned_le32((const u32 *)(data + pos)); phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_MAILBOX_INTERFACE5, VEND1_GLOBAL_MAILBOX_INTERFACE5_MSW_DATA(word)); phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_MAILBOX_INTERFACE6, VEND1_GLOBAL_MAILBOX_INTERFACE6_LSW_DATA(word)); phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_MAILBOX_INTERFACE1, VEND1_GLOBAL_MAILBOX_INTERFACE1_EXECUTE | VEND1_GLOBAL_MAILBOX_INTERFACE1_WRITE); /* Word is swapped internally and MAILBOX CRC is calculated * using big-endian order. Mimic what the PHY does to have a * matching CRC... */ crc_data[0] = word >> 24; crc_data[1] = word >> 16; crc_data[2] = word >> 8; crc_data[3] = word; /* ...calculate CRC as we load data... */ crc = crc_itu_t(crc, crc_data, sizeof(crc_data)); } /* ...gets CRC from MAILBOX after we have loaded the entire section... */ up_crc = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_MAILBOX_INTERFACE2); /* ...and make sure it does match our calculated CRC */ if (crc != up_crc) { phydev_err(phydev, "CRC mismatch: calculated 0x%04x PHY 0x%04x\n", crc, up_crc); return -EINVAL; } return 0; } static int aqr_fw_boot(struct phy_device *phydev, const u8 *data, size_t size, enum aqr_fw_src fw_src) { u16 calculated_crc, read_crc, read_primary_offset; u32 iram_offset = 0, iram_size = 0; u32 dram_offset = 0, dram_size = 0; char version[VERSION_STRING_SIZE]; u32 primary_offset = 0; int ret; /* extract saved CRC at the end of the fw * CRC is saved in big-endian as PHY is BE */ ret = aqr_fw_get_be16(data, size - sizeof(u16), size, &read_crc); if (ret) { phydev_err(phydev, "bad firmware CRC in firmware\n"); return ret; } calculated_crc = crc_itu_t(0, data, size - sizeof(u16)); if (read_crc != calculated_crc) { phydev_err(phydev, "bad firmware CRC: file 0x%04x calculated 0x%04x\n", read_crc, calculated_crc); return -EINVAL; } /* Get the primary offset to extract DRAM and IRAM sections. */ ret = aqr_fw_get_le16(data, PRIMARY_OFFSET_OFFSET, size, &read_primary_offset); if (ret) { phydev_err(phydev, "bad primary offset in firmware\n"); return ret; } primary_offset = PRIMARY_OFFSET(read_primary_offset); /* Find the DRAM and IRAM sections within the firmware file. * Make sure the fw_header is correctly in the firmware. */ if (!aqr_fw_validate_get(size, primary_offset + HEADER_OFFSET, sizeof(struct aqr_fw_header))) { phydev_err(phydev, "bad fw_header in firmware\n"); return -EINVAL; } /* offset are in LE and values needs to be converted to cpu endian */ ret = aqr_fw_get_le24(data, primary_offset + HEADER_OFFSET + offsetof(struct aqr_fw_header, iram_offset), size, &iram_offset); if (ret) { phydev_err(phydev, "bad iram offset in firmware\n"); return ret; } ret = aqr_fw_get_le24(data, primary_offset + HEADER_OFFSET + offsetof(struct aqr_fw_header, iram_size), size, &iram_size); if (ret) { phydev_err(phydev, "invalid iram size in firmware\n"); return ret; } ret = aqr_fw_get_le24(data, primary_offset + HEADER_OFFSET + offsetof(struct aqr_fw_header, dram_offset), size, &dram_offset); if (ret) { phydev_err(phydev, "bad dram offset in firmware\n"); return ret; } ret = aqr_fw_get_le24(data, primary_offset + HEADER_OFFSET + offsetof(struct aqr_fw_header, dram_size), size, &dram_size); if (ret) { phydev_err(phydev, "invalid dram size in firmware\n"); return ret; } /* Increment the offset with the primary offset. * Validate iram/dram offset and size. */ iram_offset += primary_offset; if (iram_size % sizeof(u32)) { phydev_err(phydev, "iram size if not aligned to word size. Please report this upstream!\n"); return -EINVAL; } if (!aqr_fw_validate_get(size, iram_offset, iram_size)) { phydev_err(phydev, "invalid iram offset for iram size\n"); return -EINVAL; } dram_offset += primary_offset; if (dram_size % sizeof(u32)) { phydev_err(phydev, "dram size if not aligned to word size. Please report this upstream!\n"); return -EINVAL; } if (!aqr_fw_validate_get(size, dram_offset, dram_size)) { phydev_err(phydev, "invalid iram offset for iram size\n"); return -EINVAL; } phydev_dbg(phydev, "primary %d IRAM offset=%d size=%d DRAM offset=%d size=%d\n", primary_offset, iram_offset, iram_size, dram_offset, dram_size); if (!aqr_fw_validate_get(size, dram_offset + VERSION_STRING_OFFSET, VERSION_STRING_SIZE)) { phydev_err(phydev, "invalid version in firmware\n"); return -EINVAL; } strscpy(version, (char *)data + dram_offset + VERSION_STRING_OFFSET, VERSION_STRING_SIZE); if (version[0] == '\0') { phydev_err(phydev, "invalid version in firmware\n"); return -EINVAL; } phydev_info(phydev, "loading firmware version '%s' from '%s'\n", version, aqr_fw_src_string[fw_src]); /* stall the microcprocessor */ phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_CONTROL2, VEND1_GLOBAL_CONTROL2_UP_RUN_STALL | VEND1_GLOBAL_CONTROL2_UP_RUN_STALL_OVD); phydev_dbg(phydev, "loading DRAM 0x%08x from offset=%d size=%d\n", DRAM_BASE_ADDR, dram_offset, dram_size); ret = aqr_fw_load_memory(phydev, DRAM_BASE_ADDR, data + dram_offset, dram_size); if (ret) return ret; phydev_dbg(phydev, "loading IRAM 0x%08x from offset=%d size=%d\n", IRAM_BASE_ADDR, iram_offset, iram_size); ret = aqr_fw_load_memory(phydev, IRAM_BASE_ADDR, data + iram_offset, iram_size); if (ret) return ret; /* make sure soft reset and low power mode are clear */ phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_SC, VEND1_GLOBAL_SC_SOFT_RESET | VEND1_GLOBAL_SC_LOW_POWER); /* Release the microprocessor. UP_RESET must be held for 100 usec. */ phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_CONTROL2, VEND1_GLOBAL_CONTROL2_UP_RUN_STALL | VEND1_GLOBAL_CONTROL2_UP_RUN_STALL_OVD | VEND1_GLOBAL_CONTROL2_UP_RUN_STALL_RST); usleep_range(UP_RESET_SLEEP, UP_RESET_SLEEP * 2); phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_CONTROL2, VEND1_GLOBAL_CONTROL2_UP_RUN_STALL_OVD); return 0; } static int aqr_firmware_load_nvmem(struct phy_device *phydev) { struct nvmem_cell *cell; size_t size; u8 *buf; int ret; cell = nvmem_cell_get(&phydev->mdio.dev, "firmware"); if (IS_ERR(cell)) return PTR_ERR(cell); buf = nvmem_cell_read(cell, &size); if (IS_ERR(buf)) { ret = PTR_ERR(buf); goto exit; } ret = aqr_fw_boot(phydev, buf, size, AQR_FW_SRC_NVMEM); if (ret) phydev_err(phydev, "firmware loading failed: %d\n", ret); kfree(buf); exit: nvmem_cell_put(cell); return ret; } static int aqr_firmware_load_fs(struct phy_device *phydev) { struct device *dev = &phydev->mdio.dev; const struct firmware *fw; const char *fw_name; int ret; ret = of_property_read_string(dev->of_node, "firmware-name", &fw_name); if (ret) return ret; ret = request_firmware(&fw, fw_name, dev); if (ret) { phydev_err(phydev, "failed to find FW file %s (%d)\n", fw_name, ret); return ret; } ret = aqr_fw_boot(phydev, fw->data, fw->size, AQR_FW_SRC_FS); if (ret) phydev_err(phydev, "firmware loading failed: %d\n", ret); release_firmware(fw); return ret; } int aqr_firmware_load(struct phy_device *phydev) { int ret; /* Check if the firmware is not already loaded by pooling * the current version returned by the PHY. If 0 is returned, * no firmware is loaded. */ ret = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_FW_ID); if (ret > 0) goto exit; ret = aqr_firmware_load_nvmem(phydev); if (!ret) goto exit; ret = aqr_firmware_load_fs(phydev); if (ret) return ret; exit: return 0; } |