Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 | // SPDX-License-Identifier: GPL-2.0-only /* Copyright (C) 2021 Felix Fietkau <nbd@nbd.name> */ #include <linux/seq_file.h> #include <linux/soc/mediatek/mtk_wed.h> #include "mtk_wed.h" #include "mtk_wed_regs.h" struct reg_dump { const char *name; u16 offset; u8 type; u8 base; u32 mask; }; enum { DUMP_TYPE_STRING, DUMP_TYPE_WED, DUMP_TYPE_WDMA, DUMP_TYPE_WPDMA_TX, DUMP_TYPE_WPDMA_TXFREE, DUMP_TYPE_WPDMA_RX, DUMP_TYPE_WED_RRO, }; #define DUMP_STR(_str) { _str, 0, DUMP_TYPE_STRING } #define DUMP_REG(_reg, ...) { #_reg, MTK_##_reg, __VA_ARGS__ } #define DUMP_REG_MASK(_reg, _mask) \ { #_mask, MTK_##_reg, DUMP_TYPE_WED, 0, MTK_##_mask } #define DUMP_RING(_prefix, _base, ...) \ { _prefix " BASE", _base, __VA_ARGS__ }, \ { _prefix " CNT", _base + 0x4, __VA_ARGS__ }, \ { _prefix " CIDX", _base + 0x8, __VA_ARGS__ }, \ { _prefix " DIDX", _base + 0xc, __VA_ARGS__ } #define DUMP_WED(_reg) DUMP_REG(_reg, DUMP_TYPE_WED) #define DUMP_WED_MASK(_reg, _mask) DUMP_REG_MASK(_reg, _mask) #define DUMP_WED_RING(_base) DUMP_RING(#_base, MTK_##_base, DUMP_TYPE_WED) #define DUMP_WDMA(_reg) DUMP_REG(_reg, DUMP_TYPE_WDMA) #define DUMP_WDMA_RING(_base) DUMP_RING(#_base, MTK_##_base, DUMP_TYPE_WDMA) #define DUMP_WPDMA_TX_RING(_n) DUMP_RING("WPDMA_TX" #_n, 0, DUMP_TYPE_WPDMA_TX, _n) #define DUMP_WPDMA_TXFREE_RING DUMP_RING("WPDMA_RX1", 0, DUMP_TYPE_WPDMA_TXFREE) #define DUMP_WPDMA_RX_RING(_n) DUMP_RING("WPDMA_RX" #_n, 0, DUMP_TYPE_WPDMA_RX, _n) #define DUMP_WED_RRO_RING(_base)DUMP_RING("WED_RRO_MIOD", MTK_##_base, DUMP_TYPE_WED_RRO) #define DUMP_WED_RRO_FDBK(_base)DUMP_RING("WED_RRO_FDBK", MTK_##_base, DUMP_TYPE_WED_RRO) static void print_reg_val(struct seq_file *s, const char *name, u32 val) { seq_printf(s, "%-32s %08x\n", name, val); } static void dump_wed_regs(struct seq_file *s, struct mtk_wed_device *dev, const struct reg_dump *regs, int n_regs) { const struct reg_dump *cur; u32 val; for (cur = regs; cur < ®s[n_regs]; cur++) { switch (cur->type) { case DUMP_TYPE_STRING: seq_printf(s, "%s======== %s:\n", cur > regs ? "\n" : "", cur->name); continue; case DUMP_TYPE_WED_RRO: case DUMP_TYPE_WED: val = wed_r32(dev, cur->offset); break; case DUMP_TYPE_WDMA: val = wdma_r32(dev, cur->offset); break; case DUMP_TYPE_WPDMA_TX: val = wpdma_tx_r32(dev, cur->base, cur->offset); break; case DUMP_TYPE_WPDMA_TXFREE: val = wpdma_txfree_r32(dev, cur->offset); break; case DUMP_TYPE_WPDMA_RX: val = wpdma_rx_r32(dev, cur->base, cur->offset); break; } print_reg_val(s, cur->name, val); } } static int wed_txinfo_show(struct seq_file *s, void *data) { static const struct reg_dump regs[] = { DUMP_STR("WED TX"), DUMP_WED(WED_TX_MIB(0)), DUMP_WED_RING(WED_RING_TX(0)), DUMP_WED(WED_TX_MIB(1)), DUMP_WED_RING(WED_RING_TX(1)), DUMP_STR("WPDMA TX"), DUMP_WED(WED_WPDMA_TX_MIB(0)), DUMP_WED_RING(WED_WPDMA_RING_TX(0)), DUMP_WED(WED_WPDMA_TX_COHERENT_MIB(0)), DUMP_WED(WED_WPDMA_TX_MIB(1)), DUMP_WED_RING(WED_WPDMA_RING_TX(1)), DUMP_WED(WED_WPDMA_TX_COHERENT_MIB(1)), DUMP_STR("WPDMA TX"), DUMP_WPDMA_TX_RING(0), DUMP_WPDMA_TX_RING(1), DUMP_STR("WED WDMA RX"), DUMP_WED(WED_WDMA_RX_MIB(0)), DUMP_WED_RING(WED_WDMA_RING_RX(0)), DUMP_WED(WED_WDMA_RX_THRES(0)), DUMP_WED(WED_WDMA_RX_RECYCLE_MIB(0)), DUMP_WED(WED_WDMA_RX_PROCESSED_MIB(0)), DUMP_WED(WED_WDMA_RX_MIB(1)), DUMP_WED_RING(WED_WDMA_RING_RX(1)), DUMP_WED(WED_WDMA_RX_THRES(1)), DUMP_WED(WED_WDMA_RX_RECYCLE_MIB(1)), DUMP_WED(WED_WDMA_RX_PROCESSED_MIB(1)), DUMP_STR("WDMA RX"), DUMP_WDMA(WDMA_GLO_CFG), DUMP_WDMA_RING(WDMA_RING_RX(0)), DUMP_WDMA_RING(WDMA_RING_RX(1)), DUMP_STR("WED TX FREE"), DUMP_WED(WED_RX_MIB(0)), DUMP_WED_RING(WED_RING_RX(0)), DUMP_WED(WED_WPDMA_RX_COHERENT_MIB(0)), DUMP_WED(WED_RX_MIB(1)), DUMP_WED_RING(WED_RING_RX(1)), DUMP_WED(WED_WPDMA_RX_COHERENT_MIB(1)), DUMP_STR("WED WPDMA TX FREE"), DUMP_WED_RING(WED_WPDMA_RING_RX(0)), DUMP_WED_RING(WED_WPDMA_RING_RX(1)), }; struct mtk_wed_hw *hw = s->private; struct mtk_wed_device *dev = hw->wed_dev; if (dev) dump_wed_regs(s, dev, regs, ARRAY_SIZE(regs)); return 0; } DEFINE_SHOW_ATTRIBUTE(wed_txinfo); static int wed_rxinfo_show(struct seq_file *s, void *data) { static const struct reg_dump regs_common[] = { DUMP_STR("WPDMA RX"), DUMP_WPDMA_RX_RING(0), DUMP_WPDMA_RX_RING(1), DUMP_STR("WPDMA RX"), DUMP_WED(WED_WPDMA_RX_D_MIB(0)), DUMP_WED_RING(WED_WPDMA_RING_RX_DATA(0)), DUMP_WED(WED_WPDMA_RX_D_PROCESSED_MIB(0)), DUMP_WED(WED_WPDMA_RX_D_MIB(1)), DUMP_WED_RING(WED_WPDMA_RING_RX_DATA(1)), DUMP_WED(WED_WPDMA_RX_D_PROCESSED_MIB(1)), DUMP_WED(WED_WPDMA_RX_D_COHERENT_MIB), DUMP_STR("WED RX"), DUMP_WED_RING(WED_RING_RX_DATA(0)), DUMP_WED_RING(WED_RING_RX_DATA(1)), DUMP_STR("WED WO RRO"), DUMP_WED_RRO_RING(WED_RROQM_MIOD_CTRL0), DUMP_WED(WED_RROQM_MID_MIB), DUMP_WED(WED_RROQM_MOD_MIB), DUMP_WED(WED_RROQM_MOD_COHERENT_MIB), DUMP_WED_RRO_FDBK(WED_RROQM_FDBK_CTRL0), DUMP_WED(WED_RROQM_FDBK_IND_MIB), DUMP_WED(WED_RROQM_FDBK_ENQ_MIB), DUMP_WED(WED_RROQM_FDBK_ANC_MIB), DUMP_WED(WED_RROQM_FDBK_ANC2H_MIB), DUMP_STR("WED WDMA TX"), DUMP_WED(WED_WDMA_TX_MIB), DUMP_WED_RING(WED_WDMA_RING_TX), DUMP_STR("WDMA TX"), DUMP_WDMA(WDMA_GLO_CFG), DUMP_WDMA_RING(WDMA_RING_TX(0)), DUMP_WDMA_RING(WDMA_RING_TX(1)), DUMP_STR("WED RX BM"), DUMP_WED(WED_RX_BM_BASE), DUMP_WED(WED_RX_BM_RX_DMAD), DUMP_WED(WED_RX_BM_PTR), DUMP_WED(WED_RX_BM_TKID_MIB), DUMP_WED(WED_RX_BM_BLEN), DUMP_WED(WED_RX_BM_STS), DUMP_WED(WED_RX_BM_INTF2), DUMP_WED(WED_RX_BM_INTF), DUMP_WED(WED_RX_BM_ERR_STS), }; static const struct reg_dump regs_wed_v2[] = { DUMP_STR("WED Route QM"), DUMP_WED(WED_RTQM_R2H_MIB(0)), DUMP_WED(WED_RTQM_R2Q_MIB(0)), DUMP_WED(WED_RTQM_Q2H_MIB(0)), DUMP_WED(WED_RTQM_R2H_MIB(1)), DUMP_WED(WED_RTQM_R2Q_MIB(1)), DUMP_WED(WED_RTQM_Q2H_MIB(1)), DUMP_WED(WED_RTQM_Q2N_MIB), DUMP_WED(WED_RTQM_Q2B_MIB), DUMP_WED(WED_RTQM_PFDBK_MIB), }; static const struct reg_dump regs_wed_v3[] = { DUMP_STR("WED RX RRO DATA"), DUMP_WED_RING(WED_RRO_RX_D_RX(0)), DUMP_WED_RING(WED_RRO_RX_D_RX(1)), DUMP_STR("WED RX MSDU PAGE"), DUMP_WED_RING(WED_RRO_MSDU_PG_CTRL0(0)), DUMP_WED_RING(WED_RRO_MSDU_PG_CTRL0(1)), DUMP_WED_RING(WED_RRO_MSDU_PG_CTRL0(2)), DUMP_STR("WED RX IND CMD"), DUMP_WED(WED_IND_CMD_RX_CTRL1), DUMP_WED_MASK(WED_IND_CMD_RX_CTRL2, WED_IND_CMD_MAX_CNT), DUMP_WED_MASK(WED_IND_CMD_RX_CTRL0, WED_IND_CMD_PROC_IDX), DUMP_WED_MASK(RRO_IND_CMD_SIGNATURE, RRO_IND_CMD_DMA_IDX), DUMP_WED_MASK(WED_IND_CMD_RX_CTRL0, WED_IND_CMD_MAGIC_CNT), DUMP_WED_MASK(RRO_IND_CMD_SIGNATURE, RRO_IND_CMD_MAGIC_CNT), DUMP_WED_MASK(WED_IND_CMD_RX_CTRL0, WED_IND_CMD_PREFETCH_FREE_CNT), DUMP_WED_MASK(WED_RRO_CFG1, WED_RRO_CFG1_PARTICL_SE_ID), DUMP_STR("WED ADDR ELEM"), DUMP_WED(WED_ADDR_ELEM_CFG0), DUMP_WED_MASK(WED_ADDR_ELEM_CFG1, WED_ADDR_ELEM_PREFETCH_FREE_CNT), DUMP_STR("WED Route QM"), DUMP_WED(WED_RTQM_ENQ_I2Q_DMAD_CNT), DUMP_WED(WED_RTQM_ENQ_I2N_DMAD_CNT), DUMP_WED(WED_RTQM_ENQ_I2Q_PKT_CNT), DUMP_WED(WED_RTQM_ENQ_I2N_PKT_CNT), DUMP_WED(WED_RTQM_ENQ_USED_ENTRY_CNT), DUMP_WED(WED_RTQM_ENQ_ERR_CNT), DUMP_WED(WED_RTQM_DEQ_DMAD_CNT), DUMP_WED(WED_RTQM_DEQ_Q2I_DMAD_CNT), DUMP_WED(WED_RTQM_DEQ_PKT_CNT), DUMP_WED(WED_RTQM_DEQ_Q2I_PKT_CNT), DUMP_WED(WED_RTQM_DEQ_USED_PFDBK_CNT), DUMP_WED(WED_RTQM_DEQ_ERR_CNT), }; struct mtk_wed_hw *hw = s->private; struct mtk_wed_device *dev = hw->wed_dev; if (dev) { dump_wed_regs(s, dev, regs_common, ARRAY_SIZE(regs_common)); if (mtk_wed_is_v2(hw)) dump_wed_regs(s, dev, regs_wed_v2, ARRAY_SIZE(regs_wed_v2)); else dump_wed_regs(s, dev, regs_wed_v3, ARRAY_SIZE(regs_wed_v3)); } return 0; } DEFINE_SHOW_ATTRIBUTE(wed_rxinfo); static int wed_amsdu_show(struct seq_file *s, void *data) { static const struct reg_dump regs[] = { DUMP_STR("WED AMDSU INFO"), DUMP_WED(WED_MON_AMSDU_FIFO_DMAD), DUMP_STR("WED AMDSU ENG0 INFO"), DUMP_WED(WED_MON_AMSDU_ENG_DMAD(0)), DUMP_WED(WED_MON_AMSDU_ENG_QFPL(0)), DUMP_WED(WED_MON_AMSDU_ENG_QENI(0)), DUMP_WED(WED_MON_AMSDU_ENG_QENO(0)), DUMP_WED(WED_MON_AMSDU_ENG_MERG(0)), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(0), WED_AMSDU_ENG_MAX_PL_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(0), WED_AMSDU_ENG_MAX_QGPP_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(0), WED_AMSDU_ENG_CUR_ENTRY), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(0), WED_AMSDU_ENG_MAX_BUF_MERGED), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(0), WED_AMSDU_ENG_MAX_MSDU_MERGED), DUMP_STR("WED AMDSU ENG1 INFO"), DUMP_WED(WED_MON_AMSDU_ENG_DMAD(1)), DUMP_WED(WED_MON_AMSDU_ENG_QFPL(1)), DUMP_WED(WED_MON_AMSDU_ENG_QENI(1)), DUMP_WED(WED_MON_AMSDU_ENG_QENO(1)), DUMP_WED(WED_MON_AMSDU_ENG_MERG(1)), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(1), WED_AMSDU_ENG_MAX_PL_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(1), WED_AMSDU_ENG_MAX_QGPP_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(1), WED_AMSDU_ENG_CUR_ENTRY), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(2), WED_AMSDU_ENG_MAX_BUF_MERGED), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(2), WED_AMSDU_ENG_MAX_MSDU_MERGED), DUMP_STR("WED AMDSU ENG2 INFO"), DUMP_WED(WED_MON_AMSDU_ENG_DMAD(2)), DUMP_WED(WED_MON_AMSDU_ENG_QFPL(2)), DUMP_WED(WED_MON_AMSDU_ENG_QENI(2)), DUMP_WED(WED_MON_AMSDU_ENG_QENO(2)), DUMP_WED(WED_MON_AMSDU_ENG_MERG(2)), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(2), WED_AMSDU_ENG_MAX_PL_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(2), WED_AMSDU_ENG_MAX_QGPP_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(2), WED_AMSDU_ENG_CUR_ENTRY), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(2), WED_AMSDU_ENG_MAX_BUF_MERGED), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(2), WED_AMSDU_ENG_MAX_MSDU_MERGED), DUMP_STR("WED AMDSU ENG3 INFO"), DUMP_WED(WED_MON_AMSDU_ENG_DMAD(3)), DUMP_WED(WED_MON_AMSDU_ENG_QFPL(3)), DUMP_WED(WED_MON_AMSDU_ENG_QENI(3)), DUMP_WED(WED_MON_AMSDU_ENG_QENO(3)), DUMP_WED(WED_MON_AMSDU_ENG_MERG(3)), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(3), WED_AMSDU_ENG_MAX_PL_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(3), WED_AMSDU_ENG_MAX_QGPP_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(3), WED_AMSDU_ENG_CUR_ENTRY), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(3), WED_AMSDU_ENG_MAX_BUF_MERGED), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(3), WED_AMSDU_ENG_MAX_MSDU_MERGED), DUMP_STR("WED AMDSU ENG4 INFO"), DUMP_WED(WED_MON_AMSDU_ENG_DMAD(4)), DUMP_WED(WED_MON_AMSDU_ENG_QFPL(4)), DUMP_WED(WED_MON_AMSDU_ENG_QENI(4)), DUMP_WED(WED_MON_AMSDU_ENG_QENO(4)), DUMP_WED(WED_MON_AMSDU_ENG_MERG(4)), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(4), WED_AMSDU_ENG_MAX_PL_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(4), WED_AMSDU_ENG_MAX_QGPP_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(4), WED_AMSDU_ENG_CUR_ENTRY), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(4), WED_AMSDU_ENG_MAX_BUF_MERGED), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(4), WED_AMSDU_ENG_MAX_MSDU_MERGED), DUMP_STR("WED AMDSU ENG5 INFO"), DUMP_WED(WED_MON_AMSDU_ENG_DMAD(5)), DUMP_WED(WED_MON_AMSDU_ENG_QFPL(5)), DUMP_WED(WED_MON_AMSDU_ENG_QENI(5)), DUMP_WED(WED_MON_AMSDU_ENG_QENO(5)), DUMP_WED(WED_MON_AMSDU_ENG_MERG(5)), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(5), WED_AMSDU_ENG_MAX_PL_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(5), WED_AMSDU_ENG_MAX_QGPP_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(5), WED_AMSDU_ENG_CUR_ENTRY), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(5), WED_AMSDU_ENG_MAX_BUF_MERGED), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(5), WED_AMSDU_ENG_MAX_MSDU_MERGED), DUMP_STR("WED AMDSU ENG6 INFO"), DUMP_WED(WED_MON_AMSDU_ENG_DMAD(6)), DUMP_WED(WED_MON_AMSDU_ENG_QFPL(6)), DUMP_WED(WED_MON_AMSDU_ENG_QENI(6)), DUMP_WED(WED_MON_AMSDU_ENG_QENO(6)), DUMP_WED(WED_MON_AMSDU_ENG_MERG(6)), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(6), WED_AMSDU_ENG_MAX_PL_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(6), WED_AMSDU_ENG_MAX_QGPP_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(6), WED_AMSDU_ENG_CUR_ENTRY), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(6), WED_AMSDU_ENG_MAX_BUF_MERGED), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(6), WED_AMSDU_ENG_MAX_MSDU_MERGED), DUMP_STR("WED AMDSU ENG7 INFO"), DUMP_WED(WED_MON_AMSDU_ENG_DMAD(7)), DUMP_WED(WED_MON_AMSDU_ENG_QFPL(7)), DUMP_WED(WED_MON_AMSDU_ENG_QENI(7)), DUMP_WED(WED_MON_AMSDU_ENG_QENO(7)), DUMP_WED(WED_MON_AMSDU_ENG_MERG(7)), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(7), WED_AMSDU_ENG_MAX_PL_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(7), WED_AMSDU_ENG_MAX_QGPP_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(7), WED_AMSDU_ENG_CUR_ENTRY), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(7), WED_AMSDU_ENG_MAX_BUF_MERGED), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(4), WED_AMSDU_ENG_MAX_MSDU_MERGED), DUMP_STR("WED AMDSU ENG8 INFO"), DUMP_WED(WED_MON_AMSDU_ENG_DMAD(8)), DUMP_WED(WED_MON_AMSDU_ENG_QFPL(8)), DUMP_WED(WED_MON_AMSDU_ENG_QENI(8)), DUMP_WED(WED_MON_AMSDU_ENG_QENO(8)), DUMP_WED(WED_MON_AMSDU_ENG_MERG(8)), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(8), WED_AMSDU_ENG_MAX_PL_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT8(8), WED_AMSDU_ENG_MAX_QGPP_CNT), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(8), WED_AMSDU_ENG_CUR_ENTRY), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(8), WED_AMSDU_ENG_MAX_BUF_MERGED), DUMP_WED_MASK(WED_MON_AMSDU_ENG_CNT9(8), WED_AMSDU_ENG_MAX_MSDU_MERGED), DUMP_STR("WED QMEM INFO"), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_CNT(0), WED_AMSDU_QMEM_FQ_CNT), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_CNT(0), WED_AMSDU_QMEM_SP_QCNT), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_CNT(1), WED_AMSDU_QMEM_TID0_QCNT), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_CNT(1), WED_AMSDU_QMEM_TID1_QCNT), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_CNT(2), WED_AMSDU_QMEM_TID2_QCNT), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_CNT(2), WED_AMSDU_QMEM_TID3_QCNT), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_CNT(3), WED_AMSDU_QMEM_TID4_QCNT), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_CNT(3), WED_AMSDU_QMEM_TID5_QCNT), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_CNT(4), WED_AMSDU_QMEM_TID6_QCNT), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_CNT(4), WED_AMSDU_QMEM_TID7_QCNT), DUMP_STR("WED QMEM HEAD INFO"), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(0), WED_AMSDU_QMEM_FQ_HEAD), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(0), WED_AMSDU_QMEM_SP_QHEAD), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(1), WED_AMSDU_QMEM_TID0_QHEAD), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(1), WED_AMSDU_QMEM_TID1_QHEAD), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(2), WED_AMSDU_QMEM_TID2_QHEAD), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(2), WED_AMSDU_QMEM_TID3_QHEAD), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(3), WED_AMSDU_QMEM_TID4_QHEAD), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(3), WED_AMSDU_QMEM_TID5_QHEAD), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(4), WED_AMSDU_QMEM_TID6_QHEAD), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(4), WED_AMSDU_QMEM_TID7_QHEAD), DUMP_STR("WED QMEM TAIL INFO"), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(5), WED_AMSDU_QMEM_FQ_TAIL), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(5), WED_AMSDU_QMEM_SP_QTAIL), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(6), WED_AMSDU_QMEM_TID0_QTAIL), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(6), WED_AMSDU_QMEM_TID1_QTAIL), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(7), WED_AMSDU_QMEM_TID2_QTAIL), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(7), WED_AMSDU_QMEM_TID3_QTAIL), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(8), WED_AMSDU_QMEM_TID4_QTAIL), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(8), WED_AMSDU_QMEM_TID5_QTAIL), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(9), WED_AMSDU_QMEM_TID6_QTAIL), DUMP_WED_MASK(WED_MON_AMSDU_QMEM_PTR(9), WED_AMSDU_QMEM_TID7_QTAIL), DUMP_STR("WED HIFTXD MSDU INFO"), DUMP_WED(WED_MON_AMSDU_HIFTXD_FETCH_MSDU(1)), DUMP_WED(WED_MON_AMSDU_HIFTXD_FETCH_MSDU(2)), DUMP_WED(WED_MON_AMSDU_HIFTXD_FETCH_MSDU(3)), DUMP_WED(WED_MON_AMSDU_HIFTXD_FETCH_MSDU(4)), DUMP_WED(WED_MON_AMSDU_HIFTXD_FETCH_MSDU(5)), DUMP_WED(WED_MON_AMSDU_HIFTXD_FETCH_MSDU(6)), DUMP_WED(WED_MON_AMSDU_HIFTXD_FETCH_MSDU(7)), DUMP_WED(WED_MON_AMSDU_HIFTXD_FETCH_MSDU(8)), DUMP_WED(WED_MON_AMSDU_HIFTXD_FETCH_MSDU(9)), DUMP_WED(WED_MON_AMSDU_HIFTXD_FETCH_MSDU(10)), DUMP_WED(WED_MON_AMSDU_HIFTXD_FETCH_MSDU(11)), DUMP_WED(WED_MON_AMSDU_HIFTXD_FETCH_MSDU(12)), DUMP_WED(WED_MON_AMSDU_HIFTXD_FETCH_MSDU(13)), }; struct mtk_wed_hw *hw = s->private; struct mtk_wed_device *dev = hw->wed_dev; if (dev) dump_wed_regs(s, dev, regs, ARRAY_SIZE(regs)); return 0; } DEFINE_SHOW_ATTRIBUTE(wed_amsdu); static int wed_rtqm_show(struct seq_file *s, void *data) { static const struct reg_dump regs[] = { DUMP_STR("WED Route QM IGRS0(N2H + Recycle)"), DUMP_WED(WED_RTQM_IGRS0_I2HW_DMAD_CNT), DUMP_WED(WED_RTQM_IGRS0_I2H_DMAD_CNT(0)), DUMP_WED(WED_RTQM_IGRS0_I2H_DMAD_CNT(1)), DUMP_WED(WED_RTQM_IGRS0_I2HW_PKT_CNT), DUMP_WED(WED_RTQM_IGRS0_I2H_PKT_CNT(0)), DUMP_WED(WED_RTQM_IGRS0_I2H_PKT_CNT(0)), DUMP_WED(WED_RTQM_IGRS0_FDROP_CNT), DUMP_STR("WED Route QM IGRS1(Legacy)"), DUMP_WED(WED_RTQM_IGRS1_I2HW_DMAD_CNT), DUMP_WED(WED_RTQM_IGRS1_I2H_DMAD_CNT(0)), DUMP_WED(WED_RTQM_IGRS1_I2H_DMAD_CNT(1)), DUMP_WED(WED_RTQM_IGRS1_I2HW_PKT_CNT), DUMP_WED(WED_RTQM_IGRS1_I2H_PKT_CNT(0)), DUMP_WED(WED_RTQM_IGRS1_I2H_PKT_CNT(1)), DUMP_WED(WED_RTQM_IGRS1_FDROP_CNT), DUMP_STR("WED Route QM IGRS2(RRO3.0)"), DUMP_WED(WED_RTQM_IGRS2_I2HW_DMAD_CNT), DUMP_WED(WED_RTQM_IGRS2_I2H_DMAD_CNT(0)), DUMP_WED(WED_RTQM_IGRS2_I2H_DMAD_CNT(1)), DUMP_WED(WED_RTQM_IGRS2_I2HW_PKT_CNT), DUMP_WED(WED_RTQM_IGRS2_I2H_PKT_CNT(0)), DUMP_WED(WED_RTQM_IGRS2_I2H_PKT_CNT(1)), DUMP_WED(WED_RTQM_IGRS2_FDROP_CNT), DUMP_STR("WED Route QM IGRS3(DEBUG)"), DUMP_WED(WED_RTQM_IGRS2_I2HW_DMAD_CNT), DUMP_WED(WED_RTQM_IGRS3_I2H_DMAD_CNT(0)), DUMP_WED(WED_RTQM_IGRS3_I2H_DMAD_CNT(1)), DUMP_WED(WED_RTQM_IGRS3_I2HW_PKT_CNT), DUMP_WED(WED_RTQM_IGRS3_I2H_PKT_CNT(0)), DUMP_WED(WED_RTQM_IGRS3_I2H_PKT_CNT(1)), DUMP_WED(WED_RTQM_IGRS3_FDROP_CNT), }; struct mtk_wed_hw *hw = s->private; struct mtk_wed_device *dev = hw->wed_dev; if (dev) dump_wed_regs(s, dev, regs, ARRAY_SIZE(regs)); return 0; } DEFINE_SHOW_ATTRIBUTE(wed_rtqm); static int wed_rro_show(struct seq_file *s, void *data) { static const struct reg_dump regs[] = { DUMP_STR("RRO/IND CMD CNT"), DUMP_WED(WED_RX_IND_CMD_CNT(1)), DUMP_WED(WED_RX_IND_CMD_CNT(2)), DUMP_WED(WED_RX_IND_CMD_CNT(3)), DUMP_WED(WED_RX_IND_CMD_CNT(4)), DUMP_WED(WED_RX_IND_CMD_CNT(5)), DUMP_WED(WED_RX_IND_CMD_CNT(6)), DUMP_WED(WED_RX_IND_CMD_CNT(7)), DUMP_WED(WED_RX_IND_CMD_CNT(8)), DUMP_WED_MASK(WED_RX_IND_CMD_CNT(9), WED_IND_CMD_MAGIC_CNT_FAIL_CNT), DUMP_WED(WED_RX_ADDR_ELEM_CNT(0)), DUMP_WED_MASK(WED_RX_ADDR_ELEM_CNT(1), WED_ADDR_ELEM_SIG_FAIL_CNT), DUMP_WED(WED_RX_MSDU_PG_CNT(1)), DUMP_WED(WED_RX_MSDU_PG_CNT(2)), DUMP_WED(WED_RX_MSDU_PG_CNT(3)), DUMP_WED(WED_RX_MSDU_PG_CNT(4)), DUMP_WED(WED_RX_MSDU_PG_CNT(5)), DUMP_WED_MASK(WED_RX_PN_CHK_CNT, WED_PN_CHK_FAIL_CNT), }; struct mtk_wed_hw *hw = s->private; struct mtk_wed_device *dev = hw->wed_dev; if (dev) dump_wed_regs(s, dev, regs, ARRAY_SIZE(regs)); return 0; } DEFINE_SHOW_ATTRIBUTE(wed_rro); static int mtk_wed_reg_set(void *data, u64 val) { struct mtk_wed_hw *hw = data; regmap_write(hw->regs, hw->debugfs_reg, val); return 0; } static int mtk_wed_reg_get(void *data, u64 *val) { struct mtk_wed_hw *hw = data; unsigned int regval; int ret; ret = regmap_read(hw->regs, hw->debugfs_reg, ®val); if (ret) return ret; *val = regval; return 0; } DEFINE_DEBUGFS_ATTRIBUTE(fops_regval, mtk_wed_reg_get, mtk_wed_reg_set, "0x%08llx\n"); void mtk_wed_hw_add_debugfs(struct mtk_wed_hw *hw) { struct dentry *dir; snprintf(hw->dirname, sizeof(hw->dirname), "wed%d", hw->index); dir = debugfs_create_dir(hw->dirname, NULL); hw->debugfs_dir = dir; debugfs_create_u32("regidx", 0600, dir, &hw->debugfs_reg); debugfs_create_file_unsafe("regval", 0600, dir, hw, &fops_regval); debugfs_create_file_unsafe("txinfo", 0400, dir, hw, &wed_txinfo_fops); if (!mtk_wed_is_v1(hw)) { debugfs_create_file_unsafe("rxinfo", 0400, dir, hw, &wed_rxinfo_fops); if (mtk_wed_is_v3_or_greater(hw)) { debugfs_create_file_unsafe("amsdu", 0400, dir, hw, &wed_amsdu_fops); debugfs_create_file_unsafe("rtqm", 0400, dir, hw, &wed_rtqm_fops); debugfs_create_file_unsafe("rro", 0400, dir, hw, &wed_rro_fops); } } } |