Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 | // SPDX-License-Identifier: GPL-2.0 /* Marvell Octeon EP (EndPoint) VF Ethernet Driver * * Copyright (C) 2020 Marvell. * */ #include <linux/pci.h> #include <linux/etherdevice.h> #include <linux/vmalloc.h> #include <net/netdev_queues.h> #include "octep_vf_config.h" #include "octep_vf_main.h" /* Reset various index of Tx queue data structure. */ static void octep_vf_iq_reset_indices(struct octep_vf_iq *iq) { iq->fill_cnt = 0; iq->host_write_index = 0; iq->octep_vf_read_index = 0; iq->flush_index = 0; iq->pkts_processed = 0; iq->pkt_in_done = 0; } /** * octep_vf_iq_process_completions() - Process Tx queue completions. * * @iq: Octeon Tx queue data structure. * @budget: max number of completions to be processed in one invocation. */ int octep_vf_iq_process_completions(struct octep_vf_iq *iq, u16 budget) { u32 compl_pkts, compl_bytes, compl_sg; struct octep_vf_device *oct = iq->octep_vf_dev; struct octep_vf_tx_buffer *tx_buffer; struct skb_shared_info *shinfo; u32 fi = iq->flush_index; struct sk_buff *skb; u8 frags, i; compl_pkts = 0; compl_sg = 0; compl_bytes = 0; iq->octep_vf_read_index = oct->hw_ops.update_iq_read_idx(iq); while (likely(budget && (fi != iq->octep_vf_read_index))) { tx_buffer = iq->buff_info + fi; skb = tx_buffer->skb; fi++; if (unlikely(fi == iq->max_count)) fi = 0; compl_bytes += skb->len; compl_pkts++; budget--; if (!tx_buffer->gather) { dma_unmap_single(iq->dev, tx_buffer->dma, tx_buffer->skb->len, DMA_TO_DEVICE); dev_kfree_skb_any(skb); continue; } /* Scatter/Gather */ shinfo = skb_shinfo(skb); frags = shinfo->nr_frags; compl_sg++; dma_unmap_single(iq->dev, tx_buffer->sglist[0].dma_ptr[0], tx_buffer->sglist[0].len[3], DMA_TO_DEVICE); i = 1; /* entry 0 is main skb, unmapped above */ while (frags--) { dma_unmap_page(iq->dev, tx_buffer->sglist[i >> 2].dma_ptr[i & 3], tx_buffer->sglist[i >> 2].len[3 - (i & 3)], DMA_TO_DEVICE); i++; } dev_kfree_skb_any(skb); } iq->pkts_processed += compl_pkts; iq->stats.instr_completed += compl_pkts; iq->stats.bytes_sent += compl_bytes; iq->stats.sgentry_sent += compl_sg; iq->flush_index = fi; netif_subqueue_completed_wake(iq->netdev, iq->q_no, compl_pkts, compl_bytes, IQ_INSTR_SPACE(iq), OCTEP_VF_WAKE_QUEUE_THRESHOLD); return !budget; } /** * octep_vf_iq_free_pending() - Free Tx buffers for pending completions. * * @iq: Octeon Tx queue data structure. */ static void octep_vf_iq_free_pending(struct octep_vf_iq *iq) { struct octep_vf_tx_buffer *tx_buffer; struct skb_shared_info *shinfo; u32 fi = iq->flush_index; struct sk_buff *skb; u8 frags, i; while (fi != iq->host_write_index) { tx_buffer = iq->buff_info + fi; skb = tx_buffer->skb; fi++; if (unlikely(fi == iq->max_count)) fi = 0; if (!tx_buffer->gather) { dma_unmap_single(iq->dev, tx_buffer->dma, tx_buffer->skb->len, DMA_TO_DEVICE); dev_kfree_skb_any(skb); continue; } /* Scatter/Gather */ shinfo = skb_shinfo(skb); frags = shinfo->nr_frags; dma_unmap_single(iq->dev, tx_buffer->sglist[0].dma_ptr[0], tx_buffer->sglist[0].len[0], DMA_TO_DEVICE); i = 1; /* entry 0 is main skb, unmapped above */ while (frags--) { dma_unmap_page(iq->dev, tx_buffer->sglist[i >> 2].dma_ptr[i & 3], tx_buffer->sglist[i >> 2].len[i & 3], DMA_TO_DEVICE); i++; } dev_kfree_skb_any(skb); } iq->flush_index = fi; netdev_tx_reset_queue(netdev_get_tx_queue(iq->netdev, iq->q_no)); } /** * octep_vf_clean_iqs() - Clean Tx queues to shutdown the device. * * @oct: Octeon device private data structure. * * Free the buffers in Tx queue descriptors pending completion and * reset queue indices */ void octep_vf_clean_iqs(struct octep_vf_device *oct) { int i; for (i = 0; i < oct->num_iqs; i++) { octep_vf_iq_free_pending(oct->iq[i]); octep_vf_iq_reset_indices(oct->iq[i]); } } /** * octep_vf_setup_iq() - Setup a Tx queue. * * @oct: Octeon device private data structure. * @q_no: Tx queue number to be setup. * * Allocate resources for a Tx queue. */ static int octep_vf_setup_iq(struct octep_vf_device *oct, int q_no) { u32 desc_ring_size, buff_info_size, sglist_size; struct octep_vf_iq *iq; int i; iq = vzalloc(sizeof(*iq)); if (!iq) goto iq_alloc_err; oct->iq[q_no] = iq; iq->octep_vf_dev = oct; iq->netdev = oct->netdev; iq->dev = &oct->pdev->dev; iq->q_no = q_no; iq->max_count = CFG_GET_IQ_NUM_DESC(oct->conf); iq->ring_size_mask = iq->max_count - 1; iq->fill_threshold = CFG_GET_IQ_DB_MIN(oct->conf); iq->netdev_q = netdev_get_tx_queue(iq->netdev, q_no); /* Allocate memory for hardware queue descriptors */ desc_ring_size = OCTEP_VF_IQ_DESC_SIZE * CFG_GET_IQ_NUM_DESC(oct->conf); iq->desc_ring = dma_alloc_coherent(iq->dev, desc_ring_size, &iq->desc_ring_dma, GFP_KERNEL); if (unlikely(!iq->desc_ring)) { dev_err(iq->dev, "Failed to allocate DMA memory for IQ-%d\n", q_no); goto desc_dma_alloc_err; } /* Allocate memory for hardware SGLIST descriptors */ sglist_size = OCTEP_VF_SGLIST_SIZE_PER_PKT * CFG_GET_IQ_NUM_DESC(oct->conf); iq->sglist = dma_alloc_coherent(iq->dev, sglist_size, &iq->sglist_dma, GFP_KERNEL); if (unlikely(!iq->sglist)) { dev_err(iq->dev, "Failed to allocate DMA memory for IQ-%d SGLIST\n", q_no); goto sglist_alloc_err; } /* allocate memory to manage Tx packets pending completion */ buff_info_size = OCTEP_VF_IQ_TXBUFF_INFO_SIZE * iq->max_count; iq->buff_info = vzalloc(buff_info_size); if (!iq->buff_info) { dev_err(iq->dev, "Failed to allocate buff info for IQ-%d\n", q_no); goto buff_info_err; } /* Setup sglist addresses in tx_buffer entries */ for (i = 0; i < CFG_GET_IQ_NUM_DESC(oct->conf); i++) { struct octep_vf_tx_buffer *tx_buffer; tx_buffer = &iq->buff_info[i]; tx_buffer->sglist = &iq->sglist[i * OCTEP_VF_SGLIST_ENTRIES_PER_PKT]; tx_buffer->sglist_dma = iq->sglist_dma + (i * OCTEP_VF_SGLIST_SIZE_PER_PKT); } octep_vf_iq_reset_indices(iq); oct->hw_ops.setup_iq_regs(oct, q_no); oct->num_iqs++; return 0; buff_info_err: dma_free_coherent(iq->dev, sglist_size, iq->sglist, iq->sglist_dma); sglist_alloc_err: dma_free_coherent(iq->dev, desc_ring_size, iq->desc_ring, iq->desc_ring_dma); desc_dma_alloc_err: vfree(iq); oct->iq[q_no] = NULL; iq_alloc_err: return -1; } /** * octep_vf_free_iq() - Free Tx queue resources. * * @iq: Octeon Tx queue data structure. * * Free all the resources allocated for a Tx queue. */ static void octep_vf_free_iq(struct octep_vf_iq *iq) { struct octep_vf_device *oct = iq->octep_vf_dev; u64 desc_ring_size, sglist_size; int q_no = iq->q_no; desc_ring_size = OCTEP_VF_IQ_DESC_SIZE * CFG_GET_IQ_NUM_DESC(oct->conf); vfree(iq->buff_info); if (iq->desc_ring) dma_free_coherent(iq->dev, desc_ring_size, iq->desc_ring, iq->desc_ring_dma); sglist_size = OCTEP_VF_SGLIST_SIZE_PER_PKT * CFG_GET_IQ_NUM_DESC(oct->conf); if (iq->sglist) dma_free_coherent(iq->dev, sglist_size, iq->sglist, iq->sglist_dma); vfree(iq); oct->iq[q_no] = NULL; oct->num_iqs--; } /** * octep_vf_setup_iqs() - setup resources for all Tx queues. * * @oct: Octeon device private data structure. */ int octep_vf_setup_iqs(struct octep_vf_device *oct) { int i; oct->num_iqs = 0; for (i = 0; i < CFG_GET_PORTS_ACTIVE_IO_RINGS(oct->conf); i++) { if (octep_vf_setup_iq(oct, i)) { dev_err(&oct->pdev->dev, "Failed to setup IQ(TxQ)-%d.\n", i); goto iq_setup_err; } dev_dbg(&oct->pdev->dev, "Successfully setup IQ(TxQ)-%d.\n", i); } return 0; iq_setup_err: while (i) { i--; octep_vf_free_iq(oct->iq[i]); } return -1; } /** * octep_vf_free_iqs() - Free resources of all Tx queues. * * @oct: Octeon device private data structure. */ void octep_vf_free_iqs(struct octep_vf_device *oct) { int i; for (i = 0; i < CFG_GET_PORTS_ACTIVE_IO_RINGS(oct->conf); i++) { octep_vf_free_iq(oct->iq[i]); dev_dbg(&oct->pdev->dev, "Successfully destroyed IQ(TxQ)-%d.\n", i); } oct->num_iqs = 0; } |