Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 | // SPDX-License-Identifier: GPL-2.0-only /* * Broadcom BCM7xxx System Port Ethernet MAC driver * * Copyright (C) 2014 Broadcom Corporation */ #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt #include <linux/init.h> #include <linux/interrupt.h> #include <linux/module.h> #include <linux/kernel.h> #include <linux/netdevice.h> #include <linux/dsa/brcm.h> #include <linux/etherdevice.h> #include <linux/platform_device.h> #include <linux/of.h> #include <linux/of_net.h> #include <linux/of_mdio.h> #include <linux/phy.h> #include <linux/phy_fixed.h> #include <net/dsa.h> #include <linux/clk.h> #include <net/ip.h> #include <net/ipv6.h> #include "bcmsysport.h" /* I/O accessors register helpers */ #define BCM_SYSPORT_IO_MACRO(name, offset) \ static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \ { \ u32 reg = readl_relaxed(priv->base + offset + off); \ return reg; \ } \ static inline void name##_writel(struct bcm_sysport_priv *priv, \ u32 val, u32 off) \ { \ writel_relaxed(val, priv->base + offset + off); \ } \ BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET); BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET); BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET); BCM_SYSPORT_IO_MACRO(gib, SYS_PORT_GIB_OFFSET); BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET); BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET); BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET); BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET); BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET); BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET); /* On SYSTEMPORT Lite, any register after RDMA_STATUS has the exact * same layout, except it has been moved by 4 bytes up, *sigh* */ static inline u32 rdma_readl(struct bcm_sysport_priv *priv, u32 off) { if (priv->is_lite && off >= RDMA_STATUS) off += 4; return readl_relaxed(priv->base + SYS_PORT_RDMA_OFFSET + off); } static inline void rdma_writel(struct bcm_sysport_priv *priv, u32 val, u32 off) { if (priv->is_lite && off >= RDMA_STATUS) off += 4; writel_relaxed(val, priv->base + SYS_PORT_RDMA_OFFSET + off); } static inline u32 tdma_control_bit(struct bcm_sysport_priv *priv, u32 bit) { if (!priv->is_lite) { return BIT(bit); } else { if (bit >= ACB_ALGO) return BIT(bit + 1); else return BIT(bit); } } /* L2-interrupt masking/unmasking helpers, does automatic saving of the applied * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths. */ #define BCM_SYSPORT_INTR_L2(which) \ static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \ u32 mask) \ { \ priv->irq##which##_mask &= ~(mask); \ intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \ } \ static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \ u32 mask) \ { \ intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \ priv->irq##which##_mask |= (mask); \ } \ BCM_SYSPORT_INTR_L2(0) BCM_SYSPORT_INTR_L2(1) /* Register accesses to GISB/RBUS registers are expensive (few hundred * nanoseconds), so keep the check for 64-bits explicit here to save * one register write per-packet on 32-bits platforms. */ static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv, void __iomem *d, dma_addr_t addr) { #ifdef CONFIG_PHYS_ADDR_T_64BIT writel_relaxed(upper_32_bits(addr) & DESC_ADDR_HI_MASK, d + DESC_ADDR_HI_STATUS_LEN); #endif writel_relaxed(lower_32_bits(addr), d + DESC_ADDR_LO); } /* Ethtool operations */ static void bcm_sysport_set_rx_csum(struct net_device *dev, netdev_features_t wanted) { struct bcm_sysport_priv *priv = netdev_priv(dev); u32 reg; priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM); reg = rxchk_readl(priv, RXCHK_CONTROL); /* Clear L2 header checks, which would prevent BPDUs * from being received. */ reg &= ~RXCHK_L2_HDR_DIS; if (priv->rx_chk_en) reg |= RXCHK_EN; else reg &= ~RXCHK_EN; /* If UniMAC forwards CRC, we need to skip over it to get * a valid CHK bit to be set in the per-packet status word */ if (priv->rx_chk_en && priv->crc_fwd) reg |= RXCHK_SKIP_FCS; else reg &= ~RXCHK_SKIP_FCS; /* If Broadcom tags are enabled (e.g: using a switch), make * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom * tag after the Ethernet MAC Source Address. */ if (netdev_uses_dsa(dev)) reg |= RXCHK_BRCM_TAG_EN; else reg &= ~RXCHK_BRCM_TAG_EN; rxchk_writel(priv, reg, RXCHK_CONTROL); } static void bcm_sysport_set_tx_csum(struct net_device *dev, netdev_features_t wanted) { struct bcm_sysport_priv *priv = netdev_priv(dev); u32 reg; /* Hardware transmit checksum requires us to enable the Transmit status * block prepended to the packet contents */ priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_HW_VLAN_CTAG_TX)); reg = tdma_readl(priv, TDMA_CONTROL); if (priv->tsb_en) reg |= tdma_control_bit(priv, TSB_EN); else reg &= ~tdma_control_bit(priv, TSB_EN); /* Indicating that software inserts Broadcom tags is needed for the TX * checksum to be computed correctly when using VLAN HW acceleration, * else it has no effect, so it can always be turned on. */ if (netdev_uses_dsa(dev)) reg |= tdma_control_bit(priv, SW_BRCM_TAG); else reg &= ~tdma_control_bit(priv, SW_BRCM_TAG); tdma_writel(priv, reg, TDMA_CONTROL); /* Default TPID is ETH_P_8021AD, change to ETH_P_8021Q */ if (wanted & NETIF_F_HW_VLAN_CTAG_TX) tdma_writel(priv, ETH_P_8021Q, TDMA_TPID); } static int bcm_sysport_set_features(struct net_device *dev, netdev_features_t features) { struct bcm_sysport_priv *priv = netdev_priv(dev); int ret; ret = clk_prepare_enable(priv->clk); if (ret) return ret; /* Read CRC forward */ if (!priv->is_lite) priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD); else priv->crc_fwd = !((gib_readl(priv, GIB_CONTROL) & GIB_FCS_STRIP) >> GIB_FCS_STRIP_SHIFT); bcm_sysport_set_rx_csum(dev, features); bcm_sysport_set_tx_csum(dev, features); clk_disable_unprepare(priv->clk); return 0; } /* Hardware counters must be kept in sync because the order/offset * is important here (order in structure declaration = order in hardware) */ static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = { /* general stats */ STAT_NETDEV64(rx_packets), STAT_NETDEV64(tx_packets), STAT_NETDEV64(rx_bytes), STAT_NETDEV64(tx_bytes), STAT_NETDEV(rx_errors), STAT_NETDEV(tx_errors), STAT_NETDEV(rx_dropped), STAT_NETDEV(tx_dropped), STAT_NETDEV(multicast), /* UniMAC RSV counters */ STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64), STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127), STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255), STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511), STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023), STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518), STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv), STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047), STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095), STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216), STAT_MIB_RX("rx_pkts", mib.rx.pkt), STAT_MIB_RX("rx_bytes", mib.rx.bytes), STAT_MIB_RX("rx_multicast", mib.rx.mca), STAT_MIB_RX("rx_broadcast", mib.rx.bca), STAT_MIB_RX("rx_fcs", mib.rx.fcs), STAT_MIB_RX("rx_control", mib.rx.cf), STAT_MIB_RX("rx_pause", mib.rx.pf), STAT_MIB_RX("rx_unknown", mib.rx.uo), STAT_MIB_RX("rx_align", mib.rx.aln), STAT_MIB_RX("rx_outrange", mib.rx.flr), STAT_MIB_RX("rx_code", mib.rx.cde), STAT_MIB_RX("rx_carrier", mib.rx.fcr), STAT_MIB_RX("rx_oversize", mib.rx.ovr), STAT_MIB_RX("rx_jabber", mib.rx.jbr), STAT_MIB_RX("rx_mtu_err", mib.rx.mtue), STAT_MIB_RX("rx_good_pkts", mib.rx.pok), STAT_MIB_RX("rx_unicast", mib.rx.uc), STAT_MIB_RX("rx_ppp", mib.rx.ppp), STAT_MIB_RX("rx_crc", mib.rx.rcrc), /* UniMAC TSV counters */ STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64), STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127), STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255), STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511), STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023), STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518), STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv), STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047), STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095), STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216), STAT_MIB_TX("tx_pkts", mib.tx.pkts), STAT_MIB_TX("tx_multicast", mib.tx.mca), STAT_MIB_TX("tx_broadcast", mib.tx.bca), STAT_MIB_TX("tx_pause", mib.tx.pf), STAT_MIB_TX("tx_control", mib.tx.cf), STAT_MIB_TX("tx_fcs_err", mib.tx.fcs), STAT_MIB_TX("tx_oversize", mib.tx.ovr), STAT_MIB_TX("tx_defer", mib.tx.drf), STAT_MIB_TX("tx_excess_defer", mib.tx.edf), STAT_MIB_TX("tx_single_col", mib.tx.scl), STAT_MIB_TX("tx_multi_col", mib.tx.mcl), STAT_MIB_TX("tx_late_col", mib.tx.lcl), STAT_MIB_TX("tx_excess_col", mib.tx.ecl), STAT_MIB_TX("tx_frags", mib.tx.frg), STAT_MIB_TX("tx_total_col", mib.tx.ncl), STAT_MIB_TX("tx_jabber", mib.tx.jbr), STAT_MIB_TX("tx_bytes", mib.tx.bytes), STAT_MIB_TX("tx_good_pkts", mib.tx.pok), STAT_MIB_TX("tx_unicast", mib.tx.uc), /* UniMAC RUNT counters */ STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt), STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs), STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align), STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes), /* RXCHK misc statistics */ STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR), STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc, RXCHK_OTHER_DISC_CNTR), /* RBUF misc statistics */ STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR), STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR), /* RDMA misc statistics */ STAT_RDMA("rdma_ovflow_cnt", mib.rdma_ovflow_cnt, RDMA_OVFL_DISC_CNTR), STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed), STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed), STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed), STAT_MIB_SOFT("tx_realloc_tsb", mib.tx_realloc_tsb), STAT_MIB_SOFT("tx_realloc_tsb_failed", mib.tx_realloc_tsb_failed), /* Per TX-queue statistics are dynamically appended */ }; #define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats) static void bcm_sysport_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info) { strscpy(info->driver, KBUILD_MODNAME, sizeof(info->driver)); strscpy(info->bus_info, "platform", sizeof(info->bus_info)); } static u32 bcm_sysport_get_msglvl(struct net_device *dev) { struct bcm_sysport_priv *priv = netdev_priv(dev); return priv->msg_enable; } static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable) { struct bcm_sysport_priv *priv = netdev_priv(dev); priv->msg_enable = enable; } static inline bool bcm_sysport_lite_stat_valid(enum bcm_sysport_stat_type type) { switch (type) { case BCM_SYSPORT_STAT_NETDEV: case BCM_SYSPORT_STAT_NETDEV64: case BCM_SYSPORT_STAT_RXCHK: case BCM_SYSPORT_STAT_RBUF: case BCM_SYSPORT_STAT_RDMA: case BCM_SYSPORT_STAT_SOFT: return true; default: return false; } } static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set) { struct bcm_sysport_priv *priv = netdev_priv(dev); const struct bcm_sysport_stats *s; unsigned int i, j; switch (string_set) { case ETH_SS_STATS: for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) { s = &bcm_sysport_gstrings_stats[i]; if (priv->is_lite && !bcm_sysport_lite_stat_valid(s->type)) continue; j++; } /* Include per-queue statistics */ return j + dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT; default: return -EOPNOTSUPP; } } static void bcm_sysport_get_strings(struct net_device *dev, u32 stringset, u8 *data) { struct bcm_sysport_priv *priv = netdev_priv(dev); const struct bcm_sysport_stats *s; char buf[128]; int i, j; switch (stringset) { case ETH_SS_STATS: for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) { s = &bcm_sysport_gstrings_stats[i]; if (priv->is_lite && !bcm_sysport_lite_stat_valid(s->type)) continue; memcpy(data + j * ETH_GSTRING_LEN, s->stat_string, ETH_GSTRING_LEN); j++; } for (i = 0; i < dev->num_tx_queues; i++) { snprintf(buf, sizeof(buf), "txq%d_packets", i); memcpy(data + j * ETH_GSTRING_LEN, buf, ETH_GSTRING_LEN); j++; snprintf(buf, sizeof(buf), "txq%d_bytes", i); memcpy(data + j * ETH_GSTRING_LEN, buf, ETH_GSTRING_LEN); j++; } break; default: break; } } static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv) { int i, j = 0; for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) { const struct bcm_sysport_stats *s; u8 offset = 0; u32 val = 0; char *p; s = &bcm_sysport_gstrings_stats[i]; switch (s->type) { case BCM_SYSPORT_STAT_NETDEV: case BCM_SYSPORT_STAT_NETDEV64: case BCM_SYSPORT_STAT_SOFT: continue; case BCM_SYSPORT_STAT_MIB_RX: case BCM_SYSPORT_STAT_MIB_TX: case BCM_SYSPORT_STAT_RUNT: if (priv->is_lite) continue; if (s->type != BCM_SYSPORT_STAT_MIB_RX) offset = UMAC_MIB_STAT_OFFSET; val = umac_readl(priv, UMAC_MIB_START + j + offset); break; case BCM_SYSPORT_STAT_RXCHK: val = rxchk_readl(priv, s->reg_offset); if (val == ~0) rxchk_writel(priv, 0, s->reg_offset); break; case BCM_SYSPORT_STAT_RBUF: val = rbuf_readl(priv, s->reg_offset); if (val == ~0) rbuf_writel(priv, 0, s->reg_offset); break; case BCM_SYSPORT_STAT_RDMA: if (!priv->is_lite) continue; val = rdma_readl(priv, s->reg_offset); if (val == ~0) rdma_writel(priv, 0, s->reg_offset); break; } j += s->stat_sizeof; p = (char *)priv + s->stat_offset; *(u32 *)p = val; } netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n"); } static void bcm_sysport_update_tx_stats(struct bcm_sysport_priv *priv, u64 *tx_bytes, u64 *tx_packets) { struct bcm_sysport_tx_ring *ring; u64 bytes = 0, packets = 0; unsigned int start; unsigned int q; for (q = 0; q < priv->netdev->num_tx_queues; q++) { ring = &priv->tx_rings[q]; do { start = u64_stats_fetch_begin(&priv->syncp); bytes = ring->bytes; packets = ring->packets; } while (u64_stats_fetch_retry(&priv->syncp, start)); *tx_bytes += bytes; *tx_packets += packets; } } static void bcm_sysport_get_stats(struct net_device *dev, struct ethtool_stats *stats, u64 *data) { struct bcm_sysport_priv *priv = netdev_priv(dev); struct bcm_sysport_stats64 *stats64 = &priv->stats64; struct u64_stats_sync *syncp = &priv->syncp; struct bcm_sysport_tx_ring *ring; u64 tx_bytes = 0, tx_packets = 0; unsigned int start; int i, j; if (netif_running(dev)) { bcm_sysport_update_mib_counters(priv); bcm_sysport_update_tx_stats(priv, &tx_bytes, &tx_packets); stats64->tx_bytes = tx_bytes; stats64->tx_packets = tx_packets; } for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) { const struct bcm_sysport_stats *s; char *p; s = &bcm_sysport_gstrings_stats[i]; if (s->type == BCM_SYSPORT_STAT_NETDEV) p = (char *)&dev->stats; else if (s->type == BCM_SYSPORT_STAT_NETDEV64) p = (char *)stats64; else p = (char *)priv; if (priv->is_lite && !bcm_sysport_lite_stat_valid(s->type)) continue; p += s->stat_offset; if (s->stat_sizeof == sizeof(u64) && s->type == BCM_SYSPORT_STAT_NETDEV64) { do { start = u64_stats_fetch_begin(syncp); data[i] = *(u64 *)p; } while (u64_stats_fetch_retry(syncp, start)); } else data[i] = *(u32 *)p; j++; } /* For SYSTEMPORT Lite since we have holes in our statistics, j would * be equal to BCM_SYSPORT_STATS_LEN at the end of the loop, but it * needs to point to how many total statistics we have minus the * number of per TX queue statistics */ j = bcm_sysport_get_sset_count(dev, ETH_SS_STATS) - dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT; for (i = 0; i < dev->num_tx_queues; i++) { ring = &priv->tx_rings[i]; data[j] = ring->packets; j++; data[j] = ring->bytes; j++; } } static void bcm_sysport_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol) { struct bcm_sysport_priv *priv = netdev_priv(dev); wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE | WAKE_FILTER; wol->wolopts = priv->wolopts; if (!(priv->wolopts & WAKE_MAGICSECURE)) return; memcpy(wol->sopass, priv->sopass, sizeof(priv->sopass)); } static int bcm_sysport_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol) { struct bcm_sysport_priv *priv = netdev_priv(dev); struct device *kdev = &priv->pdev->dev; u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE | WAKE_FILTER; if (!device_can_wakeup(kdev)) return -ENOTSUPP; if (wol->wolopts & ~supported) return -EINVAL; if (wol->wolopts & WAKE_MAGICSECURE) memcpy(priv->sopass, wol->sopass, sizeof(priv->sopass)); /* Flag the device and relevant IRQ as wakeup capable */ if (wol->wolopts) { device_set_wakeup_enable(kdev, 1); if (priv->wol_irq_disabled) enable_irq_wake(priv->wol_irq); priv->wol_irq_disabled = 0; } else { device_set_wakeup_enable(kdev, 0); /* Avoid unbalanced disable_irq_wake calls */ if (!priv->wol_irq_disabled) disable_irq_wake(priv->wol_irq); priv->wol_irq_disabled = 1; } priv->wolopts = wol->wolopts; return 0; } static void bcm_sysport_set_rx_coalesce(struct bcm_sysport_priv *priv, u32 usecs, u32 pkts) { u32 reg; reg = rdma_readl(priv, RDMA_MBDONE_INTR); reg &= ~(RDMA_INTR_THRESH_MASK | RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT); reg |= pkts; reg |= DIV_ROUND_UP(usecs * 1000, 8192) << RDMA_TIMEOUT_SHIFT; rdma_writel(priv, reg, RDMA_MBDONE_INTR); } static void bcm_sysport_set_tx_coalesce(struct bcm_sysport_tx_ring *ring, struct ethtool_coalesce *ec) { struct bcm_sysport_priv *priv = ring->priv; u32 reg; reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(ring->index)); reg &= ~(RING_INTR_THRESH_MASK | RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT); reg |= ec->tx_max_coalesced_frames; reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) << RING_TIMEOUT_SHIFT; tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(ring->index)); } static int bcm_sysport_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec, struct kernel_ethtool_coalesce *kernel_coal, struct netlink_ext_ack *extack) { struct bcm_sysport_priv *priv = netdev_priv(dev); u32 reg; reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0)); ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000; ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK; reg = rdma_readl(priv, RDMA_MBDONE_INTR); ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000; ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK; ec->use_adaptive_rx_coalesce = priv->dim.use_dim; return 0; } static int bcm_sysport_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec, struct kernel_ethtool_coalesce *kernel_coal, struct netlink_ext_ack *extack) { struct bcm_sysport_priv *priv = netdev_priv(dev); struct dim_cq_moder moder; u32 usecs, pkts; unsigned int i; /* Base system clock is 125Mhz, DMA timeout is this reference clock * divided by 1024, which yield roughly 8.192 us, our maximum value has * to fit in the RING_TIMEOUT_MASK (16 bits). */ if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK || ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 || ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK || ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1) return -EINVAL; if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) || (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0)) return -EINVAL; for (i = 0; i < dev->num_tx_queues; i++) bcm_sysport_set_tx_coalesce(&priv->tx_rings[i], ec); priv->rx_coalesce_usecs = ec->rx_coalesce_usecs; priv->rx_max_coalesced_frames = ec->rx_max_coalesced_frames; usecs = priv->rx_coalesce_usecs; pkts = priv->rx_max_coalesced_frames; if (ec->use_adaptive_rx_coalesce && !priv->dim.use_dim) { moder = net_dim_get_def_rx_moderation(priv->dim.dim.mode); usecs = moder.usec; pkts = moder.pkts; } priv->dim.use_dim = ec->use_adaptive_rx_coalesce; /* Apply desired coalescing parameters */ bcm_sysport_set_rx_coalesce(priv, usecs, pkts); return 0; } static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb) { dev_consume_skb_any(cb->skb); cb->skb = NULL; dma_unmap_addr_set(cb, dma_addr, 0); } static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv, struct bcm_sysport_cb *cb) { struct device *kdev = &priv->pdev->dev; struct net_device *ndev = priv->netdev; struct sk_buff *skb, *rx_skb; dma_addr_t mapping; /* Allocate a new SKB for a new packet */ skb = __netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH, GFP_ATOMIC | __GFP_NOWARN); if (!skb) { priv->mib.alloc_rx_buff_failed++; netif_err(priv, rx_err, ndev, "SKB alloc failed\n"); return NULL; } mapping = dma_map_single(kdev, skb->data, RX_BUF_LENGTH, DMA_FROM_DEVICE); if (dma_mapping_error(kdev, mapping)) { priv->mib.rx_dma_failed++; dev_kfree_skb_any(skb); netif_err(priv, rx_err, ndev, "DMA mapping failure\n"); return NULL; } /* Grab the current SKB on the ring */ rx_skb = cb->skb; if (likely(rx_skb)) dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr), RX_BUF_LENGTH, DMA_FROM_DEVICE); /* Put the new SKB on the ring */ cb->skb = skb; dma_unmap_addr_set(cb, dma_addr, mapping); dma_desc_set_addr(priv, cb->bd_addr, mapping); netif_dbg(priv, rx_status, ndev, "RX refill\n"); /* Return the current SKB to the caller */ return rx_skb; } static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv) { struct bcm_sysport_cb *cb; struct sk_buff *skb; unsigned int i; for (i = 0; i < priv->num_rx_bds; i++) { cb = &priv->rx_cbs[i]; skb = bcm_sysport_rx_refill(priv, cb); dev_kfree_skb(skb); if (!cb->skb) return -ENOMEM; } return 0; } /* Poll the hardware for up to budget packets to process */ static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv, unsigned int budget) { struct bcm_sysport_stats64 *stats64 = &priv->stats64; struct net_device *ndev = priv->netdev; unsigned int processed = 0, to_process; unsigned int processed_bytes = 0; struct bcm_sysport_cb *cb; struct sk_buff *skb; unsigned int p_index; u16 len, status; struct bcm_rsb *rsb; /* Clear status before servicing to reduce spurious interrupts */ intrl2_0_writel(priv, INTRL2_0_RDMA_MBDONE, INTRL2_CPU_CLEAR); /* Determine how much we should process since last call, SYSTEMPORT Lite * groups the producer and consumer indexes into the same 32-bit * which we access using RDMA_CONS_INDEX */ if (!priv->is_lite) p_index = rdma_readl(priv, RDMA_PROD_INDEX); else p_index = rdma_readl(priv, RDMA_CONS_INDEX); p_index &= RDMA_PROD_INDEX_MASK; to_process = (p_index - priv->rx_c_index) & RDMA_CONS_INDEX_MASK; netif_dbg(priv, rx_status, ndev, "p_index=%d rx_c_index=%d to_process=%d\n", p_index, priv->rx_c_index, to_process); while ((processed < to_process) && (processed < budget)) { cb = &priv->rx_cbs[priv->rx_read_ptr]; skb = bcm_sysport_rx_refill(priv, cb); /* We do not have a backing SKB, so we do not a corresponding * DMA mapping for this incoming packet since * bcm_sysport_rx_refill always either has both skb and mapping * or none. */ if (unlikely(!skb)) { netif_err(priv, rx_err, ndev, "out of memory!\n"); ndev->stats.rx_dropped++; ndev->stats.rx_errors++; goto next; } /* Extract the Receive Status Block prepended */ rsb = (struct bcm_rsb *)skb->data; len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK; status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) & DESC_STATUS_MASK; netif_dbg(priv, rx_status, ndev, "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n", p_index, priv->rx_c_index, priv->rx_read_ptr, len, status); if (unlikely(len > RX_BUF_LENGTH)) { netif_err(priv, rx_status, ndev, "oversized packet\n"); ndev->stats.rx_length_errors++; ndev->stats.rx_errors++; dev_kfree_skb_any(skb); goto next; } if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) { netif_err(priv, rx_status, ndev, "fragmented packet!\n"); ndev->stats.rx_dropped++; ndev->stats.rx_errors++; dev_kfree_skb_any(skb); goto next; } if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) { netif_err(priv, rx_err, ndev, "error packet\n"); if (status & RX_STATUS_OVFLOW) ndev->stats.rx_over_errors++; ndev->stats.rx_dropped++; ndev->stats.rx_errors++; dev_kfree_skb_any(skb); goto next; } skb_put(skb, len); /* Hardware validated our checksum */ if (likely(status & DESC_L4_CSUM)) skb->ip_summed = CHECKSUM_UNNECESSARY; /* Hardware pre-pends packets with 2bytes before Ethernet * header plus we have the Receive Status Block, strip off all * of this from the SKB. */ skb_pull(skb, sizeof(*rsb) + 2); len -= (sizeof(*rsb) + 2); processed_bytes += len; /* UniMAC may forward CRC */ if (priv->crc_fwd) { skb_trim(skb, len - ETH_FCS_LEN); len -= ETH_FCS_LEN; } skb->protocol = eth_type_trans(skb, ndev); ndev->stats.rx_packets++; ndev->stats.rx_bytes += len; u64_stats_update_begin(&priv->syncp); stats64->rx_packets++; stats64->rx_bytes += len; u64_stats_update_end(&priv->syncp); napi_gro_receive(&priv->napi, skb); next: processed++; priv->rx_read_ptr++; if (priv->rx_read_ptr == priv->num_rx_bds) priv->rx_read_ptr = 0; } priv->dim.packets = processed; priv->dim.bytes = processed_bytes; return processed; } static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_tx_ring *ring, struct bcm_sysport_cb *cb, unsigned int *bytes_compl, unsigned int *pkts_compl) { struct bcm_sysport_priv *priv = ring->priv; struct device *kdev = &priv->pdev->dev; if (cb->skb) { *bytes_compl += cb->skb->len; dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr), dma_unmap_len(cb, dma_len), DMA_TO_DEVICE); (*pkts_compl)++; bcm_sysport_free_cb(cb); /* SKB fragment */ } else if (dma_unmap_addr(cb, dma_addr)) { *bytes_compl += dma_unmap_len(cb, dma_len); dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr), dma_unmap_len(cb, dma_len), DMA_TO_DEVICE); dma_unmap_addr_set(cb, dma_addr, 0); } } /* Reclaim queued SKBs for transmission completion, lockless version */ static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv, struct bcm_sysport_tx_ring *ring) { unsigned int pkts_compl = 0, bytes_compl = 0; struct net_device *ndev = priv->netdev; unsigned int txbds_processed = 0; struct bcm_sysport_cb *cb; unsigned int txbds_ready; unsigned int c_index; u32 hw_ind; /* Clear status before servicing to reduce spurious interrupts */ if (!ring->priv->is_lite) intrl2_1_writel(ring->priv, BIT(ring->index), INTRL2_CPU_CLEAR); else intrl2_0_writel(ring->priv, BIT(ring->index + INTRL2_0_TDMA_MBDONE_SHIFT), INTRL2_CPU_CLEAR); /* Compute how many descriptors have been processed since last call */ hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index)); c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK; txbds_ready = (c_index - ring->c_index) & RING_CONS_INDEX_MASK; netif_dbg(priv, tx_done, ndev, "ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n", ring->index, ring->c_index, c_index, txbds_ready); while (txbds_processed < txbds_ready) { cb = &ring->cbs[ring->clean_index]; bcm_sysport_tx_reclaim_one(ring, cb, &bytes_compl, &pkts_compl); ring->desc_count++; txbds_processed++; if (likely(ring->clean_index < ring->size - 1)) ring->clean_index++; else ring->clean_index = 0; } u64_stats_update_begin(&priv->syncp); ring->packets += pkts_compl; ring->bytes += bytes_compl; u64_stats_update_end(&priv->syncp); ring->c_index = c_index; netif_dbg(priv, tx_done, ndev, "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n", ring->index, ring->c_index, pkts_compl, bytes_compl); return pkts_compl; } /* Locked version of the per-ring TX reclaim routine */ static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv, struct bcm_sysport_tx_ring *ring) { struct netdev_queue *txq; unsigned int released; unsigned long flags; txq = netdev_get_tx_queue(priv->netdev, ring->index); spin_lock_irqsave(&ring->lock, flags); released = __bcm_sysport_tx_reclaim(priv, ring); if (released) netif_tx_wake_queue(txq); spin_unlock_irqrestore(&ring->lock, flags); return released; } /* Locked version of the per-ring TX reclaim, but does not wake the queue */ static void bcm_sysport_tx_clean(struct bcm_sysport_priv *priv, struct bcm_sysport_tx_ring *ring) { unsigned long flags; spin_lock_irqsave(&ring->lock, flags); __bcm_sysport_tx_reclaim(priv, ring); spin_unlock_irqrestore(&ring->lock, flags); } static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget) { struct bcm_sysport_tx_ring *ring = container_of(napi, struct bcm_sysport_tx_ring, napi); unsigned int work_done = 0; work_done = bcm_sysport_tx_reclaim(ring->priv, ring); if (work_done == 0) { napi_complete(napi); /* re-enable TX interrupt */ if (!ring->priv->is_lite) intrl2_1_mask_clear(ring->priv, BIT(ring->index)); else intrl2_0_mask_clear(ring->priv, BIT(ring->index + INTRL2_0_TDMA_MBDONE_SHIFT)); return 0; } return budget; } static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv) { unsigned int q; for (q = 0; q < priv->netdev->num_tx_queues; q++) bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]); } static int bcm_sysport_poll(struct napi_struct *napi, int budget) { struct bcm_sysport_priv *priv = container_of(napi, struct bcm_sysport_priv, napi); struct dim_sample dim_sample = {}; unsigned int work_done = 0; work_done = bcm_sysport_desc_rx(priv, budget); priv->rx_c_index += work_done; priv->rx_c_index &= RDMA_CONS_INDEX_MASK; /* SYSTEMPORT Lite groups the producer/consumer index, producer is * maintained by HW, but writes to it will be ignore while RDMA * is active */ if (!priv->is_lite) rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX); else rdma_writel(priv, priv->rx_c_index << 16, RDMA_CONS_INDEX); if (work_done < budget) { napi_complete_done(napi, work_done); /* re-enable RX interrupts */ intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE); } if (priv->dim.use_dim) { dim_update_sample(priv->dim.event_ctr, priv->dim.packets, priv->dim.bytes, &dim_sample); net_dim(&priv->dim.dim, dim_sample); } return work_done; } static void mpd_enable_set(struct bcm_sysport_priv *priv, bool enable) { u32 reg, bit; reg = umac_readl(priv, UMAC_MPD_CTRL); if (enable) reg |= MPD_EN; else reg &= ~MPD_EN; umac_writel(priv, reg, UMAC_MPD_CTRL); if (priv->is_lite) bit = RBUF_ACPI_EN_LITE; else bit = RBUF_ACPI_EN; reg = rbuf_readl(priv, RBUF_CONTROL); if (enable) reg |= bit; else reg &= ~bit; rbuf_writel(priv, reg, RBUF_CONTROL); } static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv) { unsigned int index; u32 reg; /* Disable RXCHK, active filters and Broadcom tag matching */ reg = rxchk_readl(priv, RXCHK_CONTROL); reg &= ~(RXCHK_BRCM_TAG_MATCH_MASK << RXCHK_BRCM_TAG_MATCH_SHIFT | RXCHK_EN | RXCHK_BRCM_TAG_EN); rxchk_writel(priv, reg, RXCHK_CONTROL); /* Make sure we restore correct CID index in case HW lost * its context during deep idle state */ for_each_set_bit(index, priv->filters, RXCHK_BRCM_TAG_MAX) { rxchk_writel(priv, priv->filters_loc[index] << RXCHK_BRCM_TAG_CID_SHIFT, RXCHK_BRCM_TAG(index)); rxchk_writel(priv, 0xff00ffff, RXCHK_BRCM_TAG_MASK(index)); } /* Clear the MagicPacket detection logic */ mpd_enable_set(priv, false); reg = intrl2_0_readl(priv, INTRL2_CPU_STATUS); if (reg & INTRL2_0_MPD) netdev_info(priv->netdev, "Wake-on-LAN (MPD) interrupt!\n"); if (reg & INTRL2_0_BRCM_MATCH_TAG) { reg = rxchk_readl(priv, RXCHK_BRCM_TAG_MATCH_STATUS) & RXCHK_BRCM_TAG_MATCH_MASK; netdev_info(priv->netdev, "Wake-on-LAN (filters 0x%02x) interrupt!\n", reg); } netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n"); } static void bcm_sysport_dim_work(struct work_struct *work) { struct dim *dim = container_of(work, struct dim, work); struct bcm_sysport_net_dim *ndim = container_of(dim, struct bcm_sysport_net_dim, dim); struct bcm_sysport_priv *priv = container_of(ndim, struct bcm_sysport_priv, dim); struct dim_cq_moder cur_profile = net_dim_get_rx_moderation(dim->mode, dim->profile_ix); bcm_sysport_set_rx_coalesce(priv, cur_profile.usec, cur_profile.pkts); dim->state = DIM_START_MEASURE; } /* RX and misc interrupt routine */ static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id) { struct net_device *dev = dev_id; struct bcm_sysport_priv *priv = netdev_priv(dev); struct bcm_sysport_tx_ring *txr; unsigned int ring, ring_bit; priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) & ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS); intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR); if (unlikely(priv->irq0_stat == 0)) { netdev_warn(priv->netdev, "spurious RX interrupt\n"); return IRQ_NONE; } if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) { priv->dim.event_ctr++; if (likely(napi_schedule_prep(&priv->napi))) { /* disable RX interrupts */ intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE); __napi_schedule_irqoff(&priv->napi); } } /* TX ring is full, perform a full reclaim since we do not know * which one would trigger this interrupt */ if (priv->irq0_stat & INTRL2_0_TX_RING_FULL) bcm_sysport_tx_reclaim_all(priv); if (!priv->is_lite) goto out; for (ring = 0; ring < dev->num_tx_queues; ring++) { ring_bit = BIT(ring + INTRL2_0_TDMA_MBDONE_SHIFT); if (!(priv->irq0_stat & ring_bit)) continue; txr = &priv->tx_rings[ring]; if (likely(napi_schedule_prep(&txr->napi))) { intrl2_0_mask_set(priv, ring_bit); __napi_schedule(&txr->napi); } } out: return IRQ_HANDLED; } /* TX interrupt service routine */ static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id) { struct net_device *dev = dev_id; struct bcm_sysport_priv *priv = netdev_priv(dev); struct bcm_sysport_tx_ring *txr; unsigned int ring; priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) & ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS); intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR); if (unlikely(priv->irq1_stat == 0)) { netdev_warn(priv->netdev, "spurious TX interrupt\n"); return IRQ_NONE; } for (ring = 0; ring < dev->num_tx_queues; ring++) { if (!(priv->irq1_stat & BIT(ring))) continue; txr = &priv->tx_rings[ring]; if (likely(napi_schedule_prep(&txr->napi))) { intrl2_1_mask_set(priv, BIT(ring)); __napi_schedule_irqoff(&txr->napi); } } return IRQ_HANDLED; } static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id) { struct bcm_sysport_priv *priv = dev_id; pm_wakeup_event(&priv->pdev->dev, 0); return IRQ_HANDLED; } #ifdef CONFIG_NET_POLL_CONTROLLER static void bcm_sysport_poll_controller(struct net_device *dev) { struct bcm_sysport_priv *priv = netdev_priv(dev); disable_irq(priv->irq0); bcm_sysport_rx_isr(priv->irq0, priv); enable_irq(priv->irq0); if (!priv->is_lite) { disable_irq(priv->irq1); bcm_sysport_tx_isr(priv->irq1, priv); enable_irq(priv->irq1); } } #endif static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb, struct net_device *dev) { struct bcm_sysport_priv *priv = netdev_priv(dev); struct sk_buff *nskb; struct bcm_tsb *tsb; u32 csum_info; u8 ip_proto; u16 csum_start; __be16 ip_ver; /* Re-allocate SKB if needed */ if (unlikely(skb_headroom(skb) < sizeof(*tsb))) { nskb = skb_realloc_headroom(skb, sizeof(*tsb)); if (!nskb) { dev_kfree_skb_any(skb); priv->mib.tx_realloc_tsb_failed++; dev->stats.tx_errors++; dev->stats.tx_dropped++; return NULL; } dev_consume_skb_any(skb); skb = nskb; priv->mib.tx_realloc_tsb++; } tsb = skb_push(skb, sizeof(*tsb)); /* Zero-out TSB by default */ memset(tsb, 0, sizeof(*tsb)); if (skb_vlan_tag_present(skb)) { tsb->pcp_dei_vid = skb_vlan_tag_get_prio(skb) & PCP_DEI_MASK; tsb->pcp_dei_vid |= (u32)skb_vlan_tag_get_id(skb) << VID_SHIFT; } if (skb->ip_summed == CHECKSUM_PARTIAL) { ip_ver = skb->protocol; switch (ip_ver) { case htons(ETH_P_IP): ip_proto = ip_hdr(skb)->protocol; break; case htons(ETH_P_IPV6): ip_proto = ipv6_hdr(skb)->nexthdr; break; default: return skb; } /* Get the checksum offset and the L4 (transport) offset */ csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb); /* Account for the HW inserted VLAN tag */ if (skb_vlan_tag_present(skb)) csum_start += VLAN_HLEN; csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK; csum_info |= (csum_start << L4_PTR_SHIFT); if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) { csum_info |= L4_LENGTH_VALID; if (ip_proto == IPPROTO_UDP && ip_ver == htons(ETH_P_IP)) csum_info |= L4_UDP; } else { csum_info = 0; } tsb->l4_ptr_dest_map = csum_info; } return skb; } static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb, struct net_device *dev) { struct bcm_sysport_priv *priv = netdev_priv(dev); struct device *kdev = &priv->pdev->dev; struct bcm_sysport_tx_ring *ring; unsigned long flags, desc_flags; struct bcm_sysport_cb *cb; struct netdev_queue *txq; u32 len_status, addr_lo; unsigned int skb_len; dma_addr_t mapping; u16 queue; int ret; queue = skb_get_queue_mapping(skb); txq = netdev_get_tx_queue(dev, queue); ring = &priv->tx_rings[queue]; /* lock against tx reclaim in BH context and TX ring full interrupt */ spin_lock_irqsave(&ring->lock, flags); if (unlikely(ring->desc_count == 0)) { netif_tx_stop_queue(txq); netdev_err(dev, "queue %d awake and ring full!\n", queue); ret = NETDEV_TX_BUSY; goto out; } /* Insert TSB and checksum infos */ if (priv->tsb_en) { skb = bcm_sysport_insert_tsb(skb, dev); if (!skb) { ret = NETDEV_TX_OK; goto out; } } skb_len = skb->len; mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE); if (dma_mapping_error(kdev, mapping)) { priv->mib.tx_dma_failed++; netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n", skb->data, skb_len); ret = NETDEV_TX_OK; goto out; } /* Remember the SKB for future freeing */ cb = &ring->cbs[ring->curr_desc]; cb->skb = skb; dma_unmap_addr_set(cb, dma_addr, mapping); dma_unmap_len_set(cb, dma_len, skb_len); addr_lo = lower_32_bits(mapping); len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK; len_status |= (skb_len << DESC_LEN_SHIFT); len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) << DESC_STATUS_SHIFT; if (skb->ip_summed == CHECKSUM_PARTIAL) len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT); if (skb_vlan_tag_present(skb)) len_status |= (TX_STATUS_VLAN_VID_TSB << DESC_STATUS_SHIFT); ring->curr_desc++; if (ring->curr_desc == ring->size) ring->curr_desc = 0; ring->desc_count--; /* Ports are latched, so write upper address first */ spin_lock_irqsave(&priv->desc_lock, desc_flags); tdma_writel(priv, len_status, TDMA_WRITE_PORT_HI(ring->index)); tdma_writel(priv, addr_lo, TDMA_WRITE_PORT_LO(ring->index)); spin_unlock_irqrestore(&priv->desc_lock, desc_flags); /* Check ring space and update SW control flow */ if (ring->desc_count == 0) netif_tx_stop_queue(txq); netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n", ring->index, ring->desc_count, ring->curr_desc); ret = NETDEV_TX_OK; out: spin_unlock_irqrestore(&ring->lock, flags); return ret; } static void bcm_sysport_tx_timeout(struct net_device *dev, unsigned int txqueue) { netdev_warn(dev, "transmit timeout!\n"); netif_trans_update(dev); dev->stats.tx_errors++; netif_tx_wake_all_queues(dev); } /* phylib adjust link callback */ static void bcm_sysport_adj_link(struct net_device *dev) { struct bcm_sysport_priv *priv = netdev_priv(dev); struct phy_device *phydev = dev->phydev; unsigned int changed = 0; u32 cmd_bits = 0, reg; if (priv->old_link != phydev->link) { changed = 1; priv->old_link = phydev->link; } if (priv->old_duplex != phydev->duplex) { changed = 1; priv->old_duplex = phydev->duplex; } if (priv->is_lite) goto out; switch (phydev->speed) { case SPEED_2500: cmd_bits = CMD_SPEED_2500; break; case SPEED_1000: cmd_bits = CMD_SPEED_1000; break; case SPEED_100: cmd_bits = CMD_SPEED_100; break; case SPEED_10: cmd_bits = CMD_SPEED_10; break; default: break; } cmd_bits <<= CMD_SPEED_SHIFT; if (phydev->duplex == DUPLEX_HALF) cmd_bits |= CMD_HD_EN; if (priv->old_pause != phydev->pause) { changed = 1; priv->old_pause = phydev->pause; } if (!phydev->pause) cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE; if (!changed) return; if (phydev->link) { reg = umac_readl(priv, UMAC_CMD); reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) | CMD_HD_EN | CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE); reg |= cmd_bits; umac_writel(priv, reg, UMAC_CMD); } out: if (changed) phy_print_status(phydev); } static void bcm_sysport_init_dim(struct bcm_sysport_priv *priv, void (*cb)(struct work_struct *work)) { struct bcm_sysport_net_dim *dim = &priv->dim; INIT_WORK(&dim->dim.work, cb); dim->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE; dim->event_ctr = 0; dim->packets = 0; dim->bytes = 0; } static void bcm_sysport_init_rx_coalesce(struct bcm_sysport_priv *priv) { struct bcm_sysport_net_dim *dim = &priv->dim; struct dim_cq_moder moder; u32 usecs, pkts; usecs = priv->rx_coalesce_usecs; pkts = priv->rx_max_coalesced_frames; /* If DIM was enabled, re-apply default parameters */ if (dim->use_dim) { moder = net_dim_get_def_rx_moderation(dim->dim.mode); usecs = moder.usec; pkts = moder.pkts; } bcm_sysport_set_rx_coalesce(priv, usecs, pkts); } static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv, unsigned int index) { struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index]; size_t size; u32 reg; /* Simple descriptors partitioning for now */ size = 256; ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL); if (!ring->cbs) { netif_err(priv, hw, priv->netdev, "CB allocation failed\n"); return -ENOMEM; } /* Initialize SW view of the ring */ spin_lock_init(&ring->lock); ring->priv = priv; netif_napi_add_tx(priv->netdev, &ring->napi, bcm_sysport_tx_poll); ring->index = index; ring->size = size; ring->clean_index = 0; ring->alloc_size = ring->size; ring->desc_count = ring->size; ring->curr_desc = 0; /* Initialize HW ring */ tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index)); tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index)); tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index)); tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index)); /* Configure QID and port mapping */ reg = tdma_readl(priv, TDMA_DESC_RING_MAPPING(index)); reg &= ~(RING_QID_MASK | RING_PORT_ID_MASK << RING_PORT_ID_SHIFT); if (ring->inspect) { reg |= ring->switch_queue & RING_QID_MASK; reg |= ring->switch_port << RING_PORT_ID_SHIFT; } else { reg |= RING_IGNORE_STATUS; } tdma_writel(priv, reg, TDMA_DESC_RING_MAPPING(index)); reg = 0; /* Adjust the packet size calculations if SYSTEMPORT is responsible * for HW insertion of VLAN tags */ if (priv->netdev->features & NETIF_F_HW_VLAN_CTAG_TX) reg = VLAN_HLEN << RING_PKT_SIZE_ADJ_SHIFT; tdma_writel(priv, reg, TDMA_DESC_RING_PCP_DEI_VID(index)); /* Enable ACB algorithm 2 */ reg = tdma_readl(priv, TDMA_CONTROL); reg |= tdma_control_bit(priv, ACB_ALGO); tdma_writel(priv, reg, TDMA_CONTROL); /* Do not use tdma_control_bit() here because TSB_SWAP1 collides * with the original definition of ACB_ALGO */ reg = tdma_readl(priv, TDMA_CONTROL); if (priv->is_lite) reg &= ~BIT(TSB_SWAP1); /* Set a correct TSB format based on host endian */ if (!IS_ENABLED(CONFIG_CPU_BIG_ENDIAN)) reg |= tdma_control_bit(priv, TSB_SWAP0); else reg &= ~tdma_control_bit(priv, TSB_SWAP0); tdma_writel(priv, reg, TDMA_CONTROL); /* Program the number of descriptors as MAX_THRESHOLD and half of * its size for the hysteresis trigger */ tdma_writel(priv, ring->size | 1 << RING_HYST_THRESH_SHIFT, TDMA_DESC_RING_MAX_HYST(index)); /* Enable the ring queue in the arbiter */ reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN); reg |= (1 << index); tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN); napi_enable(&ring->napi); netif_dbg(priv, hw, priv->netdev, "TDMA cfg, size=%d, switch q=%d,port=%d\n", ring->size, ring->switch_queue, ring->switch_port); return 0; } static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv, unsigned int index) { struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index]; u32 reg; /* Caller should stop the TDMA engine */ reg = tdma_readl(priv, TDMA_STATUS); if (!(reg & TDMA_DISABLED)) netdev_warn(priv->netdev, "TDMA not stopped!\n"); /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could * fail, so by checking this pointer we know whether the TX ring was * fully initialized or not. */ if (!ring->cbs) return; napi_disable(&ring->napi); netif_napi_del(&ring->napi); bcm_sysport_tx_clean(priv, ring); kfree(ring->cbs); ring->cbs = NULL; ring->size = 0; ring->alloc_size = 0; netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n"); } /* RDMA helper */ static inline int rdma_enable_set(struct bcm_sysport_priv *priv, unsigned int enable) { unsigned int timeout = 1000; u32 reg; reg = rdma_readl(priv, RDMA_CONTROL); if (enable) reg |= RDMA_EN; else reg &= ~RDMA_EN; rdma_writel(priv, reg, RDMA_CONTROL); /* Poll for RMDA disabling completion */ do { reg = rdma_readl(priv, RDMA_STATUS); if (!!(reg & RDMA_DISABLED) == !enable) return 0; usleep_range(1000, 2000); } while (timeout-- > 0); netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n"); return -ETIMEDOUT; } /* TDMA helper */ static inline int tdma_enable_set(struct bcm_sysport_priv *priv, unsigned int enable) { unsigned int timeout = 1000; u32 reg; reg = tdma_readl(priv, TDMA_CONTROL); if (enable) reg |= tdma_control_bit(priv, TDMA_EN); else reg &= ~tdma_control_bit(priv, TDMA_EN); tdma_writel(priv, reg, TDMA_CONTROL); /* Poll for TMDA disabling completion */ do { reg = tdma_readl(priv, TDMA_STATUS); if (!!(reg & TDMA_DISABLED) == !enable) return 0; usleep_range(1000, 2000); } while (timeout-- > 0); netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n"); return -ETIMEDOUT; } static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv) { struct bcm_sysport_cb *cb; u32 reg; int ret; int i; /* Initialize SW view of the RX ring */ priv->num_rx_bds = priv->num_rx_desc_words / WORDS_PER_DESC; priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET; priv->rx_c_index = 0; priv->rx_read_ptr = 0; priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb), GFP_KERNEL); if (!priv->rx_cbs) { netif_err(priv, hw, priv->netdev, "CB allocation failed\n"); return -ENOMEM; } for (i = 0; i < priv->num_rx_bds; i++) { cb = priv->rx_cbs + i; cb->bd_addr = priv->rx_bds + i * DESC_SIZE; } ret = bcm_sysport_alloc_rx_bufs(priv); if (ret) { netif_err(priv, hw, priv->netdev, "SKB allocation failed\n"); return ret; } /* Initialize HW, ensure RDMA is disabled */ reg = rdma_readl(priv, RDMA_STATUS); if (!(reg & RDMA_DISABLED)) rdma_enable_set(priv, 0); rdma_writel(priv, 0, RDMA_WRITE_PTR_LO); rdma_writel(priv, 0, RDMA_WRITE_PTR_HI); rdma_writel(priv, 0, RDMA_PROD_INDEX); rdma_writel(priv, 0, RDMA_CONS_INDEX); rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT | RX_BUF_LENGTH, RDMA_RING_BUF_SIZE); /* Operate the queue in ring mode */ rdma_writel(priv, 0, RDMA_START_ADDR_HI); rdma_writel(priv, 0, RDMA_START_ADDR_LO); rdma_writel(priv, 0, RDMA_END_ADDR_HI); rdma_writel(priv, priv->num_rx_desc_words - 1, RDMA_END_ADDR_LO); netif_dbg(priv, hw, priv->netdev, "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n", priv->num_rx_bds, priv->rx_bds); return 0; } static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv) { struct bcm_sysport_cb *cb; unsigned int i; u32 reg; /* Caller should ensure RDMA is disabled */ reg = rdma_readl(priv, RDMA_STATUS); if (!(reg & RDMA_DISABLED)) netdev_warn(priv->netdev, "RDMA not stopped!\n"); for (i = 0; i < priv->num_rx_bds; i++) { cb = &priv->rx_cbs[i]; if (dma_unmap_addr(cb, dma_addr)) dma_unmap_single(&priv->pdev->dev, dma_unmap_addr(cb, dma_addr), RX_BUF_LENGTH, DMA_FROM_DEVICE); bcm_sysport_free_cb(cb); } kfree(priv->rx_cbs); priv->rx_cbs = NULL; netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n"); } static void bcm_sysport_set_rx_mode(struct net_device *dev) { struct bcm_sysport_priv *priv = netdev_priv(dev); u32 reg; if (priv->is_lite) return; reg = umac_readl(priv, UMAC_CMD); if (dev->flags & IFF_PROMISC) reg |= CMD_PROMISC; else reg &= ~CMD_PROMISC; umac_writel(priv, reg, UMAC_CMD); /* No support for ALLMULTI */ if (dev->flags & IFF_ALLMULTI) return; } static inline void umac_enable_set(struct bcm_sysport_priv *priv, u32 mask, unsigned int enable) { u32 reg; if (!priv->is_lite) { reg = umac_readl(priv, UMAC_CMD); if (enable) reg |= mask; else reg &= ~mask; umac_writel(priv, reg, UMAC_CMD); } else { reg = gib_readl(priv, GIB_CONTROL); if (enable) reg |= mask; else reg &= ~mask; gib_writel(priv, reg, GIB_CONTROL); } /* UniMAC stops on a packet boundary, wait for a full-sized packet * to be processed (1 msec). */ if (enable == 0) usleep_range(1000, 2000); } static inline void umac_reset(struct bcm_sysport_priv *priv) { u32 reg; if (priv->is_lite) return; reg = umac_readl(priv, UMAC_CMD); reg |= CMD_SW_RESET; umac_writel(priv, reg, UMAC_CMD); udelay(10); reg = umac_readl(priv, UMAC_CMD); reg &= ~CMD_SW_RESET; umac_writel(priv, reg, UMAC_CMD); } static void umac_set_hw_addr(struct bcm_sysport_priv *priv, const unsigned char *addr) { u32 mac0 = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3]; u32 mac1 = (addr[4] << 8) | addr[5]; if (!priv->is_lite) { umac_writel(priv, mac0, UMAC_MAC0); umac_writel(priv, mac1, UMAC_MAC1); } else { gib_writel(priv, mac0, GIB_MAC0); gib_writel(priv, mac1, GIB_MAC1); } } static void topctrl_flush(struct bcm_sysport_priv *priv) { topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL); topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL); mdelay(1); topctrl_writel(priv, 0, RX_FLUSH_CNTL); topctrl_writel(priv, 0, TX_FLUSH_CNTL); } static int bcm_sysport_change_mac(struct net_device *dev, void *p) { struct bcm_sysport_priv *priv = netdev_priv(dev); struct sockaddr *addr = p; if (!is_valid_ether_addr(addr->sa_data)) return -EINVAL; eth_hw_addr_set(dev, addr->sa_data); /* interface is disabled, changes to MAC will be reflected on next * open call */ if (!netif_running(dev)) return 0; umac_set_hw_addr(priv, dev->dev_addr); return 0; } static void bcm_sysport_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats) { struct bcm_sysport_priv *priv = netdev_priv(dev); struct bcm_sysport_stats64 *stats64 = &priv->stats64; unsigned int start; netdev_stats_to_stats64(stats, &dev->stats); bcm_sysport_update_tx_stats(priv, &stats->tx_bytes, &stats->tx_packets); do { start = u64_stats_fetch_begin(&priv->syncp); stats->rx_packets = stats64->rx_packets; stats->rx_bytes = stats64->rx_bytes; } while (u64_stats_fetch_retry(&priv->syncp, start)); } static void bcm_sysport_netif_start(struct net_device *dev) { struct bcm_sysport_priv *priv = netdev_priv(dev); /* Enable NAPI */ bcm_sysport_init_dim(priv, bcm_sysport_dim_work); bcm_sysport_init_rx_coalesce(priv); napi_enable(&priv->napi); /* Enable RX interrupt and TX ring full interrupt */ intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL); phy_start(dev->phydev); /* Enable TX interrupts for the TXQs */ if (!priv->is_lite) intrl2_1_mask_clear(priv, 0xffffffff); else intrl2_0_mask_clear(priv, INTRL2_0_TDMA_MBDONE_MASK); } static void rbuf_init(struct bcm_sysport_priv *priv) { u32 reg; reg = rbuf_readl(priv, RBUF_CONTROL); reg |= RBUF_4B_ALGN | RBUF_RSB_EN; /* Set a correct RSB format on SYSTEMPORT Lite */ if (priv->is_lite) reg &= ~RBUF_RSB_SWAP1; /* Set a correct RSB format based on host endian */ if (!IS_ENABLED(CONFIG_CPU_BIG_ENDIAN)) reg |= RBUF_RSB_SWAP0; else reg &= ~RBUF_RSB_SWAP0; rbuf_writel(priv, reg, RBUF_CONTROL); } static inline void bcm_sysport_mask_all_intrs(struct bcm_sysport_priv *priv) { intrl2_0_mask_set(priv, 0xffffffff); intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR); if (!priv->is_lite) { intrl2_1_mask_set(priv, 0xffffffff); intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR); } } static inline void gib_set_pad_extension(struct bcm_sysport_priv *priv) { u32 reg; reg = gib_readl(priv, GIB_CONTROL); /* Include Broadcom tag in pad extension and fix up IPG_LENGTH */ if (netdev_uses_dsa(priv->netdev)) { reg &= ~(GIB_PAD_EXTENSION_MASK << GIB_PAD_EXTENSION_SHIFT); reg |= ENET_BRCM_TAG_LEN << GIB_PAD_EXTENSION_SHIFT; } reg &= ~(GIB_IPG_LEN_MASK << GIB_IPG_LEN_SHIFT); reg |= 12 << GIB_IPG_LEN_SHIFT; gib_writel(priv, reg, GIB_CONTROL); } static int bcm_sysport_open(struct net_device *dev) { struct bcm_sysport_priv *priv = netdev_priv(dev); struct phy_device *phydev; unsigned int i; int ret; clk_prepare_enable(priv->clk); /* Reset UniMAC */ umac_reset(priv); /* Flush TX and RX FIFOs at TOPCTRL level */ topctrl_flush(priv); /* Disable the UniMAC RX/TX */ umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0); /* Enable RBUF 2bytes alignment and Receive Status Block */ rbuf_init(priv); /* Set maximum frame length */ if (!priv->is_lite) umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN); else gib_set_pad_extension(priv); /* Apply features again in case we changed them while interface was * down */ bcm_sysport_set_features(dev, dev->features); /* Set MAC address */ umac_set_hw_addr(priv, dev->dev_addr); phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link, 0, priv->phy_interface); if (!phydev) { netdev_err(dev, "could not attach to PHY\n"); ret = -ENODEV; goto out_clk_disable; } /* Indicate that the MAC is responsible for PHY PM */ phydev->mac_managed_pm = true; /* Reset house keeping link status */ priv->old_duplex = -1; priv->old_link = -1; priv->old_pause = -1; /* mask all interrupts and request them */ bcm_sysport_mask_all_intrs(priv); ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev); if (ret) { netdev_err(dev, "failed to request RX interrupt\n"); goto out_phy_disconnect; } if (!priv->is_lite) { ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0, dev->name, dev); if (ret) { netdev_err(dev, "failed to request TX interrupt\n"); goto out_free_irq0; } } /* Initialize both hardware and software ring */ spin_lock_init(&priv->desc_lock); for (i = 0; i < dev->num_tx_queues; i++) { ret = bcm_sysport_init_tx_ring(priv, i); if (ret) { netdev_err(dev, "failed to initialize TX ring %d\n", i); goto out_free_tx_ring; } } /* Initialize linked-list */ tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS); /* Initialize RX ring */ ret = bcm_sysport_init_rx_ring(priv); if (ret) { netdev_err(dev, "failed to initialize RX ring\n"); goto out_free_rx_ring; } /* Turn on RDMA */ ret = rdma_enable_set(priv, 1); if (ret) goto out_free_rx_ring; /* Turn on TDMA */ ret = tdma_enable_set(priv, 1); if (ret) goto out_clear_rx_int; /* Turn on UniMAC TX/RX */ umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1); bcm_sysport_netif_start(dev); netif_tx_start_all_queues(dev); return 0; out_clear_rx_int: intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL); out_free_rx_ring: bcm_sysport_fini_rx_ring(priv); out_free_tx_ring: for (i = 0; i < dev->num_tx_queues; i++) bcm_sysport_fini_tx_ring(priv, i); if (!priv->is_lite) free_irq(priv->irq1, dev); out_free_irq0: free_irq(priv->irq0, dev); out_phy_disconnect: phy_disconnect(phydev); out_clk_disable: clk_disable_unprepare(priv->clk); return ret; } static void bcm_sysport_netif_stop(struct net_device *dev) { struct bcm_sysport_priv *priv = netdev_priv(dev); /* stop all software from updating hardware */ netif_tx_disable(dev); napi_disable(&priv->napi); cancel_work_sync(&priv->dim.dim.work); phy_stop(dev->phydev); /* mask all interrupts */ bcm_sysport_mask_all_intrs(priv); } static int bcm_sysport_stop(struct net_device *dev) { struct bcm_sysport_priv *priv = netdev_priv(dev); unsigned int i; int ret; bcm_sysport_netif_stop(dev); /* Disable UniMAC RX */ umac_enable_set(priv, CMD_RX_EN, 0); ret = tdma_enable_set(priv, 0); if (ret) { netdev_err(dev, "timeout disabling RDMA\n"); return ret; } /* Wait for a maximum packet size to be drained */ usleep_range(2000, 3000); ret = rdma_enable_set(priv, 0); if (ret) { netdev_err(dev, "timeout disabling TDMA\n"); return ret; } /* Disable UniMAC TX */ umac_enable_set(priv, CMD_TX_EN, 0); /* Free RX/TX rings SW structures */ for (i = 0; i < dev->num_tx_queues; i++) bcm_sysport_fini_tx_ring(priv, i); bcm_sysport_fini_rx_ring(priv); free_irq(priv->irq0, dev); if (!priv->is_lite) free_irq(priv->irq1, dev); /* Disconnect from PHY */ phy_disconnect(dev->phydev); clk_disable_unprepare(priv->clk); return 0; } static int bcm_sysport_rule_find(struct bcm_sysport_priv *priv, u64 location) { unsigned int index; u32 reg; for_each_set_bit(index, priv->filters, RXCHK_BRCM_TAG_MAX) { reg = rxchk_readl(priv, RXCHK_BRCM_TAG(index)); reg >>= RXCHK_BRCM_TAG_CID_SHIFT; reg &= RXCHK_BRCM_TAG_CID_MASK; if (reg == location) return index; } return -EINVAL; } static int bcm_sysport_rule_get(struct bcm_sysport_priv *priv, struct ethtool_rxnfc *nfc) { int index; /* This is not a rule that we know about */ index = bcm_sysport_rule_find(priv, nfc->fs.location); if (index < 0) return -EOPNOTSUPP; nfc->fs.ring_cookie = RX_CLS_FLOW_WAKE; return 0; } static int bcm_sysport_rule_set(struct bcm_sysport_priv *priv, struct ethtool_rxnfc *nfc) { unsigned int index; u32 reg; /* We cannot match locations greater than what the classification ID * permits (256 entries) */ if (nfc->fs.location > RXCHK_BRCM_TAG_CID_MASK) return -E2BIG; /* We cannot support flows that are not destined for a wake-up */ if (nfc->fs.ring_cookie != RX_CLS_FLOW_WAKE) return -EOPNOTSUPP; index = find_first_zero_bit(priv->filters, RXCHK_BRCM_TAG_MAX); if (index >= RXCHK_BRCM_TAG_MAX) /* All filters are already in use, we cannot match more rules */ return -ENOSPC; /* Location is the classification ID, and index is the position * within one of our 8 possible filters to be programmed */ reg = rxchk_readl(priv, RXCHK_BRCM_TAG(index)); reg &= ~(RXCHK_BRCM_TAG_CID_MASK << RXCHK_BRCM_TAG_CID_SHIFT); reg |= nfc->fs.location << RXCHK_BRCM_TAG_CID_SHIFT; rxchk_writel(priv, reg, RXCHK_BRCM_TAG(index)); rxchk_writel(priv, 0xff00ffff, RXCHK_BRCM_TAG_MASK(index)); priv->filters_loc[index] = nfc->fs.location; set_bit(index, priv->filters); return 0; } static int bcm_sysport_rule_del(struct bcm_sysport_priv *priv, u64 location) { int index; /* This is not a rule that we know about */ index = bcm_sysport_rule_find(priv, location); if (index < 0) return -EOPNOTSUPP; /* No need to disable this filter if it was enabled, this will * be taken care of during suspend time by bcm_sysport_suspend_to_wol */ clear_bit(index, priv->filters); priv->filters_loc[index] = 0; return 0; } static int bcm_sysport_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *nfc, u32 *rule_locs) { struct bcm_sysport_priv *priv = netdev_priv(dev); int ret = -EOPNOTSUPP; switch (nfc->cmd) { case ETHTOOL_GRXCLSRULE: ret = bcm_sysport_rule_get(priv, nfc); break; default: break; } return ret; } static int bcm_sysport_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *nfc) { struct bcm_sysport_priv *priv = netdev_priv(dev); int ret = -EOPNOTSUPP; switch (nfc->cmd) { case ETHTOOL_SRXCLSRLINS: ret = bcm_sysport_rule_set(priv, nfc); break; case ETHTOOL_SRXCLSRLDEL: ret = bcm_sysport_rule_del(priv, nfc->fs.location); break; default: break; } return ret; } static const struct ethtool_ops bcm_sysport_ethtool_ops = { .supported_coalesce_params = ETHTOOL_COALESCE_USECS | ETHTOOL_COALESCE_MAX_FRAMES | ETHTOOL_COALESCE_USE_ADAPTIVE_RX, .get_drvinfo = bcm_sysport_get_drvinfo, .get_msglevel = bcm_sysport_get_msglvl, .set_msglevel = bcm_sysport_set_msglvl, .get_link = ethtool_op_get_link, .get_strings = bcm_sysport_get_strings, .get_ethtool_stats = bcm_sysport_get_stats, .get_sset_count = bcm_sysport_get_sset_count, .get_wol = bcm_sysport_get_wol, .set_wol = bcm_sysport_set_wol, .get_coalesce = bcm_sysport_get_coalesce, .set_coalesce = bcm_sysport_set_coalesce, .get_link_ksettings = phy_ethtool_get_link_ksettings, .set_link_ksettings = phy_ethtool_set_link_ksettings, .get_rxnfc = bcm_sysport_get_rxnfc, .set_rxnfc = bcm_sysport_set_rxnfc, }; static u16 bcm_sysport_select_queue(struct net_device *dev, struct sk_buff *skb, struct net_device *sb_dev) { struct bcm_sysport_priv *priv = netdev_priv(dev); u16 queue = skb_get_queue_mapping(skb); struct bcm_sysport_tx_ring *tx_ring; unsigned int q, port; if (!netdev_uses_dsa(dev)) return netdev_pick_tx(dev, skb, NULL); /* DSA tagging layer will have configured the correct queue */ q = BRCM_TAG_GET_QUEUE(queue); port = BRCM_TAG_GET_PORT(queue); tx_ring = priv->ring_map[q + port * priv->per_port_num_tx_queues]; if (unlikely(!tx_ring)) return netdev_pick_tx(dev, skb, NULL); return tx_ring->index; } static const struct net_device_ops bcm_sysport_netdev_ops = { .ndo_start_xmit = bcm_sysport_xmit, .ndo_tx_timeout = bcm_sysport_tx_timeout, .ndo_open = bcm_sysport_open, .ndo_stop = bcm_sysport_stop, .ndo_set_features = bcm_sysport_set_features, .ndo_set_rx_mode = bcm_sysport_set_rx_mode, .ndo_set_mac_address = bcm_sysport_change_mac, #ifdef CONFIG_NET_POLL_CONTROLLER .ndo_poll_controller = bcm_sysport_poll_controller, #endif .ndo_get_stats64 = bcm_sysport_get_stats64, .ndo_select_queue = bcm_sysport_select_queue, }; static int bcm_sysport_map_queues(struct net_device *dev, struct net_device *slave_dev) { struct dsa_port *dp = dsa_port_from_netdev(slave_dev); struct bcm_sysport_priv *priv = netdev_priv(dev); struct bcm_sysport_tx_ring *ring; unsigned int num_tx_queues; unsigned int q, qp, port; /* We can't be setting up queue inspection for non directly attached * switches */ if (dp->ds->index) return 0; port = dp->index; /* On SYSTEMPORT Lite we have twice as less queues, so we cannot do a * 1:1 mapping, we can only do a 2:1 mapping. By reducing the number of * per-port (slave_dev) network devices queue, we achieve just that. * This need to happen now before any slave network device is used such * it accurately reflects the number of real TX queues. */ if (priv->is_lite) netif_set_real_num_tx_queues(slave_dev, slave_dev->num_tx_queues / 2); num_tx_queues = slave_dev->real_num_tx_queues; if (priv->per_port_num_tx_queues && priv->per_port_num_tx_queues != num_tx_queues) netdev_warn(slave_dev, "asymmetric number of per-port queues\n"); priv->per_port_num_tx_queues = num_tx_queues; for (q = 0, qp = 0; q < dev->num_tx_queues && qp < num_tx_queues; q++) { ring = &priv->tx_rings[q]; if (ring->inspect) continue; /* Just remember the mapping actual programming done * during bcm_sysport_init_tx_ring */ ring->switch_queue = qp; ring->switch_port = port; ring->inspect = true; priv->ring_map[qp + port * num_tx_queues] = ring; qp++; } return 0; } static int bcm_sysport_unmap_queues(struct net_device *dev, struct net_device *slave_dev) { struct dsa_port *dp = dsa_port_from_netdev(slave_dev); struct bcm_sysport_priv *priv = netdev_priv(dev); struct bcm_sysport_tx_ring *ring; unsigned int num_tx_queues; unsigned int q, qp, port; port = dp->index; num_tx_queues = slave_dev->real_num_tx_queues; for (q = 0; q < dev->num_tx_queues; q++) { ring = &priv->tx_rings[q]; if (ring->switch_port != port) continue; if (!ring->inspect) continue; ring->inspect = false; qp = ring->switch_queue; priv->ring_map[qp + port * num_tx_queues] = NULL; } return 0; } static int bcm_sysport_netdevice_event(struct notifier_block *nb, unsigned long event, void *ptr) { struct net_device *dev = netdev_notifier_info_to_dev(ptr); struct netdev_notifier_changeupper_info *info = ptr; struct bcm_sysport_priv *priv; int ret = 0; priv = container_of(nb, struct bcm_sysport_priv, netdev_notifier); if (priv->netdev != dev) return NOTIFY_DONE; switch (event) { case NETDEV_CHANGEUPPER: if (dev->netdev_ops != &bcm_sysport_netdev_ops) return NOTIFY_DONE; if (!dsa_user_dev_check(info->upper_dev)) return NOTIFY_DONE; if (info->linking) ret = bcm_sysport_map_queues(dev, info->upper_dev); else ret = bcm_sysport_unmap_queues(dev, info->upper_dev); break; } return notifier_from_errno(ret); } #define REV_FMT "v%2x.%02x" static const struct bcm_sysport_hw_params bcm_sysport_params[] = { [SYSTEMPORT] = { .is_lite = false, .num_rx_desc_words = SP_NUM_HW_RX_DESC_WORDS, }, [SYSTEMPORT_LITE] = { .is_lite = true, .num_rx_desc_words = SP_LT_NUM_HW_RX_DESC_WORDS, }, }; static const struct of_device_id bcm_sysport_of_match[] = { { .compatible = "brcm,systemportlite-v1.00", .data = &bcm_sysport_params[SYSTEMPORT_LITE] }, { .compatible = "brcm,systemport-v1.00", .data = &bcm_sysport_params[SYSTEMPORT] }, { .compatible = "brcm,systemport", .data = &bcm_sysport_params[SYSTEMPORT] }, { /* sentinel */ } }; MODULE_DEVICE_TABLE(of, bcm_sysport_of_match); static int bcm_sysport_probe(struct platform_device *pdev) { const struct bcm_sysport_hw_params *params; const struct of_device_id *of_id = NULL; struct bcm_sysport_priv *priv; struct device_node *dn; struct net_device *dev; u32 txq, rxq; int ret; dn = pdev->dev.of_node; of_id = of_match_node(bcm_sysport_of_match, dn); if (!of_id || !of_id->data) return -EINVAL; ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(40)); if (ret) ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); if (ret) { dev_err(&pdev->dev, "unable to set DMA mask: %d\n", ret); return ret; } /* Fairly quickly we need to know the type of adapter we have */ params = of_id->data; /* Read the Transmit/Receive Queue properties */ if (of_property_read_u32(dn, "systemport,num-txq", &txq)) txq = TDMA_NUM_RINGS; if (of_property_read_u32(dn, "systemport,num-rxq", &rxq)) rxq = 1; /* Sanity check the number of transmit queues */ if (!txq || txq > TDMA_NUM_RINGS) return -EINVAL; dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq); if (!dev) return -ENOMEM; /* Initialize private members */ priv = netdev_priv(dev); priv->clk = devm_clk_get_optional(&pdev->dev, "sw_sysport"); if (IS_ERR(priv->clk)) { ret = PTR_ERR(priv->clk); goto err_free_netdev; } /* Allocate number of TX rings */ priv->tx_rings = devm_kcalloc(&pdev->dev, txq, sizeof(struct bcm_sysport_tx_ring), GFP_KERNEL); if (!priv->tx_rings) { ret = -ENOMEM; goto err_free_netdev; } priv->is_lite = params->is_lite; priv->num_rx_desc_words = params->num_rx_desc_words; priv->irq0 = platform_get_irq(pdev, 0); if (!priv->is_lite) { priv->irq1 = platform_get_irq(pdev, 1); priv->wol_irq = platform_get_irq_optional(pdev, 2); } else { priv->wol_irq = platform_get_irq_optional(pdev, 1); } if (priv->irq0 <= 0 || (priv->irq1 <= 0 && !priv->is_lite)) { ret = -EINVAL; goto err_free_netdev; } priv->base = devm_platform_ioremap_resource(pdev, 0); if (IS_ERR(priv->base)) { ret = PTR_ERR(priv->base); goto err_free_netdev; } priv->netdev = dev; priv->pdev = pdev; ret = of_get_phy_mode(dn, &priv->phy_interface); /* Default to GMII interface mode */ if (ret) priv->phy_interface = PHY_INTERFACE_MODE_GMII; /* In the case of a fixed PHY, the DT node associated * to the PHY is the Ethernet MAC DT node. */ if (of_phy_is_fixed_link(dn)) { ret = of_phy_register_fixed_link(dn); if (ret) { dev_err(&pdev->dev, "failed to register fixed PHY\n"); goto err_free_netdev; } priv->phy_dn = dn; } /* Initialize netdevice members */ ret = of_get_ethdev_address(dn, dev); if (ret) { dev_warn(&pdev->dev, "using random Ethernet MAC\n"); eth_hw_addr_random(dev); } SET_NETDEV_DEV(dev, &pdev->dev); dev_set_drvdata(&pdev->dev, dev); dev->ethtool_ops = &bcm_sysport_ethtool_ops; dev->netdev_ops = &bcm_sysport_netdev_ops; netif_napi_add(dev, &priv->napi, bcm_sysport_poll); dev->features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_HW_VLAN_CTAG_TX; dev->hw_features |= dev->features; dev->vlan_features |= dev->features; dev->max_mtu = UMAC_MAX_MTU_SIZE; /* Request the WOL interrupt and advertise suspend if available */ priv->wol_irq_disabled = 1; ret = devm_request_irq(&pdev->dev, priv->wol_irq, bcm_sysport_wol_isr, 0, dev->name, priv); if (!ret) device_set_wakeup_capable(&pdev->dev, 1); priv->wol_clk = devm_clk_get_optional(&pdev->dev, "sw_sysportwol"); if (IS_ERR(priv->wol_clk)) { ret = PTR_ERR(priv->wol_clk); goto err_deregister_fixed_link; } /* Set the needed headroom once and for all */ BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8); dev->needed_headroom += sizeof(struct bcm_tsb); /* libphy will adjust the link state accordingly */ netif_carrier_off(dev); priv->rx_max_coalesced_frames = 1; u64_stats_init(&priv->syncp); priv->netdev_notifier.notifier_call = bcm_sysport_netdevice_event; ret = register_netdevice_notifier(&priv->netdev_notifier); if (ret) { dev_err(&pdev->dev, "failed to register DSA notifier\n"); goto err_deregister_fixed_link; } ret = register_netdev(dev); if (ret) { dev_err(&pdev->dev, "failed to register net_device\n"); goto err_deregister_notifier; } clk_prepare_enable(priv->clk); priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK; dev_info(&pdev->dev, "Broadcom SYSTEMPORT%s " REV_FMT " (irqs: %d, %d, TXQs: %d, RXQs: %d)\n", priv->is_lite ? " Lite" : "", (priv->rev >> 8) & 0xff, priv->rev & 0xff, priv->irq0, priv->irq1, txq, rxq); clk_disable_unprepare(priv->clk); return 0; err_deregister_notifier: unregister_netdevice_notifier(&priv->netdev_notifier); err_deregister_fixed_link: if (of_phy_is_fixed_link(dn)) of_phy_deregister_fixed_link(dn); err_free_netdev: free_netdev(dev); return ret; } static void bcm_sysport_remove(struct platform_device *pdev) { struct net_device *dev = dev_get_drvdata(&pdev->dev); struct bcm_sysport_priv *priv = netdev_priv(dev); struct device_node *dn = pdev->dev.of_node; /* Not much to do, ndo_close has been called * and we use managed allocations */ unregister_netdevice_notifier(&priv->netdev_notifier); unregister_netdev(dev); if (of_phy_is_fixed_link(dn)) of_phy_deregister_fixed_link(dn); free_netdev(dev); dev_set_drvdata(&pdev->dev, NULL); } static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv) { struct net_device *ndev = priv->netdev; unsigned int timeout = 1000; unsigned int index, i = 0; u32 reg; reg = umac_readl(priv, UMAC_MPD_CTRL); if (priv->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE)) reg |= MPD_EN; reg &= ~PSW_EN; if (priv->wolopts & WAKE_MAGICSECURE) { /* Program the SecureOn password */ umac_writel(priv, get_unaligned_be16(&priv->sopass[0]), UMAC_PSW_MS); umac_writel(priv, get_unaligned_be32(&priv->sopass[2]), UMAC_PSW_LS); reg |= PSW_EN; } umac_writel(priv, reg, UMAC_MPD_CTRL); if (priv->wolopts & WAKE_FILTER) { /* Turn on ACPI matching to steal packets from RBUF */ reg = rbuf_readl(priv, RBUF_CONTROL); if (priv->is_lite) reg |= RBUF_ACPI_EN_LITE; else reg |= RBUF_ACPI_EN; rbuf_writel(priv, reg, RBUF_CONTROL); /* Enable RXCHK, active filters and Broadcom tag matching */ reg = rxchk_readl(priv, RXCHK_CONTROL); reg &= ~(RXCHK_BRCM_TAG_MATCH_MASK << RXCHK_BRCM_TAG_MATCH_SHIFT); for_each_set_bit(index, priv->filters, RXCHK_BRCM_TAG_MAX) { reg |= BIT(RXCHK_BRCM_TAG_MATCH_SHIFT + i); i++; } reg |= RXCHK_EN | RXCHK_BRCM_TAG_EN; rxchk_writel(priv, reg, RXCHK_CONTROL); } /* Make sure RBUF entered WoL mode as result */ do { reg = rbuf_readl(priv, RBUF_STATUS); if (reg & RBUF_WOL_MODE) break; udelay(10); } while (timeout-- > 0); /* Do not leave the UniMAC RBUF matching only MPD packets */ if (!timeout) { mpd_enable_set(priv, false); netif_err(priv, wol, ndev, "failed to enter WOL mode\n"); return -ETIMEDOUT; } /* UniMAC receive needs to be turned on */ umac_enable_set(priv, CMD_RX_EN, 1); netif_dbg(priv, wol, ndev, "entered WOL mode\n"); return 0; } static int __maybe_unused bcm_sysport_suspend(struct device *d) { struct net_device *dev = dev_get_drvdata(d); struct bcm_sysport_priv *priv = netdev_priv(dev); unsigned int i; int ret = 0; u32 reg; if (!netif_running(dev)) return 0; netif_device_detach(dev); bcm_sysport_netif_stop(dev); phy_suspend(dev->phydev); /* Disable UniMAC RX */ umac_enable_set(priv, CMD_RX_EN, 0); ret = rdma_enable_set(priv, 0); if (ret) { netdev_err(dev, "RDMA timeout!\n"); return ret; } /* Disable RXCHK if enabled */ if (priv->rx_chk_en) { reg = rxchk_readl(priv, RXCHK_CONTROL); reg &= ~RXCHK_EN; rxchk_writel(priv, reg, RXCHK_CONTROL); } /* Flush RX pipe */ if (!priv->wolopts) topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL); ret = tdma_enable_set(priv, 0); if (ret) { netdev_err(dev, "TDMA timeout!\n"); return ret; } /* Wait for a packet boundary */ usleep_range(2000, 3000); umac_enable_set(priv, CMD_TX_EN, 0); topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL); /* Free RX/TX rings SW structures */ for (i = 0; i < dev->num_tx_queues; i++) bcm_sysport_fini_tx_ring(priv, i); bcm_sysport_fini_rx_ring(priv); /* Get prepared for Wake-on-LAN */ if (device_may_wakeup(d) && priv->wolopts) { clk_prepare_enable(priv->wol_clk); ret = bcm_sysport_suspend_to_wol(priv); } clk_disable_unprepare(priv->clk); return ret; } static int __maybe_unused bcm_sysport_resume(struct device *d) { struct net_device *dev = dev_get_drvdata(d); struct bcm_sysport_priv *priv = netdev_priv(dev); unsigned int i; int ret; if (!netif_running(dev)) return 0; clk_prepare_enable(priv->clk); if (priv->wolopts) clk_disable_unprepare(priv->wol_clk); umac_reset(priv); /* Disable the UniMAC RX/TX */ umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0); /* We may have been suspended and never received a WOL event that * would turn off MPD detection, take care of that now */ bcm_sysport_resume_from_wol(priv); /* Initialize both hardware and software ring */ for (i = 0; i < dev->num_tx_queues; i++) { ret = bcm_sysport_init_tx_ring(priv, i); if (ret) { netdev_err(dev, "failed to initialize TX ring %d\n", i); goto out_free_tx_rings; } } /* Initialize linked-list */ tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS); /* Initialize RX ring */ ret = bcm_sysport_init_rx_ring(priv); if (ret) { netdev_err(dev, "failed to initialize RX ring\n"); goto out_free_rx_ring; } /* RX pipe enable */ topctrl_writel(priv, 0, RX_FLUSH_CNTL); ret = rdma_enable_set(priv, 1); if (ret) { netdev_err(dev, "failed to enable RDMA\n"); goto out_free_rx_ring; } /* Restore enabled features */ bcm_sysport_set_features(dev, dev->features); rbuf_init(priv); /* Set maximum frame length */ if (!priv->is_lite) umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN); else gib_set_pad_extension(priv); /* Set MAC address */ umac_set_hw_addr(priv, dev->dev_addr); umac_enable_set(priv, CMD_RX_EN, 1); /* TX pipe enable */ topctrl_writel(priv, 0, TX_FLUSH_CNTL); umac_enable_set(priv, CMD_TX_EN, 1); ret = tdma_enable_set(priv, 1); if (ret) { netdev_err(dev, "TDMA timeout!\n"); goto out_free_rx_ring; } phy_resume(dev->phydev); bcm_sysport_netif_start(dev); netif_device_attach(dev); return 0; out_free_rx_ring: bcm_sysport_fini_rx_ring(priv); out_free_tx_rings: for (i = 0; i < dev->num_tx_queues; i++) bcm_sysport_fini_tx_ring(priv, i); clk_disable_unprepare(priv->clk); return ret; } static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops, bcm_sysport_suspend, bcm_sysport_resume); static struct platform_driver bcm_sysport_driver = { .probe = bcm_sysport_probe, .remove_new = bcm_sysport_remove, .driver = { .name = "brcm-systemport", .of_match_table = bcm_sysport_of_match, .pm = &bcm_sysport_pm_ops, }, }; module_platform_driver(bcm_sysport_driver); MODULE_AUTHOR("Broadcom Corporation"); MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver"); MODULE_ALIAS("platform:brcm-systemport"); MODULE_LICENSE("GPL"); |