Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 | // SPDX-License-Identifier: GPL-2.0+ /* * Driver for Cadence MIPI-CSI2 TX Controller * * Copyright (C) 2017-2019 Cadence Design Systems Inc. */ #include <linux/clk.h> #include <linux/delay.h> #include <linux/io.h> #include <linux/module.h> #include <linux/mutex.h> #include <linux/of.h> #include <linux/of_graph.h> #include <linux/platform_device.h> #include <linux/slab.h> #include <media/mipi-csi2.h> #include <media/v4l2-ctrls.h> #include <media/v4l2-device.h> #include <media/v4l2-fwnode.h> #include <media/v4l2-subdev.h> #define CSI2TX_DEVICE_CONFIG_REG 0x00 #define CSI2TX_DEVICE_CONFIG_STREAMS_MASK GENMASK(6, 4) #define CSI2TX_DEVICE_CONFIG_HAS_DPHY BIT(3) #define CSI2TX_DEVICE_CONFIG_LANES_MASK GENMASK(2, 0) #define CSI2TX_CONFIG_REG 0x20 #define CSI2TX_CONFIG_CFG_REQ BIT(2) #define CSI2TX_CONFIG_SRST_REQ BIT(1) #define CSI2TX_DPHY_CFG_REG 0x28 #define CSI2TX_DPHY_CFG_CLK_RESET BIT(16) #define CSI2TX_DPHY_CFG_LANE_RESET(n) BIT((n) + 12) #define CSI2TX_DPHY_CFG_MODE_MASK GENMASK(9, 8) #define CSI2TX_DPHY_CFG_MODE_LPDT (2 << 8) #define CSI2TX_DPHY_CFG_MODE_HS (1 << 8) #define CSI2TX_DPHY_CFG_MODE_ULPS (0 << 8) #define CSI2TX_DPHY_CFG_CLK_ENABLE BIT(4) #define CSI2TX_DPHY_CFG_LANE_ENABLE(n) BIT(n) #define CSI2TX_DPHY_CLK_WAKEUP_REG 0x2c #define CSI2TX_DPHY_CLK_WAKEUP_ULPS_CYCLES(n) ((n) & 0xffff) #define CSI2TX_DT_CFG_REG(n) (0x80 + (n) * 8) #define CSI2TX_DT_CFG_DT(n) (((n) & 0x3f) << 2) #define CSI2TX_DT_FORMAT_REG(n) (0x84 + (n) * 8) #define CSI2TX_DT_FORMAT_BYTES_PER_LINE(n) (((n) & 0xffff) << 16) #define CSI2TX_DT_FORMAT_MAX_LINE_NUM(n) ((n) & 0xffff) #define CSI2TX_STREAM_IF_CFG_REG(n) (0x100 + (n) * 4) #define CSI2TX_STREAM_IF_CFG_FILL_LEVEL(n) ((n) & 0x1f) /* CSI2TX V2 Registers */ #define CSI2TX_V2_DPHY_CFG_REG 0x28 #define CSI2TX_V2_DPHY_CFG_RESET BIT(16) #define CSI2TX_V2_DPHY_CFG_CLOCK_MODE BIT(10) #define CSI2TX_V2_DPHY_CFG_MODE_MASK GENMASK(9, 8) #define CSI2TX_V2_DPHY_CFG_MODE_LPDT (2 << 8) #define CSI2TX_V2_DPHY_CFG_MODE_HS (1 << 8) #define CSI2TX_V2_DPHY_CFG_MODE_ULPS (0 << 8) #define CSI2TX_V2_DPHY_CFG_CLK_ENABLE BIT(4) #define CSI2TX_V2_DPHY_CFG_LANE_ENABLE(n) BIT(n) #define CSI2TX_LANES_MAX 4 #define CSI2TX_STREAMS_MAX 4 enum csi2tx_pads { CSI2TX_PAD_SOURCE, CSI2TX_PAD_SINK_STREAM0, CSI2TX_PAD_SINK_STREAM1, CSI2TX_PAD_SINK_STREAM2, CSI2TX_PAD_SINK_STREAM3, CSI2TX_PAD_MAX, }; struct csi2tx_fmt { u32 mbus; u32 dt; u32 bpp; }; struct csi2tx_priv; /* CSI2TX Variant Operations */ struct csi2tx_vops { void (*dphy_setup)(struct csi2tx_priv *csi2tx); }; struct csi2tx_priv { struct device *dev; unsigned int count; /* * Used to prevent race conditions between multiple, * concurrent calls to start and stop. */ struct mutex lock; void __iomem *base; struct csi2tx_vops *vops; struct clk *esc_clk; struct clk *p_clk; struct clk *pixel_clk[CSI2TX_STREAMS_MAX]; struct v4l2_subdev subdev; struct media_pad pads[CSI2TX_PAD_MAX]; struct v4l2_mbus_framefmt pad_fmts[CSI2TX_PAD_MAX]; bool has_internal_dphy; u8 lanes[CSI2TX_LANES_MAX]; unsigned int num_lanes; unsigned int max_lanes; unsigned int max_streams; }; static const struct csi2tx_fmt csi2tx_formats[] = { { .mbus = MEDIA_BUS_FMT_UYVY8_1X16, .bpp = 2, .dt = MIPI_CSI2_DT_YUV422_8B, }, { .mbus = MEDIA_BUS_FMT_RGB888_1X24, .bpp = 3, .dt = MIPI_CSI2_DT_RGB888, }, }; static const struct v4l2_mbus_framefmt fmt_default = { .width = 1280, .height = 720, .code = MEDIA_BUS_FMT_RGB888_1X24, .field = V4L2_FIELD_NONE, .colorspace = V4L2_COLORSPACE_DEFAULT, }; static inline struct csi2tx_priv *v4l2_subdev_to_csi2tx(struct v4l2_subdev *subdev) { return container_of(subdev, struct csi2tx_priv, subdev); } static const struct csi2tx_fmt *csi2tx_get_fmt_from_mbus(u32 mbus) { unsigned int i; for (i = 0; i < ARRAY_SIZE(csi2tx_formats); i++) if (csi2tx_formats[i].mbus == mbus) return &csi2tx_formats[i]; return NULL; } static int csi2tx_enum_mbus_code(struct v4l2_subdev *subdev, struct v4l2_subdev_state *sd_state, struct v4l2_subdev_mbus_code_enum *code) { if (code->pad || code->index >= ARRAY_SIZE(csi2tx_formats)) return -EINVAL; code->code = csi2tx_formats[code->index].mbus; return 0; } static struct v4l2_mbus_framefmt * __csi2tx_get_pad_format(struct v4l2_subdev *subdev, struct v4l2_subdev_state *sd_state, struct v4l2_subdev_format *fmt) { struct csi2tx_priv *csi2tx = v4l2_subdev_to_csi2tx(subdev); if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) return v4l2_subdev_state_get_format(sd_state, fmt->pad); return &csi2tx->pad_fmts[fmt->pad]; } static int csi2tx_get_pad_format(struct v4l2_subdev *subdev, struct v4l2_subdev_state *sd_state, struct v4l2_subdev_format *fmt) { const struct v4l2_mbus_framefmt *format; /* Multiplexed pad? */ if (fmt->pad == CSI2TX_PAD_SOURCE) return -EINVAL; format = __csi2tx_get_pad_format(subdev, sd_state, fmt); if (!format) return -EINVAL; fmt->format = *format; return 0; } static int csi2tx_set_pad_format(struct v4l2_subdev *subdev, struct v4l2_subdev_state *sd_state, struct v4l2_subdev_format *fmt) { const struct v4l2_mbus_framefmt *src_format = &fmt->format; struct v4l2_mbus_framefmt *dst_format; /* Multiplexed pad? */ if (fmt->pad == CSI2TX_PAD_SOURCE) return -EINVAL; if (!csi2tx_get_fmt_from_mbus(fmt->format.code)) src_format = &fmt_default; dst_format = __csi2tx_get_pad_format(subdev, sd_state, fmt); if (!dst_format) return -EINVAL; *dst_format = *src_format; return 0; } static const struct v4l2_subdev_pad_ops csi2tx_pad_ops = { .enum_mbus_code = csi2tx_enum_mbus_code, .get_fmt = csi2tx_get_pad_format, .set_fmt = csi2tx_set_pad_format, }; /* Set Wake Up value in the D-PHY */ static void csi2tx_dphy_set_wakeup(struct csi2tx_priv *csi2tx) { writel(CSI2TX_DPHY_CLK_WAKEUP_ULPS_CYCLES(32), csi2tx->base + CSI2TX_DPHY_CLK_WAKEUP_REG); } /* * Finishes the D-PHY initialization * reg dphy cfg value to be used */ static void csi2tx_dphy_init_finish(struct csi2tx_priv *csi2tx, u32 reg) { unsigned int i; udelay(10); /* Enable our (clock and data) lanes */ reg |= CSI2TX_DPHY_CFG_CLK_ENABLE; for (i = 0; i < csi2tx->num_lanes; i++) reg |= CSI2TX_DPHY_CFG_LANE_ENABLE(csi2tx->lanes[i] - 1); writel(reg, csi2tx->base + CSI2TX_DPHY_CFG_REG); udelay(10); /* Switch to HS mode */ reg &= ~CSI2TX_DPHY_CFG_MODE_MASK; writel(reg | CSI2TX_DPHY_CFG_MODE_HS, csi2tx->base + CSI2TX_DPHY_CFG_REG); } /* Configures D-PHY in CSIv1.3 */ static void csi2tx_dphy_setup(struct csi2tx_priv *csi2tx) { u32 reg; unsigned int i; csi2tx_dphy_set_wakeup(csi2tx); /* Put our lanes (clock and data) out of reset */ reg = CSI2TX_DPHY_CFG_CLK_RESET | CSI2TX_DPHY_CFG_MODE_LPDT; for (i = 0; i < csi2tx->num_lanes; i++) reg |= CSI2TX_DPHY_CFG_LANE_RESET(csi2tx->lanes[i] - 1); writel(reg, csi2tx->base + CSI2TX_DPHY_CFG_REG); csi2tx_dphy_init_finish(csi2tx, reg); } /* Configures D-PHY in CSIv2 */ static void csi2tx_v2_dphy_setup(struct csi2tx_priv *csi2tx) { u32 reg; csi2tx_dphy_set_wakeup(csi2tx); /* Put our lanes (clock and data) out of reset */ reg = CSI2TX_V2_DPHY_CFG_RESET | CSI2TX_V2_DPHY_CFG_MODE_LPDT; writel(reg, csi2tx->base + CSI2TX_V2_DPHY_CFG_REG); csi2tx_dphy_init_finish(csi2tx, reg); } static void csi2tx_reset(struct csi2tx_priv *csi2tx) { writel(CSI2TX_CONFIG_SRST_REQ, csi2tx->base + CSI2TX_CONFIG_REG); udelay(10); } static int csi2tx_start(struct csi2tx_priv *csi2tx) { struct media_entity *entity = &csi2tx->subdev.entity; struct media_link *link; unsigned int i; csi2tx_reset(csi2tx); writel(CSI2TX_CONFIG_CFG_REQ, csi2tx->base + CSI2TX_CONFIG_REG); udelay(10); if (csi2tx->vops && csi2tx->vops->dphy_setup) { csi2tx->vops->dphy_setup(csi2tx); udelay(10); } /* * Create a static mapping between the CSI virtual channels * and the input streams. * * This should be enhanced, but v4l2 lacks the support for * changing that mapping dynamically at the moment. * * We're protected from the userspace setting up links at the * same time by the upper layer having called * media_pipeline_start(). */ list_for_each_entry(link, &entity->links, list) { struct v4l2_mbus_framefmt *mfmt; const struct csi2tx_fmt *fmt; unsigned int stream; int pad_idx = -1; /* Only consider our enabled input pads */ for (i = CSI2TX_PAD_SINK_STREAM0; i < CSI2TX_PAD_MAX; i++) { struct media_pad *pad = &csi2tx->pads[i]; if ((pad == link->sink) && (link->flags & MEDIA_LNK_FL_ENABLED)) { pad_idx = i; break; } } if (pad_idx < 0) continue; mfmt = &csi2tx->pad_fmts[pad_idx]; fmt = csi2tx_get_fmt_from_mbus(mfmt->code); if (!fmt) continue; stream = pad_idx - CSI2TX_PAD_SINK_STREAM0; /* * We use the stream ID there, but it's wrong. * * A stream could very well send a data type that is * not equal to its stream ID. We need to find a * proper way to address it. */ writel(CSI2TX_DT_CFG_DT(fmt->dt), csi2tx->base + CSI2TX_DT_CFG_REG(stream)); writel(CSI2TX_DT_FORMAT_BYTES_PER_LINE(mfmt->width * fmt->bpp) | CSI2TX_DT_FORMAT_MAX_LINE_NUM(mfmt->height + 1), csi2tx->base + CSI2TX_DT_FORMAT_REG(stream)); /* * TODO: This needs to be calculated based on the * output CSI2 clock rate. */ writel(CSI2TX_STREAM_IF_CFG_FILL_LEVEL(4), csi2tx->base + CSI2TX_STREAM_IF_CFG_REG(stream)); } /* Disable the configuration mode */ writel(0, csi2tx->base + CSI2TX_CONFIG_REG); return 0; } static void csi2tx_stop(struct csi2tx_priv *csi2tx) { writel(CSI2TX_CONFIG_CFG_REQ | CSI2TX_CONFIG_SRST_REQ, csi2tx->base + CSI2TX_CONFIG_REG); } static int csi2tx_s_stream(struct v4l2_subdev *subdev, int enable) { struct csi2tx_priv *csi2tx = v4l2_subdev_to_csi2tx(subdev); int ret = 0; mutex_lock(&csi2tx->lock); if (enable) { /* * If we're not the first users, there's no need to * enable the whole controller. */ if (!csi2tx->count) { ret = csi2tx_start(csi2tx); if (ret) goto out; } csi2tx->count++; } else { csi2tx->count--; /* * Let the last user turn off the lights. */ if (!csi2tx->count) csi2tx_stop(csi2tx); } out: mutex_unlock(&csi2tx->lock); return ret; } static const struct v4l2_subdev_video_ops csi2tx_video_ops = { .s_stream = csi2tx_s_stream, }; static const struct v4l2_subdev_ops csi2tx_subdev_ops = { .pad = &csi2tx_pad_ops, .video = &csi2tx_video_ops, }; static int csi2tx_get_resources(struct csi2tx_priv *csi2tx, struct platform_device *pdev) { unsigned int i; u32 dev_cfg; int ret; csi2tx->base = devm_platform_ioremap_resource(pdev, 0); if (IS_ERR(csi2tx->base)) return PTR_ERR(csi2tx->base); csi2tx->p_clk = devm_clk_get(&pdev->dev, "p_clk"); if (IS_ERR(csi2tx->p_clk)) { dev_err(&pdev->dev, "Couldn't get p_clk\n"); return PTR_ERR(csi2tx->p_clk); } csi2tx->esc_clk = devm_clk_get(&pdev->dev, "esc_clk"); if (IS_ERR(csi2tx->esc_clk)) { dev_err(&pdev->dev, "Couldn't get the esc_clk\n"); return PTR_ERR(csi2tx->esc_clk); } ret = clk_prepare_enable(csi2tx->p_clk); if (ret) { dev_err(&pdev->dev, "Couldn't prepare and enable p_clk\n"); return ret; } dev_cfg = readl(csi2tx->base + CSI2TX_DEVICE_CONFIG_REG); clk_disable_unprepare(csi2tx->p_clk); csi2tx->max_lanes = dev_cfg & CSI2TX_DEVICE_CONFIG_LANES_MASK; if (csi2tx->max_lanes > CSI2TX_LANES_MAX) { dev_err(&pdev->dev, "Invalid number of lanes: %u\n", csi2tx->max_lanes); return -EINVAL; } csi2tx->max_streams = (dev_cfg & CSI2TX_DEVICE_CONFIG_STREAMS_MASK) >> 4; if (csi2tx->max_streams > CSI2TX_STREAMS_MAX) { dev_err(&pdev->dev, "Invalid number of streams: %u\n", csi2tx->max_streams); return -EINVAL; } csi2tx->has_internal_dphy = !!(dev_cfg & CSI2TX_DEVICE_CONFIG_HAS_DPHY); for (i = 0; i < csi2tx->max_streams; i++) { char clk_name[23]; snprintf(clk_name, sizeof(clk_name), "pixel_if%u_clk", i); csi2tx->pixel_clk[i] = devm_clk_get(&pdev->dev, clk_name); if (IS_ERR(csi2tx->pixel_clk[i])) { dev_err(&pdev->dev, "Couldn't get clock %s\n", clk_name); return PTR_ERR(csi2tx->pixel_clk[i]); } } return 0; } static int csi2tx_check_lanes(struct csi2tx_priv *csi2tx) { struct v4l2_fwnode_endpoint v4l2_ep = { .bus_type = 0 }; struct device_node *ep; int ret, i; ep = of_graph_get_endpoint_by_regs(csi2tx->dev->of_node, 0, 0); if (!ep) return -EINVAL; ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(ep), &v4l2_ep); if (ret) { dev_err(csi2tx->dev, "Could not parse v4l2 endpoint\n"); goto out; } if (v4l2_ep.bus_type != V4L2_MBUS_CSI2_DPHY) { dev_err(csi2tx->dev, "Unsupported media bus type: 0x%x\n", v4l2_ep.bus_type); ret = -EINVAL; goto out; } csi2tx->num_lanes = v4l2_ep.bus.mipi_csi2.num_data_lanes; if (csi2tx->num_lanes > csi2tx->max_lanes) { dev_err(csi2tx->dev, "Current configuration uses more lanes than supported\n"); ret = -EINVAL; goto out; } for (i = 0; i < csi2tx->num_lanes; i++) { if (v4l2_ep.bus.mipi_csi2.data_lanes[i] < 1) { dev_err(csi2tx->dev, "Invalid lane[%d] number: %u\n", i, v4l2_ep.bus.mipi_csi2.data_lanes[i]); ret = -EINVAL; goto out; } } memcpy(csi2tx->lanes, v4l2_ep.bus.mipi_csi2.data_lanes, sizeof(csi2tx->lanes)); out: of_node_put(ep); return ret; } static const struct csi2tx_vops csi2tx_vops = { .dphy_setup = csi2tx_dphy_setup, }; static const struct csi2tx_vops csi2tx_v2_vops = { .dphy_setup = csi2tx_v2_dphy_setup, }; static const struct of_device_id csi2tx_of_table[] = { { .compatible = "cdns,csi2tx", .data = &csi2tx_vops }, { .compatible = "cdns,csi2tx-1.3", .data = &csi2tx_vops }, { .compatible = "cdns,csi2tx-2.1", .data = &csi2tx_v2_vops }, { } }; MODULE_DEVICE_TABLE(of, csi2tx_of_table); static int csi2tx_probe(struct platform_device *pdev) { struct csi2tx_priv *csi2tx; const struct of_device_id *of_id; unsigned int i; int ret; csi2tx = kzalloc(sizeof(*csi2tx), GFP_KERNEL); if (!csi2tx) return -ENOMEM; platform_set_drvdata(pdev, csi2tx); mutex_init(&csi2tx->lock); csi2tx->dev = &pdev->dev; ret = csi2tx_get_resources(csi2tx, pdev); if (ret) goto err_free_priv; of_id = of_match_node(csi2tx_of_table, pdev->dev.of_node); csi2tx->vops = (struct csi2tx_vops *)of_id->data; v4l2_subdev_init(&csi2tx->subdev, &csi2tx_subdev_ops); csi2tx->subdev.owner = THIS_MODULE; csi2tx->subdev.dev = &pdev->dev; csi2tx->subdev.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE; snprintf(csi2tx->subdev.name, sizeof(csi2tx->subdev.name), "%s.%s", KBUILD_MODNAME, dev_name(&pdev->dev)); ret = csi2tx_check_lanes(csi2tx); if (ret) goto err_free_priv; /* Create our media pads */ csi2tx->subdev.entity.function = MEDIA_ENT_F_VID_IF_BRIDGE; csi2tx->pads[CSI2TX_PAD_SOURCE].flags = MEDIA_PAD_FL_SOURCE; for (i = CSI2TX_PAD_SINK_STREAM0; i < CSI2TX_PAD_MAX; i++) csi2tx->pads[i].flags = MEDIA_PAD_FL_SINK; /* * Only the input pads are considered to have a format at the * moment. The CSI link can multiplex various streams with * different formats, and we can't expose this in v4l2 right * now. */ for (i = CSI2TX_PAD_SINK_STREAM0; i < CSI2TX_PAD_MAX; i++) csi2tx->pad_fmts[i] = fmt_default; ret = media_entity_pads_init(&csi2tx->subdev.entity, CSI2TX_PAD_MAX, csi2tx->pads); if (ret) goto err_free_priv; ret = v4l2_async_register_subdev(&csi2tx->subdev); if (ret < 0) goto err_free_priv; dev_info(&pdev->dev, "Probed CSI2TX with %u/%u lanes, %u streams, %s D-PHY\n", csi2tx->num_lanes, csi2tx->max_lanes, csi2tx->max_streams, csi2tx->has_internal_dphy ? "internal" : "no"); return 0; err_free_priv: kfree(csi2tx); return ret; } static void csi2tx_remove(struct platform_device *pdev) { struct csi2tx_priv *csi2tx = platform_get_drvdata(pdev); v4l2_async_unregister_subdev(&csi2tx->subdev); kfree(csi2tx); } static struct platform_driver csi2tx_driver = { .probe = csi2tx_probe, .remove_new = csi2tx_remove, .driver = { .name = "cdns-csi2tx", .of_match_table = csi2tx_of_table, }, }; module_platform_driver(csi2tx_driver); MODULE_AUTHOR("Maxime Ripard <maxime.ripard@bootlin.com>"); MODULE_DESCRIPTION("Cadence CSI2-TX controller"); MODULE_LICENSE("GPL"); |