Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 | // SPDX-License-Identifier: GPL-2.0-only /* * OF helpers for IOMMU * * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved. */ #include <linux/export.h> #include <linux/iommu.h> #include <linux/limits.h> #include <linux/module.h> #include <linux/of.h> #include <linux/of_address.h> #include <linux/of_iommu.h> #include <linux/of_pci.h> #include <linux/pci.h> #include <linux/slab.h> #include <linux/fsl/mc.h> static int of_iommu_xlate(struct device *dev, struct of_phandle_args *iommu_spec) { const struct iommu_ops *ops; struct fwnode_handle *fwnode = &iommu_spec->np->fwnode; int ret; ops = iommu_ops_from_fwnode(fwnode); if ((ops && !ops->of_xlate) || !of_device_is_available(iommu_spec->np)) return -ENODEV; ret = iommu_fwspec_init(dev, fwnode, ops); if (ret) return ret; /* * The otherwise-empty fwspec handily serves to indicate the specific * IOMMU device we're waiting for, which will be useful if we ever get * a proper probe-ordering dependency mechanism in future. */ if (!ops) return driver_deferred_probe_check_state(dev); if (!try_module_get(ops->owner)) return -ENODEV; ret = ops->of_xlate(dev, iommu_spec); module_put(ops->owner); return ret; } static int of_iommu_configure_dev_id(struct device_node *master_np, struct device *dev, const u32 *id) { struct of_phandle_args iommu_spec = { .args_count = 1 }; int err; err = of_map_id(master_np, *id, "iommu-map", "iommu-map-mask", &iommu_spec.np, iommu_spec.args); if (err) return err; err = of_iommu_xlate(dev, &iommu_spec); of_node_put(iommu_spec.np); return err; } static int of_iommu_configure_dev(struct device_node *master_np, struct device *dev) { struct of_phandle_args iommu_spec; int err = -ENODEV, idx = 0; while (!of_parse_phandle_with_args(master_np, "iommus", "#iommu-cells", idx, &iommu_spec)) { err = of_iommu_xlate(dev, &iommu_spec); of_node_put(iommu_spec.np); idx++; if (err) break; } return err; } struct of_pci_iommu_alias_info { struct device *dev; struct device_node *np; }; static int of_pci_iommu_init(struct pci_dev *pdev, u16 alias, void *data) { struct of_pci_iommu_alias_info *info = data; u32 input_id = alias; return of_iommu_configure_dev_id(info->np, info->dev, &input_id); } static int of_iommu_configure_device(struct device_node *master_np, struct device *dev, const u32 *id) { return (id) ? of_iommu_configure_dev_id(master_np, dev, id) : of_iommu_configure_dev(master_np, dev); } /* * Returns: * 0 on success, an iommu was configured * -ENODEV if the device does not have any IOMMU * -EPROBEDEFER if probing should be tried again * -errno fatal errors */ int of_iommu_configure(struct device *dev, struct device_node *master_np, const u32 *id) { struct iommu_fwspec *fwspec; int err; if (!master_np) return -ENODEV; /* Serialise to make dev->iommu stable under our potential fwspec */ mutex_lock(&iommu_probe_device_lock); fwspec = dev_iommu_fwspec_get(dev); if (fwspec) { if (fwspec->ops) { mutex_unlock(&iommu_probe_device_lock); return 0; } /* In the deferred case, start again from scratch */ iommu_fwspec_free(dev); } /* * We don't currently walk up the tree looking for a parent IOMMU. * See the `Notes:' section of * Documentation/devicetree/bindings/iommu/iommu.txt */ if (dev_is_pci(dev)) { struct of_pci_iommu_alias_info info = { .dev = dev, .np = master_np, }; pci_request_acs(); err = pci_for_each_dma_alias(to_pci_dev(dev), of_pci_iommu_init, &info); } else { err = of_iommu_configure_device(master_np, dev, id); } mutex_unlock(&iommu_probe_device_lock); if (err == -ENODEV || err == -EPROBE_DEFER) return err; if (err) goto err_log; err = iommu_probe_device(dev); if (err) goto err_log; return 0; err_log: dev_dbg(dev, "Adding to IOMMU failed: %pe\n", ERR_PTR(err)); return err; } static enum iommu_resv_type __maybe_unused iommu_resv_region_get_type(struct device *dev, struct resource *phys, phys_addr_t start, size_t length) { phys_addr_t end = start + length - 1; /* * IOMMU regions without an associated physical region cannot be * mapped and are simply reservations. */ if (phys->start >= phys->end) return IOMMU_RESV_RESERVED; /* may be IOMMU_RESV_DIRECT_RELAXABLE for certain cases */ if (start == phys->start && end == phys->end) return IOMMU_RESV_DIRECT; dev_warn(dev, "treating non-direct mapping [%pr] -> [%pap-%pap] as reservation\n", phys, &start, &end); return IOMMU_RESV_RESERVED; } /** * of_iommu_get_resv_regions - reserved region driver helper for device tree * @dev: device for which to get reserved regions * @list: reserved region list * * IOMMU drivers can use this to implement their .get_resv_regions() callback * for memory regions attached to a device tree node. See the reserved-memory * device tree bindings on how to use these: * * Documentation/devicetree/bindings/reserved-memory/reserved-memory.txt */ void of_iommu_get_resv_regions(struct device *dev, struct list_head *list) { #if IS_ENABLED(CONFIG_OF_ADDRESS) struct of_phandle_iterator it; int err; of_for_each_phandle(&it, err, dev->of_node, "memory-region", NULL, 0) { const __be32 *maps, *end; struct resource phys; int size; memset(&phys, 0, sizeof(phys)); /* * The "reg" property is optional and can be omitted by reserved-memory regions * that represent reservations in the IOVA space, which are regions that should * not be mapped. */ if (of_find_property(it.node, "reg", NULL)) { err = of_address_to_resource(it.node, 0, &phys); if (err < 0) { dev_err(dev, "failed to parse memory region %pOF: %d\n", it.node, err); continue; } } maps = of_get_property(it.node, "iommu-addresses", &size); if (!maps) continue; end = maps + size / sizeof(__be32); while (maps < end) { struct device_node *np; u32 phandle; phandle = be32_to_cpup(maps++); np = of_find_node_by_phandle(phandle); if (np == dev->of_node) { int prot = IOMMU_READ | IOMMU_WRITE; struct iommu_resv_region *region; enum iommu_resv_type type; phys_addr_t iova; size_t length; if (of_dma_is_coherent(dev->of_node)) prot |= IOMMU_CACHE; maps = of_translate_dma_region(np, maps, &iova, &length); if (length == 0) { dev_warn(dev, "Cannot reserve IOVA region of 0 size\n"); continue; } type = iommu_resv_region_get_type(dev, &phys, iova, length); region = iommu_alloc_resv_region(iova, length, prot, type, GFP_KERNEL); if (region) list_add_tail(®ion->list, list); } } } #endif } EXPORT_SYMBOL(of_iommu_get_resv_regions); |