Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 | // SPDX-License-Identifier: GPL-2.0-or-later /* * sun6i_hwspinlock.c - hardware spinlock driver for sun6i compatible Allwinner SoCs * Copyright (C) 2020 Wilken Gottwalt <wilken.gottwalt@posteo.net> */ #include <linux/clk.h> #include <linux/debugfs.h> #include <linux/errno.h> #include <linux/hwspinlock.h> #include <linux/io.h> #include <linux/module.h> #include <linux/of.h> #include <linux/platform_device.h> #include <linux/reset.h> #include <linux/slab.h> #include <linux/spinlock.h> #include <linux/types.h> #include "hwspinlock_internal.h" #define DRIVER_NAME "sun6i_hwspinlock" #define SPINLOCK_BASE_ID 0 /* there is only one hwspinlock device per SoC */ #define SPINLOCK_SYSSTATUS_REG 0x0000 #define SPINLOCK_LOCK_REGN 0x0100 #define SPINLOCK_NOTTAKEN 0 struct sun6i_hwspinlock_data { struct hwspinlock_device *bank; struct reset_control *reset; struct clk *ahb_clk; struct dentry *debugfs; int nlocks; }; #ifdef CONFIG_DEBUG_FS static int hwlocks_supported_show(struct seq_file *seqf, void *unused) { struct sun6i_hwspinlock_data *priv = seqf->private; seq_printf(seqf, "%d\n", priv->nlocks); return 0; } DEFINE_SHOW_ATTRIBUTE(hwlocks_supported); static void sun6i_hwspinlock_debugfs_init(struct sun6i_hwspinlock_data *priv) { priv->debugfs = debugfs_create_dir(DRIVER_NAME, NULL); debugfs_create_file("supported", 0444, priv->debugfs, priv, &hwlocks_supported_fops); } #else static void sun6i_hwspinlock_debugfs_init(struct sun6i_hwspinlock_data *priv) { } #endif static int sun6i_hwspinlock_trylock(struct hwspinlock *lock) { void __iomem *lock_addr = lock->priv; return (readl(lock_addr) == SPINLOCK_NOTTAKEN); } static void sun6i_hwspinlock_unlock(struct hwspinlock *lock) { void __iomem *lock_addr = lock->priv; writel(SPINLOCK_NOTTAKEN, lock_addr); } static const struct hwspinlock_ops sun6i_hwspinlock_ops = { .trylock = sun6i_hwspinlock_trylock, .unlock = sun6i_hwspinlock_unlock, }; static void sun6i_hwspinlock_disable(void *data) { struct sun6i_hwspinlock_data *priv = data; debugfs_remove_recursive(priv->debugfs); clk_disable_unprepare(priv->ahb_clk); reset_control_assert(priv->reset); } static int sun6i_hwspinlock_probe(struct platform_device *pdev) { struct sun6i_hwspinlock_data *priv; struct hwspinlock *hwlock; void __iomem *io_base; u32 num_banks; int err, i; io_base = devm_platform_ioremap_resource(pdev, SPINLOCK_BASE_ID); if (IS_ERR(io_base)) return PTR_ERR(io_base); priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL); if (!priv) return -ENOMEM; priv->ahb_clk = devm_clk_get(&pdev->dev, "ahb"); if (IS_ERR(priv->ahb_clk)) { err = PTR_ERR(priv->ahb_clk); dev_err(&pdev->dev, "unable to get AHB clock (%d)\n", err); return err; } priv->reset = devm_reset_control_get(&pdev->dev, "ahb"); if (IS_ERR(priv->reset)) return dev_err_probe(&pdev->dev, PTR_ERR(priv->reset), "unable to get reset control\n"); err = reset_control_deassert(priv->reset); if (err) { dev_err(&pdev->dev, "deassert reset control failure (%d)\n", err); return err; } err = clk_prepare_enable(priv->ahb_clk); if (err) { dev_err(&pdev->dev, "unable to prepare AHB clk (%d)\n", err); goto clk_fail; } /* * bit 28 and 29 represents the hwspinlock setup * * every datasheet (A64, A80, A83T, H3, H5, H6 ...) says the default value is 0x1 and 0x1 * to 0x4 represent 32, 64, 128 and 256 locks * but later datasheets (H5, H6) say 00, 01, 10, 11 represent 32, 64, 128 and 256 locks, * but that would mean H5 and H6 have 64 locks, while their datasheets talk about 32 locks * all the time, not a single mentioning of 64 locks * the 0x4 value is also not representable by 2 bits alone, so some datasheets are not * correct * one thing have all in common, default value of the sysstatus register is 0x10000000, * which results in bit 28 being set * this is the reason 0x1 is considered being 32 locks and bit 30 is taken into account * verified on H2+ (datasheet 0x1 = 32 locks) and H5 (datasheet 01 = 64 locks) */ num_banks = readl(io_base + SPINLOCK_SYSSTATUS_REG) >> 28; switch (num_banks) { case 1 ... 4: priv->nlocks = 1 << (4 + num_banks); break; default: err = -EINVAL; dev_err(&pdev->dev, "unsupported hwspinlock setup (%d)\n", num_banks); goto bank_fail; } priv->bank = devm_kzalloc(&pdev->dev, struct_size(priv->bank, lock, priv->nlocks), GFP_KERNEL); if (!priv->bank) { err = -ENOMEM; goto bank_fail; } for (i = 0; i < priv->nlocks; ++i) { hwlock = &priv->bank->lock[i]; hwlock->priv = io_base + SPINLOCK_LOCK_REGN + sizeof(u32) * i; } /* failure of debugfs is considered non-fatal */ sun6i_hwspinlock_debugfs_init(priv); if (IS_ERR(priv->debugfs)) priv->debugfs = NULL; err = devm_add_action_or_reset(&pdev->dev, sun6i_hwspinlock_disable, priv); if (err) { dev_err(&pdev->dev, "failed to add hwspinlock disable action\n"); goto bank_fail; } platform_set_drvdata(pdev, priv); return devm_hwspin_lock_register(&pdev->dev, priv->bank, &sun6i_hwspinlock_ops, SPINLOCK_BASE_ID, priv->nlocks); bank_fail: clk_disable_unprepare(priv->ahb_clk); clk_fail: reset_control_assert(priv->reset); return err; } static const struct of_device_id sun6i_hwspinlock_ids[] = { { .compatible = "allwinner,sun6i-a31-hwspinlock", }, {}, }; MODULE_DEVICE_TABLE(of, sun6i_hwspinlock_ids); static struct platform_driver sun6i_hwspinlock_driver = { .probe = sun6i_hwspinlock_probe, .driver = { .name = DRIVER_NAME, .of_match_table = sun6i_hwspinlock_ids, }, }; module_platform_driver(sun6i_hwspinlock_driver); MODULE_LICENSE("GPL"); MODULE_DESCRIPTION("SUN6I hardware spinlock driver"); MODULE_AUTHOR("Wilken Gottwalt <wilken.gottwalt@posteo.net>"); |