Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 | // SPDX-License-Identifier: GPL-2.0-only /* * Marvell PXA3xxx family clocks * * Copyright (C) 2014 Robert Jarzmik * * Heavily inspired from former arch/arm/mach-pxa/pxa3xx.c * * For non-devicetree platforms. Once pxa is fully converted to devicetree, this * should go away. */ #include <linux/io.h> #include <linux/clk.h> #include <linux/clk-provider.h> #include <linux/clkdev.h> #include <linux/of.h> #include <linux/soc/pxa/cpu.h> #include <linux/soc/pxa/smemc.h> #include <linux/clk/pxa.h> #include <dt-bindings/clock/pxa-clock.h> #include "clk-pxa.h" #define KHz 1000 #define MHz (1000 * 1000) #define ACCR (0x0000) /* Application Subsystem Clock Configuration Register */ #define ACSR (0x0004) /* Application Subsystem Clock Status Register */ #define AICSR (0x0008) /* Application Subsystem Interrupt Control/Status Register */ #define CKENA (0x000C) /* A Clock Enable Register */ #define CKENB (0x0010) /* B Clock Enable Register */ #define CKENC (0x0024) /* C Clock Enable Register */ #define AC97_DIV (0x0014) /* AC97 clock divisor value register */ #define ACCR_XPDIS (1 << 31) /* Core PLL Output Disable */ #define ACCR_SPDIS (1 << 30) /* System PLL Output Disable */ #define ACCR_D0CS (1 << 26) /* D0 Mode Clock Select */ #define ACCR_PCCE (1 << 11) /* Power Mode Change Clock Enable */ #define ACCR_DDR_D0CS (1 << 7) /* DDR SDRAM clock frequency in D0CS (PXA31x only) */ #define ACCR_SMCFS_MASK (0x7 << 23) /* Static Memory Controller Frequency Select */ #define ACCR_SFLFS_MASK (0x3 << 18) /* Frequency Select for Internal Memory Controller */ #define ACCR_XSPCLK_MASK (0x3 << 16) /* Core Frequency during Frequency Change */ #define ACCR_HSS_MASK (0x3 << 14) /* System Bus-Clock Frequency Select */ #define ACCR_DMCFS_MASK (0x3 << 12) /* Dynamic Memory Controller Clock Frequency Select */ #define ACCR_XN_MASK (0x7 << 8) /* Core PLL Turbo-Mode-to-Run-Mode Ratio */ #define ACCR_XL_MASK (0x1f) /* Core PLL Run-Mode-to-Oscillator Ratio */ #define ACCR_SMCFS(x) (((x) & 0x7) << 23) #define ACCR_SFLFS(x) (((x) & 0x3) << 18) #define ACCR_XSPCLK(x) (((x) & 0x3) << 16) #define ACCR_HSS(x) (((x) & 0x3) << 14) #define ACCR_DMCFS(x) (((x) & 0x3) << 12) #define ACCR_XN(x) (((x) & 0x7) << 8) #define ACCR_XL(x) ((x) & 0x1f) /* * Clock Enable Bit */ #define CKEN_LCD 1 /* < LCD Clock Enable */ #define CKEN_USBH 2 /* < USB host clock enable */ #define CKEN_CAMERA 3 /* < Camera interface clock enable */ #define CKEN_NAND 4 /* < NAND Flash Controller Clock Enable */ #define CKEN_USB2 6 /* < USB 2.0 client clock enable. */ #define CKEN_DMC 8 /* < Dynamic Memory Controller clock enable */ #define CKEN_SMC 9 /* < Static Memory Controller clock enable */ #define CKEN_ISC 10 /* < Internal SRAM Controller clock enable */ #define CKEN_BOOT 11 /* < Boot rom clock enable */ #define CKEN_MMC1 12 /* < MMC1 Clock enable */ #define CKEN_MMC2 13 /* < MMC2 clock enable */ #define CKEN_KEYPAD 14 /* < Keypand Controller Clock Enable */ #define CKEN_CIR 15 /* < Consumer IR Clock Enable */ #define CKEN_USIM0 17 /* < USIM[0] Clock Enable */ #define CKEN_USIM1 18 /* < USIM[1] Clock Enable */ #define CKEN_TPM 19 /* < TPM clock enable */ #define CKEN_UDC 20 /* < UDC clock enable */ #define CKEN_BTUART 21 /* < BTUART clock enable */ #define CKEN_FFUART 22 /* < FFUART clock enable */ #define CKEN_STUART 23 /* < STUART clock enable */ #define CKEN_AC97 24 /* < AC97 clock enable */ #define CKEN_TOUCH 25 /* < Touch screen Interface Clock Enable */ #define CKEN_SSP1 26 /* < SSP1 clock enable */ #define CKEN_SSP2 27 /* < SSP2 clock enable */ #define CKEN_SSP3 28 /* < SSP3 clock enable */ #define CKEN_SSP4 29 /* < SSP4 clock enable */ #define CKEN_MSL0 30 /* < MSL0 clock enable */ #define CKEN_PWM0 32 /* < PWM[0] clock enable */ #define CKEN_PWM1 33 /* < PWM[1] clock enable */ #define CKEN_I2C 36 /* < I2C clock enable */ #define CKEN_INTC 38 /* < Interrupt controller clock enable */ #define CKEN_GPIO 39 /* < GPIO clock enable */ #define CKEN_1WIRE 40 /* < 1-wire clock enable */ #define CKEN_HSIO2 41 /* < HSIO2 clock enable */ #define CKEN_MINI_IM 48 /* < Mini-IM */ #define CKEN_MINI_LCD 49 /* < Mini LCD */ #define CKEN_MMC3 5 /* < MMC3 Clock Enable */ #define CKEN_MVED 43 /* < MVED clock enable */ /* Note: GCU clock enable bit differs on PXA300/PXA310 and PXA320 */ #define CKEN_PXA300_GCU 42 /* Graphics controller clock enable */ #define CKEN_PXA320_GCU 7 /* Graphics controller clock enable */ enum { PXA_CORE_60Mhz = 0, PXA_CORE_RUN, PXA_CORE_TURBO, }; enum { PXA_BUS_60Mhz = 0, PXA_BUS_HSS, }; /* crystal frequency to HSIO bus frequency multiplier (HSS) */ static unsigned char hss_mult[4] = { 8, 12, 16, 24 }; /* crystal frequency to static memory controller multiplier (SMCFS) */ static unsigned int smcfs_mult[8] = { 6, 0, 8, 0, 0, 16, }; static const char * const get_freq_khz[] = { "core", "ring_osc_60mhz", "run", "cpll", "system_bus" }; static void __iomem *clk_regs; /* * Get the clock frequency as reflected by ACSR and the turbo flag. * We assume these values have been applied via a fcs. * If info is not 0 we also display the current settings. */ unsigned int pxa3xx_get_clk_frequency_khz(int info) { struct clk *clk; unsigned long clks[5]; int i; for (i = 0; i < 5; i++) { clk = clk_get(NULL, get_freq_khz[i]); if (IS_ERR(clk)) { clks[i] = 0; } else { clks[i] = clk_get_rate(clk); clk_put(clk); } } if (info) { pr_info("RO Mode clock: %ld.%02ldMHz\n", clks[1] / 1000000, (clks[0] % 1000000) / 10000); pr_info("Run Mode clock: %ld.%02ldMHz\n", clks[2] / 1000000, (clks[1] % 1000000) / 10000); pr_info("Turbo Mode clock: %ld.%02ldMHz\n", clks[3] / 1000000, (clks[2] % 1000000) / 10000); pr_info("System bus clock: %ld.%02ldMHz\n", clks[4] / 1000000, (clks[4] % 1000000) / 10000); } return (unsigned int)clks[0] / KHz; } void pxa3xx_clk_update_accr(u32 disable, u32 enable, u32 xclkcfg, u32 mask) { u32 accr = readl(clk_regs + ACCR); accr &= ~disable; accr |= enable; writel(accr, clk_regs + ACCR); if (xclkcfg) __asm__("mcr p14, 0, %0, c6, c0, 0\n" : : "r"(xclkcfg)); while ((readl(clk_regs + ACSR) & mask) != (accr & mask)) cpu_relax(); } static unsigned long clk_pxa3xx_ac97_get_rate(struct clk_hw *hw, unsigned long parent_rate) { unsigned long ac97_div, rate; ac97_div = readl(clk_regs + AC97_DIV); /* This may loose precision for some rates but won't for the * standard 24.576MHz. */ rate = parent_rate / 2; rate /= ((ac97_div >> 12) & 0x7fff); rate *= (ac97_div & 0xfff); return rate; } PARENTS(clk_pxa3xx_ac97) = { "spll_624mhz" }; RATE_RO_OPS(clk_pxa3xx_ac97, "ac97"); static unsigned long clk_pxa3xx_smemc_get_rate(struct clk_hw *hw, unsigned long parent_rate) { unsigned long acsr = readl(clk_regs + ACSR); return (parent_rate / 48) * smcfs_mult[(acsr >> 23) & 0x7] / pxa3xx_smemc_get_memclkdiv(); } PARENTS(clk_pxa3xx_smemc) = { "spll_624mhz" }; RATE_RO_OPS(clk_pxa3xx_smemc, "smemc"); static bool pxa3xx_is_ring_osc_forced(void) { unsigned long acsr = readl(clk_regs + ACSR); return acsr & ACCR_D0CS; } PARENTS(pxa3xx_pbus) = { "ring_osc_60mhz", "spll_624mhz" }; PARENTS(pxa3xx_32Khz_bus) = { "osc_32_768khz", "osc_32_768khz" }; PARENTS(pxa3xx_13MHz_bus) = { "osc_13mhz", "osc_13mhz" }; PARENTS(pxa3xx_ac97_bus) = { "ring_osc_60mhz", "ac97" }; PARENTS(pxa3xx_sbus) = { "ring_osc_60mhz", "system_bus" }; PARENTS(pxa3xx_smemcbus) = { "ring_osc_60mhz", "smemc" }; #define CKEN_AB(bit) ((CKEN_ ## bit > 31) ? CKENB : CKENA) #define PXA3XX_CKEN(dev_id, con_id, parents, mult_lp, div_lp, mult_hp, \ div_hp, bit, is_lp, flags) \ PXA_CKEN(dev_id, con_id, bit, parents, mult_lp, div_lp, \ mult_hp, div_hp, is_lp, CKEN_AB(bit), \ (CKEN_ ## bit % 32), flags) #define PXA3XX_PBUS_CKEN(dev_id, con_id, bit, mult_lp, div_lp, \ mult_hp, div_hp, delay) \ PXA3XX_CKEN(dev_id, con_id, pxa3xx_pbus_parents, mult_lp, \ div_lp, mult_hp, div_hp, bit, pxa3xx_is_ring_osc_forced, 0) #define PXA3XX_CKEN_1RATE(dev_id, con_id, bit, parents) \ PXA_CKEN_1RATE(dev_id, con_id, bit, parents, \ CKEN_AB(bit), (CKEN_ ## bit % 32), 0) static struct desc_clk_cken pxa3xx_clocks[] __initdata = { PXA3XX_PBUS_CKEN("pxa2xx-uart.0", NULL, FFUART, 1, 4, 1, 42, 1), PXA3XX_PBUS_CKEN("pxa2xx-uart.1", NULL, BTUART, 1, 4, 1, 42, 1), PXA3XX_PBUS_CKEN("pxa2xx-uart.2", NULL, STUART, 1, 4, 1, 42, 1), PXA3XX_PBUS_CKEN("pxa2xx-i2c.0", NULL, I2C, 2, 5, 1, 19, 0), PXA3XX_PBUS_CKEN("pxa27x-udc", NULL, UDC, 1, 4, 1, 13, 5), PXA3XX_PBUS_CKEN("pxa27x-ohci", NULL, USBH, 1, 4, 1, 13, 0), PXA3XX_PBUS_CKEN("pxa3xx-u2d", NULL, USB2, 1, 4, 1, 13, 0), PXA3XX_PBUS_CKEN("pxa27x-pwm.0", NULL, PWM0, 1, 6, 1, 48, 0), PXA3XX_PBUS_CKEN("pxa27x-pwm.1", NULL, PWM1, 1, 6, 1, 48, 0), PXA3XX_PBUS_CKEN("pxa2xx-mci.0", NULL, MMC1, 1, 4, 1, 24, 0), PXA3XX_PBUS_CKEN("pxa2xx-mci.1", NULL, MMC2, 1, 4, 1, 24, 0), PXA3XX_PBUS_CKEN("pxa2xx-mci.2", NULL, MMC3, 1, 4, 1, 24, 0), PXA3XX_CKEN_1RATE("pxa27x-keypad", NULL, KEYPAD, pxa3xx_32Khz_bus_parents), PXA3XX_CKEN_1RATE("pxa3xx-ssp.0", NULL, SSP1, pxa3xx_13MHz_bus_parents), PXA3XX_CKEN_1RATE("pxa3xx-ssp.1", NULL, SSP2, pxa3xx_13MHz_bus_parents), PXA3XX_CKEN_1RATE("pxa3xx-ssp.2", NULL, SSP3, pxa3xx_13MHz_bus_parents), PXA3XX_CKEN_1RATE("pxa3xx-ssp.3", NULL, SSP4, pxa3xx_13MHz_bus_parents), PXA3XX_CKEN(NULL, "AC97CLK", pxa3xx_ac97_bus_parents, 1, 4, 1, 1, AC97, pxa3xx_is_ring_osc_forced, 0), PXA3XX_CKEN(NULL, "CAMCLK", pxa3xx_sbus_parents, 1, 2, 1, 1, CAMERA, pxa3xx_is_ring_osc_forced, 0), PXA3XX_CKEN("pxa2xx-fb", NULL, pxa3xx_sbus_parents, 1, 1, 1, 1, LCD, pxa3xx_is_ring_osc_forced, 0), PXA3XX_CKEN("pxa2xx-pcmcia", NULL, pxa3xx_smemcbus_parents, 1, 4, 1, 1, SMC, pxa3xx_is_ring_osc_forced, CLK_IGNORE_UNUSED), }; static struct desc_clk_cken pxa300_310_clocks[] __initdata = { PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA300_GCU, 1, 1, 1, 1, 0), PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 4, 0), PXA3XX_CKEN_1RATE("pxa3xx-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents), }; static struct desc_clk_cken pxa320_clocks[] __initdata = { PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 6, 0), PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA320_GCU, 1, 1, 1, 1, 0), PXA3XX_CKEN_1RATE("pxa3xx-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents), }; static struct desc_clk_cken pxa93x_clocks[] __initdata = { PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA300_GCU, 1, 1, 1, 1, 0), PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 4, 0), PXA3XX_CKEN_1RATE("pxa93x-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents), }; static unsigned long clk_pxa3xx_system_bus_get_rate(struct clk_hw *hw, unsigned long parent_rate) { unsigned long acsr = readl(clk_regs + ACSR); unsigned int hss = (acsr >> 14) & 0x3; if (pxa3xx_is_ring_osc_forced()) return parent_rate; return parent_rate / 48 * hss_mult[hss]; } static u8 clk_pxa3xx_system_bus_get_parent(struct clk_hw *hw) { if (pxa3xx_is_ring_osc_forced()) return PXA_BUS_60Mhz; else return PXA_BUS_HSS; } PARENTS(clk_pxa3xx_system_bus) = { "ring_osc_60mhz", "spll_624mhz" }; MUX_RO_RATE_RO_OPS(clk_pxa3xx_system_bus, "system_bus"); static unsigned long clk_pxa3xx_core_get_rate(struct clk_hw *hw, unsigned long parent_rate) { return parent_rate; } static u8 clk_pxa3xx_core_get_parent(struct clk_hw *hw) { unsigned long xclkcfg; unsigned int t; if (pxa3xx_is_ring_osc_forced()) return PXA_CORE_60Mhz; /* Read XCLKCFG register turbo bit */ __asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg)); t = xclkcfg & 0x1; if (t) return PXA_CORE_TURBO; return PXA_CORE_RUN; } PARENTS(clk_pxa3xx_core) = { "ring_osc_60mhz", "run", "cpll" }; MUX_RO_RATE_RO_OPS(clk_pxa3xx_core, "core"); static unsigned long clk_pxa3xx_run_get_rate(struct clk_hw *hw, unsigned long parent_rate) { unsigned long acsr = readl(clk_regs + ACSR); unsigned int xn = (acsr & ACCR_XN_MASK) >> 8; unsigned int t, xclkcfg; /* Read XCLKCFG register turbo bit */ __asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg)); t = xclkcfg & 0x1; return t ? (parent_rate / xn) * 2 : parent_rate; } PARENTS(clk_pxa3xx_run) = { "cpll" }; RATE_RO_OPS(clk_pxa3xx_run, "run"); static unsigned long clk_pxa3xx_cpll_get_rate(struct clk_hw *hw, unsigned long parent_rate) { unsigned long acsr = readl(clk_regs + ACSR); unsigned int xn = (acsr & ACCR_XN_MASK) >> 8; unsigned int xl = acsr & ACCR_XL_MASK; unsigned int t, xclkcfg; /* Read XCLKCFG register turbo bit */ __asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg)); t = xclkcfg & 0x1; pr_info("RJK: parent_rate=%lu, xl=%u, xn=%u\n", parent_rate, xl, xn); return t ? parent_rate * xl * xn : parent_rate * xl; } PARENTS(clk_pxa3xx_cpll) = { "osc_13mhz" }; RATE_RO_OPS(clk_pxa3xx_cpll, "cpll"); static void __init pxa3xx_register_core(void) { clk_register_clk_pxa3xx_cpll(); clk_register_clk_pxa3xx_run(); clkdev_pxa_register(CLK_CORE, "core", NULL, clk_register_clk_pxa3xx_core()); } static void __init pxa3xx_register_plls(void) { clk_register_fixed_rate(NULL, "osc_13mhz", NULL, CLK_GET_RATE_NOCACHE, 13 * MHz); clkdev_pxa_register(CLK_OSC32k768, "osc_32_768khz", NULL, clk_register_fixed_rate(NULL, "osc_32_768khz", NULL, CLK_GET_RATE_NOCACHE, 32768)); clk_register_fixed_rate(NULL, "ring_osc_120mhz", NULL, CLK_GET_RATE_NOCACHE, 120 * MHz); clk_register_fixed_rate(NULL, "clk_dummy", NULL, 0, 0); clk_register_fixed_factor(NULL, "spll_624mhz", "osc_13mhz", 0, 48, 1); clk_register_fixed_factor(NULL, "ring_osc_60mhz", "ring_osc_120mhz", 0, 1, 2); } #define DUMMY_CLK(_con_id, _dev_id, _parent) \ { .con_id = _con_id, .dev_id = _dev_id, .parent = _parent } struct dummy_clk { const char *con_id; const char *dev_id; const char *parent; }; static struct dummy_clk dummy_clks[] __initdata = { DUMMY_CLK(NULL, "pxa93x-gpio", "osc_13mhz"), DUMMY_CLK(NULL, "sa1100-rtc", "osc_32_768khz"), DUMMY_CLK("UARTCLK", "pxa2xx-ir", "STUART"), DUMMY_CLK(NULL, "pxa3xx-pwri2c.1", "osc_13mhz"), }; static void __init pxa3xx_dummy_clocks_init(void) { struct clk *clk; struct dummy_clk *d; const char *name; int i; for (i = 0; i < ARRAY_SIZE(dummy_clks); i++) { d = &dummy_clks[i]; name = d->dev_id ? d->dev_id : d->con_id; clk = clk_register_fixed_factor(NULL, name, d->parent, 0, 1, 1); clk_register_clkdev(clk, d->con_id, d->dev_id); } } static void __init pxa3xx_base_clocks_init(void __iomem *oscc_reg) { struct clk *clk; pxa3xx_register_plls(); pxa3xx_register_core(); clk_register_clk_pxa3xx_system_bus(); clk_register_clk_pxa3xx_ac97(); clk_register_clk_pxa3xx_smemc(); clk = clk_register_gate(NULL, "CLK_POUT", "osc_13mhz", 0, oscc_reg, 11, 0, NULL); clk_register_clkdev(clk, "CLK_POUT", NULL); clkdev_pxa_register(CLK_OSTIMER, "OSTIMER0", NULL, clk_register_fixed_factor(NULL, "os-timer0", "osc_13mhz", 0, 1, 4)); } int __init pxa3xx_clocks_init(void __iomem *regs, void __iomem *oscc_reg) { int ret; clk_regs = regs; pxa3xx_base_clocks_init(oscc_reg); pxa3xx_dummy_clocks_init(); ret = clk_pxa_cken_init(pxa3xx_clocks, ARRAY_SIZE(pxa3xx_clocks), regs); if (ret) return ret; if (cpu_is_pxa320()) return clk_pxa_cken_init(pxa320_clocks, ARRAY_SIZE(pxa320_clocks), regs); if (cpu_is_pxa300() || cpu_is_pxa310()) return clk_pxa_cken_init(pxa300_310_clocks, ARRAY_SIZE(pxa300_310_clocks), regs); return clk_pxa_cken_init(pxa93x_clocks, ARRAY_SIZE(pxa93x_clocks), regs); } static void __init pxa3xx_dt_clocks_init(struct device_node *np) { pxa3xx_clocks_init(ioremap(0x41340000, 0x10), ioremap(0x41350000, 4)); clk_pxa_dt_common_init(np); } CLK_OF_DECLARE(pxa_clks, "marvell,pxa300-clocks", pxa3xx_dt_clocks_init); |