Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 | // SPDX-License-Identifier: GPL-2.0-or-later /* * Copyright (c) 2015, Daniel Thompson */ #include <linux/clk.h> #include <linux/delay.h> #include <linux/hw_random.h> #include <linux/io.h> #include <linux/iopoll.h> #include <linux/kernel.h> #include <linux/module.h> #include <linux/of.h> #include <linux/of_address.h> #include <linux/platform_device.h> #include <linux/pm_runtime.h> #include <linux/reset.h> #include <linux/slab.h> #define RNG_CR 0x00 #define RNG_CR_RNGEN BIT(2) #define RNG_CR_CED BIT(5) #define RNG_CR_CONFIG1 GENMASK(11, 8) #define RNG_CR_NISTC BIT(12) #define RNG_CR_CONFIG2 GENMASK(15, 13) #define RNG_CR_CLKDIV_SHIFT 16 #define RNG_CR_CLKDIV GENMASK(19, 16) #define RNG_CR_CONFIG3 GENMASK(25, 20) #define RNG_CR_CONDRST BIT(30) #define RNG_CR_CONFLOCK BIT(31) #define RNG_CR_ENTROPY_SRC_MASK (RNG_CR_CONFIG1 | RNG_CR_NISTC | RNG_CR_CONFIG2 | RNG_CR_CONFIG3) #define RNG_CR_CONFIG_MASK (RNG_CR_ENTROPY_SRC_MASK | RNG_CR_CED | RNG_CR_CLKDIV) #define RNG_SR 0x04 #define RNG_SR_DRDY BIT(0) #define RNG_SR_CECS BIT(1) #define RNG_SR_SECS BIT(2) #define RNG_SR_CEIS BIT(5) #define RNG_SR_SEIS BIT(6) #define RNG_DR 0x08 #define RNG_NSCR 0x0C #define RNG_NSCR_MASK GENMASK(17, 0) #define RNG_HTCR 0x10 #define RNG_NB_RECOVER_TRIES 3 struct stm32_rng_data { uint max_clock_rate; u32 cr; u32 nscr; u32 htcr; bool has_cond_reset; }; /** * struct stm32_rng_config - RNG configuration data * * @cr: RNG configuration. 0 means default hardware RNG configuration * @nscr: Noise sources control configuration. * @htcr: Health tests configuration. */ struct stm32_rng_config { u32 cr; u32 nscr; u32 htcr; }; struct stm32_rng_private { struct hwrng rng; void __iomem *base; struct clk *clk; struct reset_control *rst; struct stm32_rng_config pm_conf; const struct stm32_rng_data *data; bool ced; bool lock_conf; }; /* * Extracts from the STM32 RNG specification when RNG supports CONDRST. * * When a noise source (or seed) error occurs, the RNG stops generating * random numbers and sets to “1” both SEIS and SECS bits to indicate * that a seed error occurred. (...) * * 1. Software reset by writing CONDRST at 1 and at 0 (see bitfield * description for details). This step is needed only if SECS is set. * Indeed, when SEIS is set and SECS is cleared it means RNG performed * the reset automatically (auto-reset). * 2. If SECS was set in step 1 (no auto-reset) wait for CONDRST * to be cleared in the RNG_CR register, then confirm that SEIS is * cleared in the RNG_SR register. Otherwise just clear SEIS bit in * the RNG_SR register. * 3. If SECS was set in step 1 (no auto-reset) wait for SECS to be * cleared by RNG. The random number generation is now back to normal. */ static int stm32_rng_conceal_seed_error_cond_reset(struct stm32_rng_private *priv) { struct device *dev = (struct device *)priv->rng.priv; u32 sr = readl_relaxed(priv->base + RNG_SR); u32 cr = readl_relaxed(priv->base + RNG_CR); int err; if (sr & RNG_SR_SECS) { /* Conceal by resetting the subsystem (step 1.) */ writel_relaxed(cr | RNG_CR_CONDRST, priv->base + RNG_CR); writel_relaxed(cr & ~RNG_CR_CONDRST, priv->base + RNG_CR); } else { /* RNG auto-reset (step 2.) */ writel_relaxed(sr & ~RNG_SR_SEIS, priv->base + RNG_SR); goto end; } err = readl_relaxed_poll_timeout_atomic(priv->base + RNG_CR, cr, !(cr & RNG_CR_CONDRST), 10, 100000); if (err) { dev_err(dev, "%s: timeout %x\n", __func__, sr); return err; } /* Check SEIS is cleared (step 2.) */ if (readl_relaxed(priv->base + RNG_SR) & RNG_SR_SEIS) return -EINVAL; err = readl_relaxed_poll_timeout_atomic(priv->base + RNG_SR, sr, !(sr & RNG_SR_SECS), 10, 100000); if (err) { dev_err(dev, "%s: timeout %x\n", __func__, sr); return err; } end: return 0; } /* * Extracts from the STM32 RNG specification, when CONDRST is not supported * * When a noise source (or seed) error occurs, the RNG stops generating * random numbers and sets to “1” both SEIS and SECS bits to indicate * that a seed error occurred. (...) * * The following sequence shall be used to fully recover from a seed * error after the RNG initialization: * 1. Clear the SEIS bit by writing it to “0”. * 2. Read out 12 words from the RNG_DR register, and discard each of * them in order to clean the pipeline. * 3. Confirm that SEIS is still cleared. Random number generation is * back to normal. */ static int stm32_rng_conceal_seed_error_sw_reset(struct stm32_rng_private *priv) { unsigned int i = 0; u32 sr = readl_relaxed(priv->base + RNG_SR); writel_relaxed(sr & ~RNG_SR_SEIS, priv->base + RNG_SR); for (i = 12; i != 0; i--) (void)readl_relaxed(priv->base + RNG_DR); if (readl_relaxed(priv->base + RNG_SR) & RNG_SR_SEIS) return -EINVAL; return 0; } static int stm32_rng_conceal_seed_error(struct hwrng *rng) { struct stm32_rng_private *priv = container_of(rng, struct stm32_rng_private, rng); dev_dbg((struct device *)priv->rng.priv, "Concealing seed error\n"); if (priv->data->has_cond_reset) return stm32_rng_conceal_seed_error_cond_reset(priv); else return stm32_rng_conceal_seed_error_sw_reset(priv); }; static int stm32_rng_read(struct hwrng *rng, void *data, size_t max, bool wait) { struct stm32_rng_private *priv = container_of(rng, struct stm32_rng_private, rng); unsigned int i = 0; int retval = 0, err = 0; u32 sr; pm_runtime_get_sync((struct device *) priv->rng.priv); if (readl_relaxed(priv->base + RNG_SR) & RNG_SR_SEIS) stm32_rng_conceal_seed_error(rng); while (max >= sizeof(u32)) { sr = readl_relaxed(priv->base + RNG_SR); /* * Manage timeout which is based on timer and take * care of initial delay time when enabling the RNG. */ if (!sr && wait) { err = readl_relaxed_poll_timeout_atomic(priv->base + RNG_SR, sr, sr, 10, 50000); if (err) { dev_err((struct device *)priv->rng.priv, "%s: timeout %x!\n", __func__, sr); break; } } else if (!sr) { /* The FIFO is being filled up */ break; } if (sr != RNG_SR_DRDY) { if (sr & RNG_SR_SEIS) { err = stm32_rng_conceal_seed_error(rng); i++; if (err && i > RNG_NB_RECOVER_TRIES) { dev_err((struct device *)priv->rng.priv, "Couldn't recover from seed error\n"); retval = -ENOTRECOVERABLE; goto exit_rpm; } continue; } if (WARN_ONCE((sr & RNG_SR_CEIS), "RNG clock too slow - %x\n", sr)) writel_relaxed(0, priv->base + RNG_SR); } /* Late seed error case: DR being 0 is an error status */ *(u32 *)data = readl_relaxed(priv->base + RNG_DR); if (!*(u32 *)data) { err = stm32_rng_conceal_seed_error(rng); i++; if (err && i > RNG_NB_RECOVER_TRIES) { dev_err((struct device *)priv->rng.priv, "Couldn't recover from seed error"); retval = -ENOTRECOVERABLE; goto exit_rpm; } continue; } i = 0; retval += sizeof(u32); data += sizeof(u32); max -= sizeof(u32); } exit_rpm: pm_runtime_mark_last_busy((struct device *) priv->rng.priv); pm_runtime_put_sync_autosuspend((struct device *) priv->rng.priv); return retval || !wait ? retval : -EIO; } static uint stm32_rng_clock_freq_restrain(struct hwrng *rng) { struct stm32_rng_private *priv = container_of(rng, struct stm32_rng_private, rng); unsigned long clock_rate = 0; uint clock_div = 0; clock_rate = clk_get_rate(priv->clk); /* * Get the exponent to apply on the CLKDIV field in RNG_CR register * No need to handle the case when clock-div > 0xF as it is physically * impossible */ while ((clock_rate >> clock_div) > priv->data->max_clock_rate) clock_div++; pr_debug("RNG clk rate : %lu\n", clk_get_rate(priv->clk) >> clock_div); return clock_div; } static int stm32_rng_init(struct hwrng *rng) { struct stm32_rng_private *priv = container_of(rng, struct stm32_rng_private, rng); int err; u32 reg; err = clk_prepare_enable(priv->clk); if (err) return err; /* clear error indicators */ writel_relaxed(0, priv->base + RNG_SR); reg = readl_relaxed(priv->base + RNG_CR); /* * Keep default RNG configuration if none was specified. * 0 is an invalid value as it disables all entropy sources. */ if (priv->data->has_cond_reset && priv->data->cr) { uint clock_div = stm32_rng_clock_freq_restrain(rng); reg &= ~RNG_CR_CONFIG_MASK; reg |= RNG_CR_CONDRST | (priv->data->cr & RNG_CR_ENTROPY_SRC_MASK) | (clock_div << RNG_CR_CLKDIV_SHIFT); if (priv->ced) reg &= ~RNG_CR_CED; else reg |= RNG_CR_CED; writel_relaxed(reg, priv->base + RNG_CR); /* Health tests and noise control registers */ writel_relaxed(priv->data->htcr, priv->base + RNG_HTCR); writel_relaxed(priv->data->nscr & RNG_NSCR_MASK, priv->base + RNG_NSCR); reg &= ~RNG_CR_CONDRST; reg |= RNG_CR_RNGEN; if (priv->lock_conf) reg |= RNG_CR_CONFLOCK; writel_relaxed(reg, priv->base + RNG_CR); err = readl_relaxed_poll_timeout_atomic(priv->base + RNG_CR, reg, (!(reg & RNG_CR_CONDRST)), 10, 50000); if (err) { clk_disable_unprepare(priv->clk); dev_err((struct device *)priv->rng.priv, "%s: timeout %x!\n", __func__, reg); return -EINVAL; } } else { /* Handle all RNG versions by checking if conditional reset should be set */ if (priv->data->has_cond_reset) reg |= RNG_CR_CONDRST; if (priv->ced) reg &= ~RNG_CR_CED; else reg |= RNG_CR_CED; writel_relaxed(reg, priv->base + RNG_CR); if (priv->data->has_cond_reset) reg &= ~RNG_CR_CONDRST; reg |= RNG_CR_RNGEN; writel_relaxed(reg, priv->base + RNG_CR); } err = readl_relaxed_poll_timeout_atomic(priv->base + RNG_SR, reg, reg & RNG_SR_DRDY, 10, 100000); if (err || (reg & ~RNG_SR_DRDY)) { clk_disable_unprepare(priv->clk); dev_err((struct device *)priv->rng.priv, "%s: timeout:%x SR: %x!\n", __func__, err, reg); return -EINVAL; } clk_disable_unprepare(priv->clk); return 0; } static void stm32_rng_remove(struct platform_device *ofdev) { pm_runtime_disable(&ofdev->dev); } static int __maybe_unused stm32_rng_runtime_suspend(struct device *dev) { struct stm32_rng_private *priv = dev_get_drvdata(dev); u32 reg; reg = readl_relaxed(priv->base + RNG_CR); reg &= ~RNG_CR_RNGEN; writel_relaxed(reg, priv->base + RNG_CR); clk_disable_unprepare(priv->clk); return 0; } static int __maybe_unused stm32_rng_suspend(struct device *dev) { struct stm32_rng_private *priv = dev_get_drvdata(dev); int err; err = clk_prepare_enable(priv->clk); if (err) return err; if (priv->data->has_cond_reset) { priv->pm_conf.nscr = readl_relaxed(priv->base + RNG_NSCR); priv->pm_conf.htcr = readl_relaxed(priv->base + RNG_HTCR); } /* Do not save that RNG is enabled as it will be handled at resume */ priv->pm_conf.cr = readl_relaxed(priv->base + RNG_CR) & ~RNG_CR_RNGEN; writel_relaxed(priv->pm_conf.cr, priv->base + RNG_CR); clk_disable_unprepare(priv->clk); return 0; } static int __maybe_unused stm32_rng_runtime_resume(struct device *dev) { struct stm32_rng_private *priv = dev_get_drvdata(dev); int err; u32 reg; err = clk_prepare_enable(priv->clk); if (err) return err; /* Clean error indications */ writel_relaxed(0, priv->base + RNG_SR); reg = readl_relaxed(priv->base + RNG_CR); reg |= RNG_CR_RNGEN; writel_relaxed(reg, priv->base + RNG_CR); return 0; } static int __maybe_unused stm32_rng_resume(struct device *dev) { struct stm32_rng_private *priv = dev_get_drvdata(dev); int err; u32 reg; err = clk_prepare_enable(priv->clk); if (err) return err; /* Clean error indications */ writel_relaxed(0, priv->base + RNG_SR); if (priv->data->has_cond_reset) { /* * Correct configuration in bits [29:4] must be set in the same * access that set RNG_CR_CONDRST bit. Else config setting is * not taken into account. CONFIGLOCK bit must also be unset but * it is not handled at the moment. */ writel_relaxed(priv->pm_conf.cr | RNG_CR_CONDRST, priv->base + RNG_CR); writel_relaxed(priv->pm_conf.nscr, priv->base + RNG_NSCR); writel_relaxed(priv->pm_conf.htcr, priv->base + RNG_HTCR); reg = readl_relaxed(priv->base + RNG_CR); reg |= RNG_CR_RNGEN; reg &= ~RNG_CR_CONDRST; writel_relaxed(reg, priv->base + RNG_CR); err = readl_relaxed_poll_timeout_atomic(priv->base + RNG_CR, reg, reg & ~RNG_CR_CONDRST, 10, 100000); if (err) { clk_disable_unprepare(priv->clk); dev_err((struct device *)priv->rng.priv, "%s: timeout:%x CR: %x!\n", __func__, err, reg); return -EINVAL; } } else { reg = priv->pm_conf.cr; reg |= RNG_CR_RNGEN; writel_relaxed(reg, priv->base + RNG_CR); } clk_disable_unprepare(priv->clk); return 0; } static const struct dev_pm_ops __maybe_unused stm32_rng_pm_ops = { SET_RUNTIME_PM_OPS(stm32_rng_runtime_suspend, stm32_rng_runtime_resume, NULL) SET_SYSTEM_SLEEP_PM_OPS(stm32_rng_suspend, stm32_rng_resume) }; static const struct stm32_rng_data stm32mp13_rng_data = { .has_cond_reset = true, .max_clock_rate = 48000000, .cr = 0x00F00D00, .nscr = 0x2B5BB, .htcr = 0x969D, }; static const struct stm32_rng_data stm32_rng_data = { .has_cond_reset = false, .max_clock_rate = 3000000, }; static const struct of_device_id stm32_rng_match[] = { { .compatible = "st,stm32mp13-rng", .data = &stm32mp13_rng_data, }, { .compatible = "st,stm32-rng", .data = &stm32_rng_data, }, {}, }; MODULE_DEVICE_TABLE(of, stm32_rng_match); static int stm32_rng_probe(struct platform_device *ofdev) { struct device *dev = &ofdev->dev; struct device_node *np = ofdev->dev.of_node; struct stm32_rng_private *priv; struct resource *res; priv = devm_kzalloc(dev, sizeof(struct stm32_rng_private), GFP_KERNEL); if (!priv) return -ENOMEM; priv->base = devm_platform_get_and_ioremap_resource(ofdev, 0, &res); if (IS_ERR(priv->base)) return PTR_ERR(priv->base); priv->clk = devm_clk_get(&ofdev->dev, NULL); if (IS_ERR(priv->clk)) return PTR_ERR(priv->clk); priv->rst = devm_reset_control_get(&ofdev->dev, NULL); if (!IS_ERR(priv->rst)) { reset_control_assert(priv->rst); udelay(2); reset_control_deassert(priv->rst); } priv->ced = of_property_read_bool(np, "clock-error-detect"); priv->lock_conf = of_property_read_bool(np, "st,rng-lock-conf"); priv->data = of_device_get_match_data(dev); if (!priv->data) return -ENODEV; dev_set_drvdata(dev, priv); priv->rng.name = dev_driver_string(dev); priv->rng.init = stm32_rng_init; priv->rng.read = stm32_rng_read; priv->rng.priv = (unsigned long) dev; priv->rng.quality = 900; pm_runtime_set_autosuspend_delay(dev, 100); pm_runtime_use_autosuspend(dev); pm_runtime_enable(dev); return devm_hwrng_register(dev, &priv->rng); } static struct platform_driver stm32_rng_driver = { .driver = { .name = "stm32-rng", .pm = pm_ptr(&stm32_rng_pm_ops), .of_match_table = stm32_rng_match, }, .probe = stm32_rng_probe, .remove_new = stm32_rng_remove, }; module_platform_driver(stm32_rng_driver); MODULE_LICENSE("GPL"); MODULE_AUTHOR("Daniel Thompson <daniel.thompson@linaro.org>"); MODULE_DESCRIPTION("STMicroelectronics STM32 RNG device driver"); |