Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 | // SPDX-License-Identifier: GPL-2.0-only /* * Copyright (C) 2012 Regents of the University of California */ #include <linux/acpi.h> #include <linux/cpu.h> #include <linux/ctype.h> #include <linux/init.h> #include <linux/seq_file.h> #include <linux/of.h> #include <asm/acpi.h> #include <asm/cpufeature.h> #include <asm/csr.h> #include <asm/hwcap.h> #include <asm/sbi.h> #include <asm/smp.h> #include <asm/pgtable.h> bool arch_match_cpu_phys_id(int cpu, u64 phys_id) { return phys_id == cpuid_to_hartid_map(cpu); } /* * Returns the hart ID of the given device tree node, or -ENODEV if the node * isn't an enabled and valid RISC-V hart node. */ int riscv_of_processor_hartid(struct device_node *node, unsigned long *hart) { int cpu; *hart = (unsigned long)of_get_cpu_hwid(node, 0); if (*hart == ~0UL) { pr_warn("Found CPU without hart ID\n"); return -ENODEV; } cpu = riscv_hartid_to_cpuid(*hart); if (cpu < 0) return cpu; if (!cpu_possible(cpu)) return -ENODEV; return 0; } int __init riscv_early_of_processor_hartid(struct device_node *node, unsigned long *hart) { const char *isa; if (!of_device_is_compatible(node, "riscv")) { pr_warn("Found incompatible CPU\n"); return -ENODEV; } *hart = (unsigned long)of_get_cpu_hwid(node, 0); if (*hart == ~0UL) { pr_warn("Found CPU without hart ID\n"); return -ENODEV; } if (!of_device_is_available(node)) { pr_info("CPU with hartid=%lu is not available\n", *hart); return -ENODEV; } if (of_property_read_string(node, "riscv,isa-base", &isa)) goto old_interface; if (IS_ENABLED(CONFIG_32BIT) && strncasecmp(isa, "rv32i", 5)) { pr_warn("CPU with hartid=%lu does not support rv32i", *hart); return -ENODEV; } if (IS_ENABLED(CONFIG_64BIT) && strncasecmp(isa, "rv64i", 5)) { pr_warn("CPU with hartid=%lu does not support rv64i", *hart); return -ENODEV; } if (!of_property_present(node, "riscv,isa-extensions")) return -ENODEV; if (of_property_match_string(node, "riscv,isa-extensions", "i") < 0 || of_property_match_string(node, "riscv,isa-extensions", "m") < 0 || of_property_match_string(node, "riscv,isa-extensions", "a") < 0) { pr_warn("CPU with hartid=%lu does not support ima", *hart); return -ENODEV; } return 0; old_interface: if (!riscv_isa_fallback) { pr_warn("CPU with hartid=%lu is invalid: this kernel does not parse \"riscv,isa\"", *hart); return -ENODEV; } if (of_property_read_string(node, "riscv,isa", &isa)) { pr_warn("CPU with hartid=%lu has no \"riscv,isa-base\" or \"riscv,isa\" property\n", *hart); return -ENODEV; } if (IS_ENABLED(CONFIG_32BIT) && strncasecmp(isa, "rv32ima", 7)) { pr_warn("CPU with hartid=%lu does not support rv32ima", *hart); return -ENODEV; } if (IS_ENABLED(CONFIG_64BIT) && strncasecmp(isa, "rv64ima", 7)) { pr_warn("CPU with hartid=%lu does not support rv64ima", *hart); return -ENODEV; } return 0; } /* * Find hart ID of the CPU DT node under which given DT node falls. * * To achieve this, we walk up the DT tree until we find an active * RISC-V core (HART) node and extract the cpuid from it. */ int riscv_of_parent_hartid(struct device_node *node, unsigned long *hartid) { for (; node; node = node->parent) { if (of_device_is_compatible(node, "riscv")) { *hartid = (unsigned long)of_get_cpu_hwid(node, 0); if (*hartid == ~0UL) { pr_warn("Found CPU without hart ID\n"); return -ENODEV; } return 0; } } return -1; } unsigned long __init riscv_get_marchid(void) { struct riscv_cpuinfo *ci = this_cpu_ptr(&riscv_cpuinfo); #if IS_ENABLED(CONFIG_RISCV_SBI) ci->marchid = sbi_spec_is_0_1() ? 0 : sbi_get_marchid(); #elif IS_ENABLED(CONFIG_RISCV_M_MODE) ci->marchid = csr_read(CSR_MARCHID); #else ci->marchid = 0; #endif return ci->marchid; } unsigned long __init riscv_get_mvendorid(void) { struct riscv_cpuinfo *ci = this_cpu_ptr(&riscv_cpuinfo); #if IS_ENABLED(CONFIG_RISCV_SBI) ci->mvendorid = sbi_spec_is_0_1() ? 0 : sbi_get_mvendorid(); #elif IS_ENABLED(CONFIG_RISCV_M_MODE) ci->mvendorid = csr_read(CSR_MVENDORID); #else ci->mvendorid = 0; #endif return ci->mvendorid; } DEFINE_PER_CPU(struct riscv_cpuinfo, riscv_cpuinfo); unsigned long riscv_cached_mvendorid(unsigned int cpu_id) { struct riscv_cpuinfo *ci = per_cpu_ptr(&riscv_cpuinfo, cpu_id); return ci->mvendorid; } EXPORT_SYMBOL(riscv_cached_mvendorid); unsigned long riscv_cached_marchid(unsigned int cpu_id) { struct riscv_cpuinfo *ci = per_cpu_ptr(&riscv_cpuinfo, cpu_id); return ci->marchid; } EXPORT_SYMBOL(riscv_cached_marchid); unsigned long riscv_cached_mimpid(unsigned int cpu_id) { struct riscv_cpuinfo *ci = per_cpu_ptr(&riscv_cpuinfo, cpu_id); return ci->mimpid; } EXPORT_SYMBOL(riscv_cached_mimpid); static int riscv_cpuinfo_starting(unsigned int cpu) { struct riscv_cpuinfo *ci = this_cpu_ptr(&riscv_cpuinfo); #if IS_ENABLED(CONFIG_RISCV_SBI) if (!ci->mvendorid) ci->mvendorid = sbi_spec_is_0_1() ? 0 : sbi_get_mvendorid(); if (!ci->marchid) ci->marchid = sbi_spec_is_0_1() ? 0 : sbi_get_marchid(); ci->mimpid = sbi_spec_is_0_1() ? 0 : sbi_get_mimpid(); #elif IS_ENABLED(CONFIG_RISCV_M_MODE) if (!ci->mvendorid) ci->mvendorid = csr_read(CSR_MVENDORID); if (!ci->marchid) ci->marchid = csr_read(CSR_MARCHID); ci->mimpid = csr_read(CSR_MIMPID); #else ci->mvendorid = 0; ci->marchid = 0; ci->mimpid = 0; #endif return 0; } static int __init riscv_cpuinfo_init(void) { int ret; ret = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "riscv/cpuinfo:starting", riscv_cpuinfo_starting, NULL); if (ret < 0) { pr_err("cpuinfo: failed to register hotplug callbacks.\n"); return ret; } return 0; } arch_initcall(riscv_cpuinfo_init); #ifdef CONFIG_PROC_FS static void print_isa(struct seq_file *f, const unsigned long *isa_bitmap) { if (IS_ENABLED(CONFIG_32BIT)) seq_write(f, "rv32", 4); else seq_write(f, "rv64", 4); for (int i = 0; i < riscv_isa_ext_count; i++) { if (!__riscv_isa_extension_available(isa_bitmap, riscv_isa_ext[i].id)) continue; /* Only multi-letter extensions are split by underscores */ if (strnlen(riscv_isa_ext[i].name, 2) != 1) seq_puts(f, "_"); seq_printf(f, "%s", riscv_isa_ext[i].name); } seq_puts(f, "\n"); } static void print_mmu(struct seq_file *f) { const char *sv_type; #ifdef CONFIG_MMU #if defined(CONFIG_32BIT) sv_type = "sv32"; #elif defined(CONFIG_64BIT) if (pgtable_l5_enabled) sv_type = "sv57"; else if (pgtable_l4_enabled) sv_type = "sv48"; else sv_type = "sv39"; #endif #else sv_type = "none"; #endif /* CONFIG_MMU */ seq_printf(f, "mmu\t\t: %s\n", sv_type); } static void *c_start(struct seq_file *m, loff_t *pos) { if (*pos == nr_cpu_ids) return NULL; *pos = cpumask_next(*pos - 1, cpu_online_mask); if ((*pos) < nr_cpu_ids) return (void *)(uintptr_t)(1 + *pos); return NULL; } static void *c_next(struct seq_file *m, void *v, loff_t *pos) { (*pos)++; return c_start(m, pos); } static void c_stop(struct seq_file *m, void *v) { } static int c_show(struct seq_file *m, void *v) { unsigned long cpu_id = (unsigned long)v - 1; struct riscv_cpuinfo *ci = per_cpu_ptr(&riscv_cpuinfo, cpu_id); struct device_node *node; const char *compat; seq_printf(m, "processor\t: %lu\n", cpu_id); seq_printf(m, "hart\t\t: %lu\n", cpuid_to_hartid_map(cpu_id)); /* * For historical raisins, the isa: line is limited to the lowest common * denominator of extensions supported across all harts. A true list of * extensions supported on this hart is printed later in the hart isa: * line. */ seq_puts(m, "isa\t\t: "); print_isa(m, NULL); print_mmu(m); if (acpi_disabled) { node = of_get_cpu_node(cpu_id, NULL); if (!of_property_read_string(node, "compatible", &compat) && strcmp(compat, "riscv")) seq_printf(m, "uarch\t\t: %s\n", compat); of_node_put(node); } seq_printf(m, "mvendorid\t: 0x%lx\n", ci->mvendorid); seq_printf(m, "marchid\t\t: 0x%lx\n", ci->marchid); seq_printf(m, "mimpid\t\t: 0x%lx\n", ci->mimpid); /* * Print the ISA extensions specific to this hart, which may show * additional extensions not present across all harts. */ seq_puts(m, "hart isa\t: "); print_isa(m, hart_isa[cpu_id].isa); seq_puts(m, "\n"); return 0; } const struct seq_operations cpuinfo_op = { .start = c_start, .next = c_next, .stop = c_stop, .show = c_show }; #endif /* CONFIG_PROC_FS */ |