Linux Audio

Check our new training course

Loading...
v6.9.4
  1/*
  2 * Copyright 2019 Advanced Micro Devices, Inc.
  3 *
  4 * Permission is hereby granted, free of charge, to any person obtaining a
  5 * copy of this software and associated documentation files (the "Software"),
  6 * to deal in the Software without restriction, including without limitation
  7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8 * and/or sell copies of the Software, and to permit persons to whom the
  9 * Software is furnished to do so, subject to the following conditions:
 10 *
 11 * The above copyright notice and this permission notice shall be included in
 12 * all copies or substantial portions of the Software.
 13 *
 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 20 * OTHER DEALINGS IN THE SOFTWARE.
 21 *
 22 * Authors: AMD
 23 *
 24 */
 25
 26#ifndef AMD_DAL_DEV_AMDGPU_DM_AMDGPU_DM_CRC_H_
 27#define AMD_DAL_DEV_AMDGPU_DM_AMDGPU_DM_CRC_H_
 28
 29struct drm_crtc;
 30struct dm_crtc_state;
 31
 32enum amdgpu_dm_pipe_crc_source {
 33	AMDGPU_DM_PIPE_CRC_SOURCE_NONE = 0,
 34	AMDGPU_DM_PIPE_CRC_SOURCE_CRTC,
 35	AMDGPU_DM_PIPE_CRC_SOURCE_CRTC_DITHER,
 36	AMDGPU_DM_PIPE_CRC_SOURCE_DPRX,
 37	AMDGPU_DM_PIPE_CRC_SOURCE_DPRX_DITHER,
 38	AMDGPU_DM_PIPE_CRC_SOURCE_MAX,
 39	AMDGPU_DM_PIPE_CRC_SOURCE_INVALID = -1,
 40};
 41
 42#ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
 43struct crc_window_param {
 44	uint16_t x_start;
 45	uint16_t y_start;
 46	uint16_t x_end;
 47	uint16_t y_end;
 48	/* CRC window is activated or not*/
 49	bool activated;
 50	/* Update crc window during vertical blank or not */
 51	bool update_win;
 52	/* skip reading/writing for few frames */
 53	int skip_frame_cnt;
 54};
 55
 56struct secure_display_context {
 57	/* work to notify PSP TA*/
 58	struct work_struct notify_ta_work;
 59
 60	/* work to forward ROI to dmcu/dmub */
 61	struct work_struct forward_roi_work;
 62
 63	struct drm_crtc *crtc;
 
 
 64
 65	/* Region of Interest (ROI) */
 
 
 
 
 66	struct rect rect;
 
 67};
 68#endif
 69
 70static inline bool amdgpu_dm_is_valid_crc_source(enum amdgpu_dm_pipe_crc_source source)
 71{
 72	return (source > AMDGPU_DM_PIPE_CRC_SOURCE_NONE) &&
 73	       (source < AMDGPU_DM_PIPE_CRC_SOURCE_MAX);
 74}
 75
 76/* amdgpu_dm_crc.c */
 77#ifdef CONFIG_DEBUG_FS
 78int amdgpu_dm_crtc_configure_crc_source(struct drm_crtc *crtc,
 79					struct dm_crtc_state *dm_crtc_state,
 80					enum amdgpu_dm_pipe_crc_source source);
 81int amdgpu_dm_crtc_set_crc_source(struct drm_crtc *crtc, const char *src_name);
 82int amdgpu_dm_crtc_verify_crc_source(struct drm_crtc *crtc,
 83				     const char *src_name,
 84				     size_t *values_cnt);
 85const char *const *amdgpu_dm_crtc_get_crc_sources(struct drm_crtc *crtc,
 86						  size_t *count);
 87void amdgpu_dm_crtc_handle_crc_irq(struct drm_crtc *crtc);
 88#else
 89#define amdgpu_dm_crtc_set_crc_source NULL
 90#define amdgpu_dm_crtc_verify_crc_source NULL
 91#define amdgpu_dm_crtc_get_crc_sources NULL
 92#define amdgpu_dm_crtc_handle_crc_irq(x)
 93#endif
 94
 95#ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
 96bool amdgpu_dm_crc_window_is_activated(struct drm_crtc *crtc);
 97void amdgpu_dm_crtc_handle_crc_window_irq(struct drm_crtc *crtc);
 98struct secure_display_context *amdgpu_dm_crtc_secure_display_create_contexts(
 99						struct amdgpu_device *adev);
100#else
101#define amdgpu_dm_crc_window_is_activated(x)
102#define amdgpu_dm_crtc_handle_crc_window_irq(x)
103#define amdgpu_dm_crtc_secure_display_create_contexts(x)
104#endif
105
106#endif /* AMD_DAL_DEV_AMDGPU_DM_AMDGPU_DM_CRC_H_ */
v6.2
  1/*
  2 * Copyright 2019 Advanced Micro Devices, Inc.
  3 *
  4 * Permission is hereby granted, free of charge, to any person obtaining a
  5 * copy of this software and associated documentation files (the "Software"),
  6 * to deal in the Software without restriction, including without limitation
  7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8 * and/or sell copies of the Software, and to permit persons to whom the
  9 * Software is furnished to do so, subject to the following conditions:
 10 *
 11 * The above copyright notice and this permission notice shall be included in
 12 * all copies or substantial portions of the Software.
 13 *
 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 20 * OTHER DEALINGS IN THE SOFTWARE.
 21 *
 22 * Authors: AMD
 23 *
 24 */
 25
 26#ifndef AMD_DAL_DEV_AMDGPU_DM_AMDGPU_DM_CRC_H_
 27#define AMD_DAL_DEV_AMDGPU_DM_AMDGPU_DM_CRC_H_
 28
 29struct drm_crtc;
 30struct dm_crtc_state;
 31
 32enum amdgpu_dm_pipe_crc_source {
 33	AMDGPU_DM_PIPE_CRC_SOURCE_NONE = 0,
 34	AMDGPU_DM_PIPE_CRC_SOURCE_CRTC,
 35	AMDGPU_DM_PIPE_CRC_SOURCE_CRTC_DITHER,
 36	AMDGPU_DM_PIPE_CRC_SOURCE_DPRX,
 37	AMDGPU_DM_PIPE_CRC_SOURCE_DPRX_DITHER,
 38	AMDGPU_DM_PIPE_CRC_SOURCE_MAX,
 39	AMDGPU_DM_PIPE_CRC_SOURCE_INVALID = -1,
 40};
 41
 42#ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
 43struct crc_window_param {
 44	uint16_t x_start;
 45	uint16_t y_start;
 46	uint16_t x_end;
 47	uint16_t y_end;
 48	/* CRC windwo is activated or not*/
 49	bool activated;
 50	/* Update crc window during vertical blank or not */
 51	bool update_win;
 52	/* skip reading/writing for few frames */
 53	int skip_frame_cnt;
 54};
 55
 56/* read_work for driver to call PSP to read */
 57struct crc_rd_work {
 58	struct work_struct notify_ta_work;
 59	/* To protect crc_rd_work carried fields*/
 60	spinlock_t crc_rd_work_lock;
 
 
 61	struct drm_crtc *crtc;
 62	uint8_t phy_inst;
 63};
 64
 65/* forward_work for driver to forward ROI to dmu */
 66struct crc_fw_work {
 67	struct work_struct forward_roi_work;
 68	struct amdgpu_display_manager *dm;
 69	struct dc_stream_state *stream;
 70	struct rect rect;
 71	bool is_stop_cmd;
 72};
 73#endif
 74
 75static inline bool amdgpu_dm_is_valid_crc_source(enum amdgpu_dm_pipe_crc_source source)
 76{
 77	return (source > AMDGPU_DM_PIPE_CRC_SOURCE_NONE) &&
 78	       (source < AMDGPU_DM_PIPE_CRC_SOURCE_MAX);
 79}
 80
 81/* amdgpu_dm_crc.c */
 82#ifdef CONFIG_DEBUG_FS
 83int amdgpu_dm_crtc_configure_crc_source(struct drm_crtc *crtc,
 84					struct dm_crtc_state *dm_crtc_state,
 85					enum amdgpu_dm_pipe_crc_source source);
 86int amdgpu_dm_crtc_set_crc_source(struct drm_crtc *crtc, const char *src_name);
 87int amdgpu_dm_crtc_verify_crc_source(struct drm_crtc *crtc,
 88				     const char *src_name,
 89				     size_t *values_cnt);
 90const char *const *amdgpu_dm_crtc_get_crc_sources(struct drm_crtc *crtc,
 91						  size_t *count);
 92void amdgpu_dm_crtc_handle_crc_irq(struct drm_crtc *crtc);
 93#else
 94#define amdgpu_dm_crtc_set_crc_source NULL
 95#define amdgpu_dm_crtc_verify_crc_source NULL
 96#define amdgpu_dm_crtc_get_crc_sources NULL
 97#define amdgpu_dm_crtc_handle_crc_irq(x)
 98#endif
 99
100#ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
101bool amdgpu_dm_crc_window_is_activated(struct drm_crtc *crtc);
102void amdgpu_dm_crtc_handle_crc_window_irq(struct drm_crtc *crtc);
103struct crc_rd_work *amdgpu_dm_crtc_secure_display_create_work(void);
 
104#else
105#define amdgpu_dm_crc_window_is_activated(x)
106#define amdgpu_dm_crtc_handle_crc_window_irq(x)
107#define amdgpu_dm_crtc_secure_display_create_work()
108#endif
109
110#endif /* AMD_DAL_DEV_AMDGPU_DM_AMDGPU_DM_CRC_H_ */