Loading...
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
31
32#include <drm/amdgpu_drm.h>
33
34#include "amdgpu.h"
35#include "atom.h"
36#include "amdgpu_trace.h"
37
38#define AMDGPU_IB_TEST_TIMEOUT msecs_to_jiffies(1000)
39#define AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT msecs_to_jiffies(2000)
40
41/*
42 * IB
43 * IBs (Indirect Buffers) and areas of GPU accessible memory where
44 * commands are stored. You can put a pointer to the IB in the
45 * command ring and the hw will fetch the commands from the IB
46 * and execute them. Generally userspace acceleration drivers
47 * produce command buffers which are send to the kernel and
48 * put in IBs for execution by the requested ring.
49 */
50
51/**
52 * amdgpu_ib_get - request an IB (Indirect Buffer)
53 *
54 * @adev: amdgpu_device pointer
55 * @vm: amdgpu_vm pointer
56 * @size: requested IB size
57 * @pool_type: IB pool type (delayed, immediate, direct)
58 * @ib: IB object returned
59 *
60 * Request an IB (all asics). IBs are allocated using the
61 * suballocator.
62 * Returns 0 on success, error on failure.
63 */
64int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
65 unsigned int size, enum amdgpu_ib_pool_type pool_type,
66 struct amdgpu_ib *ib)
67{
68 int r;
69
70 if (size) {
71 r = amdgpu_sa_bo_new(&adev->ib_pools[pool_type],
72 &ib->sa_bo, size);
73 if (r) {
74 dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
75 return r;
76 }
77
78 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
79 /* flush the cache before commit the IB */
80 ib->flags = AMDGPU_IB_FLAG_EMIT_MEM_SYNC;
81
82 if (!vm)
83 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
84 }
85
86 return 0;
87}
88
89/**
90 * amdgpu_ib_free - free an IB (Indirect Buffer)
91 *
92 * @adev: amdgpu_device pointer
93 * @ib: IB object to free
94 * @f: the fence SA bo need wait on for the ib alloation
95 *
96 * Free an IB (all asics).
97 */
98void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
99 struct dma_fence *f)
100{
101 amdgpu_sa_bo_free(adev, &ib->sa_bo, f);
102}
103
104/**
105 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
106 *
107 * @ring: ring index the IB is associated with
108 * @num_ibs: number of IBs to schedule
109 * @ibs: IB objects to schedule
110 * @job: job to schedule
111 * @f: fence created during this submission
112 *
113 * Schedule an IB on the associated ring (all asics).
114 * Returns 0 on success, error on failure.
115 *
116 * On SI, there are two parallel engines fed from the primary ring,
117 * the CE (Constant Engine) and the DE (Drawing Engine). Since
118 * resource descriptors have moved to memory, the CE allows you to
119 * prime the caches while the DE is updating register state so that
120 * the resource descriptors will be already in cache when the draw is
121 * processed. To accomplish this, the userspace driver submits two
122 * IBs, one for the CE and one for the DE. If there is a CE IB (called
123 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
124 * to SI there was just a DE IB.
125 */
126int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned int num_ibs,
127 struct amdgpu_ib *ibs, struct amdgpu_job *job,
128 struct dma_fence **f)
129{
130 struct amdgpu_device *adev = ring->adev;
131 struct amdgpu_ib *ib = &ibs[0];
132 struct dma_fence *tmp = NULL;
133 bool need_ctx_switch;
134 struct amdgpu_vm *vm;
135 uint64_t fence_ctx;
136 uint32_t status = 0, alloc_size;
137 unsigned int fence_flags = 0;
138 bool secure, init_shadow;
139 u64 shadow_va, csa_va, gds_va;
140 int vmid = AMDGPU_JOB_GET_VMID(job);
141 bool need_pipe_sync = false;
142 unsigned int cond_exec;
143
144 unsigned int i;
145 int r = 0;
146
147 if (num_ibs == 0)
148 return -EINVAL;
149
150 /* ring tests don't use a job */
151 if (job) {
152 vm = job->vm;
153 fence_ctx = job->base.s_fence ?
154 job->base.s_fence->scheduled.context : 0;
155 shadow_va = job->shadow_va;
156 csa_va = job->csa_va;
157 gds_va = job->gds_va;
158 init_shadow = job->init_shadow;
159 } else {
160 vm = NULL;
161 fence_ctx = 0;
162 shadow_va = 0;
163 csa_va = 0;
164 gds_va = 0;
165 init_shadow = false;
166 }
167
168 if (!ring->sched.ready && !ring->is_mes_queue) {
169 dev_err(adev->dev, "couldn't schedule ib on ring <%s>\n", ring->name);
170 return -EINVAL;
171 }
172
173 if (vm && !job->vmid && !ring->is_mes_queue) {
174 dev_err(adev->dev, "VM IB without ID\n");
175 return -EINVAL;
176 }
177
178 if ((ib->flags & AMDGPU_IB_FLAGS_SECURE) &&
179 (!ring->funcs->secure_submission_supported)) {
180 dev_err(adev->dev, "secure submissions not supported on ring <%s>\n", ring->name);
181 return -EINVAL;
182 }
183
184 alloc_size = ring->funcs->emit_frame_size + num_ibs *
185 ring->funcs->emit_ib_size;
186
187 r = amdgpu_ring_alloc(ring, alloc_size);
188 if (r) {
189 dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
190 return r;
191 }
192
193 need_ctx_switch = ring->current_ctx != fence_ctx;
194 if (ring->funcs->emit_pipeline_sync && job &&
195 ((tmp = amdgpu_sync_get_fence(&job->explicit_sync)) ||
196 (amdgpu_sriov_vf(adev) && need_ctx_switch) ||
197 amdgpu_vm_need_pipeline_sync(ring, job))) {
198 need_pipe_sync = true;
199
200 if (tmp)
201 trace_amdgpu_ib_pipe_sync(job, tmp);
202
203 dma_fence_put(tmp);
204 }
205
206 if ((ib->flags & AMDGPU_IB_FLAG_EMIT_MEM_SYNC) && ring->funcs->emit_mem_sync)
207 ring->funcs->emit_mem_sync(ring);
208
209 if (ring->funcs->emit_wave_limit &&
210 ring->hw_prio == AMDGPU_GFX_PIPE_PRIO_HIGH)
211 ring->funcs->emit_wave_limit(ring, true);
212
213 if (ring->funcs->insert_start)
214 ring->funcs->insert_start(ring);
215
216 if (job) {
217 r = amdgpu_vm_flush(ring, job, need_pipe_sync);
218 if (r) {
219 amdgpu_ring_undo(ring);
220 return r;
221 }
222 }
223
224 amdgpu_ring_ib_begin(ring);
225
226 if (ring->funcs->emit_gfx_shadow)
227 amdgpu_ring_emit_gfx_shadow(ring, shadow_va, csa_va, gds_va,
228 init_shadow, vmid);
229
230 if (ring->funcs->init_cond_exec)
231 cond_exec = amdgpu_ring_init_cond_exec(ring,
232 ring->cond_exe_gpu_addr);
233
234 amdgpu_device_flush_hdp(adev, ring);
235
236 if (need_ctx_switch)
237 status |= AMDGPU_HAVE_CTX_SWITCH;
238
239 if (job && ring->funcs->emit_cntxcntl) {
240 status |= job->preamble_status;
241 status |= job->preemption_status;
242 amdgpu_ring_emit_cntxcntl(ring, status);
243 }
244
245 /* Setup initial TMZiness and send it off.
246 */
247 secure = false;
248 if (job && ring->funcs->emit_frame_cntl) {
249 secure = ib->flags & AMDGPU_IB_FLAGS_SECURE;
250 amdgpu_ring_emit_frame_cntl(ring, true, secure);
251 }
252
253 for (i = 0; i < num_ibs; ++i) {
254 ib = &ibs[i];
255
256 if (job && ring->funcs->emit_frame_cntl) {
257 if (secure != !!(ib->flags & AMDGPU_IB_FLAGS_SECURE)) {
258 amdgpu_ring_emit_frame_cntl(ring, false, secure);
259 secure = !secure;
260 amdgpu_ring_emit_frame_cntl(ring, true, secure);
261 }
262 }
263
264 amdgpu_ring_emit_ib(ring, job, ib, status);
265 status &= ~AMDGPU_HAVE_CTX_SWITCH;
266 }
267
268 if (job && ring->funcs->emit_frame_cntl)
269 amdgpu_ring_emit_frame_cntl(ring, false, secure);
270
271 amdgpu_device_invalidate_hdp(adev, ring);
272
273 if (ib->flags & AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE)
274 fence_flags |= AMDGPU_FENCE_FLAG_TC_WB_ONLY;
275
276 /* wrap the last IB with fence */
277 if (job && job->uf_addr) {
278 amdgpu_ring_emit_fence(ring, job->uf_addr, job->uf_sequence,
279 fence_flags | AMDGPU_FENCE_FLAG_64BIT);
280 }
281
282 if (ring->funcs->emit_gfx_shadow && ring->funcs->init_cond_exec) {
283 amdgpu_ring_emit_gfx_shadow(ring, 0, 0, 0, false, 0);
284 amdgpu_ring_init_cond_exec(ring, ring->cond_exe_gpu_addr);
285 }
286
287 r = amdgpu_fence_emit(ring, f, job, fence_flags);
288 if (r) {
289 dev_err(adev->dev, "failed to emit fence (%d)\n", r);
290 if (job && job->vmid)
291 amdgpu_vmid_reset(adev, ring->vm_hub, job->vmid);
292 amdgpu_ring_undo(ring);
293 return r;
294 }
295
296 if (ring->funcs->insert_end)
297 ring->funcs->insert_end(ring);
298
299 amdgpu_ring_patch_cond_exec(ring, cond_exec);
300
301 ring->current_ctx = fence_ctx;
302 if (vm && ring->funcs->emit_switch_buffer)
303 amdgpu_ring_emit_switch_buffer(ring);
304
305 if (ring->funcs->emit_wave_limit &&
306 ring->hw_prio == AMDGPU_GFX_PIPE_PRIO_HIGH)
307 ring->funcs->emit_wave_limit(ring, false);
308
309 amdgpu_ring_ib_end(ring);
310 amdgpu_ring_commit(ring);
311 return 0;
312}
313
314/**
315 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
316 *
317 * @adev: amdgpu_device pointer
318 *
319 * Initialize the suballocator to manage a pool of memory
320 * for use as IBs (all asics).
321 * Returns 0 on success, error on failure.
322 */
323int amdgpu_ib_pool_init(struct amdgpu_device *adev)
324{
325 int r, i;
326
327 if (adev->ib_pool_ready)
328 return 0;
329
330 for (i = 0; i < AMDGPU_IB_POOL_MAX; i++) {
331 r = amdgpu_sa_bo_manager_init(adev, &adev->ib_pools[i],
332 AMDGPU_IB_POOL_SIZE, 256,
333 AMDGPU_GEM_DOMAIN_GTT);
334 if (r)
335 goto error;
336 }
337 adev->ib_pool_ready = true;
338
339 return 0;
340
341error:
342 while (i--)
343 amdgpu_sa_bo_manager_fini(adev, &adev->ib_pools[i]);
344 return r;
345}
346
347/**
348 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
349 *
350 * @adev: amdgpu_device pointer
351 *
352 * Tear down the suballocator managing the pool of memory
353 * for use as IBs (all asics).
354 */
355void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
356{
357 int i;
358
359 if (!adev->ib_pool_ready)
360 return;
361
362 for (i = 0; i < AMDGPU_IB_POOL_MAX; i++)
363 amdgpu_sa_bo_manager_fini(adev, &adev->ib_pools[i]);
364 adev->ib_pool_ready = false;
365}
366
367/**
368 * amdgpu_ib_ring_tests - test IBs on the rings
369 *
370 * @adev: amdgpu_device pointer
371 *
372 * Test an IB (Indirect Buffer) on each ring.
373 * If the test fails, disable the ring.
374 * Returns 0 on success, error if the primary GFX ring
375 * IB test fails.
376 */
377int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
378{
379 long tmo_gfx, tmo_mm;
380 int r, ret = 0;
381 unsigned int i;
382
383 tmo_mm = tmo_gfx = AMDGPU_IB_TEST_TIMEOUT;
384 if (amdgpu_sriov_vf(adev)) {
385 /* for MM engines in hypervisor side they are not scheduled together
386 * with CP and SDMA engines, so even in exclusive mode MM engine could
387 * still running on other VF thus the IB TEST TIMEOUT for MM engines
388 * under SR-IOV should be set to a long time. 8 sec should be enough
389 * for the MM comes back to this VF.
390 */
391 tmo_mm = 8 * AMDGPU_IB_TEST_TIMEOUT;
392 }
393
394 if (amdgpu_sriov_runtime(adev)) {
395 /* for CP & SDMA engines since they are scheduled together so
396 * need to make the timeout width enough to cover the time
397 * cost waiting for it coming back under RUNTIME only
398 */
399 tmo_gfx = 8 * AMDGPU_IB_TEST_TIMEOUT;
400 } else if (adev->gmc.xgmi.hive_id) {
401 tmo_gfx = AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT;
402 }
403
404 for (i = 0; i < adev->num_rings; ++i) {
405 struct amdgpu_ring *ring = adev->rings[i];
406 long tmo;
407
408 /* KIQ rings don't have an IB test because we never submit IBs
409 * to them and they have no interrupt support.
410 */
411 if (!ring->sched.ready || !ring->funcs->test_ib)
412 continue;
413
414 if (adev->enable_mes &&
415 ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
416 continue;
417
418 /* MM engine need more time */
419 if (ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
420 ring->funcs->type == AMDGPU_RING_TYPE_VCE ||
421 ring->funcs->type == AMDGPU_RING_TYPE_UVD_ENC ||
422 ring->funcs->type == AMDGPU_RING_TYPE_VCN_DEC ||
423 ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC ||
424 ring->funcs->type == AMDGPU_RING_TYPE_VCN_JPEG)
425 tmo = tmo_mm;
426 else
427 tmo = tmo_gfx;
428
429 r = amdgpu_ring_test_ib(ring, tmo);
430 if (!r) {
431 DRM_DEV_DEBUG(adev->dev, "ib test on %s succeeded\n",
432 ring->name);
433 continue;
434 }
435
436 ring->sched.ready = false;
437 DRM_DEV_ERROR(adev->dev, "IB test failed on %s (%d).\n",
438 ring->name, r);
439
440 if (ring == &adev->gfx.gfx_ring[0]) {
441 /* oh, oh, that's really bad */
442 adev->accel_working = false;
443 return r;
444
445 } else {
446 ret = r;
447 }
448 }
449 return ret;
450}
451
452/*
453 * Debugfs info
454 */
455#if defined(CONFIG_DEBUG_FS)
456
457static int amdgpu_debugfs_sa_info_show(struct seq_file *m, void *unused)
458{
459 struct amdgpu_device *adev = m->private;
460
461 seq_puts(m, "--------------------- DELAYED ---------------------\n");
462 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_DELAYED],
463 m);
464 seq_puts(m, "-------------------- IMMEDIATE --------------------\n");
465 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_IMMEDIATE],
466 m);
467 seq_puts(m, "--------------------- DIRECT ----------------------\n");
468 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_DIRECT], m);
469
470 return 0;
471}
472
473DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_sa_info);
474
475#endif
476
477void amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
478{
479#if defined(CONFIG_DEBUG_FS)
480 struct drm_minor *minor = adev_to_drm(adev)->primary;
481 struct dentry *root = minor->debugfs_root;
482
483 debugfs_create_file("amdgpu_sa_info", 0444, root, adev,
484 &amdgpu_debugfs_sa_info_fops);
485
486#endif
487}
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
31
32#include <drm/amdgpu_drm.h>
33#include <drm/drm_debugfs.h>
34
35#include "amdgpu.h"
36#include "atom.h"
37#include "amdgpu_trace.h"
38
39#define AMDGPU_IB_TEST_TIMEOUT msecs_to_jiffies(1000)
40#define AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT msecs_to_jiffies(2000)
41
42/*
43 * IB
44 * IBs (Indirect Buffers) and areas of GPU accessible memory where
45 * commands are stored. You can put a pointer to the IB in the
46 * command ring and the hw will fetch the commands from the IB
47 * and execute them. Generally userspace acceleration drivers
48 * produce command buffers which are send to the kernel and
49 * put in IBs for execution by the requested ring.
50 */
51
52/**
53 * amdgpu_ib_get - request an IB (Indirect Buffer)
54 *
55 * @ring: ring index the IB is associated with
56 * @size: requested IB size
57 * @ib: IB object returned
58 *
59 * Request an IB (all asics). IBs are allocated using the
60 * suballocator.
61 * Returns 0 on success, error on failure.
62 */
63int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
64 unsigned size, enum amdgpu_ib_pool_type pool_type,
65 struct amdgpu_ib *ib)
66{
67 int r;
68
69 if (size) {
70 r = amdgpu_sa_bo_new(&adev->ib_pools[pool_type],
71 &ib->sa_bo, size, 256);
72 if (r) {
73 dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
74 return r;
75 }
76
77 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
78
79 if (!vm)
80 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
81 }
82
83 return 0;
84}
85
86/**
87 * amdgpu_ib_free - free an IB (Indirect Buffer)
88 *
89 * @adev: amdgpu_device pointer
90 * @ib: IB object to free
91 * @f: the fence SA bo need wait on for the ib alloation
92 *
93 * Free an IB (all asics).
94 */
95void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
96 struct dma_fence *f)
97{
98 amdgpu_sa_bo_free(adev, &ib->sa_bo, f);
99}
100
101/**
102 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
103 *
104 * @adev: amdgpu_device pointer
105 * @num_ibs: number of IBs to schedule
106 * @ibs: IB objects to schedule
107 * @f: fence created during this submission
108 *
109 * Schedule an IB on the associated ring (all asics).
110 * Returns 0 on success, error on failure.
111 *
112 * On SI, there are two parallel engines fed from the primary ring,
113 * the CE (Constant Engine) and the DE (Drawing Engine). Since
114 * resource descriptors have moved to memory, the CE allows you to
115 * prime the caches while the DE is updating register state so that
116 * the resource descriptors will be already in cache when the draw is
117 * processed. To accomplish this, the userspace driver submits two
118 * IBs, one for the CE and one for the DE. If there is a CE IB (called
119 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
120 * to SI there was just a DE IB.
121 */
122int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
123 struct amdgpu_ib *ibs, struct amdgpu_job *job,
124 struct dma_fence **f)
125{
126 struct amdgpu_device *adev = ring->adev;
127 struct amdgpu_ib *ib = &ibs[0];
128 struct dma_fence *tmp = NULL;
129 bool skip_preamble, need_ctx_switch;
130 unsigned patch_offset = ~0;
131 struct amdgpu_vm *vm;
132 uint64_t fence_ctx;
133 uint32_t status = 0, alloc_size;
134 unsigned fence_flags = 0;
135 bool secure;
136
137 unsigned i;
138 int r = 0;
139 bool need_pipe_sync = false;
140
141 if (num_ibs == 0)
142 return -EINVAL;
143
144 /* ring tests don't use a job */
145 if (job) {
146 vm = job->vm;
147 fence_ctx = job->base.s_fence ?
148 job->base.s_fence->scheduled.context : 0;
149 } else {
150 vm = NULL;
151 fence_ctx = 0;
152 }
153
154 if (!ring->sched.ready) {
155 dev_err(adev->dev, "couldn't schedule ib on ring <%s>\n", ring->name);
156 return -EINVAL;
157 }
158
159 if (vm && !job->vmid) {
160 dev_err(adev->dev, "VM IB without ID\n");
161 return -EINVAL;
162 }
163
164 if ((ib->flags & AMDGPU_IB_FLAGS_SECURE) &&
165 (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)) {
166 dev_err(adev->dev, "secure submissions not supported on compute rings\n");
167 return -EINVAL;
168 }
169
170 alloc_size = ring->funcs->emit_frame_size + num_ibs *
171 ring->funcs->emit_ib_size;
172
173 r = amdgpu_ring_alloc(ring, alloc_size);
174 if (r) {
175 dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
176 return r;
177 }
178
179 need_ctx_switch = ring->current_ctx != fence_ctx;
180 if (ring->funcs->emit_pipeline_sync && job &&
181 ((tmp = amdgpu_sync_get_fence(&job->sched_sync)) ||
182 (amdgpu_sriov_vf(adev) && need_ctx_switch) ||
183 amdgpu_vm_need_pipeline_sync(ring, job))) {
184 need_pipe_sync = true;
185
186 if (tmp)
187 trace_amdgpu_ib_pipe_sync(job, tmp);
188
189 dma_fence_put(tmp);
190 }
191
192 if ((ib->flags & AMDGPU_IB_FLAG_EMIT_MEM_SYNC) && ring->funcs->emit_mem_sync)
193 ring->funcs->emit_mem_sync(ring);
194
195 if (ring->funcs->insert_start)
196 ring->funcs->insert_start(ring);
197
198 if (job) {
199 r = amdgpu_vm_flush(ring, job, need_pipe_sync);
200 if (r) {
201 amdgpu_ring_undo(ring);
202 return r;
203 }
204 }
205
206 if (job && ring->funcs->init_cond_exec)
207 patch_offset = amdgpu_ring_init_cond_exec(ring);
208
209#ifdef CONFIG_X86_64
210 if (!(adev->flags & AMD_IS_APU))
211#endif
212 {
213 if (ring->funcs->emit_hdp_flush)
214 amdgpu_ring_emit_hdp_flush(ring);
215 else
216 amdgpu_asic_flush_hdp(adev, ring);
217 }
218
219 if (need_ctx_switch)
220 status |= AMDGPU_HAVE_CTX_SWITCH;
221
222 skip_preamble = ring->current_ctx == fence_ctx;
223 if (job && ring->funcs->emit_cntxcntl) {
224 status |= job->preamble_status;
225 status |= job->preemption_status;
226 amdgpu_ring_emit_cntxcntl(ring, status);
227 }
228
229 /* Setup initial TMZiness and send it off.
230 */
231 secure = false;
232 if (job && ring->funcs->emit_frame_cntl) {
233 secure = ib->flags & AMDGPU_IB_FLAGS_SECURE;
234 amdgpu_ring_emit_frame_cntl(ring, true, secure);
235 }
236
237 for (i = 0; i < num_ibs; ++i) {
238 ib = &ibs[i];
239
240 /* drop preamble IBs if we don't have a context switch */
241 if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) &&
242 skip_preamble &&
243 !(status & AMDGPU_PREAMBLE_IB_PRESENT_FIRST) &&
244 !amdgpu_mcbp &&
245 !amdgpu_sriov_vf(adev)) /* for SRIOV preemption, Preamble CE ib must be inserted anyway */
246 continue;
247
248 if (job && ring->funcs->emit_frame_cntl) {
249 if (secure != !!(ib->flags & AMDGPU_IB_FLAGS_SECURE)) {
250 amdgpu_ring_emit_frame_cntl(ring, false, secure);
251 secure = !secure;
252 amdgpu_ring_emit_frame_cntl(ring, true, secure);
253 }
254 }
255
256 amdgpu_ring_emit_ib(ring, job, ib, status);
257 status &= ~AMDGPU_HAVE_CTX_SWITCH;
258 }
259
260 if (job && ring->funcs->emit_frame_cntl)
261 amdgpu_ring_emit_frame_cntl(ring, false, secure);
262
263#ifdef CONFIG_X86_64
264 if (!(adev->flags & AMD_IS_APU))
265#endif
266 amdgpu_asic_invalidate_hdp(adev, ring);
267
268 if (ib->flags & AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE)
269 fence_flags |= AMDGPU_FENCE_FLAG_TC_WB_ONLY;
270
271 /* wrap the last IB with fence */
272 if (job && job->uf_addr) {
273 amdgpu_ring_emit_fence(ring, job->uf_addr, job->uf_sequence,
274 fence_flags | AMDGPU_FENCE_FLAG_64BIT);
275 }
276
277 r = amdgpu_fence_emit(ring, f, fence_flags);
278 if (r) {
279 dev_err(adev->dev, "failed to emit fence (%d)\n", r);
280 if (job && job->vmid)
281 amdgpu_vmid_reset(adev, ring->funcs->vmhub, job->vmid);
282 amdgpu_ring_undo(ring);
283 return r;
284 }
285
286 if (ring->funcs->insert_end)
287 ring->funcs->insert_end(ring);
288
289 if (patch_offset != ~0 && ring->funcs->patch_cond_exec)
290 amdgpu_ring_patch_cond_exec(ring, patch_offset);
291
292 ring->current_ctx = fence_ctx;
293 if (vm && ring->funcs->emit_switch_buffer)
294 amdgpu_ring_emit_switch_buffer(ring);
295 amdgpu_ring_commit(ring);
296 return 0;
297}
298
299/**
300 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
301 *
302 * @adev: amdgpu_device pointer
303 *
304 * Initialize the suballocator to manage a pool of memory
305 * for use as IBs (all asics).
306 * Returns 0 on success, error on failure.
307 */
308int amdgpu_ib_pool_init(struct amdgpu_device *adev)
309{
310 unsigned size;
311 int r, i;
312
313 if (adev->ib_pool_ready)
314 return 0;
315
316 for (i = 0; i < AMDGPU_IB_POOL_MAX; i++) {
317 if (i == AMDGPU_IB_POOL_DIRECT)
318 size = PAGE_SIZE * 2;
319 else
320 size = AMDGPU_IB_POOL_SIZE;
321
322 r = amdgpu_sa_bo_manager_init(adev, &adev->ib_pools[i],
323 size, AMDGPU_GPU_PAGE_SIZE,
324 AMDGPU_GEM_DOMAIN_GTT);
325 if (r)
326 goto error;
327 }
328 adev->ib_pool_ready = true;
329
330 return 0;
331
332error:
333 while (i--)
334 amdgpu_sa_bo_manager_fini(adev, &adev->ib_pools[i]);
335 return r;
336}
337
338/**
339 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
340 *
341 * @adev: amdgpu_device pointer
342 *
343 * Tear down the suballocator managing the pool of memory
344 * for use as IBs (all asics).
345 */
346void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
347{
348 int i;
349
350 if (!adev->ib_pool_ready)
351 return;
352
353 for (i = 0; i < AMDGPU_IB_POOL_MAX; i++)
354 amdgpu_sa_bo_manager_fini(adev, &adev->ib_pools[i]);
355 adev->ib_pool_ready = false;
356}
357
358/**
359 * amdgpu_ib_ring_tests - test IBs on the rings
360 *
361 * @adev: amdgpu_device pointer
362 *
363 * Test an IB (Indirect Buffer) on each ring.
364 * If the test fails, disable the ring.
365 * Returns 0 on success, error if the primary GFX ring
366 * IB test fails.
367 */
368int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
369{
370 long tmo_gfx, tmo_mm;
371 int r, ret = 0;
372 unsigned i;
373
374 tmo_mm = tmo_gfx = AMDGPU_IB_TEST_TIMEOUT;
375 if (amdgpu_sriov_vf(adev)) {
376 /* for MM engines in hypervisor side they are not scheduled together
377 * with CP and SDMA engines, so even in exclusive mode MM engine could
378 * still running on other VF thus the IB TEST TIMEOUT for MM engines
379 * under SR-IOV should be set to a long time. 8 sec should be enough
380 * for the MM comes back to this VF.
381 */
382 tmo_mm = 8 * AMDGPU_IB_TEST_TIMEOUT;
383 }
384
385 if (amdgpu_sriov_runtime(adev)) {
386 /* for CP & SDMA engines since they are scheduled together so
387 * need to make the timeout width enough to cover the time
388 * cost waiting for it coming back under RUNTIME only
389 */
390 tmo_gfx = 8 * AMDGPU_IB_TEST_TIMEOUT;
391 } else if (adev->gmc.xgmi.hive_id) {
392 tmo_gfx = AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT;
393 }
394
395 for (i = 0; i < adev->num_rings; ++i) {
396 struct amdgpu_ring *ring = adev->rings[i];
397 long tmo;
398
399 /* KIQ rings don't have an IB test because we never submit IBs
400 * to them and they have no interrupt support.
401 */
402 if (!ring->sched.ready || !ring->funcs->test_ib)
403 continue;
404
405 /* MM engine need more time */
406 if (ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
407 ring->funcs->type == AMDGPU_RING_TYPE_VCE ||
408 ring->funcs->type == AMDGPU_RING_TYPE_UVD_ENC ||
409 ring->funcs->type == AMDGPU_RING_TYPE_VCN_DEC ||
410 ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC ||
411 ring->funcs->type == AMDGPU_RING_TYPE_VCN_JPEG)
412 tmo = tmo_mm;
413 else
414 tmo = tmo_gfx;
415
416 r = amdgpu_ring_test_ib(ring, tmo);
417 if (!r) {
418 DRM_DEV_DEBUG(adev->dev, "ib test on %s succeeded\n",
419 ring->name);
420 continue;
421 }
422
423 ring->sched.ready = false;
424 DRM_DEV_ERROR(adev->dev, "IB test failed on %s (%d).\n",
425 ring->name, r);
426
427 if (ring == &adev->gfx.gfx_ring[0]) {
428 /* oh, oh, that's really bad */
429 adev->accel_working = false;
430 return r;
431
432 } else {
433 ret = r;
434 }
435 }
436 return ret;
437}
438
439/*
440 * Debugfs info
441 */
442#if defined(CONFIG_DEBUG_FS)
443
444static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
445{
446 struct drm_info_node *node = (struct drm_info_node *) m->private;
447 struct drm_device *dev = node->minor->dev;
448 struct amdgpu_device *adev = dev->dev_private;
449
450 seq_printf(m, "--------------------- DELAYED --------------------- \n");
451 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_DELAYED],
452 m);
453 seq_printf(m, "-------------------- IMMEDIATE -------------------- \n");
454 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_IMMEDIATE],
455 m);
456 seq_printf(m, "--------------------- DIRECT ---------------------- \n");
457 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_DIRECT], m);
458
459 return 0;
460}
461
462static const struct drm_info_list amdgpu_debugfs_sa_list[] = {
463 {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
464};
465
466#endif
467
468int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
469{
470#if defined(CONFIG_DEBUG_FS)
471 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list,
472 ARRAY_SIZE(amdgpu_debugfs_sa_list));
473#else
474 return 0;
475#endif
476}