Loading...
1// SPDX-License-Identifier: GPL-2.0
2/* Copyright (c) 2018, Intel Corporation. */
3
4#include "ice_common.h"
5
6#define ICE_CQ_INIT_REGS(qinfo, prefix) \
7do { \
8 (qinfo)->sq.head = prefix##_ATQH; \
9 (qinfo)->sq.tail = prefix##_ATQT; \
10 (qinfo)->sq.len = prefix##_ATQLEN; \
11 (qinfo)->sq.bah = prefix##_ATQBAH; \
12 (qinfo)->sq.bal = prefix##_ATQBAL; \
13 (qinfo)->sq.len_mask = prefix##_ATQLEN_ATQLEN_M; \
14 (qinfo)->sq.len_ena_mask = prefix##_ATQLEN_ATQENABLE_M; \
15 (qinfo)->sq.len_crit_mask = prefix##_ATQLEN_ATQCRIT_M; \
16 (qinfo)->sq.head_mask = prefix##_ATQH_ATQH_M; \
17 (qinfo)->rq.head = prefix##_ARQH; \
18 (qinfo)->rq.tail = prefix##_ARQT; \
19 (qinfo)->rq.len = prefix##_ARQLEN; \
20 (qinfo)->rq.bah = prefix##_ARQBAH; \
21 (qinfo)->rq.bal = prefix##_ARQBAL; \
22 (qinfo)->rq.len_mask = prefix##_ARQLEN_ARQLEN_M; \
23 (qinfo)->rq.len_ena_mask = prefix##_ARQLEN_ARQENABLE_M; \
24 (qinfo)->rq.len_crit_mask = prefix##_ARQLEN_ARQCRIT_M; \
25 (qinfo)->rq.head_mask = prefix##_ARQH_ARQH_M; \
26} while (0)
27
28/**
29 * ice_adminq_init_regs - Initialize AdminQ registers
30 * @hw: pointer to the hardware structure
31 *
32 * This assumes the alloc_sq and alloc_rq functions have already been called
33 */
34static void ice_adminq_init_regs(struct ice_hw *hw)
35{
36 struct ice_ctl_q_info *cq = &hw->adminq;
37
38 ICE_CQ_INIT_REGS(cq, PF_FW);
39}
40
41/**
42 * ice_mailbox_init_regs - Initialize Mailbox registers
43 * @hw: pointer to the hardware structure
44 *
45 * This assumes the alloc_sq and alloc_rq functions have already been called
46 */
47static void ice_mailbox_init_regs(struct ice_hw *hw)
48{
49 struct ice_ctl_q_info *cq = &hw->mailboxq;
50
51 ICE_CQ_INIT_REGS(cq, PF_MBX);
52}
53
54/**
55 * ice_sb_init_regs - Initialize Sideband registers
56 * @hw: pointer to the hardware structure
57 *
58 * This assumes the alloc_sq and alloc_rq functions have already been called
59 */
60static void ice_sb_init_regs(struct ice_hw *hw)
61{
62 struct ice_ctl_q_info *cq = &hw->sbq;
63
64 ICE_CQ_INIT_REGS(cq, PF_SB);
65}
66
67/**
68 * ice_check_sq_alive
69 * @hw: pointer to the HW struct
70 * @cq: pointer to the specific Control queue
71 *
72 * Returns true if Queue is enabled else false.
73 */
74bool ice_check_sq_alive(struct ice_hw *hw, struct ice_ctl_q_info *cq)
75{
76 /* check both queue-length and queue-enable fields */
77 if (cq->sq.len && cq->sq.len_mask && cq->sq.len_ena_mask)
78 return (rd32(hw, cq->sq.len) & (cq->sq.len_mask |
79 cq->sq.len_ena_mask)) ==
80 (cq->num_sq_entries | cq->sq.len_ena_mask);
81
82 return false;
83}
84
85/**
86 * ice_alloc_ctrlq_sq_ring - Allocate Control Transmit Queue (ATQ) rings
87 * @hw: pointer to the hardware structure
88 * @cq: pointer to the specific Control queue
89 */
90static int
91ice_alloc_ctrlq_sq_ring(struct ice_hw *hw, struct ice_ctl_q_info *cq)
92{
93 size_t size = cq->num_sq_entries * sizeof(struct ice_aq_desc);
94
95 cq->sq.desc_buf.va = dmam_alloc_coherent(ice_hw_to_dev(hw), size,
96 &cq->sq.desc_buf.pa,
97 GFP_KERNEL | __GFP_ZERO);
98 if (!cq->sq.desc_buf.va)
99 return -ENOMEM;
100 cq->sq.desc_buf.size = size;
101
102 cq->sq.cmd_buf = devm_kcalloc(ice_hw_to_dev(hw), cq->num_sq_entries,
103 sizeof(struct ice_sq_cd), GFP_KERNEL);
104 if (!cq->sq.cmd_buf) {
105 dmam_free_coherent(ice_hw_to_dev(hw), cq->sq.desc_buf.size,
106 cq->sq.desc_buf.va, cq->sq.desc_buf.pa);
107 cq->sq.desc_buf.va = NULL;
108 cq->sq.desc_buf.pa = 0;
109 cq->sq.desc_buf.size = 0;
110 return -ENOMEM;
111 }
112
113 return 0;
114}
115
116/**
117 * ice_alloc_ctrlq_rq_ring - Allocate Control Receive Queue (ARQ) rings
118 * @hw: pointer to the hardware structure
119 * @cq: pointer to the specific Control queue
120 */
121static int
122ice_alloc_ctrlq_rq_ring(struct ice_hw *hw, struct ice_ctl_q_info *cq)
123{
124 size_t size = cq->num_rq_entries * sizeof(struct ice_aq_desc);
125
126 cq->rq.desc_buf.va = dmam_alloc_coherent(ice_hw_to_dev(hw), size,
127 &cq->rq.desc_buf.pa,
128 GFP_KERNEL | __GFP_ZERO);
129 if (!cq->rq.desc_buf.va)
130 return -ENOMEM;
131 cq->rq.desc_buf.size = size;
132 return 0;
133}
134
135/**
136 * ice_free_cq_ring - Free control queue ring
137 * @hw: pointer to the hardware structure
138 * @ring: pointer to the specific control queue ring
139 *
140 * This assumes the posted buffers have already been cleaned
141 * and de-allocated
142 */
143static void ice_free_cq_ring(struct ice_hw *hw, struct ice_ctl_q_ring *ring)
144{
145 dmam_free_coherent(ice_hw_to_dev(hw), ring->desc_buf.size,
146 ring->desc_buf.va, ring->desc_buf.pa);
147 ring->desc_buf.va = NULL;
148 ring->desc_buf.pa = 0;
149 ring->desc_buf.size = 0;
150}
151
152/**
153 * ice_alloc_rq_bufs - Allocate pre-posted buffers for the ARQ
154 * @hw: pointer to the hardware structure
155 * @cq: pointer to the specific Control queue
156 */
157static int
158ice_alloc_rq_bufs(struct ice_hw *hw, struct ice_ctl_q_info *cq)
159{
160 int i;
161
162 /* We'll be allocating the buffer info memory first, then we can
163 * allocate the mapped buffers for the event processing
164 */
165 cq->rq.dma_head = devm_kcalloc(ice_hw_to_dev(hw), cq->num_rq_entries,
166 sizeof(cq->rq.desc_buf), GFP_KERNEL);
167 if (!cq->rq.dma_head)
168 return -ENOMEM;
169 cq->rq.r.rq_bi = (struct ice_dma_mem *)cq->rq.dma_head;
170
171 /* allocate the mapped buffers */
172 for (i = 0; i < cq->num_rq_entries; i++) {
173 struct ice_aq_desc *desc;
174 struct ice_dma_mem *bi;
175
176 bi = &cq->rq.r.rq_bi[i];
177 bi->va = dmam_alloc_coherent(ice_hw_to_dev(hw),
178 cq->rq_buf_size, &bi->pa,
179 GFP_KERNEL | __GFP_ZERO);
180 if (!bi->va)
181 goto unwind_alloc_rq_bufs;
182 bi->size = cq->rq_buf_size;
183
184 /* now configure the descriptors for use */
185 desc = ICE_CTL_Q_DESC(cq->rq, i);
186
187 desc->flags = cpu_to_le16(ICE_AQ_FLAG_BUF);
188 if (cq->rq_buf_size > ICE_AQ_LG_BUF)
189 desc->flags |= cpu_to_le16(ICE_AQ_FLAG_LB);
190 desc->opcode = 0;
191 /* This is in accordance with Admin queue design, there is no
192 * register for buffer size configuration
193 */
194 desc->datalen = cpu_to_le16(bi->size);
195 desc->retval = 0;
196 desc->cookie_high = 0;
197 desc->cookie_low = 0;
198 desc->params.generic.addr_high =
199 cpu_to_le32(upper_32_bits(bi->pa));
200 desc->params.generic.addr_low =
201 cpu_to_le32(lower_32_bits(bi->pa));
202 desc->params.generic.param0 = 0;
203 desc->params.generic.param1 = 0;
204 }
205 return 0;
206
207unwind_alloc_rq_bufs:
208 /* don't try to free the one that failed... */
209 i--;
210 for (; i >= 0; i--) {
211 dmam_free_coherent(ice_hw_to_dev(hw), cq->rq.r.rq_bi[i].size,
212 cq->rq.r.rq_bi[i].va, cq->rq.r.rq_bi[i].pa);
213 cq->rq.r.rq_bi[i].va = NULL;
214 cq->rq.r.rq_bi[i].pa = 0;
215 cq->rq.r.rq_bi[i].size = 0;
216 }
217 cq->rq.r.rq_bi = NULL;
218 devm_kfree(ice_hw_to_dev(hw), cq->rq.dma_head);
219 cq->rq.dma_head = NULL;
220
221 return -ENOMEM;
222}
223
224/**
225 * ice_alloc_sq_bufs - Allocate empty buffer structs for the ATQ
226 * @hw: pointer to the hardware structure
227 * @cq: pointer to the specific Control queue
228 */
229static int
230ice_alloc_sq_bufs(struct ice_hw *hw, struct ice_ctl_q_info *cq)
231{
232 int i;
233
234 /* No mapped memory needed yet, just the buffer info structures */
235 cq->sq.dma_head = devm_kcalloc(ice_hw_to_dev(hw), cq->num_sq_entries,
236 sizeof(cq->sq.desc_buf), GFP_KERNEL);
237 if (!cq->sq.dma_head)
238 return -ENOMEM;
239 cq->sq.r.sq_bi = (struct ice_dma_mem *)cq->sq.dma_head;
240
241 /* allocate the mapped buffers */
242 for (i = 0; i < cq->num_sq_entries; i++) {
243 struct ice_dma_mem *bi;
244
245 bi = &cq->sq.r.sq_bi[i];
246 bi->va = dmam_alloc_coherent(ice_hw_to_dev(hw),
247 cq->sq_buf_size, &bi->pa,
248 GFP_KERNEL | __GFP_ZERO);
249 if (!bi->va)
250 goto unwind_alloc_sq_bufs;
251 bi->size = cq->sq_buf_size;
252 }
253 return 0;
254
255unwind_alloc_sq_bufs:
256 /* don't try to free the one that failed... */
257 i--;
258 for (; i >= 0; i--) {
259 dmam_free_coherent(ice_hw_to_dev(hw), cq->sq.r.sq_bi[i].size,
260 cq->sq.r.sq_bi[i].va, cq->sq.r.sq_bi[i].pa);
261 cq->sq.r.sq_bi[i].va = NULL;
262 cq->sq.r.sq_bi[i].pa = 0;
263 cq->sq.r.sq_bi[i].size = 0;
264 }
265 cq->sq.r.sq_bi = NULL;
266 devm_kfree(ice_hw_to_dev(hw), cq->sq.dma_head);
267 cq->sq.dma_head = NULL;
268
269 return -ENOMEM;
270}
271
272static int
273ice_cfg_cq_regs(struct ice_hw *hw, struct ice_ctl_q_ring *ring, u16 num_entries)
274{
275 /* Clear Head and Tail */
276 wr32(hw, ring->head, 0);
277 wr32(hw, ring->tail, 0);
278
279 /* set starting point */
280 wr32(hw, ring->len, (num_entries | ring->len_ena_mask));
281 wr32(hw, ring->bal, lower_32_bits(ring->desc_buf.pa));
282 wr32(hw, ring->bah, upper_32_bits(ring->desc_buf.pa));
283
284 /* Check one register to verify that config was applied */
285 if (rd32(hw, ring->bal) != lower_32_bits(ring->desc_buf.pa))
286 return -EIO;
287
288 return 0;
289}
290
291/**
292 * ice_cfg_sq_regs - configure Control ATQ registers
293 * @hw: pointer to the hardware structure
294 * @cq: pointer to the specific Control queue
295 *
296 * Configure base address and length registers for the transmit queue
297 */
298static int ice_cfg_sq_regs(struct ice_hw *hw, struct ice_ctl_q_info *cq)
299{
300 return ice_cfg_cq_regs(hw, &cq->sq, cq->num_sq_entries);
301}
302
303/**
304 * ice_cfg_rq_regs - configure Control ARQ register
305 * @hw: pointer to the hardware structure
306 * @cq: pointer to the specific Control queue
307 *
308 * Configure base address and length registers for the receive (event queue)
309 */
310static int ice_cfg_rq_regs(struct ice_hw *hw, struct ice_ctl_q_info *cq)
311{
312 int status;
313
314 status = ice_cfg_cq_regs(hw, &cq->rq, cq->num_rq_entries);
315 if (status)
316 return status;
317
318 /* Update tail in the HW to post pre-allocated buffers */
319 wr32(hw, cq->rq.tail, (u32)(cq->num_rq_entries - 1));
320
321 return 0;
322}
323
324#define ICE_FREE_CQ_BUFS(hw, qi, ring) \
325do { \
326 /* free descriptors */ \
327 if ((qi)->ring.r.ring##_bi) { \
328 int i; \
329 \
330 for (i = 0; i < (qi)->num_##ring##_entries; i++) \
331 if ((qi)->ring.r.ring##_bi[i].pa) { \
332 dmam_free_coherent(ice_hw_to_dev(hw), \
333 (qi)->ring.r.ring##_bi[i].size, \
334 (qi)->ring.r.ring##_bi[i].va, \
335 (qi)->ring.r.ring##_bi[i].pa); \
336 (qi)->ring.r.ring##_bi[i].va = NULL;\
337 (qi)->ring.r.ring##_bi[i].pa = 0;\
338 (qi)->ring.r.ring##_bi[i].size = 0;\
339 } \
340 } \
341 /* free the buffer info list */ \
342 devm_kfree(ice_hw_to_dev(hw), (qi)->ring.cmd_buf); \
343 /* free DMA head */ \
344 devm_kfree(ice_hw_to_dev(hw), (qi)->ring.dma_head); \
345} while (0)
346
347/**
348 * ice_init_sq - main initialization routine for Control ATQ
349 * @hw: pointer to the hardware structure
350 * @cq: pointer to the specific Control queue
351 *
352 * This is the main initialization routine for the Control Send Queue
353 * Prior to calling this function, the driver *MUST* set the following fields
354 * in the cq->structure:
355 * - cq->num_sq_entries
356 * - cq->sq_buf_size
357 *
358 * Do *NOT* hold the lock when calling this as the memory allocation routines
359 * called are not going to be atomic context safe
360 */
361static int ice_init_sq(struct ice_hw *hw, struct ice_ctl_q_info *cq)
362{
363 int ret_code;
364
365 if (cq->sq.count > 0) {
366 /* queue already initialized */
367 ret_code = -EBUSY;
368 goto init_ctrlq_exit;
369 }
370
371 /* verify input for valid configuration */
372 if (!cq->num_sq_entries || !cq->sq_buf_size) {
373 ret_code = -EIO;
374 goto init_ctrlq_exit;
375 }
376
377 cq->sq.next_to_use = 0;
378 cq->sq.next_to_clean = 0;
379
380 /* allocate the ring memory */
381 ret_code = ice_alloc_ctrlq_sq_ring(hw, cq);
382 if (ret_code)
383 goto init_ctrlq_exit;
384
385 /* allocate buffers in the rings */
386 ret_code = ice_alloc_sq_bufs(hw, cq);
387 if (ret_code)
388 goto init_ctrlq_free_rings;
389
390 /* initialize base registers */
391 ret_code = ice_cfg_sq_regs(hw, cq);
392 if (ret_code)
393 goto init_ctrlq_free_rings;
394
395 /* success! */
396 cq->sq.count = cq->num_sq_entries;
397 goto init_ctrlq_exit;
398
399init_ctrlq_free_rings:
400 ICE_FREE_CQ_BUFS(hw, cq, sq);
401 ice_free_cq_ring(hw, &cq->sq);
402
403init_ctrlq_exit:
404 return ret_code;
405}
406
407/**
408 * ice_init_rq - initialize ARQ
409 * @hw: pointer to the hardware structure
410 * @cq: pointer to the specific Control queue
411 *
412 * The main initialization routine for the Admin Receive (Event) Queue.
413 * Prior to calling this function, the driver *MUST* set the following fields
414 * in the cq->structure:
415 * - cq->num_rq_entries
416 * - cq->rq_buf_size
417 *
418 * Do *NOT* hold the lock when calling this as the memory allocation routines
419 * called are not going to be atomic context safe
420 */
421static int ice_init_rq(struct ice_hw *hw, struct ice_ctl_q_info *cq)
422{
423 int ret_code;
424
425 if (cq->rq.count > 0) {
426 /* queue already initialized */
427 ret_code = -EBUSY;
428 goto init_ctrlq_exit;
429 }
430
431 /* verify input for valid configuration */
432 if (!cq->num_rq_entries || !cq->rq_buf_size) {
433 ret_code = -EIO;
434 goto init_ctrlq_exit;
435 }
436
437 cq->rq.next_to_use = 0;
438 cq->rq.next_to_clean = 0;
439
440 /* allocate the ring memory */
441 ret_code = ice_alloc_ctrlq_rq_ring(hw, cq);
442 if (ret_code)
443 goto init_ctrlq_exit;
444
445 /* allocate buffers in the rings */
446 ret_code = ice_alloc_rq_bufs(hw, cq);
447 if (ret_code)
448 goto init_ctrlq_free_rings;
449
450 /* initialize base registers */
451 ret_code = ice_cfg_rq_regs(hw, cq);
452 if (ret_code)
453 goto init_ctrlq_free_rings;
454
455 /* success! */
456 cq->rq.count = cq->num_rq_entries;
457 goto init_ctrlq_exit;
458
459init_ctrlq_free_rings:
460 ICE_FREE_CQ_BUFS(hw, cq, rq);
461 ice_free_cq_ring(hw, &cq->rq);
462
463init_ctrlq_exit:
464 return ret_code;
465}
466
467/**
468 * ice_shutdown_sq - shutdown the Control ATQ
469 * @hw: pointer to the hardware structure
470 * @cq: pointer to the specific Control queue
471 *
472 * The main shutdown routine for the Control Transmit Queue
473 */
474static int ice_shutdown_sq(struct ice_hw *hw, struct ice_ctl_q_info *cq)
475{
476 int ret_code = 0;
477
478 mutex_lock(&cq->sq_lock);
479
480 if (!cq->sq.count) {
481 ret_code = -EBUSY;
482 goto shutdown_sq_out;
483 }
484
485 /* Stop firmware AdminQ processing */
486 wr32(hw, cq->sq.head, 0);
487 wr32(hw, cq->sq.tail, 0);
488 wr32(hw, cq->sq.len, 0);
489 wr32(hw, cq->sq.bal, 0);
490 wr32(hw, cq->sq.bah, 0);
491
492 cq->sq.count = 0; /* to indicate uninitialized queue */
493
494 /* free ring buffers and the ring itself */
495 ICE_FREE_CQ_BUFS(hw, cq, sq);
496 ice_free_cq_ring(hw, &cq->sq);
497
498shutdown_sq_out:
499 mutex_unlock(&cq->sq_lock);
500 return ret_code;
501}
502
503/**
504 * ice_aq_ver_check - Check the reported AQ API version.
505 * @hw: pointer to the hardware structure
506 *
507 * Checks if the driver should load on a given AQ API version.
508 *
509 * Return: 'true' iff the driver should attempt to load. 'false' otherwise.
510 */
511static bool ice_aq_ver_check(struct ice_hw *hw)
512{
513 if (hw->api_maj_ver > EXP_FW_API_VER_MAJOR) {
514 /* Major API version is newer than expected, don't load */
515 dev_warn(ice_hw_to_dev(hw),
516 "The driver for the device stopped because the NVM image is newer than expected. You must install the most recent version of the network driver.\n");
517 return false;
518 } else if (hw->api_maj_ver == EXP_FW_API_VER_MAJOR) {
519 if (hw->api_min_ver > (EXP_FW_API_VER_MINOR + 2))
520 dev_info(ice_hw_to_dev(hw),
521 "The driver for the device detected a newer version of the NVM image than expected. Please install the most recent version of the network driver.\n");
522 else if ((hw->api_min_ver + 2) < EXP_FW_API_VER_MINOR)
523 dev_info(ice_hw_to_dev(hw),
524 "The driver for the device detected an older version of the NVM image than expected. Please update the NVM image.\n");
525 } else {
526 /* Major API version is older than expected, log a warning */
527 dev_info(ice_hw_to_dev(hw),
528 "The driver for the device detected an older version of the NVM image than expected. Please update the NVM image.\n");
529 }
530 return true;
531}
532
533/**
534 * ice_shutdown_rq - shutdown Control ARQ
535 * @hw: pointer to the hardware structure
536 * @cq: pointer to the specific Control queue
537 *
538 * The main shutdown routine for the Control Receive Queue
539 */
540static int ice_shutdown_rq(struct ice_hw *hw, struct ice_ctl_q_info *cq)
541{
542 int ret_code = 0;
543
544 mutex_lock(&cq->rq_lock);
545
546 if (!cq->rq.count) {
547 ret_code = -EBUSY;
548 goto shutdown_rq_out;
549 }
550
551 /* Stop Control Queue processing */
552 wr32(hw, cq->rq.head, 0);
553 wr32(hw, cq->rq.tail, 0);
554 wr32(hw, cq->rq.len, 0);
555 wr32(hw, cq->rq.bal, 0);
556 wr32(hw, cq->rq.bah, 0);
557
558 /* set rq.count to 0 to indicate uninitialized queue */
559 cq->rq.count = 0;
560
561 /* free ring buffers and the ring itself */
562 ICE_FREE_CQ_BUFS(hw, cq, rq);
563 ice_free_cq_ring(hw, &cq->rq);
564
565shutdown_rq_out:
566 mutex_unlock(&cq->rq_lock);
567 return ret_code;
568}
569
570/**
571 * ice_init_check_adminq - Check version for Admin Queue to know if its alive
572 * @hw: pointer to the hardware structure
573 */
574static int ice_init_check_adminq(struct ice_hw *hw)
575{
576 struct ice_ctl_q_info *cq = &hw->adminq;
577 int status;
578
579 status = ice_aq_get_fw_ver(hw, NULL);
580 if (status)
581 goto init_ctrlq_free_rq;
582
583 if (!ice_aq_ver_check(hw)) {
584 status = -EIO;
585 goto init_ctrlq_free_rq;
586 }
587
588 return 0;
589
590init_ctrlq_free_rq:
591 ice_shutdown_rq(hw, cq);
592 ice_shutdown_sq(hw, cq);
593 return status;
594}
595
596/**
597 * ice_init_ctrlq - main initialization routine for any control Queue
598 * @hw: pointer to the hardware structure
599 * @q_type: specific Control queue type
600 *
601 * Prior to calling this function, the driver *MUST* set the following fields
602 * in the cq->structure:
603 * - cq->num_sq_entries
604 * - cq->num_rq_entries
605 * - cq->rq_buf_size
606 * - cq->sq_buf_size
607 *
608 * NOTE: this function does not initialize the controlq locks
609 */
610static int ice_init_ctrlq(struct ice_hw *hw, enum ice_ctl_q q_type)
611{
612 struct ice_ctl_q_info *cq;
613 int ret_code;
614
615 switch (q_type) {
616 case ICE_CTL_Q_ADMIN:
617 ice_adminq_init_regs(hw);
618 cq = &hw->adminq;
619 break;
620 case ICE_CTL_Q_SB:
621 ice_sb_init_regs(hw);
622 cq = &hw->sbq;
623 break;
624 case ICE_CTL_Q_MAILBOX:
625 ice_mailbox_init_regs(hw);
626 cq = &hw->mailboxq;
627 break;
628 default:
629 return -EINVAL;
630 }
631 cq->qtype = q_type;
632
633 /* verify input for valid configuration */
634 if (!cq->num_rq_entries || !cq->num_sq_entries ||
635 !cq->rq_buf_size || !cq->sq_buf_size) {
636 return -EIO;
637 }
638
639 /* allocate the ATQ */
640 ret_code = ice_init_sq(hw, cq);
641 if (ret_code)
642 return ret_code;
643
644 /* allocate the ARQ */
645 ret_code = ice_init_rq(hw, cq);
646 if (ret_code)
647 goto init_ctrlq_free_sq;
648
649 /* success! */
650 return 0;
651
652init_ctrlq_free_sq:
653 ice_shutdown_sq(hw, cq);
654 return ret_code;
655}
656
657/**
658 * ice_is_sbq_supported - is the sideband queue supported
659 * @hw: pointer to the hardware structure
660 *
661 * Returns true if the sideband control queue interface is
662 * supported for the device, false otherwise
663 */
664bool ice_is_sbq_supported(struct ice_hw *hw)
665{
666 /* The device sideband queue is only supported on devices with the
667 * generic MAC type.
668 */
669 return ice_is_generic_mac(hw);
670}
671
672/**
673 * ice_get_sbq - returns the right control queue to use for sideband
674 * @hw: pointer to the hardware structure
675 */
676struct ice_ctl_q_info *ice_get_sbq(struct ice_hw *hw)
677{
678 if (ice_is_sbq_supported(hw))
679 return &hw->sbq;
680 return &hw->adminq;
681}
682
683/**
684 * ice_shutdown_ctrlq - shutdown routine for any control queue
685 * @hw: pointer to the hardware structure
686 * @q_type: specific Control queue type
687 *
688 * NOTE: this function does not destroy the control queue locks.
689 */
690static void ice_shutdown_ctrlq(struct ice_hw *hw, enum ice_ctl_q q_type)
691{
692 struct ice_ctl_q_info *cq;
693
694 switch (q_type) {
695 case ICE_CTL_Q_ADMIN:
696 cq = &hw->adminq;
697 if (ice_check_sq_alive(hw, cq))
698 ice_aq_q_shutdown(hw, true);
699 break;
700 case ICE_CTL_Q_SB:
701 cq = &hw->sbq;
702 break;
703 case ICE_CTL_Q_MAILBOX:
704 cq = &hw->mailboxq;
705 break;
706 default:
707 return;
708 }
709
710 ice_shutdown_sq(hw, cq);
711 ice_shutdown_rq(hw, cq);
712}
713
714/**
715 * ice_shutdown_all_ctrlq - shutdown routine for all control queues
716 * @hw: pointer to the hardware structure
717 *
718 * NOTE: this function does not destroy the control queue locks. The driver
719 * may call this at runtime to shutdown and later restart control queues, such
720 * as in response to a reset event.
721 */
722void ice_shutdown_all_ctrlq(struct ice_hw *hw)
723{
724 /* Shutdown FW admin queue */
725 ice_shutdown_ctrlq(hw, ICE_CTL_Q_ADMIN);
726 /* Shutdown PHY Sideband */
727 if (ice_is_sbq_supported(hw))
728 ice_shutdown_ctrlq(hw, ICE_CTL_Q_SB);
729 /* Shutdown PF-VF Mailbox */
730 ice_shutdown_ctrlq(hw, ICE_CTL_Q_MAILBOX);
731}
732
733/**
734 * ice_init_all_ctrlq - main initialization routine for all control queues
735 * @hw: pointer to the hardware structure
736 *
737 * Prior to calling this function, the driver MUST* set the following fields
738 * in the cq->structure for all control queues:
739 * - cq->num_sq_entries
740 * - cq->num_rq_entries
741 * - cq->rq_buf_size
742 * - cq->sq_buf_size
743 *
744 * NOTE: this function does not initialize the controlq locks.
745 */
746int ice_init_all_ctrlq(struct ice_hw *hw)
747{
748 u32 retry = 0;
749 int status;
750
751 /* Init FW admin queue */
752 do {
753 status = ice_init_ctrlq(hw, ICE_CTL_Q_ADMIN);
754 if (status)
755 return status;
756
757 status = ice_init_check_adminq(hw);
758 if (status != -EIO)
759 break;
760
761 ice_debug(hw, ICE_DBG_AQ_MSG, "Retry Admin Queue init due to FW critical error\n");
762 ice_shutdown_ctrlq(hw, ICE_CTL_Q_ADMIN);
763 msleep(ICE_CTL_Q_ADMIN_INIT_MSEC);
764 } while (retry++ < ICE_CTL_Q_ADMIN_INIT_TIMEOUT);
765
766 if (status)
767 return status;
768 /* sideband control queue (SBQ) interface is not supported on some
769 * devices. Initialize if supported, else fallback to the admin queue
770 * interface
771 */
772 if (ice_is_sbq_supported(hw)) {
773 status = ice_init_ctrlq(hw, ICE_CTL_Q_SB);
774 if (status)
775 return status;
776 }
777 /* Init Mailbox queue */
778 return ice_init_ctrlq(hw, ICE_CTL_Q_MAILBOX);
779}
780
781/**
782 * ice_init_ctrlq_locks - Initialize locks for a control queue
783 * @cq: pointer to the control queue
784 *
785 * Initializes the send and receive queue locks for a given control queue.
786 */
787static void ice_init_ctrlq_locks(struct ice_ctl_q_info *cq)
788{
789 mutex_init(&cq->sq_lock);
790 mutex_init(&cq->rq_lock);
791}
792
793/**
794 * ice_create_all_ctrlq - main initialization routine for all control queues
795 * @hw: pointer to the hardware structure
796 *
797 * Prior to calling this function, the driver *MUST* set the following fields
798 * in the cq->structure for all control queues:
799 * - cq->num_sq_entries
800 * - cq->num_rq_entries
801 * - cq->rq_buf_size
802 * - cq->sq_buf_size
803 *
804 * This function creates all the control queue locks and then calls
805 * ice_init_all_ctrlq. It should be called once during driver load. If the
806 * driver needs to re-initialize control queues at run time it should call
807 * ice_init_all_ctrlq instead.
808 */
809int ice_create_all_ctrlq(struct ice_hw *hw)
810{
811 ice_init_ctrlq_locks(&hw->adminq);
812 if (ice_is_sbq_supported(hw))
813 ice_init_ctrlq_locks(&hw->sbq);
814 ice_init_ctrlq_locks(&hw->mailboxq);
815
816 return ice_init_all_ctrlq(hw);
817}
818
819/**
820 * ice_destroy_ctrlq_locks - Destroy locks for a control queue
821 * @cq: pointer to the control queue
822 *
823 * Destroys the send and receive queue locks for a given control queue.
824 */
825static void ice_destroy_ctrlq_locks(struct ice_ctl_q_info *cq)
826{
827 mutex_destroy(&cq->sq_lock);
828 mutex_destroy(&cq->rq_lock);
829}
830
831/**
832 * ice_destroy_all_ctrlq - exit routine for all control queues
833 * @hw: pointer to the hardware structure
834 *
835 * This function shuts down all the control queues and then destroys the
836 * control queue locks. It should be called once during driver unload. The
837 * driver should call ice_shutdown_all_ctrlq if it needs to shut down and
838 * reinitialize control queues, such as in response to a reset event.
839 */
840void ice_destroy_all_ctrlq(struct ice_hw *hw)
841{
842 /* shut down all the control queues first */
843 ice_shutdown_all_ctrlq(hw);
844
845 ice_destroy_ctrlq_locks(&hw->adminq);
846 if (ice_is_sbq_supported(hw))
847 ice_destroy_ctrlq_locks(&hw->sbq);
848 ice_destroy_ctrlq_locks(&hw->mailboxq);
849}
850
851/**
852 * ice_clean_sq - cleans Admin send queue (ATQ)
853 * @hw: pointer to the hardware structure
854 * @cq: pointer to the specific Control queue
855 *
856 * returns the number of free desc
857 */
858static u16 ice_clean_sq(struct ice_hw *hw, struct ice_ctl_q_info *cq)
859{
860 struct ice_ctl_q_ring *sq = &cq->sq;
861 u16 ntc = sq->next_to_clean;
862 struct ice_sq_cd *details;
863 struct ice_aq_desc *desc;
864
865 desc = ICE_CTL_Q_DESC(*sq, ntc);
866 details = ICE_CTL_Q_DETAILS(*sq, ntc);
867
868 while (rd32(hw, cq->sq.head) != ntc) {
869 ice_debug(hw, ICE_DBG_AQ_MSG, "ntc %d head %d.\n", ntc, rd32(hw, cq->sq.head));
870 memset(desc, 0, sizeof(*desc));
871 memset(details, 0, sizeof(*details));
872 ntc++;
873 if (ntc == sq->count)
874 ntc = 0;
875 desc = ICE_CTL_Q_DESC(*sq, ntc);
876 details = ICE_CTL_Q_DETAILS(*sq, ntc);
877 }
878
879 sq->next_to_clean = ntc;
880
881 return ICE_CTL_Q_DESC_UNUSED(sq);
882}
883
884/**
885 * ice_debug_cq
886 * @hw: pointer to the hardware structure
887 * @desc: pointer to control queue descriptor
888 * @buf: pointer to command buffer
889 * @buf_len: max length of buf
890 *
891 * Dumps debug log about control command with descriptor contents.
892 */
893static void ice_debug_cq(struct ice_hw *hw, void *desc, void *buf, u16 buf_len)
894{
895 struct ice_aq_desc *cq_desc = desc;
896 u16 len;
897
898 if (!IS_ENABLED(CONFIG_DYNAMIC_DEBUG) &&
899 !((ICE_DBG_AQ_DESC | ICE_DBG_AQ_DESC_BUF) & hw->debug_mask))
900 return;
901
902 if (!desc)
903 return;
904
905 len = le16_to_cpu(cq_desc->datalen);
906
907 ice_debug(hw, ICE_DBG_AQ_DESC, "CQ CMD: opcode 0x%04X, flags 0x%04X, datalen 0x%04X, retval 0x%04X\n",
908 le16_to_cpu(cq_desc->opcode),
909 le16_to_cpu(cq_desc->flags),
910 le16_to_cpu(cq_desc->datalen), le16_to_cpu(cq_desc->retval));
911 ice_debug(hw, ICE_DBG_AQ_DESC, "\tcookie (h,l) 0x%08X 0x%08X\n",
912 le32_to_cpu(cq_desc->cookie_high),
913 le32_to_cpu(cq_desc->cookie_low));
914 ice_debug(hw, ICE_DBG_AQ_DESC, "\tparam (0,1) 0x%08X 0x%08X\n",
915 le32_to_cpu(cq_desc->params.generic.param0),
916 le32_to_cpu(cq_desc->params.generic.param1));
917 ice_debug(hw, ICE_DBG_AQ_DESC, "\taddr (h,l) 0x%08X 0x%08X\n",
918 le32_to_cpu(cq_desc->params.generic.addr_high),
919 le32_to_cpu(cq_desc->params.generic.addr_low));
920 if (buf && cq_desc->datalen != 0) {
921 ice_debug(hw, ICE_DBG_AQ_DESC_BUF, "Buffer:\n");
922 if (buf_len < len)
923 len = buf_len;
924
925 ice_debug_array(hw, ICE_DBG_AQ_DESC_BUF, 16, 1, buf, len);
926 }
927}
928
929/**
930 * ice_sq_done - check if FW has processed the Admin Send Queue (ATQ)
931 * @hw: pointer to the HW struct
932 * @cq: pointer to the specific Control queue
933 *
934 * Returns true if the firmware has processed all descriptors on the
935 * admin send queue. Returns false if there are still requests pending.
936 */
937static bool ice_sq_done(struct ice_hw *hw, struct ice_ctl_q_info *cq)
938{
939 /* AQ designers suggest use of head for better
940 * timing reliability than DD bit
941 */
942 return rd32(hw, cq->sq.head) == cq->sq.next_to_use;
943}
944
945/**
946 * ice_sq_send_cmd - send command to Control Queue (ATQ)
947 * @hw: pointer to the HW struct
948 * @cq: pointer to the specific Control queue
949 * @desc: prefilled descriptor describing the command
950 * @buf: buffer to use for indirect commands (or NULL for direct commands)
951 * @buf_size: size of buffer for indirect commands (or 0 for direct commands)
952 * @cd: pointer to command details structure
953 *
954 * This is the main send command routine for the ATQ. It runs the queue,
955 * cleans the queue, etc.
956 */
957int
958ice_sq_send_cmd(struct ice_hw *hw, struct ice_ctl_q_info *cq,
959 struct ice_aq_desc *desc, void *buf, u16 buf_size,
960 struct ice_sq_cd *cd)
961{
962 struct ice_dma_mem *dma_buf = NULL;
963 struct ice_aq_desc *desc_on_ring;
964 bool cmd_completed = false;
965 struct ice_sq_cd *details;
966 unsigned long timeout;
967 int status = 0;
968 u16 retval = 0;
969 u32 val = 0;
970
971 /* if reset is in progress return a soft error */
972 if (hw->reset_ongoing)
973 return -EBUSY;
974 mutex_lock(&cq->sq_lock);
975
976 cq->sq_last_status = ICE_AQ_RC_OK;
977
978 if (!cq->sq.count) {
979 ice_debug(hw, ICE_DBG_AQ_MSG, "Control Send queue not initialized.\n");
980 status = -EIO;
981 goto sq_send_command_error;
982 }
983
984 if ((buf && !buf_size) || (!buf && buf_size)) {
985 status = -EINVAL;
986 goto sq_send_command_error;
987 }
988
989 if (buf) {
990 if (buf_size > cq->sq_buf_size) {
991 ice_debug(hw, ICE_DBG_AQ_MSG, "Invalid buffer size for Control Send queue: %d.\n",
992 buf_size);
993 status = -EINVAL;
994 goto sq_send_command_error;
995 }
996
997 desc->flags |= cpu_to_le16(ICE_AQ_FLAG_BUF);
998 if (buf_size > ICE_AQ_LG_BUF)
999 desc->flags |= cpu_to_le16(ICE_AQ_FLAG_LB);
1000 }
1001
1002 val = rd32(hw, cq->sq.head);
1003 if (val >= cq->num_sq_entries) {
1004 ice_debug(hw, ICE_DBG_AQ_MSG, "head overrun at %d in the Control Send Queue ring\n",
1005 val);
1006 status = -EIO;
1007 goto sq_send_command_error;
1008 }
1009
1010 details = ICE_CTL_Q_DETAILS(cq->sq, cq->sq.next_to_use);
1011 if (cd)
1012 *details = *cd;
1013 else
1014 memset(details, 0, sizeof(*details));
1015
1016 /* Call clean and check queue available function to reclaim the
1017 * descriptors that were processed by FW/MBX; the function returns the
1018 * number of desc available. The clean function called here could be
1019 * called in a separate thread in case of asynchronous completions.
1020 */
1021 if (ice_clean_sq(hw, cq) == 0) {
1022 ice_debug(hw, ICE_DBG_AQ_MSG, "Error: Control Send Queue is full.\n");
1023 status = -ENOSPC;
1024 goto sq_send_command_error;
1025 }
1026
1027 /* initialize the temp desc pointer with the right desc */
1028 desc_on_ring = ICE_CTL_Q_DESC(cq->sq, cq->sq.next_to_use);
1029
1030 /* if the desc is available copy the temp desc to the right place */
1031 memcpy(desc_on_ring, desc, sizeof(*desc_on_ring));
1032
1033 /* if buf is not NULL assume indirect command */
1034 if (buf) {
1035 dma_buf = &cq->sq.r.sq_bi[cq->sq.next_to_use];
1036 /* copy the user buf into the respective DMA buf */
1037 memcpy(dma_buf->va, buf, buf_size);
1038 desc_on_ring->datalen = cpu_to_le16(buf_size);
1039
1040 /* Update the address values in the desc with the pa value
1041 * for respective buffer
1042 */
1043 desc_on_ring->params.generic.addr_high =
1044 cpu_to_le32(upper_32_bits(dma_buf->pa));
1045 desc_on_ring->params.generic.addr_low =
1046 cpu_to_le32(lower_32_bits(dma_buf->pa));
1047 }
1048
1049 /* Debug desc and buffer */
1050 ice_debug(hw, ICE_DBG_AQ_DESC, "ATQ: Control Send queue desc and buffer:\n");
1051
1052 ice_debug_cq(hw, (void *)desc_on_ring, buf, buf_size);
1053
1054 (cq->sq.next_to_use)++;
1055 if (cq->sq.next_to_use == cq->sq.count)
1056 cq->sq.next_to_use = 0;
1057 wr32(hw, cq->sq.tail, cq->sq.next_to_use);
1058 ice_flush(hw);
1059
1060 /* Wait a short time before initial ice_sq_done() check, to allow
1061 * hardware time for completion.
1062 */
1063 udelay(5);
1064
1065 timeout = jiffies + ICE_CTL_Q_SQ_CMD_TIMEOUT;
1066 do {
1067 if (ice_sq_done(hw, cq))
1068 break;
1069
1070 usleep_range(100, 150);
1071 } while (time_before(jiffies, timeout));
1072
1073 /* if ready, copy the desc back to temp */
1074 if (ice_sq_done(hw, cq)) {
1075 memcpy(desc, desc_on_ring, sizeof(*desc));
1076 if (buf) {
1077 /* get returned length to copy */
1078 u16 copy_size = le16_to_cpu(desc->datalen);
1079
1080 if (copy_size > buf_size) {
1081 ice_debug(hw, ICE_DBG_AQ_MSG, "Return len %d > than buf len %d\n",
1082 copy_size, buf_size);
1083 status = -EIO;
1084 } else {
1085 memcpy(buf, dma_buf->va, copy_size);
1086 }
1087 }
1088 retval = le16_to_cpu(desc->retval);
1089 if (retval) {
1090 ice_debug(hw, ICE_DBG_AQ_MSG, "Control Send Queue command 0x%04X completed with error 0x%X\n",
1091 le16_to_cpu(desc->opcode),
1092 retval);
1093
1094 /* strip off FW internal code */
1095 retval &= 0xff;
1096 }
1097 cmd_completed = true;
1098 if (!status && retval != ICE_AQ_RC_OK)
1099 status = -EIO;
1100 cq->sq_last_status = (enum ice_aq_err)retval;
1101 }
1102
1103 ice_debug(hw, ICE_DBG_AQ_MSG, "ATQ: desc and buffer writeback:\n");
1104
1105 ice_debug_cq(hw, (void *)desc, buf, buf_size);
1106
1107 /* save writeback AQ if requested */
1108 if (details->wb_desc)
1109 memcpy(details->wb_desc, desc_on_ring,
1110 sizeof(*details->wb_desc));
1111
1112 /* update the error if time out occurred */
1113 if (!cmd_completed) {
1114 if (rd32(hw, cq->rq.len) & cq->rq.len_crit_mask ||
1115 rd32(hw, cq->sq.len) & cq->sq.len_crit_mask) {
1116 ice_debug(hw, ICE_DBG_AQ_MSG, "Critical FW error.\n");
1117 status = -EIO;
1118 } else {
1119 ice_debug(hw, ICE_DBG_AQ_MSG, "Control Send Queue Writeback timeout.\n");
1120 status = -EIO;
1121 }
1122 }
1123
1124sq_send_command_error:
1125 mutex_unlock(&cq->sq_lock);
1126 return status;
1127}
1128
1129/**
1130 * ice_fill_dflt_direct_cmd_desc - AQ descriptor helper function
1131 * @desc: pointer to the temp descriptor (non DMA mem)
1132 * @opcode: the opcode can be used to decide which flags to turn off or on
1133 *
1134 * Fill the desc with default values
1135 */
1136void ice_fill_dflt_direct_cmd_desc(struct ice_aq_desc *desc, u16 opcode)
1137{
1138 /* zero out the desc */
1139 memset(desc, 0, sizeof(*desc));
1140 desc->opcode = cpu_to_le16(opcode);
1141 desc->flags = cpu_to_le16(ICE_AQ_FLAG_SI);
1142}
1143
1144/**
1145 * ice_clean_rq_elem
1146 * @hw: pointer to the HW struct
1147 * @cq: pointer to the specific Control queue
1148 * @e: event info from the receive descriptor, includes any buffers
1149 * @pending: number of events that could be left to process
1150 *
1151 * This function cleans one Admin Receive Queue element and returns
1152 * the contents through e. It can also return how many events are
1153 * left to process through 'pending'.
1154 */
1155int
1156ice_clean_rq_elem(struct ice_hw *hw, struct ice_ctl_q_info *cq,
1157 struct ice_rq_event_info *e, u16 *pending)
1158{
1159 u16 ntc = cq->rq.next_to_clean;
1160 enum ice_aq_err rq_last_status;
1161 struct ice_aq_desc *desc;
1162 struct ice_dma_mem *bi;
1163 int ret_code = 0;
1164 u16 desc_idx;
1165 u16 datalen;
1166 u16 flags;
1167 u16 ntu;
1168
1169 /* pre-clean the event info */
1170 memset(&e->desc, 0, sizeof(e->desc));
1171
1172 /* take the lock before we start messing with the ring */
1173 mutex_lock(&cq->rq_lock);
1174
1175 if (!cq->rq.count) {
1176 ice_debug(hw, ICE_DBG_AQ_MSG, "Control Receive queue not initialized.\n");
1177 ret_code = -EIO;
1178 goto clean_rq_elem_err;
1179 }
1180
1181 /* set next_to_use to head */
1182 ntu = (u16)(rd32(hw, cq->rq.head) & cq->rq.head_mask);
1183
1184 if (ntu == ntc) {
1185 /* nothing to do - shouldn't need to update ring's values */
1186 ret_code = -EALREADY;
1187 goto clean_rq_elem_out;
1188 }
1189
1190 /* now clean the next descriptor */
1191 desc = ICE_CTL_Q_DESC(cq->rq, ntc);
1192 desc_idx = ntc;
1193
1194 rq_last_status = (enum ice_aq_err)le16_to_cpu(desc->retval);
1195 flags = le16_to_cpu(desc->flags);
1196 if (flags & ICE_AQ_FLAG_ERR) {
1197 ret_code = -EIO;
1198 ice_debug(hw, ICE_DBG_AQ_MSG, "Control Receive Queue Event 0x%04X received with error 0x%X\n",
1199 le16_to_cpu(desc->opcode), rq_last_status);
1200 }
1201 memcpy(&e->desc, desc, sizeof(e->desc));
1202 datalen = le16_to_cpu(desc->datalen);
1203 e->msg_len = min_t(u16, datalen, e->buf_len);
1204 if (e->msg_buf && e->msg_len)
1205 memcpy(e->msg_buf, cq->rq.r.rq_bi[desc_idx].va, e->msg_len);
1206
1207 ice_debug(hw, ICE_DBG_AQ_DESC, "ARQ: desc and buffer:\n");
1208
1209 ice_debug_cq(hw, (void *)desc, e->msg_buf, cq->rq_buf_size);
1210
1211 /* Restore the original datalen and buffer address in the desc,
1212 * FW updates datalen to indicate the event message size
1213 */
1214 bi = &cq->rq.r.rq_bi[ntc];
1215 memset(desc, 0, sizeof(*desc));
1216
1217 desc->flags = cpu_to_le16(ICE_AQ_FLAG_BUF);
1218 if (cq->rq_buf_size > ICE_AQ_LG_BUF)
1219 desc->flags |= cpu_to_le16(ICE_AQ_FLAG_LB);
1220 desc->datalen = cpu_to_le16(bi->size);
1221 desc->params.generic.addr_high = cpu_to_le32(upper_32_bits(bi->pa));
1222 desc->params.generic.addr_low = cpu_to_le32(lower_32_bits(bi->pa));
1223
1224 /* set tail = the last cleaned desc index. */
1225 wr32(hw, cq->rq.tail, ntc);
1226 /* ntc is updated to tail + 1 */
1227 ntc++;
1228 if (ntc == cq->num_rq_entries)
1229 ntc = 0;
1230 cq->rq.next_to_clean = ntc;
1231 cq->rq.next_to_use = ntu;
1232
1233clean_rq_elem_out:
1234 /* Set pending if needed, unlock and return */
1235 if (pending) {
1236 /* re-read HW head to calculate actual pending messages */
1237 ntu = (u16)(rd32(hw, cq->rq.head) & cq->rq.head_mask);
1238 *pending = (u16)((ntc > ntu ? cq->rq.count : 0) + (ntu - ntc));
1239 }
1240clean_rq_elem_err:
1241 mutex_unlock(&cq->rq_lock);
1242
1243 return ret_code;
1244}
1// SPDX-License-Identifier: GPL-2.0
2/* Copyright (c) 2018, Intel Corporation. */
3
4#include "ice_common.h"
5
6/**
7 * ice_adminq_init_regs - Initialize AdminQ registers
8 * @hw: pointer to the hardware structure
9 *
10 * This assumes the alloc_sq and alloc_rq functions have already been called
11 */
12static void ice_adminq_init_regs(struct ice_hw *hw)
13{
14 struct ice_ctl_q_info *cq = &hw->adminq;
15
16 cq->sq.head = PF_FW_ATQH;
17 cq->sq.tail = PF_FW_ATQT;
18 cq->sq.len = PF_FW_ATQLEN;
19 cq->sq.bah = PF_FW_ATQBAH;
20 cq->sq.bal = PF_FW_ATQBAL;
21 cq->sq.len_mask = PF_FW_ATQLEN_ATQLEN_M;
22 cq->sq.len_ena_mask = PF_FW_ATQLEN_ATQENABLE_M;
23 cq->sq.head_mask = PF_FW_ATQH_ATQH_M;
24
25 cq->rq.head = PF_FW_ARQH;
26 cq->rq.tail = PF_FW_ARQT;
27 cq->rq.len = PF_FW_ARQLEN;
28 cq->rq.bah = PF_FW_ARQBAH;
29 cq->rq.bal = PF_FW_ARQBAL;
30 cq->rq.len_mask = PF_FW_ARQLEN_ARQLEN_M;
31 cq->rq.len_ena_mask = PF_FW_ARQLEN_ARQENABLE_M;
32 cq->rq.head_mask = PF_FW_ARQH_ARQH_M;
33}
34
35/**
36 * ice_check_sq_alive
37 * @hw: pointer to the hw struct
38 * @cq: pointer to the specific Control queue
39 *
40 * Returns true if Queue is enabled else false.
41 */
42bool ice_check_sq_alive(struct ice_hw *hw, struct ice_ctl_q_info *cq)
43{
44 /* check both queue-length and queue-enable fields */
45 if (cq->sq.len && cq->sq.len_mask && cq->sq.len_ena_mask)
46 return (rd32(hw, cq->sq.len) & (cq->sq.len_mask |
47 cq->sq.len_ena_mask)) ==
48 (cq->num_sq_entries | cq->sq.len_ena_mask);
49
50 return false;
51}
52
53/**
54 * ice_alloc_ctrlq_sq_ring - Allocate Control Transmit Queue (ATQ) rings
55 * @hw: pointer to the hardware structure
56 * @cq: pointer to the specific Control queue
57 */
58static enum ice_status
59ice_alloc_ctrlq_sq_ring(struct ice_hw *hw, struct ice_ctl_q_info *cq)
60{
61 size_t size = cq->num_sq_entries * sizeof(struct ice_aq_desc);
62
63 cq->sq.desc_buf.va = dmam_alloc_coherent(ice_hw_to_dev(hw), size,
64 &cq->sq.desc_buf.pa,
65 GFP_KERNEL | __GFP_ZERO);
66 if (!cq->sq.desc_buf.va)
67 return ICE_ERR_NO_MEMORY;
68 cq->sq.desc_buf.size = size;
69
70 cq->sq.cmd_buf = devm_kcalloc(ice_hw_to_dev(hw), cq->num_sq_entries,
71 sizeof(struct ice_sq_cd), GFP_KERNEL);
72 if (!cq->sq.cmd_buf) {
73 dmam_free_coherent(ice_hw_to_dev(hw), cq->sq.desc_buf.size,
74 cq->sq.desc_buf.va, cq->sq.desc_buf.pa);
75 cq->sq.desc_buf.va = NULL;
76 cq->sq.desc_buf.pa = 0;
77 cq->sq.desc_buf.size = 0;
78 return ICE_ERR_NO_MEMORY;
79 }
80
81 return 0;
82}
83
84/**
85 * ice_alloc_ctrlq_rq_ring - Allocate Control Receive Queue (ARQ) rings
86 * @hw: pointer to the hardware structure
87 * @cq: pointer to the specific Control queue
88 */
89static enum ice_status
90ice_alloc_ctrlq_rq_ring(struct ice_hw *hw, struct ice_ctl_q_info *cq)
91{
92 size_t size = cq->num_rq_entries * sizeof(struct ice_aq_desc);
93
94 cq->rq.desc_buf.va = dmam_alloc_coherent(ice_hw_to_dev(hw), size,
95 &cq->rq.desc_buf.pa,
96 GFP_KERNEL | __GFP_ZERO);
97 if (!cq->rq.desc_buf.va)
98 return ICE_ERR_NO_MEMORY;
99 cq->rq.desc_buf.size = size;
100 return 0;
101}
102
103/**
104 * ice_free_ctrlq_sq_ring - Free Control Transmit Queue (ATQ) rings
105 * @hw: pointer to the hardware structure
106 * @cq: pointer to the specific Control queue
107 *
108 * This assumes the posted send buffers have already been cleaned
109 * and de-allocated
110 */
111static void ice_free_ctrlq_sq_ring(struct ice_hw *hw, struct ice_ctl_q_info *cq)
112{
113 dmam_free_coherent(ice_hw_to_dev(hw), cq->sq.desc_buf.size,
114 cq->sq.desc_buf.va, cq->sq.desc_buf.pa);
115 cq->sq.desc_buf.va = NULL;
116 cq->sq.desc_buf.pa = 0;
117 cq->sq.desc_buf.size = 0;
118}
119
120/**
121 * ice_free_ctrlq_rq_ring - Free Control Receive Queue (ARQ) rings
122 * @hw: pointer to the hardware structure
123 * @cq: pointer to the specific Control queue
124 *
125 * This assumes the posted receive buffers have already been cleaned
126 * and de-allocated
127 */
128static void ice_free_ctrlq_rq_ring(struct ice_hw *hw, struct ice_ctl_q_info *cq)
129{
130 dmam_free_coherent(ice_hw_to_dev(hw), cq->rq.desc_buf.size,
131 cq->rq.desc_buf.va, cq->rq.desc_buf.pa);
132 cq->rq.desc_buf.va = NULL;
133 cq->rq.desc_buf.pa = 0;
134 cq->rq.desc_buf.size = 0;
135}
136
137/**
138 * ice_alloc_rq_bufs - Allocate pre-posted buffers for the ARQ
139 * @hw: pointer to the hardware structure
140 * @cq: pointer to the specific Control queue
141 */
142static enum ice_status
143ice_alloc_rq_bufs(struct ice_hw *hw, struct ice_ctl_q_info *cq)
144{
145 int i;
146
147 /* We'll be allocating the buffer info memory first, then we can
148 * allocate the mapped buffers for the event processing
149 */
150 cq->rq.dma_head = devm_kcalloc(ice_hw_to_dev(hw), cq->num_rq_entries,
151 sizeof(cq->rq.desc_buf), GFP_KERNEL);
152 if (!cq->rq.dma_head)
153 return ICE_ERR_NO_MEMORY;
154 cq->rq.r.rq_bi = (struct ice_dma_mem *)cq->rq.dma_head;
155
156 /* allocate the mapped buffers */
157 for (i = 0; i < cq->num_rq_entries; i++) {
158 struct ice_aq_desc *desc;
159 struct ice_dma_mem *bi;
160
161 bi = &cq->rq.r.rq_bi[i];
162 bi->va = dmam_alloc_coherent(ice_hw_to_dev(hw),
163 cq->rq_buf_size, &bi->pa,
164 GFP_KERNEL | __GFP_ZERO);
165 if (!bi->va)
166 goto unwind_alloc_rq_bufs;
167 bi->size = cq->rq_buf_size;
168
169 /* now configure the descriptors for use */
170 desc = ICE_CTL_Q_DESC(cq->rq, i);
171
172 desc->flags = cpu_to_le16(ICE_AQ_FLAG_BUF);
173 if (cq->rq_buf_size > ICE_AQ_LG_BUF)
174 desc->flags |= cpu_to_le16(ICE_AQ_FLAG_LB);
175 desc->opcode = 0;
176 /* This is in accordance with Admin queue design, there is no
177 * register for buffer size configuration
178 */
179 desc->datalen = cpu_to_le16(bi->size);
180 desc->retval = 0;
181 desc->cookie_high = 0;
182 desc->cookie_low = 0;
183 desc->params.generic.addr_high =
184 cpu_to_le32(upper_32_bits(bi->pa));
185 desc->params.generic.addr_low =
186 cpu_to_le32(lower_32_bits(bi->pa));
187 desc->params.generic.param0 = 0;
188 desc->params.generic.param1 = 0;
189 }
190 return 0;
191
192unwind_alloc_rq_bufs:
193 /* don't try to free the one that failed... */
194 i--;
195 for (; i >= 0; i--) {
196 dmam_free_coherent(ice_hw_to_dev(hw), cq->rq.r.rq_bi[i].size,
197 cq->rq.r.rq_bi[i].va, cq->rq.r.rq_bi[i].pa);
198 cq->rq.r.rq_bi[i].va = NULL;
199 cq->rq.r.rq_bi[i].pa = 0;
200 cq->rq.r.rq_bi[i].size = 0;
201 }
202 devm_kfree(ice_hw_to_dev(hw), cq->rq.dma_head);
203
204 return ICE_ERR_NO_MEMORY;
205}
206
207/**
208 * ice_alloc_sq_bufs - Allocate empty buffer structs for the ATQ
209 * @hw: pointer to the hardware structure
210 * @cq: pointer to the specific Control queue
211 */
212static enum ice_status
213ice_alloc_sq_bufs(struct ice_hw *hw, struct ice_ctl_q_info *cq)
214{
215 int i;
216
217 /* No mapped memory needed yet, just the buffer info structures */
218 cq->sq.dma_head = devm_kcalloc(ice_hw_to_dev(hw), cq->num_sq_entries,
219 sizeof(cq->sq.desc_buf), GFP_KERNEL);
220 if (!cq->sq.dma_head)
221 return ICE_ERR_NO_MEMORY;
222 cq->sq.r.sq_bi = (struct ice_dma_mem *)cq->sq.dma_head;
223
224 /* allocate the mapped buffers */
225 for (i = 0; i < cq->num_sq_entries; i++) {
226 struct ice_dma_mem *bi;
227
228 bi = &cq->sq.r.sq_bi[i];
229 bi->va = dmam_alloc_coherent(ice_hw_to_dev(hw),
230 cq->sq_buf_size, &bi->pa,
231 GFP_KERNEL | __GFP_ZERO);
232 if (!bi->va)
233 goto unwind_alloc_sq_bufs;
234 bi->size = cq->sq_buf_size;
235 }
236 return 0;
237
238unwind_alloc_sq_bufs:
239 /* don't try to free the one that failed... */
240 i--;
241 for (; i >= 0; i--) {
242 dmam_free_coherent(ice_hw_to_dev(hw), cq->sq.r.sq_bi[i].size,
243 cq->sq.r.sq_bi[i].va, cq->sq.r.sq_bi[i].pa);
244 cq->sq.r.sq_bi[i].va = NULL;
245 cq->sq.r.sq_bi[i].pa = 0;
246 cq->sq.r.sq_bi[i].size = 0;
247 }
248 devm_kfree(ice_hw_to_dev(hw), cq->sq.dma_head);
249
250 return ICE_ERR_NO_MEMORY;
251}
252
253/**
254 * ice_free_rq_bufs - Free ARQ buffer info elements
255 * @hw: pointer to the hardware structure
256 * @cq: pointer to the specific Control queue
257 */
258static void ice_free_rq_bufs(struct ice_hw *hw, struct ice_ctl_q_info *cq)
259{
260 int i;
261
262 /* free descriptors */
263 for (i = 0; i < cq->num_rq_entries; i++) {
264 dmam_free_coherent(ice_hw_to_dev(hw), cq->rq.r.rq_bi[i].size,
265 cq->rq.r.rq_bi[i].va, cq->rq.r.rq_bi[i].pa);
266 cq->rq.r.rq_bi[i].va = NULL;
267 cq->rq.r.rq_bi[i].pa = 0;
268 cq->rq.r.rq_bi[i].size = 0;
269 }
270
271 /* free the dma header */
272 devm_kfree(ice_hw_to_dev(hw), cq->rq.dma_head);
273}
274
275/**
276 * ice_free_sq_bufs - Free ATQ buffer info elements
277 * @hw: pointer to the hardware structure
278 * @cq: pointer to the specific Control queue
279 */
280static void ice_free_sq_bufs(struct ice_hw *hw, struct ice_ctl_q_info *cq)
281{
282 int i;
283
284 /* only unmap if the address is non-NULL */
285 for (i = 0; i < cq->num_sq_entries; i++)
286 if (cq->sq.r.sq_bi[i].pa) {
287 dmam_free_coherent(ice_hw_to_dev(hw),
288 cq->sq.r.sq_bi[i].size,
289 cq->sq.r.sq_bi[i].va,
290 cq->sq.r.sq_bi[i].pa);
291 cq->sq.r.sq_bi[i].va = NULL;
292 cq->sq.r.sq_bi[i].pa = 0;
293 cq->sq.r.sq_bi[i].size = 0;
294 }
295
296 /* free the buffer info list */
297 devm_kfree(ice_hw_to_dev(hw), cq->sq.cmd_buf);
298
299 /* free the dma header */
300 devm_kfree(ice_hw_to_dev(hw), cq->sq.dma_head);
301}
302
303/**
304 * ice_cfg_sq_regs - configure Control ATQ registers
305 * @hw: pointer to the hardware structure
306 * @cq: pointer to the specific Control queue
307 *
308 * Configure base address and length registers for the transmit queue
309 */
310static enum ice_status
311ice_cfg_sq_regs(struct ice_hw *hw, struct ice_ctl_q_info *cq)
312{
313 u32 reg = 0;
314
315 /* Clear Head and Tail */
316 wr32(hw, cq->sq.head, 0);
317 wr32(hw, cq->sq.tail, 0);
318
319 /* set starting point */
320 wr32(hw, cq->sq.len, (cq->num_sq_entries | cq->sq.len_ena_mask));
321 wr32(hw, cq->sq.bal, lower_32_bits(cq->sq.desc_buf.pa));
322 wr32(hw, cq->sq.bah, upper_32_bits(cq->sq.desc_buf.pa));
323
324 /* Check one register to verify that config was applied */
325 reg = rd32(hw, cq->sq.bal);
326 if (reg != lower_32_bits(cq->sq.desc_buf.pa))
327 return ICE_ERR_AQ_ERROR;
328
329 return 0;
330}
331
332/**
333 * ice_cfg_rq_regs - configure Control ARQ register
334 * @hw: pointer to the hardware structure
335 * @cq: pointer to the specific Control queue
336 *
337 * Configure base address and length registers for the receive (event q)
338 */
339static enum ice_status
340ice_cfg_rq_regs(struct ice_hw *hw, struct ice_ctl_q_info *cq)
341{
342 u32 reg = 0;
343
344 /* Clear Head and Tail */
345 wr32(hw, cq->rq.head, 0);
346 wr32(hw, cq->rq.tail, 0);
347
348 /* set starting point */
349 wr32(hw, cq->rq.len, (cq->num_rq_entries | cq->rq.len_ena_mask));
350 wr32(hw, cq->rq.bal, lower_32_bits(cq->rq.desc_buf.pa));
351 wr32(hw, cq->rq.bah, upper_32_bits(cq->rq.desc_buf.pa));
352
353 /* Update tail in the HW to post pre-allocated buffers */
354 wr32(hw, cq->rq.tail, (u32)(cq->num_rq_entries - 1));
355
356 /* Check one register to verify that config was applied */
357 reg = rd32(hw, cq->rq.bal);
358 if (reg != lower_32_bits(cq->rq.desc_buf.pa))
359 return ICE_ERR_AQ_ERROR;
360
361 return 0;
362}
363
364/**
365 * ice_init_sq - main initialization routine for Control ATQ
366 * @hw: pointer to the hardware structure
367 * @cq: pointer to the specific Control queue
368 *
369 * This is the main initialization routine for the Control Send Queue
370 * Prior to calling this function, drivers *MUST* set the following fields
371 * in the cq->structure:
372 * - cq->num_sq_entries
373 * - cq->sq_buf_size
374 *
375 * Do *NOT* hold the lock when calling this as the memory allocation routines
376 * called are not going to be atomic context safe
377 */
378static enum ice_status ice_init_sq(struct ice_hw *hw, struct ice_ctl_q_info *cq)
379{
380 enum ice_status ret_code;
381
382 if (cq->sq.count > 0) {
383 /* queue already initialized */
384 ret_code = ICE_ERR_NOT_READY;
385 goto init_ctrlq_exit;
386 }
387
388 /* verify input for valid configuration */
389 if (!cq->num_sq_entries || !cq->sq_buf_size) {
390 ret_code = ICE_ERR_CFG;
391 goto init_ctrlq_exit;
392 }
393
394 cq->sq.next_to_use = 0;
395 cq->sq.next_to_clean = 0;
396
397 /* allocate the ring memory */
398 ret_code = ice_alloc_ctrlq_sq_ring(hw, cq);
399 if (ret_code)
400 goto init_ctrlq_exit;
401
402 /* allocate buffers in the rings */
403 ret_code = ice_alloc_sq_bufs(hw, cq);
404 if (ret_code)
405 goto init_ctrlq_free_rings;
406
407 /* initialize base registers */
408 ret_code = ice_cfg_sq_regs(hw, cq);
409 if (ret_code)
410 goto init_ctrlq_free_rings;
411
412 /* success! */
413 cq->sq.count = cq->num_sq_entries;
414 goto init_ctrlq_exit;
415
416init_ctrlq_free_rings:
417 ice_free_ctrlq_sq_ring(hw, cq);
418
419init_ctrlq_exit:
420 return ret_code;
421}
422
423/**
424 * ice_init_rq - initialize ARQ
425 * @hw: pointer to the hardware structure
426 * @cq: pointer to the specific Control queue
427 *
428 * The main initialization routine for the Admin Receive (Event) Queue.
429 * Prior to calling this function, drivers *MUST* set the following fields
430 * in the cq->structure:
431 * - cq->num_rq_entries
432 * - cq->rq_buf_size
433 *
434 * Do *NOT* hold the lock when calling this as the memory allocation routines
435 * called are not going to be atomic context safe
436 */
437static enum ice_status ice_init_rq(struct ice_hw *hw, struct ice_ctl_q_info *cq)
438{
439 enum ice_status ret_code;
440
441 if (cq->rq.count > 0) {
442 /* queue already initialized */
443 ret_code = ICE_ERR_NOT_READY;
444 goto init_ctrlq_exit;
445 }
446
447 /* verify input for valid configuration */
448 if (!cq->num_rq_entries || !cq->rq_buf_size) {
449 ret_code = ICE_ERR_CFG;
450 goto init_ctrlq_exit;
451 }
452
453 cq->rq.next_to_use = 0;
454 cq->rq.next_to_clean = 0;
455
456 /* allocate the ring memory */
457 ret_code = ice_alloc_ctrlq_rq_ring(hw, cq);
458 if (ret_code)
459 goto init_ctrlq_exit;
460
461 /* allocate buffers in the rings */
462 ret_code = ice_alloc_rq_bufs(hw, cq);
463 if (ret_code)
464 goto init_ctrlq_free_rings;
465
466 /* initialize base registers */
467 ret_code = ice_cfg_rq_regs(hw, cq);
468 if (ret_code)
469 goto init_ctrlq_free_rings;
470
471 /* success! */
472 cq->rq.count = cq->num_rq_entries;
473 goto init_ctrlq_exit;
474
475init_ctrlq_free_rings:
476 ice_free_ctrlq_rq_ring(hw, cq);
477
478init_ctrlq_exit:
479 return ret_code;
480}
481
482/**
483 * ice_shutdown_sq - shutdown the Control ATQ
484 * @hw: pointer to the hardware structure
485 * @cq: pointer to the specific Control queue
486 *
487 * The main shutdown routine for the Control Transmit Queue
488 */
489static enum ice_status
490ice_shutdown_sq(struct ice_hw *hw, struct ice_ctl_q_info *cq)
491{
492 enum ice_status ret_code = 0;
493
494 mutex_lock(&cq->sq_lock);
495
496 if (!cq->sq.count) {
497 ret_code = ICE_ERR_NOT_READY;
498 goto shutdown_sq_out;
499 }
500
501 /* Stop firmware AdminQ processing */
502 wr32(hw, cq->sq.head, 0);
503 wr32(hw, cq->sq.tail, 0);
504 wr32(hw, cq->sq.len, 0);
505 wr32(hw, cq->sq.bal, 0);
506 wr32(hw, cq->sq.bah, 0);
507
508 cq->sq.count = 0; /* to indicate uninitialized queue */
509
510 /* free ring buffers and the ring itself */
511 ice_free_sq_bufs(hw, cq);
512 ice_free_ctrlq_sq_ring(hw, cq);
513
514shutdown_sq_out:
515 mutex_unlock(&cq->sq_lock);
516 return ret_code;
517}
518
519/**
520 * ice_aq_ver_check - Check the reported AQ API version.
521 * @fw_branch: The "branch" of FW, typically describes the device type
522 * @fw_major: The major version of the FW API
523 * @fw_minor: The minor version increment of the FW API
524 *
525 * Checks if the driver should load on a given AQ API version.
526 *
527 * Return: 'true' iff the driver should attempt to load. 'false' otherwise.
528 */
529static bool ice_aq_ver_check(u8 fw_branch, u8 fw_major, u8 fw_minor)
530{
531 if (fw_branch != EXP_FW_API_VER_BRANCH)
532 return false;
533 if (fw_major != EXP_FW_API_VER_MAJOR)
534 return false;
535 if (fw_minor != EXP_FW_API_VER_MINOR)
536 return false;
537 return true;
538}
539
540/**
541 * ice_shutdown_rq - shutdown Control ARQ
542 * @hw: pointer to the hardware structure
543 * @cq: pointer to the specific Control queue
544 *
545 * The main shutdown routine for the Control Receive Queue
546 */
547static enum ice_status
548ice_shutdown_rq(struct ice_hw *hw, struct ice_ctl_q_info *cq)
549{
550 enum ice_status ret_code = 0;
551
552 mutex_lock(&cq->rq_lock);
553
554 if (!cq->rq.count) {
555 ret_code = ICE_ERR_NOT_READY;
556 goto shutdown_rq_out;
557 }
558
559 /* Stop Control Queue processing */
560 wr32(hw, cq->rq.head, 0);
561 wr32(hw, cq->rq.tail, 0);
562 wr32(hw, cq->rq.len, 0);
563 wr32(hw, cq->rq.bal, 0);
564 wr32(hw, cq->rq.bah, 0);
565
566 /* set rq.count to 0 to indicate uninitialized queue */
567 cq->rq.count = 0;
568
569 /* free ring buffers and the ring itself */
570 ice_free_rq_bufs(hw, cq);
571 ice_free_ctrlq_rq_ring(hw, cq);
572
573shutdown_rq_out:
574 mutex_unlock(&cq->rq_lock);
575 return ret_code;
576}
577
578/**
579 * ice_init_check_adminq - Check version for Admin Queue to know if its alive
580 * @hw: pointer to the hardware structure
581 */
582static enum ice_status ice_init_check_adminq(struct ice_hw *hw)
583{
584 struct ice_ctl_q_info *cq = &hw->adminq;
585 enum ice_status status;
586
587 status = ice_aq_get_fw_ver(hw, NULL);
588 if (status)
589 goto init_ctrlq_free_rq;
590
591 if (!ice_aq_ver_check(hw->api_branch, hw->api_maj_ver,
592 hw->api_min_ver)) {
593 status = ICE_ERR_FW_API_VER;
594 goto init_ctrlq_free_rq;
595 }
596
597 return 0;
598
599init_ctrlq_free_rq:
600 ice_shutdown_rq(hw, cq);
601 ice_shutdown_sq(hw, cq);
602 mutex_destroy(&cq->sq_lock);
603 mutex_destroy(&cq->rq_lock);
604 return status;
605}
606
607/**
608 * ice_init_ctrlq - main initialization routine for any control Queue
609 * @hw: pointer to the hardware structure
610 * @q_type: specific Control queue type
611 *
612 * Prior to calling this function, drivers *MUST* set the following fields
613 * in the cq->structure:
614 * - cq->num_sq_entries
615 * - cq->num_rq_entries
616 * - cq->rq_buf_size
617 * - cq->sq_buf_size
618 *
619 */
620static enum ice_status ice_init_ctrlq(struct ice_hw *hw, enum ice_ctl_q q_type)
621{
622 struct ice_ctl_q_info *cq;
623 enum ice_status ret_code;
624
625 switch (q_type) {
626 case ICE_CTL_Q_ADMIN:
627 ice_adminq_init_regs(hw);
628 cq = &hw->adminq;
629 break;
630 default:
631 return ICE_ERR_PARAM;
632 }
633 cq->qtype = q_type;
634
635 /* verify input for valid configuration */
636 if (!cq->num_rq_entries || !cq->num_sq_entries ||
637 !cq->rq_buf_size || !cq->sq_buf_size) {
638 return ICE_ERR_CFG;
639 }
640 mutex_init(&cq->sq_lock);
641 mutex_init(&cq->rq_lock);
642
643 /* setup SQ command write back timeout */
644 cq->sq_cmd_timeout = ICE_CTL_Q_SQ_CMD_TIMEOUT;
645
646 /* allocate the ATQ */
647 ret_code = ice_init_sq(hw, cq);
648 if (ret_code)
649 goto init_ctrlq_destroy_locks;
650
651 /* allocate the ARQ */
652 ret_code = ice_init_rq(hw, cq);
653 if (ret_code)
654 goto init_ctrlq_free_sq;
655
656 /* success! */
657 return 0;
658
659init_ctrlq_free_sq:
660 ice_shutdown_sq(hw, cq);
661init_ctrlq_destroy_locks:
662 mutex_destroy(&cq->sq_lock);
663 mutex_destroy(&cq->rq_lock);
664 return ret_code;
665}
666
667/**
668 * ice_init_all_ctrlq - main initialization routine for all control queues
669 * @hw: pointer to the hardware structure
670 *
671 * Prior to calling this function, drivers *MUST* set the following fields
672 * in the cq->structure for all control queues:
673 * - cq->num_sq_entries
674 * - cq->num_rq_entries
675 * - cq->rq_buf_size
676 * - cq->sq_buf_size
677 */
678enum ice_status ice_init_all_ctrlq(struct ice_hw *hw)
679{
680 enum ice_status ret_code;
681
682 /* Init FW admin queue */
683 ret_code = ice_init_ctrlq(hw, ICE_CTL_Q_ADMIN);
684 if (ret_code)
685 return ret_code;
686
687 return ice_init_check_adminq(hw);
688}
689
690/**
691 * ice_shutdown_ctrlq - shutdown routine for any control queue
692 * @hw: pointer to the hardware structure
693 * @q_type: specific Control queue type
694 */
695static void ice_shutdown_ctrlq(struct ice_hw *hw, enum ice_ctl_q q_type)
696{
697 struct ice_ctl_q_info *cq;
698
699 switch (q_type) {
700 case ICE_CTL_Q_ADMIN:
701 cq = &hw->adminq;
702 if (ice_check_sq_alive(hw, cq))
703 ice_aq_q_shutdown(hw, true);
704 break;
705 default:
706 return;
707 }
708
709 ice_shutdown_sq(hw, cq);
710 ice_shutdown_rq(hw, cq);
711 mutex_destroy(&cq->sq_lock);
712 mutex_destroy(&cq->rq_lock);
713}
714
715/**
716 * ice_shutdown_all_ctrlq - shutdown routine for all control queues
717 * @hw: pointer to the hardware structure
718 */
719void ice_shutdown_all_ctrlq(struct ice_hw *hw)
720{
721 /* Shutdown FW admin queue */
722 ice_shutdown_ctrlq(hw, ICE_CTL_Q_ADMIN);
723}
724
725/**
726 * ice_clean_sq - cleans Admin send queue (ATQ)
727 * @hw: pointer to the hardware structure
728 * @cq: pointer to the specific Control queue
729 *
730 * returns the number of free desc
731 */
732static u16 ice_clean_sq(struct ice_hw *hw, struct ice_ctl_q_info *cq)
733{
734 struct ice_ctl_q_ring *sq = &cq->sq;
735 u16 ntc = sq->next_to_clean;
736 struct ice_sq_cd *details;
737 struct ice_aq_desc *desc;
738
739 desc = ICE_CTL_Q_DESC(*sq, ntc);
740 details = ICE_CTL_Q_DETAILS(*sq, ntc);
741
742 while (rd32(hw, cq->sq.head) != ntc) {
743 ice_debug(hw, ICE_DBG_AQ_MSG,
744 "ntc %d head %d.\n", ntc, rd32(hw, cq->sq.head));
745 memset(desc, 0, sizeof(*desc));
746 memset(details, 0, sizeof(*details));
747 ntc++;
748 if (ntc == sq->count)
749 ntc = 0;
750 desc = ICE_CTL_Q_DESC(*sq, ntc);
751 details = ICE_CTL_Q_DETAILS(*sq, ntc);
752 }
753
754 sq->next_to_clean = ntc;
755
756 return ICE_CTL_Q_DESC_UNUSED(sq);
757}
758
759/**
760 * ice_sq_done - check if FW has processed the Admin Send Queue (ATQ)
761 * @hw: pointer to the hw struct
762 * @cq: pointer to the specific Control queue
763 *
764 * Returns true if the firmware has processed all descriptors on the
765 * admin send queue. Returns false if there are still requests pending.
766 */
767static bool ice_sq_done(struct ice_hw *hw, struct ice_ctl_q_info *cq)
768{
769 /* AQ designers suggest use of head for better
770 * timing reliability than DD bit
771 */
772 return rd32(hw, cq->sq.head) == cq->sq.next_to_use;
773}
774
775/**
776 * ice_sq_send_cmd - send command to Control Queue (ATQ)
777 * @hw: pointer to the hw struct
778 * @cq: pointer to the specific Control queue
779 * @desc: prefilled descriptor describing the command (non DMA mem)
780 * @buf: buffer to use for indirect commands (or NULL for direct commands)
781 * @buf_size: size of buffer for indirect commands (or 0 for direct commands)
782 * @cd: pointer to command details structure
783 *
784 * This is the main send command routine for the ATQ. It runs the q,
785 * cleans the queue, etc.
786 */
787enum ice_status
788ice_sq_send_cmd(struct ice_hw *hw, struct ice_ctl_q_info *cq,
789 struct ice_aq_desc *desc, void *buf, u16 buf_size,
790 struct ice_sq_cd *cd)
791{
792 struct ice_dma_mem *dma_buf = NULL;
793 struct ice_aq_desc *desc_on_ring;
794 bool cmd_completed = false;
795 enum ice_status status = 0;
796 struct ice_sq_cd *details;
797 u32 total_delay = 0;
798 u16 retval = 0;
799 u32 val = 0;
800
801 mutex_lock(&cq->sq_lock);
802
803 cq->sq_last_status = ICE_AQ_RC_OK;
804
805 if (!cq->sq.count) {
806 ice_debug(hw, ICE_DBG_AQ_MSG,
807 "Control Send queue not initialized.\n");
808 status = ICE_ERR_AQ_EMPTY;
809 goto sq_send_command_error;
810 }
811
812 if ((buf && !buf_size) || (!buf && buf_size)) {
813 status = ICE_ERR_PARAM;
814 goto sq_send_command_error;
815 }
816
817 if (buf) {
818 if (buf_size > cq->sq_buf_size) {
819 ice_debug(hw, ICE_DBG_AQ_MSG,
820 "Invalid buffer size for Control Send queue: %d.\n",
821 buf_size);
822 status = ICE_ERR_INVAL_SIZE;
823 goto sq_send_command_error;
824 }
825
826 desc->flags |= cpu_to_le16(ICE_AQ_FLAG_BUF);
827 if (buf_size > ICE_AQ_LG_BUF)
828 desc->flags |= cpu_to_le16(ICE_AQ_FLAG_LB);
829 }
830
831 val = rd32(hw, cq->sq.head);
832 if (val >= cq->num_sq_entries) {
833 ice_debug(hw, ICE_DBG_AQ_MSG,
834 "head overrun at %d in the Control Send Queue ring\n",
835 val);
836 status = ICE_ERR_AQ_EMPTY;
837 goto sq_send_command_error;
838 }
839
840 details = ICE_CTL_Q_DETAILS(cq->sq, cq->sq.next_to_use);
841 if (cd)
842 memcpy(details, cd, sizeof(*details));
843 else
844 memset(details, 0, sizeof(*details));
845
846 /* Call clean and check queue available function to reclaim the
847 * descriptors that were processed by FW/MBX; the function returns the
848 * number of desc available. The clean function called here could be
849 * called in a separate thread in case of asynchronous completions.
850 */
851 if (ice_clean_sq(hw, cq) == 0) {
852 ice_debug(hw, ICE_DBG_AQ_MSG,
853 "Error: Control Send Queue is full.\n");
854 status = ICE_ERR_AQ_FULL;
855 goto sq_send_command_error;
856 }
857
858 /* initialize the temp desc pointer with the right desc */
859 desc_on_ring = ICE_CTL_Q_DESC(cq->sq, cq->sq.next_to_use);
860
861 /* if the desc is available copy the temp desc to the right place */
862 memcpy(desc_on_ring, desc, sizeof(*desc_on_ring));
863
864 /* if buf is not NULL assume indirect command */
865 if (buf) {
866 dma_buf = &cq->sq.r.sq_bi[cq->sq.next_to_use];
867 /* copy the user buf into the respective DMA buf */
868 memcpy(dma_buf->va, buf, buf_size);
869 desc_on_ring->datalen = cpu_to_le16(buf_size);
870
871 /* Update the address values in the desc with the pa value
872 * for respective buffer
873 */
874 desc_on_ring->params.generic.addr_high =
875 cpu_to_le32(upper_32_bits(dma_buf->pa));
876 desc_on_ring->params.generic.addr_low =
877 cpu_to_le32(lower_32_bits(dma_buf->pa));
878 }
879
880 /* Debug desc and buffer */
881 ice_debug(hw, ICE_DBG_AQ_MSG,
882 "ATQ: Control Send queue desc and buffer:\n");
883
884 ice_debug_cq(hw, ICE_DBG_AQ_CMD, (void *)desc_on_ring, buf, buf_size);
885
886 (cq->sq.next_to_use)++;
887 if (cq->sq.next_to_use == cq->sq.count)
888 cq->sq.next_to_use = 0;
889 wr32(hw, cq->sq.tail, cq->sq.next_to_use);
890
891 do {
892 if (ice_sq_done(hw, cq))
893 break;
894
895 mdelay(1);
896 total_delay++;
897 } while (total_delay < cq->sq_cmd_timeout);
898
899 /* if ready, copy the desc back to temp */
900 if (ice_sq_done(hw, cq)) {
901 memcpy(desc, desc_on_ring, sizeof(*desc));
902 if (buf) {
903 /* get returned length to copy */
904 u16 copy_size = le16_to_cpu(desc->datalen);
905
906 if (copy_size > buf_size) {
907 ice_debug(hw, ICE_DBG_AQ_MSG,
908 "Return len %d > than buf len %d\n",
909 copy_size, buf_size);
910 status = ICE_ERR_AQ_ERROR;
911 } else {
912 memcpy(buf, dma_buf->va, copy_size);
913 }
914 }
915 retval = le16_to_cpu(desc->retval);
916 if (retval) {
917 ice_debug(hw, ICE_DBG_AQ_MSG,
918 "Control Send Queue command completed with error 0x%x\n",
919 retval);
920
921 /* strip off FW internal code */
922 retval &= 0xff;
923 }
924 cmd_completed = true;
925 if (!status && retval != ICE_AQ_RC_OK)
926 status = ICE_ERR_AQ_ERROR;
927 cq->sq_last_status = (enum ice_aq_err)retval;
928 }
929
930 ice_debug(hw, ICE_DBG_AQ_MSG,
931 "ATQ: desc and buffer writeback:\n");
932
933 ice_debug_cq(hw, ICE_DBG_AQ_CMD, (void *)desc, buf, buf_size);
934
935 /* save writeback AQ if requested */
936 if (details->wb_desc)
937 memcpy(details->wb_desc, desc_on_ring,
938 sizeof(*details->wb_desc));
939
940 /* update the error if time out occurred */
941 if (!cmd_completed) {
942 ice_debug(hw, ICE_DBG_AQ_MSG,
943 "Control Send Queue Writeback timeout.\n");
944 status = ICE_ERR_AQ_TIMEOUT;
945 }
946
947sq_send_command_error:
948 mutex_unlock(&cq->sq_lock);
949 return status;
950}
951
952/**
953 * ice_fill_dflt_direct_cmd_desc - AQ descriptor helper function
954 * @desc: pointer to the temp descriptor (non DMA mem)
955 * @opcode: the opcode can be used to decide which flags to turn off or on
956 *
957 * Fill the desc with default values
958 */
959void ice_fill_dflt_direct_cmd_desc(struct ice_aq_desc *desc, u16 opcode)
960{
961 /* zero out the desc */
962 memset(desc, 0, sizeof(*desc));
963 desc->opcode = cpu_to_le16(opcode);
964 desc->flags = cpu_to_le16(ICE_AQ_FLAG_SI);
965}
966
967/**
968 * ice_clean_rq_elem
969 * @hw: pointer to the hw struct
970 * @cq: pointer to the specific Control queue
971 * @e: event info from the receive descriptor, includes any buffers
972 * @pending: number of events that could be left to process
973 *
974 * This function cleans one Admin Receive Queue element and returns
975 * the contents through e. It can also return how many events are
976 * left to process through 'pending'.
977 */
978enum ice_status
979ice_clean_rq_elem(struct ice_hw *hw, struct ice_ctl_q_info *cq,
980 struct ice_rq_event_info *e, u16 *pending)
981{
982 u16 ntc = cq->rq.next_to_clean;
983 enum ice_status ret_code = 0;
984 struct ice_aq_desc *desc;
985 struct ice_dma_mem *bi;
986 u16 desc_idx;
987 u16 datalen;
988 u16 flags;
989 u16 ntu;
990
991 /* pre-clean the event info */
992 memset(&e->desc, 0, sizeof(e->desc));
993
994 /* take the lock before we start messing with the ring */
995 mutex_lock(&cq->rq_lock);
996
997 if (!cq->rq.count) {
998 ice_debug(hw, ICE_DBG_AQ_MSG,
999 "Control Receive queue not initialized.\n");
1000 ret_code = ICE_ERR_AQ_EMPTY;
1001 goto clean_rq_elem_err;
1002 }
1003
1004 /* set next_to_use to head */
1005 ntu = (u16)(rd32(hw, cq->rq.head) & cq->rq.head_mask);
1006
1007 if (ntu == ntc) {
1008 /* nothing to do - shouldn't need to update ring's values */
1009 ret_code = ICE_ERR_AQ_NO_WORK;
1010 goto clean_rq_elem_out;
1011 }
1012
1013 /* now clean the next descriptor */
1014 desc = ICE_CTL_Q_DESC(cq->rq, ntc);
1015 desc_idx = ntc;
1016
1017 cq->rq_last_status = (enum ice_aq_err)le16_to_cpu(desc->retval);
1018 flags = le16_to_cpu(desc->flags);
1019 if (flags & ICE_AQ_FLAG_ERR) {
1020 ret_code = ICE_ERR_AQ_ERROR;
1021 ice_debug(hw, ICE_DBG_AQ_MSG,
1022 "Control Receive Queue Event received with error 0x%x\n",
1023 cq->rq_last_status);
1024 }
1025 memcpy(&e->desc, desc, sizeof(e->desc));
1026 datalen = le16_to_cpu(desc->datalen);
1027 e->msg_len = min(datalen, e->buf_len);
1028 if (e->msg_buf && e->msg_len)
1029 memcpy(e->msg_buf, cq->rq.r.rq_bi[desc_idx].va, e->msg_len);
1030
1031 ice_debug(hw, ICE_DBG_AQ_MSG, "ARQ: desc and buffer:\n");
1032
1033 ice_debug_cq(hw, ICE_DBG_AQ_CMD, (void *)desc, e->msg_buf,
1034 cq->rq_buf_size);
1035
1036 /* Restore the original datalen and buffer address in the desc,
1037 * FW updates datalen to indicate the event message size
1038 */
1039 bi = &cq->rq.r.rq_bi[ntc];
1040 memset(desc, 0, sizeof(*desc));
1041
1042 desc->flags = cpu_to_le16(ICE_AQ_FLAG_BUF);
1043 if (cq->rq_buf_size > ICE_AQ_LG_BUF)
1044 desc->flags |= cpu_to_le16(ICE_AQ_FLAG_LB);
1045 desc->datalen = cpu_to_le16(bi->size);
1046 desc->params.generic.addr_high = cpu_to_le32(upper_32_bits(bi->pa));
1047 desc->params.generic.addr_low = cpu_to_le32(lower_32_bits(bi->pa));
1048
1049 /* set tail = the last cleaned desc index. */
1050 wr32(hw, cq->rq.tail, ntc);
1051 /* ntc is updated to tail + 1 */
1052 ntc++;
1053 if (ntc == cq->num_rq_entries)
1054 ntc = 0;
1055 cq->rq.next_to_clean = ntc;
1056 cq->rq.next_to_use = ntu;
1057
1058clean_rq_elem_out:
1059 /* Set pending if needed, unlock and return */
1060 if (pending)
1061 *pending = (u16)((ntc > ntu ? cq->rq.count : 0) + (ntu - ntc));
1062clean_rq_elem_err:
1063 mutex_unlock(&cq->rq_lock);
1064
1065 return ret_code;
1066}