Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * tegra20_spdif.c - Tegra20 SPDIF driver
4 *
5 * Author: Stephen Warren <swarren@nvidia.com>
6 * Copyright (C) 2011-2012 - NVIDIA, Inc.
7 */
8
9#include <linux/clk.h>
10#include <linux/delay.h>
11#include <linux/device.h>
12#include <linux/io.h>
13#include <linux/mod_devicetable.h>
14#include <linux/module.h>
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
17#include <linux/regmap.h>
18#include <linux/reset.h>
19#include <linux/slab.h>
20#include <sound/core.h>
21#include <sound/pcm.h>
22#include <sound/pcm_params.h>
23#include <sound/soc.h>
24#include <sound/dmaengine_pcm.h>
25
26#include "tegra20_spdif.h"
27
28static __maybe_unused int tegra20_spdif_runtime_suspend(struct device *dev)
29{
30 struct tegra20_spdif *spdif = dev_get_drvdata(dev);
31
32 regcache_cache_only(spdif->regmap, true);
33
34 clk_disable_unprepare(spdif->clk_spdif_out);
35
36 return 0;
37}
38
39static __maybe_unused int tegra20_spdif_runtime_resume(struct device *dev)
40{
41 struct tegra20_spdif *spdif = dev_get_drvdata(dev);
42 int ret;
43
44 ret = reset_control_assert(spdif->reset);
45 if (ret)
46 return ret;
47
48 ret = clk_prepare_enable(spdif->clk_spdif_out);
49 if (ret) {
50 dev_err(dev, "clk_enable failed: %d\n", ret);
51 return ret;
52 }
53
54 usleep_range(10, 100);
55
56 ret = reset_control_deassert(spdif->reset);
57 if (ret)
58 goto disable_clocks;
59
60 regcache_cache_only(spdif->regmap, false);
61 regcache_mark_dirty(spdif->regmap);
62
63 ret = regcache_sync(spdif->regmap);
64 if (ret)
65 goto disable_clocks;
66
67 return 0;
68
69disable_clocks:
70 clk_disable_unprepare(spdif->clk_spdif_out);
71
72 return ret;
73}
74
75static int tegra20_spdif_hw_params(struct snd_pcm_substream *substream,
76 struct snd_pcm_hw_params *params,
77 struct snd_soc_dai *dai)
78{
79 struct tegra20_spdif *spdif = dev_get_drvdata(dai->dev);
80 unsigned int mask = 0, val = 0;
81 int ret, spdifclock;
82 long rate;
83
84 mask |= TEGRA20_SPDIF_CTRL_PACK |
85 TEGRA20_SPDIF_CTRL_BIT_MODE_MASK;
86 switch (params_format(params)) {
87 case SNDRV_PCM_FORMAT_S16_LE:
88 val |= TEGRA20_SPDIF_CTRL_PACK |
89 TEGRA20_SPDIF_CTRL_BIT_MODE_16BIT;
90 break;
91 default:
92 return -EINVAL;
93 }
94
95 regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL, mask, val);
96
97 /*
98 * FIFO trigger level must be bigger than DMA burst or equal to it,
99 * otherwise data is discarded on overflow.
100 */
101 regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_DATA_FIFO_CSR,
102 TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_MASK,
103 TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_TU4_WORD_FULL);
104
105 switch (params_rate(params)) {
106 case 32000:
107 spdifclock = 4096000;
108 break;
109 case 44100:
110 spdifclock = 5644800;
111 break;
112 case 48000:
113 spdifclock = 6144000;
114 break;
115 case 88200:
116 spdifclock = 11289600;
117 break;
118 case 96000:
119 spdifclock = 12288000;
120 break;
121 case 176400:
122 spdifclock = 22579200;
123 break;
124 case 192000:
125 spdifclock = 24576000;
126 break;
127 default:
128 return -EINVAL;
129 }
130
131 ret = clk_set_rate(spdif->clk_spdif_out, spdifclock);
132 if (ret) {
133 dev_err(dai->dev, "Can't set SPDIF clock rate: %d\n", ret);
134 return ret;
135 }
136
137 rate = clk_get_rate(spdif->clk_spdif_out);
138 if (rate != spdifclock)
139 dev_warn_once(dai->dev,
140 "SPDIF clock rate %d doesn't match requested rate %lu\n",
141 spdifclock, rate);
142
143 return 0;
144}
145
146static void tegra20_spdif_start_playback(struct tegra20_spdif *spdif)
147{
148 regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
149 TEGRA20_SPDIF_CTRL_TX_EN,
150 TEGRA20_SPDIF_CTRL_TX_EN);
151}
152
153static void tegra20_spdif_stop_playback(struct tegra20_spdif *spdif)
154{
155 regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
156 TEGRA20_SPDIF_CTRL_TX_EN, 0);
157}
158
159static int tegra20_spdif_trigger(struct snd_pcm_substream *substream, int cmd,
160 struct snd_soc_dai *dai)
161{
162 struct tegra20_spdif *spdif = dev_get_drvdata(dai->dev);
163
164 switch (cmd) {
165 case SNDRV_PCM_TRIGGER_START:
166 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
167 case SNDRV_PCM_TRIGGER_RESUME:
168 tegra20_spdif_start_playback(spdif);
169 break;
170 case SNDRV_PCM_TRIGGER_STOP:
171 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
172 case SNDRV_PCM_TRIGGER_SUSPEND:
173 tegra20_spdif_stop_playback(spdif);
174 break;
175 default:
176 return -EINVAL;
177 }
178
179 return 0;
180}
181
182static int tegra20_spdif_filter_rates(struct snd_pcm_hw_params *params,
183 struct snd_pcm_hw_rule *rule)
184{
185 struct snd_interval *r = hw_param_interval(params, rule->var);
186 struct snd_soc_dai *dai = rule->private;
187 struct tegra20_spdif *spdif = dev_get_drvdata(dai->dev);
188 struct clk *parent = clk_get_parent(spdif->clk_spdif_out);
189 static const unsigned int rates[] = { 32000, 44100, 48000 };
190 unsigned long i, parent_rate, valid_rates = 0;
191
192 parent_rate = clk_get_rate(parent);
193 if (!parent_rate) {
194 dev_err(dai->dev, "Can't get parent clock rate\n");
195 return -EINVAL;
196 }
197
198 for (i = 0; i < ARRAY_SIZE(rates); i++) {
199 if (parent_rate % (rates[i] * 128) == 0)
200 valid_rates |= BIT(i);
201 }
202
203 /*
204 * At least one rate must be valid, otherwise the parent clock isn't
205 * audio PLL. Nothing should be filtered in this case.
206 */
207 if (!valid_rates)
208 valid_rates = BIT(ARRAY_SIZE(rates)) - 1;
209
210 return snd_interval_list(r, ARRAY_SIZE(rates), rates, valid_rates);
211}
212
213static int tegra20_spdif_startup(struct snd_pcm_substream *substream,
214 struct snd_soc_dai *dai)
215{
216 if (!device_property_read_bool(dai->dev, "nvidia,fixed-parent-rate"))
217 return 0;
218
219 /*
220 * SPDIF and I2S share audio PLL. HDMI takes audio packets from SPDIF
221 * and audio may not work on some TVs if clock rate isn't precise.
222 *
223 * PLL rate is controlled by I2S side. Filter out audio rates that
224 * don't match PLL rate at the start of stream to allow both SPDIF
225 * and I2S work simultaneously, assuming that PLL rate won't be
226 * changed later on.
227 */
228 return snd_pcm_hw_rule_add(substream->runtime, 0,
229 SNDRV_PCM_HW_PARAM_RATE,
230 tegra20_spdif_filter_rates, dai,
231 SNDRV_PCM_HW_PARAM_RATE, -1);
232}
233
234static int tegra20_spdif_probe(struct snd_soc_dai *dai)
235{
236 struct tegra20_spdif *spdif = dev_get_drvdata(dai->dev);
237
238 snd_soc_dai_init_dma_data(dai, &spdif->playback_dma_data, NULL);
239
240 return 0;
241}
242
243static const struct snd_soc_dai_ops tegra20_spdif_dai_ops = {
244 .probe = tegra20_spdif_probe,
245 .hw_params = tegra20_spdif_hw_params,
246 .trigger = tegra20_spdif_trigger,
247 .startup = tegra20_spdif_startup,
248};
249
250static struct snd_soc_dai_driver tegra20_spdif_dai = {
251 .name = "tegra20-spdif",
252 .playback = {
253 .stream_name = "Playback",
254 .channels_min = 2,
255 .channels_max = 2,
256 .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
257 SNDRV_PCM_RATE_48000,
258 .formats = SNDRV_PCM_FMTBIT_S16_LE,
259 },
260 .ops = &tegra20_spdif_dai_ops,
261};
262
263static const struct snd_soc_component_driver tegra20_spdif_component = {
264 .name = "tegra20-spdif",
265 .legacy_dai_naming = 1,
266};
267
268static bool tegra20_spdif_wr_rd_reg(struct device *dev, unsigned int reg)
269{
270 switch (reg) {
271 case TEGRA20_SPDIF_CTRL:
272 case TEGRA20_SPDIF_STATUS:
273 case TEGRA20_SPDIF_STROBE_CTRL:
274 case TEGRA20_SPDIF_DATA_FIFO_CSR:
275 case TEGRA20_SPDIF_DATA_OUT:
276 case TEGRA20_SPDIF_DATA_IN:
277 case TEGRA20_SPDIF_CH_STA_RX_A:
278 case TEGRA20_SPDIF_CH_STA_RX_B:
279 case TEGRA20_SPDIF_CH_STA_RX_C:
280 case TEGRA20_SPDIF_CH_STA_RX_D:
281 case TEGRA20_SPDIF_CH_STA_RX_E:
282 case TEGRA20_SPDIF_CH_STA_RX_F:
283 case TEGRA20_SPDIF_CH_STA_TX_A:
284 case TEGRA20_SPDIF_CH_STA_TX_B:
285 case TEGRA20_SPDIF_CH_STA_TX_C:
286 case TEGRA20_SPDIF_CH_STA_TX_D:
287 case TEGRA20_SPDIF_CH_STA_TX_E:
288 case TEGRA20_SPDIF_CH_STA_TX_F:
289 case TEGRA20_SPDIF_USR_STA_RX_A:
290 case TEGRA20_SPDIF_USR_DAT_TX_A:
291 return true;
292 default:
293 return false;
294 }
295}
296
297static bool tegra20_spdif_volatile_reg(struct device *dev, unsigned int reg)
298{
299 switch (reg) {
300 case TEGRA20_SPDIF_STATUS:
301 case TEGRA20_SPDIF_DATA_FIFO_CSR:
302 case TEGRA20_SPDIF_DATA_OUT:
303 case TEGRA20_SPDIF_DATA_IN:
304 case TEGRA20_SPDIF_CH_STA_RX_A:
305 case TEGRA20_SPDIF_CH_STA_RX_B:
306 case TEGRA20_SPDIF_CH_STA_RX_C:
307 case TEGRA20_SPDIF_CH_STA_RX_D:
308 case TEGRA20_SPDIF_CH_STA_RX_E:
309 case TEGRA20_SPDIF_CH_STA_RX_F:
310 case TEGRA20_SPDIF_USR_STA_RX_A:
311 case TEGRA20_SPDIF_USR_DAT_TX_A:
312 return true;
313 default:
314 return false;
315 }
316}
317
318static bool tegra20_spdif_precious_reg(struct device *dev, unsigned int reg)
319{
320 switch (reg) {
321 case TEGRA20_SPDIF_DATA_OUT:
322 case TEGRA20_SPDIF_DATA_IN:
323 case TEGRA20_SPDIF_USR_STA_RX_A:
324 case TEGRA20_SPDIF_USR_DAT_TX_A:
325 return true;
326 default:
327 return false;
328 }
329}
330
331static const struct regmap_config tegra20_spdif_regmap_config = {
332 .reg_bits = 32,
333 .reg_stride = 4,
334 .val_bits = 32,
335 .max_register = TEGRA20_SPDIF_USR_DAT_TX_A,
336 .writeable_reg = tegra20_spdif_wr_rd_reg,
337 .readable_reg = tegra20_spdif_wr_rd_reg,
338 .volatile_reg = tegra20_spdif_volatile_reg,
339 .precious_reg = tegra20_spdif_precious_reg,
340 .cache_type = REGCACHE_FLAT,
341};
342
343static int tegra20_spdif_platform_probe(struct platform_device *pdev)
344{
345 struct tegra20_spdif *spdif;
346 struct resource *mem;
347 void __iomem *regs;
348 int ret;
349
350 spdif = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_spdif),
351 GFP_KERNEL);
352 if (!spdif)
353 return -ENOMEM;
354
355 dev_set_drvdata(&pdev->dev, spdif);
356
357 spdif->reset = devm_reset_control_get_exclusive(&pdev->dev, NULL);
358 if (IS_ERR(spdif->reset)) {
359 dev_err(&pdev->dev, "Can't retrieve spdif reset\n");
360 return PTR_ERR(spdif->reset);
361 }
362
363 spdif->clk_spdif_out = devm_clk_get(&pdev->dev, "out");
364 if (IS_ERR(spdif->clk_spdif_out)) {
365 dev_err(&pdev->dev, "Could not retrieve spdif clock\n");
366 return PTR_ERR(spdif->clk_spdif_out);
367 }
368
369 regs = devm_platform_get_and_ioremap_resource(pdev, 0, &mem);
370 if (IS_ERR(regs))
371 return PTR_ERR(regs);
372
373 spdif->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
374 &tegra20_spdif_regmap_config);
375 if (IS_ERR(spdif->regmap)) {
376 dev_err(&pdev->dev, "regmap init failed\n");
377 return PTR_ERR(spdif->regmap);
378 }
379
380 spdif->playback_dma_data.addr = mem->start + TEGRA20_SPDIF_DATA_OUT;
381 spdif->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
382 spdif->playback_dma_data.maxburst = 4;
383
384 ret = devm_pm_runtime_enable(&pdev->dev);
385 if (ret)
386 return ret;
387
388 ret = devm_snd_soc_register_component(&pdev->dev,
389 &tegra20_spdif_component,
390 &tegra20_spdif_dai, 1);
391 if (ret) {
392 dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
393 return ret;
394 }
395
396 ret = devm_tegra_pcm_platform_register(&pdev->dev);
397 if (ret) {
398 dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
399 return ret;
400 }
401
402 return 0;
403}
404
405static const struct dev_pm_ops tegra20_spdif_pm_ops = {
406 SET_RUNTIME_PM_OPS(tegra20_spdif_runtime_suspend,
407 tegra20_spdif_runtime_resume, NULL)
408 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
409 pm_runtime_force_resume)
410};
411
412static const struct of_device_id tegra20_spdif_of_match[] = {
413 { .compatible = "nvidia,tegra20-spdif", },
414 {},
415};
416MODULE_DEVICE_TABLE(of, tegra20_spdif_of_match);
417
418static struct platform_driver tegra20_spdif_driver = {
419 .driver = {
420 .name = "tegra20-spdif",
421 .pm = &tegra20_spdif_pm_ops,
422 .of_match_table = tegra20_spdif_of_match,
423 },
424 .probe = tegra20_spdif_platform_probe,
425};
426module_platform_driver(tegra20_spdif_driver);
427
428MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
429MODULE_DESCRIPTION("Tegra20 SPDIF ASoC driver");
430MODULE_LICENSE("GPL");
1/*
2 * tegra20_spdif.c - Tegra20 SPDIF driver
3 *
4 * Author: Stephen Warren <swarren@nvidia.com>
5 * Copyright (C) 2011-2012 - NVIDIA, Inc.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * version 2 as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
19 * 02110-1301 USA
20 *
21 */
22
23#include <linux/clk.h>
24#include <linux/device.h>
25#include <linux/io.h>
26#include <linux/module.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/regmap.h>
30#include <linux/slab.h>
31#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/soc.h>
35#include <sound/dmaengine_pcm.h>
36
37#include "tegra20_spdif.h"
38
39#define DRV_NAME "tegra20-spdif"
40
41static int tegra20_spdif_runtime_suspend(struct device *dev)
42{
43 struct tegra20_spdif *spdif = dev_get_drvdata(dev);
44
45 clk_disable_unprepare(spdif->clk_spdif_out);
46
47 return 0;
48}
49
50static int tegra20_spdif_runtime_resume(struct device *dev)
51{
52 struct tegra20_spdif *spdif = dev_get_drvdata(dev);
53 int ret;
54
55 ret = clk_prepare_enable(spdif->clk_spdif_out);
56 if (ret) {
57 dev_err(dev, "clk_enable failed: %d\n", ret);
58 return ret;
59 }
60
61 return 0;
62}
63
64static int tegra20_spdif_hw_params(struct snd_pcm_substream *substream,
65 struct snd_pcm_hw_params *params,
66 struct snd_soc_dai *dai)
67{
68 struct device *dev = dai->dev;
69 struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
70 unsigned int mask = 0, val = 0;
71 int ret, spdifclock;
72
73 mask |= TEGRA20_SPDIF_CTRL_PACK |
74 TEGRA20_SPDIF_CTRL_BIT_MODE_MASK;
75 switch (params_format(params)) {
76 case SNDRV_PCM_FORMAT_S16_LE:
77 val |= TEGRA20_SPDIF_CTRL_PACK |
78 TEGRA20_SPDIF_CTRL_BIT_MODE_16BIT;
79 break;
80 default:
81 return -EINVAL;
82 }
83
84 regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL, mask, val);
85
86 switch (params_rate(params)) {
87 case 32000:
88 spdifclock = 4096000;
89 break;
90 case 44100:
91 spdifclock = 5644800;
92 break;
93 case 48000:
94 spdifclock = 6144000;
95 break;
96 case 88200:
97 spdifclock = 11289600;
98 break;
99 case 96000:
100 spdifclock = 12288000;
101 break;
102 case 176400:
103 spdifclock = 22579200;
104 break;
105 case 192000:
106 spdifclock = 24576000;
107 break;
108 default:
109 return -EINVAL;
110 }
111
112 ret = clk_set_rate(spdif->clk_spdif_out, spdifclock);
113 if (ret) {
114 dev_err(dev, "Can't set SPDIF clock rate: %d\n", ret);
115 return ret;
116 }
117
118 return 0;
119}
120
121static void tegra20_spdif_start_playback(struct tegra20_spdif *spdif)
122{
123 regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
124 TEGRA20_SPDIF_CTRL_TX_EN,
125 TEGRA20_SPDIF_CTRL_TX_EN);
126}
127
128static void tegra20_spdif_stop_playback(struct tegra20_spdif *spdif)
129{
130 regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
131 TEGRA20_SPDIF_CTRL_TX_EN, 0);
132}
133
134static int tegra20_spdif_trigger(struct snd_pcm_substream *substream, int cmd,
135 struct snd_soc_dai *dai)
136{
137 struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
138
139 switch (cmd) {
140 case SNDRV_PCM_TRIGGER_START:
141 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
142 case SNDRV_PCM_TRIGGER_RESUME:
143 tegra20_spdif_start_playback(spdif);
144 break;
145 case SNDRV_PCM_TRIGGER_STOP:
146 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
147 case SNDRV_PCM_TRIGGER_SUSPEND:
148 tegra20_spdif_stop_playback(spdif);
149 break;
150 default:
151 return -EINVAL;
152 }
153
154 return 0;
155}
156
157static int tegra20_spdif_probe(struct snd_soc_dai *dai)
158{
159 struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
160
161 dai->capture_dma_data = NULL;
162 dai->playback_dma_data = &spdif->playback_dma_data;
163
164 return 0;
165}
166
167static const struct snd_soc_dai_ops tegra20_spdif_dai_ops = {
168 .hw_params = tegra20_spdif_hw_params,
169 .trigger = tegra20_spdif_trigger,
170};
171
172static struct snd_soc_dai_driver tegra20_spdif_dai = {
173 .name = DRV_NAME,
174 .probe = tegra20_spdif_probe,
175 .playback = {
176 .stream_name = "Playback",
177 .channels_min = 2,
178 .channels_max = 2,
179 .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
180 SNDRV_PCM_RATE_48000,
181 .formats = SNDRV_PCM_FMTBIT_S16_LE,
182 },
183 .ops = &tegra20_spdif_dai_ops,
184};
185
186static const struct snd_soc_component_driver tegra20_spdif_component = {
187 .name = DRV_NAME,
188};
189
190static bool tegra20_spdif_wr_rd_reg(struct device *dev, unsigned int reg)
191{
192 switch (reg) {
193 case TEGRA20_SPDIF_CTRL:
194 case TEGRA20_SPDIF_STATUS:
195 case TEGRA20_SPDIF_STROBE_CTRL:
196 case TEGRA20_SPDIF_DATA_FIFO_CSR:
197 case TEGRA20_SPDIF_DATA_OUT:
198 case TEGRA20_SPDIF_DATA_IN:
199 case TEGRA20_SPDIF_CH_STA_RX_A:
200 case TEGRA20_SPDIF_CH_STA_RX_B:
201 case TEGRA20_SPDIF_CH_STA_RX_C:
202 case TEGRA20_SPDIF_CH_STA_RX_D:
203 case TEGRA20_SPDIF_CH_STA_RX_E:
204 case TEGRA20_SPDIF_CH_STA_RX_F:
205 case TEGRA20_SPDIF_CH_STA_TX_A:
206 case TEGRA20_SPDIF_CH_STA_TX_B:
207 case TEGRA20_SPDIF_CH_STA_TX_C:
208 case TEGRA20_SPDIF_CH_STA_TX_D:
209 case TEGRA20_SPDIF_CH_STA_TX_E:
210 case TEGRA20_SPDIF_CH_STA_TX_F:
211 case TEGRA20_SPDIF_USR_STA_RX_A:
212 case TEGRA20_SPDIF_USR_DAT_TX_A:
213 return true;
214 default:
215 return false;
216 }
217}
218
219static bool tegra20_spdif_volatile_reg(struct device *dev, unsigned int reg)
220{
221 switch (reg) {
222 case TEGRA20_SPDIF_STATUS:
223 case TEGRA20_SPDIF_DATA_FIFO_CSR:
224 case TEGRA20_SPDIF_DATA_OUT:
225 case TEGRA20_SPDIF_DATA_IN:
226 case TEGRA20_SPDIF_CH_STA_RX_A:
227 case TEGRA20_SPDIF_CH_STA_RX_B:
228 case TEGRA20_SPDIF_CH_STA_RX_C:
229 case TEGRA20_SPDIF_CH_STA_RX_D:
230 case TEGRA20_SPDIF_CH_STA_RX_E:
231 case TEGRA20_SPDIF_CH_STA_RX_F:
232 case TEGRA20_SPDIF_USR_STA_RX_A:
233 case TEGRA20_SPDIF_USR_DAT_TX_A:
234 return true;
235 default:
236 return false;
237 }
238}
239
240static bool tegra20_spdif_precious_reg(struct device *dev, unsigned int reg)
241{
242 switch (reg) {
243 case TEGRA20_SPDIF_DATA_OUT:
244 case TEGRA20_SPDIF_DATA_IN:
245 case TEGRA20_SPDIF_USR_STA_RX_A:
246 case TEGRA20_SPDIF_USR_DAT_TX_A:
247 return true;
248 default:
249 return false;
250 }
251}
252
253static const struct regmap_config tegra20_spdif_regmap_config = {
254 .reg_bits = 32,
255 .reg_stride = 4,
256 .val_bits = 32,
257 .max_register = TEGRA20_SPDIF_USR_DAT_TX_A,
258 .writeable_reg = tegra20_spdif_wr_rd_reg,
259 .readable_reg = tegra20_spdif_wr_rd_reg,
260 .volatile_reg = tegra20_spdif_volatile_reg,
261 .precious_reg = tegra20_spdif_precious_reg,
262 .cache_type = REGCACHE_FLAT,
263};
264
265static int tegra20_spdif_platform_probe(struct platform_device *pdev)
266{
267 struct tegra20_spdif *spdif;
268 struct resource *mem, *dmareq;
269 void __iomem *regs;
270 int ret;
271
272 spdif = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_spdif),
273 GFP_KERNEL);
274 if (!spdif)
275 return -ENOMEM;
276
277 dev_set_drvdata(&pdev->dev, spdif);
278
279 spdif->clk_spdif_out = devm_clk_get(&pdev->dev, "spdif_out");
280 if (IS_ERR(spdif->clk_spdif_out)) {
281 pr_err("Can't retrieve spdif clock\n");
282 ret = PTR_ERR(spdif->clk_spdif_out);
283 return ret;
284 }
285
286 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
287 regs = devm_ioremap_resource(&pdev->dev, mem);
288 if (IS_ERR(regs))
289 return PTR_ERR(regs);
290
291 dmareq = platform_get_resource(pdev, IORESOURCE_DMA, 0);
292 if (!dmareq) {
293 dev_err(&pdev->dev, "No DMA resource\n");
294 return -ENODEV;
295 }
296
297 spdif->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
298 &tegra20_spdif_regmap_config);
299 if (IS_ERR(spdif->regmap)) {
300 dev_err(&pdev->dev, "regmap init failed\n");
301 ret = PTR_ERR(spdif->regmap);
302 return ret;
303 }
304
305 spdif->playback_dma_data.addr = mem->start + TEGRA20_SPDIF_DATA_OUT;
306 spdif->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
307 spdif->playback_dma_data.maxburst = 4;
308 spdif->playback_dma_data.slave_id = dmareq->start;
309
310 pm_runtime_enable(&pdev->dev);
311 if (!pm_runtime_enabled(&pdev->dev)) {
312 ret = tegra20_spdif_runtime_resume(&pdev->dev);
313 if (ret)
314 goto err_pm_disable;
315 }
316
317 ret = snd_soc_register_component(&pdev->dev, &tegra20_spdif_component,
318 &tegra20_spdif_dai, 1);
319 if (ret) {
320 dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
321 ret = -ENOMEM;
322 goto err_suspend;
323 }
324
325 ret = tegra_pcm_platform_register(&pdev->dev);
326 if (ret) {
327 dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
328 goto err_unregister_component;
329 }
330
331 return 0;
332
333err_unregister_component:
334 snd_soc_unregister_component(&pdev->dev);
335err_suspend:
336 if (!pm_runtime_status_suspended(&pdev->dev))
337 tegra20_spdif_runtime_suspend(&pdev->dev);
338err_pm_disable:
339 pm_runtime_disable(&pdev->dev);
340
341 return ret;
342}
343
344static int tegra20_spdif_platform_remove(struct platform_device *pdev)
345{
346 pm_runtime_disable(&pdev->dev);
347 if (!pm_runtime_status_suspended(&pdev->dev))
348 tegra20_spdif_runtime_suspend(&pdev->dev);
349
350 tegra_pcm_platform_unregister(&pdev->dev);
351 snd_soc_unregister_component(&pdev->dev);
352
353 return 0;
354}
355
356static const struct dev_pm_ops tegra20_spdif_pm_ops = {
357 SET_RUNTIME_PM_OPS(tegra20_spdif_runtime_suspend,
358 tegra20_spdif_runtime_resume, NULL)
359};
360
361static struct platform_driver tegra20_spdif_driver = {
362 .driver = {
363 .name = DRV_NAME,
364 .pm = &tegra20_spdif_pm_ops,
365 },
366 .probe = tegra20_spdif_platform_probe,
367 .remove = tegra20_spdif_platform_remove,
368};
369
370module_platform_driver(tegra20_spdif_driver);
371
372MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
373MODULE_DESCRIPTION("Tegra20 SPDIF ASoC driver");
374MODULE_LICENSE("GPL");
375MODULE_ALIAS("platform:" DRV_NAME);