Loading...
1/* SPDX-License-Identifier: GPL-2.0-or-later */
2/*
3 * smp.h: PowerPC-specific SMP code.
4 *
5 * Original was a copy of sparc smp.h. Now heavily modified
6 * for PPC.
7 *
8 * Copyright (C) 1996 David S. Miller (davem@caip.rutgers.edu)
9 * Copyright (C) 1996-2001 Cort Dougan <cort@fsmlabs.com>
10 */
11
12#ifndef _ASM_POWERPC_SMP_H
13#define _ASM_POWERPC_SMP_H
14#ifdef __KERNEL__
15
16#include <linux/threads.h>
17#include <linux/cpumask.h>
18#include <linux/kernel.h>
19#include <linux/irqreturn.h>
20
21#ifndef __ASSEMBLY__
22
23#ifdef CONFIG_PPC64
24#include <asm/paca.h>
25#endif
26#include <asm/percpu.h>
27
28extern int boot_cpuid;
29extern int boot_cpu_hwid; /* PPC64 only */
30extern int boot_core_hwid;
31extern int spinning_secondaries;
32extern u32 *cpu_to_phys_id;
33extern bool coregroup_enabled;
34
35extern int cpu_to_chip_id(int cpu);
36extern int *chip_id_lookup_table;
37
38DECLARE_PER_CPU(cpumask_var_t, thread_group_l1_cache_map);
39DECLARE_PER_CPU(cpumask_var_t, thread_group_l2_cache_map);
40DECLARE_PER_CPU(cpumask_var_t, thread_group_l3_cache_map);
41
42#ifdef CONFIG_SMP
43
44struct smp_ops_t {
45 void (*message_pass)(int cpu, int msg);
46#ifdef CONFIG_PPC_SMP_MUXED_IPI
47 void (*cause_ipi)(int cpu);
48#endif
49 int (*cause_nmi_ipi)(int cpu);
50 void (*probe)(void);
51 int (*kick_cpu)(int nr);
52 int (*prepare_cpu)(int nr);
53 void (*setup_cpu)(int nr);
54 void (*bringup_done)(void);
55 void (*take_timebase)(void);
56 void (*give_timebase)(void);
57 int (*cpu_disable)(void);
58 void (*cpu_die)(unsigned int nr);
59 int (*cpu_bootable)(unsigned int nr);
60#ifdef CONFIG_HOTPLUG_CPU
61 void (*cpu_offline_self)(void);
62#endif
63};
64
65extern struct task_struct *secondary_current;
66
67void start_secondary(void *unused);
68extern int smp_send_nmi_ipi(int cpu, void (*fn)(struct pt_regs *), u64 delay_us);
69extern int smp_send_safe_nmi_ipi(int cpu, void (*fn)(struct pt_regs *), u64 delay_us);
70extern void smp_send_debugger_break(void);
71extern void __noreturn start_secondary_resume(void);
72extern void smp_generic_give_timebase(void);
73extern void smp_generic_take_timebase(void);
74
75DECLARE_PER_CPU(unsigned int, cpu_pvr);
76
77#ifdef CONFIG_HOTPLUG_CPU
78int generic_cpu_disable(void);
79void generic_cpu_die(unsigned int cpu);
80void generic_set_cpu_dead(unsigned int cpu);
81void generic_set_cpu_up(unsigned int cpu);
82int generic_check_cpu_restart(unsigned int cpu);
83int is_cpu_dead(unsigned int cpu);
84#else
85#define generic_set_cpu_up(i) do { } while (0)
86#endif
87
88#ifdef CONFIG_PPC64
89#define raw_smp_processor_id() (local_paca->paca_index)
90#define hard_smp_processor_id() (get_paca()->hw_cpu_id)
91#else
92/* 32-bit */
93extern int smp_hw_index[];
94
95#define raw_smp_processor_id() (current_thread_info()->cpu)
96#define hard_smp_processor_id() (smp_hw_index[smp_processor_id()])
97
98static inline int get_hard_smp_processor_id(int cpu)
99{
100 return smp_hw_index[cpu];
101}
102
103static inline void set_hard_smp_processor_id(int cpu, int phys)
104{
105 smp_hw_index[cpu] = phys;
106}
107#endif
108
109DECLARE_PER_CPU(cpumask_var_t, cpu_sibling_map);
110DECLARE_PER_CPU(cpumask_var_t, cpu_l2_cache_map);
111DECLARE_PER_CPU(cpumask_var_t, cpu_core_map);
112DECLARE_PER_CPU(cpumask_var_t, cpu_smallcore_map);
113
114static inline struct cpumask *cpu_sibling_mask(int cpu)
115{
116 return per_cpu(cpu_sibling_map, cpu);
117}
118
119static inline struct cpumask *cpu_core_mask(int cpu)
120{
121 return per_cpu(cpu_core_map, cpu);
122}
123
124static inline struct cpumask *cpu_l2_cache_mask(int cpu)
125{
126 return per_cpu(cpu_l2_cache_map, cpu);
127}
128
129static inline struct cpumask *cpu_smallcore_mask(int cpu)
130{
131 return per_cpu(cpu_smallcore_map, cpu);
132}
133
134extern int cpu_to_core_id(int cpu);
135
136extern bool has_big_cores;
137extern bool thread_group_shares_l2;
138extern bool thread_group_shares_l3;
139
140#define cpu_smt_mask cpu_smt_mask
141#ifdef CONFIG_SCHED_SMT
142static inline const struct cpumask *cpu_smt_mask(int cpu)
143{
144 if (has_big_cores)
145 return per_cpu(cpu_smallcore_map, cpu);
146
147 return per_cpu(cpu_sibling_map, cpu);
148}
149#endif /* CONFIG_SCHED_SMT */
150
151/* Since OpenPIC has only 4 IPIs, we use slightly different message numbers.
152 *
153 * Make sure this matches openpic_request_IPIs in open_pic.c, or what shows up
154 * in /proc/interrupts will be wrong!!! --Troy */
155#define PPC_MSG_CALL_FUNCTION 0
156#define PPC_MSG_RESCHEDULE 1
157#define PPC_MSG_TICK_BROADCAST 2
158#define PPC_MSG_NMI_IPI 3
159
160/* This is only used by the powernv kernel */
161#define PPC_MSG_RM_HOST_ACTION 4
162
163#define NMI_IPI_ALL_OTHERS -2
164
165#ifdef CONFIG_NMI_IPI
166extern int smp_handle_nmi_ipi(struct pt_regs *regs);
167#else
168static inline int smp_handle_nmi_ipi(struct pt_regs *regs) { return 0; }
169#endif
170
171/* for irq controllers that have dedicated ipis per message (4) */
172extern int smp_request_message_ipi(int virq, int message);
173extern const char *smp_ipi_name[];
174
175/* for irq controllers with only a single ipi */
176extern void smp_muxed_ipi_message_pass(int cpu, int msg);
177extern void smp_muxed_ipi_set_message(int cpu, int msg);
178extern irqreturn_t smp_ipi_demux(void);
179extern irqreturn_t smp_ipi_demux_relaxed(void);
180
181void smp_init_pSeries(void);
182void smp_init_cell(void);
183void smp_setup_cpu_maps(void);
184
185extern int __cpu_disable(void);
186extern void __cpu_die(unsigned int cpu);
187
188#else
189/* for UP */
190#define hard_smp_processor_id() get_hard_smp_processor_id(0)
191#define smp_setup_cpu_maps()
192#define thread_group_shares_l2 0
193#define thread_group_shares_l3 0
194static inline const struct cpumask *cpu_sibling_mask(int cpu)
195{
196 return cpumask_of(cpu);
197}
198
199static inline const struct cpumask *cpu_smallcore_mask(int cpu)
200{
201 return cpumask_of(cpu);
202}
203
204static inline const struct cpumask *cpu_l2_cache_mask(int cpu)
205{
206 return cpumask_of(cpu);
207}
208#endif /* CONFIG_SMP */
209
210#ifdef CONFIG_PPC64
211static inline int get_hard_smp_processor_id(int cpu)
212{
213 return paca_ptrs[cpu]->hw_cpu_id;
214}
215
216static inline void set_hard_smp_processor_id(int cpu, int phys)
217{
218 paca_ptrs[cpu]->hw_cpu_id = phys;
219}
220#else
221/* 32-bit */
222#ifndef CONFIG_SMP
223extern int boot_cpuid_phys;
224static inline int get_hard_smp_processor_id(int cpu)
225{
226 return boot_cpuid_phys;
227}
228
229static inline void set_hard_smp_processor_id(int cpu, int phys)
230{
231 boot_cpuid_phys = phys;
232}
233#endif /* !CONFIG_SMP */
234#endif /* !CONFIG_PPC64 */
235
236#if defined(CONFIG_PPC64) && (defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE))
237extern void smp_release_cpus(void);
238#else
239static inline void smp_release_cpus(void) { }
240#endif
241
242extern int smt_enabled_at_boot;
243
244extern void smp_mpic_probe(void);
245extern void smp_mpic_setup_cpu(int cpu);
246extern int smp_generic_kick_cpu(int nr);
247extern int smp_generic_cpu_bootable(unsigned int nr);
248
249
250extern void smp_generic_give_timebase(void);
251extern void smp_generic_take_timebase(void);
252
253extern struct smp_ops_t *smp_ops;
254
255extern void arch_send_call_function_single_ipi(int cpu);
256extern void arch_send_call_function_ipi_mask(const struct cpumask *mask);
257
258/* Definitions relative to the secondary CPU spin loop
259 * and entry point. Not all of them exist on both 32 and
260 * 64-bit but defining them all here doesn't harm
261 */
262extern void generic_secondary_smp_init(void);
263extern unsigned long __secondary_hold_spinloop;
264extern unsigned long __secondary_hold_acknowledge;
265extern char __secondary_hold;
266extern unsigned int booting_thread_hwid;
267
268extern void __early_start(void);
269#endif /* __ASSEMBLY__ */
270
271#endif /* __KERNEL__ */
272#endif /* _ASM_POWERPC_SMP_H) */
1/*
2 * smp.h: PowerPC-specific SMP code.
3 *
4 * Original was a copy of sparc smp.h. Now heavily modified
5 * for PPC.
6 *
7 * Copyright (C) 1996 David S. Miller (davem@caip.rutgers.edu)
8 * Copyright (C) 1996-2001 Cort Dougan <cort@fsmlabs.com>
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 */
15
16#ifndef _ASM_POWERPC_SMP_H
17#define _ASM_POWERPC_SMP_H
18#ifdef __KERNEL__
19
20#include <linux/threads.h>
21#include <linux/cpumask.h>
22#include <linux/kernel.h>
23#include <linux/irqreturn.h>
24
25#ifndef __ASSEMBLY__
26
27#ifdef CONFIG_PPC64
28#include <asm/paca.h>
29#endif
30#include <asm/percpu.h>
31
32extern int boot_cpuid;
33extern int spinning_secondaries;
34extern u32 *cpu_to_phys_id;
35
36extern void cpu_die(void);
37extern int cpu_to_chip_id(int cpu);
38
39#ifdef CONFIG_SMP
40
41struct smp_ops_t {
42 void (*message_pass)(int cpu, int msg);
43#ifdef CONFIG_PPC_SMP_MUXED_IPI
44 void (*cause_ipi)(int cpu);
45#endif
46 int (*cause_nmi_ipi)(int cpu);
47 void (*probe)(void);
48 int (*kick_cpu)(int nr);
49 int (*prepare_cpu)(int nr);
50 void (*setup_cpu)(int nr);
51 void (*bringup_done)(void);
52 void (*take_timebase)(void);
53 void (*give_timebase)(void);
54 int (*cpu_disable)(void);
55 void (*cpu_die)(unsigned int nr);
56 int (*cpu_bootable)(unsigned int nr);
57};
58
59extern void smp_flush_nmi_ipi(u64 delay_us);
60extern int smp_send_nmi_ipi(int cpu, void (*fn)(struct pt_regs *), u64 delay_us);
61extern void smp_send_debugger_break(void);
62extern void start_secondary_resume(void);
63extern void smp_generic_give_timebase(void);
64extern void smp_generic_take_timebase(void);
65
66DECLARE_PER_CPU(unsigned int, cpu_pvr);
67
68#ifdef CONFIG_HOTPLUG_CPU
69int generic_cpu_disable(void);
70void generic_cpu_die(unsigned int cpu);
71void generic_set_cpu_dead(unsigned int cpu);
72void generic_set_cpu_up(unsigned int cpu);
73int generic_check_cpu_restart(unsigned int cpu);
74int is_cpu_dead(unsigned int cpu);
75#else
76#define generic_set_cpu_up(i) do { } while (0)
77#endif
78
79#ifdef CONFIG_PPC64
80#define raw_smp_processor_id() (local_paca->paca_index)
81#define hard_smp_processor_id() (get_paca()->hw_cpu_id)
82#else
83/* 32-bit */
84extern int smp_hw_index[];
85
86#define raw_smp_processor_id() (current_thread_info()->cpu)
87#define hard_smp_processor_id() (smp_hw_index[smp_processor_id()])
88
89static inline int get_hard_smp_processor_id(int cpu)
90{
91 return smp_hw_index[cpu];
92}
93
94static inline void set_hard_smp_processor_id(int cpu, int phys)
95{
96 smp_hw_index[cpu] = phys;
97}
98#endif
99
100DECLARE_PER_CPU(cpumask_var_t, cpu_sibling_map);
101DECLARE_PER_CPU(cpumask_var_t, cpu_l2_cache_map);
102DECLARE_PER_CPU(cpumask_var_t, cpu_core_map);
103
104static inline struct cpumask *cpu_sibling_mask(int cpu)
105{
106 return per_cpu(cpu_sibling_map, cpu);
107}
108
109static inline struct cpumask *cpu_core_mask(int cpu)
110{
111 return per_cpu(cpu_core_map, cpu);
112}
113
114static inline struct cpumask *cpu_l2_cache_mask(int cpu)
115{
116 return per_cpu(cpu_l2_cache_map, cpu);
117}
118
119extern int cpu_to_core_id(int cpu);
120
121/* Since OpenPIC has only 4 IPIs, we use slightly different message numbers.
122 *
123 * Make sure this matches openpic_request_IPIs in open_pic.c, or what shows up
124 * in /proc/interrupts will be wrong!!! --Troy */
125#define PPC_MSG_CALL_FUNCTION 0
126#define PPC_MSG_RESCHEDULE 1
127#define PPC_MSG_TICK_BROADCAST 2
128#define PPC_MSG_NMI_IPI 3
129
130/* This is only used by the powernv kernel */
131#define PPC_MSG_RM_HOST_ACTION 4
132
133#define NMI_IPI_ALL_OTHERS -2
134
135#ifdef CONFIG_NMI_IPI
136extern int smp_handle_nmi_ipi(struct pt_regs *regs);
137#else
138static inline int smp_handle_nmi_ipi(struct pt_regs *regs) { return 0; }
139#endif
140
141/* for irq controllers that have dedicated ipis per message (4) */
142extern int smp_request_message_ipi(int virq, int message);
143extern const char *smp_ipi_name[];
144
145/* for irq controllers with only a single ipi */
146extern void smp_muxed_ipi_message_pass(int cpu, int msg);
147extern void smp_muxed_ipi_set_message(int cpu, int msg);
148extern irqreturn_t smp_ipi_demux(void);
149extern irqreturn_t smp_ipi_demux_relaxed(void);
150
151void smp_init_pSeries(void);
152void smp_init_cell(void);
153void smp_setup_cpu_maps(void);
154
155extern int __cpu_disable(void);
156extern void __cpu_die(unsigned int cpu);
157
158#else
159/* for UP */
160#define hard_smp_processor_id() get_hard_smp_processor_id(0)
161#define smp_setup_cpu_maps()
162static inline void inhibit_secondary_onlining(void) {}
163static inline void uninhibit_secondary_onlining(void) {}
164static inline const struct cpumask *cpu_sibling_mask(int cpu)
165{
166 return cpumask_of(cpu);
167}
168
169#endif /* CONFIG_SMP */
170
171#ifdef CONFIG_PPC64
172static inline int get_hard_smp_processor_id(int cpu)
173{
174 return paca_ptrs[cpu]->hw_cpu_id;
175}
176
177static inline void set_hard_smp_processor_id(int cpu, int phys)
178{
179 paca_ptrs[cpu]->hw_cpu_id = phys;
180}
181#else
182/* 32-bit */
183#ifndef CONFIG_SMP
184extern int boot_cpuid_phys;
185static inline int get_hard_smp_processor_id(int cpu)
186{
187 return boot_cpuid_phys;
188}
189
190static inline void set_hard_smp_processor_id(int cpu, int phys)
191{
192 boot_cpuid_phys = phys;
193}
194#endif /* !CONFIG_SMP */
195#endif /* !CONFIG_PPC64 */
196
197#if defined(CONFIG_PPC64) && (defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE))
198extern void smp_release_cpus(void);
199#else
200static inline void smp_release_cpus(void) { };
201#endif
202
203extern int smt_enabled_at_boot;
204
205extern void smp_mpic_probe(void);
206extern void smp_mpic_setup_cpu(int cpu);
207extern int smp_generic_kick_cpu(int nr);
208extern int smp_generic_cpu_bootable(unsigned int nr);
209
210
211extern void smp_generic_give_timebase(void);
212extern void smp_generic_take_timebase(void);
213
214extern struct smp_ops_t *smp_ops;
215
216extern void arch_send_call_function_single_ipi(int cpu);
217extern void arch_send_call_function_ipi_mask(const struct cpumask *mask);
218
219/* Definitions relative to the secondary CPU spin loop
220 * and entry point. Not all of them exist on both 32 and
221 * 64-bit but defining them all here doesn't harm
222 */
223extern void generic_secondary_smp_init(void);
224extern void generic_secondary_thread_init(void);
225extern unsigned long __secondary_hold_spinloop;
226extern unsigned long __secondary_hold_acknowledge;
227extern char __secondary_hold;
228extern unsigned int booting_thread_hwid;
229
230extern void __early_start(void);
231#endif /* __ASSEMBLY__ */
232
233#endif /* __KERNEL__ */
234#endif /* _ASM_POWERPC_SMP_H) */