Loading...
1/*
2 * Copyright 2011 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Christian König <deathsimple@vodafone.de>
29 */
30
31#include <linux/firmware.h>
32#include <linux/module.h>
33
34#include <drm/drm.h>
35#include <drm/drm_drv.h>
36
37#include "amdgpu.h"
38#include "amdgpu_pm.h"
39#include "amdgpu_uvd.h"
40#include "amdgpu_cs.h"
41#include "cikd.h"
42#include "uvd/uvd_4_2_d.h"
43
44#include "amdgpu_ras.h"
45
46/* 1 second timeout */
47#define UVD_IDLE_TIMEOUT msecs_to_jiffies(1000)
48
49/* Firmware versions for VI */
50#define FW_1_65_10 ((1 << 24) | (65 << 16) | (10 << 8))
51#define FW_1_87_11 ((1 << 24) | (87 << 16) | (11 << 8))
52#define FW_1_87_12 ((1 << 24) | (87 << 16) | (12 << 8))
53#define FW_1_37_15 ((1 << 24) | (37 << 16) | (15 << 8))
54
55/* Polaris10/11 firmware version */
56#define FW_1_66_16 ((1 << 24) | (66 << 16) | (16 << 8))
57
58/* Firmware Names */
59#ifdef CONFIG_DRM_AMDGPU_SI
60#define FIRMWARE_TAHITI "amdgpu/tahiti_uvd.bin"
61#define FIRMWARE_VERDE "amdgpu/verde_uvd.bin"
62#define FIRMWARE_PITCAIRN "amdgpu/pitcairn_uvd.bin"
63#define FIRMWARE_OLAND "amdgpu/oland_uvd.bin"
64#endif
65#ifdef CONFIG_DRM_AMDGPU_CIK
66#define FIRMWARE_BONAIRE "amdgpu/bonaire_uvd.bin"
67#define FIRMWARE_KABINI "amdgpu/kabini_uvd.bin"
68#define FIRMWARE_KAVERI "amdgpu/kaveri_uvd.bin"
69#define FIRMWARE_HAWAII "amdgpu/hawaii_uvd.bin"
70#define FIRMWARE_MULLINS "amdgpu/mullins_uvd.bin"
71#endif
72#define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
73#define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
74#define FIRMWARE_FIJI "amdgpu/fiji_uvd.bin"
75#define FIRMWARE_STONEY "amdgpu/stoney_uvd.bin"
76#define FIRMWARE_POLARIS10 "amdgpu/polaris10_uvd.bin"
77#define FIRMWARE_POLARIS11 "amdgpu/polaris11_uvd.bin"
78#define FIRMWARE_POLARIS12 "amdgpu/polaris12_uvd.bin"
79#define FIRMWARE_VEGAM "amdgpu/vegam_uvd.bin"
80
81#define FIRMWARE_VEGA10 "amdgpu/vega10_uvd.bin"
82#define FIRMWARE_VEGA12 "amdgpu/vega12_uvd.bin"
83#define FIRMWARE_VEGA20 "amdgpu/vega20_uvd.bin"
84
85/* These are common relative offsets for all asics, from uvd_7_0_offset.h, */
86#define UVD_GPCOM_VCPU_CMD 0x03c3
87#define UVD_GPCOM_VCPU_DATA0 0x03c4
88#define UVD_GPCOM_VCPU_DATA1 0x03c5
89#define UVD_NO_OP 0x03ff
90#define UVD_BASE_SI 0x3800
91
92/*
93 * amdgpu_uvd_cs_ctx - Command submission parser context
94 *
95 * Used for emulating virtual memory support on UVD 4.2.
96 */
97struct amdgpu_uvd_cs_ctx {
98 struct amdgpu_cs_parser *parser;
99 unsigned int reg, count;
100 unsigned int data0, data1;
101 unsigned int idx;
102 struct amdgpu_ib *ib;
103
104 /* does the IB has a msg command */
105 bool has_msg_cmd;
106
107 /* minimum buffer sizes */
108 unsigned int *buf_sizes;
109};
110
111#ifdef CONFIG_DRM_AMDGPU_SI
112MODULE_FIRMWARE(FIRMWARE_TAHITI);
113MODULE_FIRMWARE(FIRMWARE_VERDE);
114MODULE_FIRMWARE(FIRMWARE_PITCAIRN);
115MODULE_FIRMWARE(FIRMWARE_OLAND);
116#endif
117#ifdef CONFIG_DRM_AMDGPU_CIK
118MODULE_FIRMWARE(FIRMWARE_BONAIRE);
119MODULE_FIRMWARE(FIRMWARE_KABINI);
120MODULE_FIRMWARE(FIRMWARE_KAVERI);
121MODULE_FIRMWARE(FIRMWARE_HAWAII);
122MODULE_FIRMWARE(FIRMWARE_MULLINS);
123#endif
124MODULE_FIRMWARE(FIRMWARE_TONGA);
125MODULE_FIRMWARE(FIRMWARE_CARRIZO);
126MODULE_FIRMWARE(FIRMWARE_FIJI);
127MODULE_FIRMWARE(FIRMWARE_STONEY);
128MODULE_FIRMWARE(FIRMWARE_POLARIS10);
129MODULE_FIRMWARE(FIRMWARE_POLARIS11);
130MODULE_FIRMWARE(FIRMWARE_POLARIS12);
131MODULE_FIRMWARE(FIRMWARE_VEGAM);
132
133MODULE_FIRMWARE(FIRMWARE_VEGA10);
134MODULE_FIRMWARE(FIRMWARE_VEGA12);
135MODULE_FIRMWARE(FIRMWARE_VEGA20);
136
137static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
138static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *abo);
139
140static int amdgpu_uvd_create_msg_bo_helper(struct amdgpu_device *adev,
141 uint32_t size,
142 struct amdgpu_bo **bo_ptr)
143{
144 struct ttm_operation_ctx ctx = { true, false };
145 struct amdgpu_bo *bo = NULL;
146 void *addr;
147 int r;
148
149 r = amdgpu_bo_create_reserved(adev, size, PAGE_SIZE,
150 AMDGPU_GEM_DOMAIN_GTT,
151 &bo, NULL, &addr);
152 if (r)
153 return r;
154
155 if (adev->uvd.address_64_bit)
156 goto succ;
157
158 amdgpu_bo_kunmap(bo);
159 amdgpu_bo_unpin(bo);
160 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
161 amdgpu_uvd_force_into_uvd_segment(bo);
162 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
163 if (r)
164 goto err;
165 r = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_VRAM);
166 if (r)
167 goto err_pin;
168 r = amdgpu_bo_kmap(bo, &addr);
169 if (r)
170 goto err_kmap;
171succ:
172 amdgpu_bo_unreserve(bo);
173 *bo_ptr = bo;
174 return 0;
175err_kmap:
176 amdgpu_bo_unpin(bo);
177err_pin:
178err:
179 amdgpu_bo_unreserve(bo);
180 amdgpu_bo_unref(&bo);
181 return r;
182}
183
184int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
185{
186 unsigned long bo_size;
187 const char *fw_name;
188 const struct common_firmware_header *hdr;
189 unsigned int family_id;
190 int i, j, r;
191
192 INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
193
194 switch (adev->asic_type) {
195#ifdef CONFIG_DRM_AMDGPU_SI
196 case CHIP_TAHITI:
197 fw_name = FIRMWARE_TAHITI;
198 break;
199 case CHIP_VERDE:
200 fw_name = FIRMWARE_VERDE;
201 break;
202 case CHIP_PITCAIRN:
203 fw_name = FIRMWARE_PITCAIRN;
204 break;
205 case CHIP_OLAND:
206 fw_name = FIRMWARE_OLAND;
207 break;
208#endif
209#ifdef CONFIG_DRM_AMDGPU_CIK
210 case CHIP_BONAIRE:
211 fw_name = FIRMWARE_BONAIRE;
212 break;
213 case CHIP_KABINI:
214 fw_name = FIRMWARE_KABINI;
215 break;
216 case CHIP_KAVERI:
217 fw_name = FIRMWARE_KAVERI;
218 break;
219 case CHIP_HAWAII:
220 fw_name = FIRMWARE_HAWAII;
221 break;
222 case CHIP_MULLINS:
223 fw_name = FIRMWARE_MULLINS;
224 break;
225#endif
226 case CHIP_TONGA:
227 fw_name = FIRMWARE_TONGA;
228 break;
229 case CHIP_FIJI:
230 fw_name = FIRMWARE_FIJI;
231 break;
232 case CHIP_CARRIZO:
233 fw_name = FIRMWARE_CARRIZO;
234 break;
235 case CHIP_STONEY:
236 fw_name = FIRMWARE_STONEY;
237 break;
238 case CHIP_POLARIS10:
239 fw_name = FIRMWARE_POLARIS10;
240 break;
241 case CHIP_POLARIS11:
242 fw_name = FIRMWARE_POLARIS11;
243 break;
244 case CHIP_POLARIS12:
245 fw_name = FIRMWARE_POLARIS12;
246 break;
247 case CHIP_VEGA10:
248 fw_name = FIRMWARE_VEGA10;
249 break;
250 case CHIP_VEGA12:
251 fw_name = FIRMWARE_VEGA12;
252 break;
253 case CHIP_VEGAM:
254 fw_name = FIRMWARE_VEGAM;
255 break;
256 case CHIP_VEGA20:
257 fw_name = FIRMWARE_VEGA20;
258 break;
259 default:
260 return -EINVAL;
261 }
262
263 r = amdgpu_ucode_request(adev, &adev->uvd.fw, fw_name);
264 if (r) {
265 dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
266 fw_name);
267 amdgpu_ucode_release(&adev->uvd.fw);
268 return r;
269 }
270
271 /* Set the default UVD handles that the firmware can handle */
272 adev->uvd.max_handles = AMDGPU_DEFAULT_UVD_HANDLES;
273
274 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
275 family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
276
277 if (adev->asic_type < CHIP_VEGA20) {
278 unsigned int version_major, version_minor;
279
280 version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
281 version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
282 DRM_INFO("Found UVD firmware Version: %u.%u Family ID: %u\n",
283 version_major, version_minor, family_id);
284
285 /*
286 * Limit the number of UVD handles depending on microcode major
287 * and minor versions. The firmware version which has 40 UVD
288 * instances support is 1.80. So all subsequent versions should
289 * also have the same support.
290 */
291 if ((version_major > 0x01) ||
292 ((version_major == 0x01) && (version_minor >= 0x50)))
293 adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES;
294
295 adev->uvd.fw_version = ((version_major << 24) | (version_minor << 16) |
296 (family_id << 8));
297
298 if ((adev->asic_type == CHIP_POLARIS10 ||
299 adev->asic_type == CHIP_POLARIS11) &&
300 (adev->uvd.fw_version < FW_1_66_16))
301 DRM_ERROR("POLARIS10/11 UVD firmware version %u.%u is too old.\n",
302 version_major, version_minor);
303 } else {
304 unsigned int enc_major, enc_minor, dec_minor;
305
306 dec_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
307 enc_minor = (le32_to_cpu(hdr->ucode_version) >> 24) & 0x3f;
308 enc_major = (le32_to_cpu(hdr->ucode_version) >> 30) & 0x3;
309 DRM_INFO("Found UVD firmware ENC: %u.%u DEC: .%u Family ID: %u\n",
310 enc_major, enc_minor, dec_minor, family_id);
311
312 adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES;
313
314 adev->uvd.fw_version = le32_to_cpu(hdr->ucode_version);
315 }
316
317 bo_size = AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE
318 + AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles;
319 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
320 bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
321
322 for (j = 0; j < adev->uvd.num_uvd_inst; j++) {
323 if (adev->uvd.harvest_config & (1 << j))
324 continue;
325 r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
326 AMDGPU_GEM_DOMAIN_VRAM |
327 AMDGPU_GEM_DOMAIN_GTT,
328 &adev->uvd.inst[j].vcpu_bo,
329 &adev->uvd.inst[j].gpu_addr,
330 &adev->uvd.inst[j].cpu_addr);
331 if (r) {
332 dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
333 return r;
334 }
335 }
336
337 for (i = 0; i < adev->uvd.max_handles; ++i) {
338 atomic_set(&adev->uvd.handles[i], 0);
339 adev->uvd.filp[i] = NULL;
340 }
341
342 /* from uvd v5.0 HW addressing capacity increased to 64 bits */
343 if (!amdgpu_device_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
344 adev->uvd.address_64_bit = true;
345
346 r = amdgpu_uvd_create_msg_bo_helper(adev, 128 << 10, &adev->uvd.ib_bo);
347 if (r)
348 return r;
349
350 switch (adev->asic_type) {
351 case CHIP_TONGA:
352 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_65_10;
353 break;
354 case CHIP_CARRIZO:
355 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_11;
356 break;
357 case CHIP_FIJI:
358 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_12;
359 break;
360 case CHIP_STONEY:
361 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_37_15;
362 break;
363 default:
364 adev->uvd.use_ctx_buf = adev->asic_type >= CHIP_POLARIS10;
365 }
366
367 return 0;
368}
369
370int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
371{
372 void *addr = amdgpu_bo_kptr(adev->uvd.ib_bo);
373 int i, j;
374
375 drm_sched_entity_destroy(&adev->uvd.entity);
376
377 for (j = 0; j < adev->uvd.num_uvd_inst; ++j) {
378 if (adev->uvd.harvest_config & (1 << j))
379 continue;
380 kvfree(adev->uvd.inst[j].saved_bo);
381
382 amdgpu_bo_free_kernel(&adev->uvd.inst[j].vcpu_bo,
383 &adev->uvd.inst[j].gpu_addr,
384 (void **)&adev->uvd.inst[j].cpu_addr);
385
386 amdgpu_ring_fini(&adev->uvd.inst[j].ring);
387
388 for (i = 0; i < AMDGPU_MAX_UVD_ENC_RINGS; ++i)
389 amdgpu_ring_fini(&adev->uvd.inst[j].ring_enc[i]);
390 }
391 amdgpu_bo_free_kernel(&adev->uvd.ib_bo, NULL, &addr);
392 amdgpu_ucode_release(&adev->uvd.fw);
393
394 return 0;
395}
396
397/**
398 * amdgpu_uvd_entity_init - init entity
399 *
400 * @adev: amdgpu_device pointer
401 * @ring: amdgpu_ring pointer to check
402 *
403 * Initialize the entity used for handle management in the kernel driver.
404 */
405int amdgpu_uvd_entity_init(struct amdgpu_device *adev, struct amdgpu_ring *ring)
406{
407 if (ring == &adev->uvd.inst[0].ring) {
408 struct drm_gpu_scheduler *sched = &ring->sched;
409 int r;
410
411 r = drm_sched_entity_init(&adev->uvd.entity, DRM_SCHED_PRIORITY_NORMAL,
412 &sched, 1, NULL);
413 if (r) {
414 DRM_ERROR("Failed setting up UVD kernel entity.\n");
415 return r;
416 }
417 }
418
419 return 0;
420}
421
422int amdgpu_uvd_prepare_suspend(struct amdgpu_device *adev)
423{
424 unsigned int size;
425 void *ptr;
426 int i, j, idx;
427
428 cancel_delayed_work_sync(&adev->uvd.idle_work);
429
430 /* only valid for physical mode */
431 if (adev->asic_type < CHIP_POLARIS10) {
432 for (i = 0; i < adev->uvd.max_handles; ++i)
433 if (atomic_read(&adev->uvd.handles[i]))
434 break;
435
436 if (i == adev->uvd.max_handles)
437 return 0;
438 }
439
440 for (j = 0; j < adev->uvd.num_uvd_inst; ++j) {
441 if (adev->uvd.harvest_config & (1 << j))
442 continue;
443 if (adev->uvd.inst[j].vcpu_bo == NULL)
444 continue;
445
446 size = amdgpu_bo_size(adev->uvd.inst[j].vcpu_bo);
447 ptr = adev->uvd.inst[j].cpu_addr;
448
449 adev->uvd.inst[j].saved_bo = kvmalloc(size, GFP_KERNEL);
450 if (!adev->uvd.inst[j].saved_bo)
451 return -ENOMEM;
452
453 if (drm_dev_enter(adev_to_drm(adev), &idx)) {
454 /* re-write 0 since err_event_athub will corrupt VCPU buffer */
455 if (amdgpu_ras_intr_triggered())
456 memset(adev->uvd.inst[j].saved_bo, 0, size);
457 else
458 memcpy_fromio(adev->uvd.inst[j].saved_bo, ptr, size);
459
460 drm_dev_exit(idx);
461 }
462 }
463
464 return 0;
465}
466
467int amdgpu_uvd_suspend(struct amdgpu_device *adev)
468{
469 if (amdgpu_ras_intr_triggered())
470 DRM_WARN("UVD VCPU state may lost due to RAS ERREVENT_ATHUB_INTERRUPT\n");
471
472 return 0;
473}
474
475int amdgpu_uvd_resume(struct amdgpu_device *adev)
476{
477 unsigned int size;
478 void *ptr;
479 int i, idx;
480
481 for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
482 if (adev->uvd.harvest_config & (1 << i))
483 continue;
484 if (adev->uvd.inst[i].vcpu_bo == NULL)
485 return -EINVAL;
486
487 size = amdgpu_bo_size(adev->uvd.inst[i].vcpu_bo);
488 ptr = adev->uvd.inst[i].cpu_addr;
489
490 if (adev->uvd.inst[i].saved_bo != NULL) {
491 if (drm_dev_enter(adev_to_drm(adev), &idx)) {
492 memcpy_toio(ptr, adev->uvd.inst[i].saved_bo, size);
493 drm_dev_exit(idx);
494 }
495 kvfree(adev->uvd.inst[i].saved_bo);
496 adev->uvd.inst[i].saved_bo = NULL;
497 } else {
498 const struct common_firmware_header *hdr;
499 unsigned int offset;
500
501 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
502 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
503 offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
504 if (drm_dev_enter(adev_to_drm(adev), &idx)) {
505 memcpy_toio(adev->uvd.inst[i].cpu_addr, adev->uvd.fw->data + offset,
506 le32_to_cpu(hdr->ucode_size_bytes));
507 drm_dev_exit(idx);
508 }
509 size -= le32_to_cpu(hdr->ucode_size_bytes);
510 ptr += le32_to_cpu(hdr->ucode_size_bytes);
511 }
512 memset_io(ptr, 0, size);
513 /* to restore uvd fence seq */
514 amdgpu_fence_driver_force_completion(&adev->uvd.inst[i].ring);
515 }
516 }
517 return 0;
518}
519
520void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
521{
522 struct amdgpu_ring *ring = &adev->uvd.inst[0].ring;
523 int i, r;
524
525 for (i = 0; i < adev->uvd.max_handles; ++i) {
526 uint32_t handle = atomic_read(&adev->uvd.handles[i]);
527
528 if (handle != 0 && adev->uvd.filp[i] == filp) {
529 struct dma_fence *fence;
530
531 r = amdgpu_uvd_get_destroy_msg(ring, handle, false,
532 &fence);
533 if (r) {
534 DRM_ERROR("Error destroying UVD %d!\n", r);
535 continue;
536 }
537
538 dma_fence_wait(fence, false);
539 dma_fence_put(fence);
540
541 adev->uvd.filp[i] = NULL;
542 atomic_set(&adev->uvd.handles[i], 0);
543 }
544 }
545}
546
547static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *abo)
548{
549 int i;
550
551 for (i = 0; i < abo->placement.num_placement; ++i) {
552 abo->placements[i].fpfn = 0 >> PAGE_SHIFT;
553 abo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
554 }
555}
556
557static u64 amdgpu_uvd_get_addr_from_ctx(struct amdgpu_uvd_cs_ctx *ctx)
558{
559 uint32_t lo, hi;
560 uint64_t addr;
561
562 lo = amdgpu_ib_get_value(ctx->ib, ctx->data0);
563 hi = amdgpu_ib_get_value(ctx->ib, ctx->data1);
564 addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
565
566 return addr;
567}
568
569/**
570 * amdgpu_uvd_cs_pass1 - first parsing round
571 *
572 * @ctx: UVD parser context
573 *
574 * Make sure UVD message and feedback buffers are in VRAM and
575 * nobody is violating an 256MB boundary.
576 */
577static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
578{
579 struct ttm_operation_ctx tctx = { false, false };
580 struct amdgpu_bo_va_mapping *mapping;
581 struct amdgpu_bo *bo;
582 uint32_t cmd;
583 uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
584 int r = 0;
585
586 r = amdgpu_cs_find_mapping(ctx->parser, addr, &bo, &mapping);
587 if (r) {
588 DRM_ERROR("Can't find BO for addr 0x%08llx\n", addr);
589 return r;
590 }
591
592 if (!ctx->parser->adev->uvd.address_64_bit) {
593 /* check if it's a message or feedback command */
594 cmd = amdgpu_ib_get_value(ctx->ib, ctx->idx) >> 1;
595 if (cmd == 0x0 || cmd == 0x3) {
596 /* yes, force it into VRAM */
597 uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
598
599 amdgpu_bo_placement_from_domain(bo, domain);
600 }
601 amdgpu_uvd_force_into_uvd_segment(bo);
602
603 r = ttm_bo_validate(&bo->tbo, &bo->placement, &tctx);
604 }
605
606 return r;
607}
608
609/**
610 * amdgpu_uvd_cs_msg_decode - handle UVD decode message
611 *
612 * @adev: amdgpu_device pointer
613 * @msg: pointer to message structure
614 * @buf_sizes: placeholder to put the different buffer lengths
615 *
616 * Peek into the decode message and calculate the necessary buffer sizes.
617 */
618static int amdgpu_uvd_cs_msg_decode(struct amdgpu_device *adev, uint32_t *msg,
619 unsigned int buf_sizes[])
620{
621 unsigned int stream_type = msg[4];
622 unsigned int width = msg[6];
623 unsigned int height = msg[7];
624 unsigned int dpb_size = msg[9];
625 unsigned int pitch = msg[28];
626 unsigned int level = msg[57];
627
628 unsigned int width_in_mb = width / 16;
629 unsigned int height_in_mb = ALIGN(height / 16, 2);
630 unsigned int fs_in_mb = width_in_mb * height_in_mb;
631
632 unsigned int image_size, tmp, min_dpb_size, num_dpb_buffer;
633 unsigned int min_ctx_size = ~0;
634
635 image_size = width * height;
636 image_size += image_size / 2;
637 image_size = ALIGN(image_size, 1024);
638
639 switch (stream_type) {
640 case 0: /* H264 */
641 switch (level) {
642 case 30:
643 num_dpb_buffer = 8100 / fs_in_mb;
644 break;
645 case 31:
646 num_dpb_buffer = 18000 / fs_in_mb;
647 break;
648 case 32:
649 num_dpb_buffer = 20480 / fs_in_mb;
650 break;
651 case 41:
652 num_dpb_buffer = 32768 / fs_in_mb;
653 break;
654 case 42:
655 num_dpb_buffer = 34816 / fs_in_mb;
656 break;
657 case 50:
658 num_dpb_buffer = 110400 / fs_in_mb;
659 break;
660 case 51:
661 num_dpb_buffer = 184320 / fs_in_mb;
662 break;
663 default:
664 num_dpb_buffer = 184320 / fs_in_mb;
665 break;
666 }
667 num_dpb_buffer++;
668 if (num_dpb_buffer > 17)
669 num_dpb_buffer = 17;
670
671 /* reference picture buffer */
672 min_dpb_size = image_size * num_dpb_buffer;
673
674 /* macroblock context buffer */
675 min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
676
677 /* IT surface buffer */
678 min_dpb_size += width_in_mb * height_in_mb * 32;
679 break;
680
681 case 1: /* VC1 */
682
683 /* reference picture buffer */
684 min_dpb_size = image_size * 3;
685
686 /* CONTEXT_BUFFER */
687 min_dpb_size += width_in_mb * height_in_mb * 128;
688
689 /* IT surface buffer */
690 min_dpb_size += width_in_mb * 64;
691
692 /* DB surface buffer */
693 min_dpb_size += width_in_mb * 128;
694
695 /* BP */
696 tmp = max(width_in_mb, height_in_mb);
697 min_dpb_size += ALIGN(tmp * 7 * 16, 64);
698 break;
699
700 case 3: /* MPEG2 */
701
702 /* reference picture buffer */
703 min_dpb_size = image_size * 3;
704 break;
705
706 case 4: /* MPEG4 */
707
708 /* reference picture buffer */
709 min_dpb_size = image_size * 3;
710
711 /* CM */
712 min_dpb_size += width_in_mb * height_in_mb * 64;
713
714 /* IT surface buffer */
715 min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
716 break;
717
718 case 7: /* H264 Perf */
719 switch (level) {
720 case 30:
721 num_dpb_buffer = 8100 / fs_in_mb;
722 break;
723 case 31:
724 num_dpb_buffer = 18000 / fs_in_mb;
725 break;
726 case 32:
727 num_dpb_buffer = 20480 / fs_in_mb;
728 break;
729 case 41:
730 num_dpb_buffer = 32768 / fs_in_mb;
731 break;
732 case 42:
733 num_dpb_buffer = 34816 / fs_in_mb;
734 break;
735 case 50:
736 num_dpb_buffer = 110400 / fs_in_mb;
737 break;
738 case 51:
739 num_dpb_buffer = 184320 / fs_in_mb;
740 break;
741 default:
742 num_dpb_buffer = 184320 / fs_in_mb;
743 break;
744 }
745 num_dpb_buffer++;
746 if (num_dpb_buffer > 17)
747 num_dpb_buffer = 17;
748
749 /* reference picture buffer */
750 min_dpb_size = image_size * num_dpb_buffer;
751
752 if (!adev->uvd.use_ctx_buf) {
753 /* macroblock context buffer */
754 min_dpb_size +=
755 width_in_mb * height_in_mb * num_dpb_buffer * 192;
756
757 /* IT surface buffer */
758 min_dpb_size += width_in_mb * height_in_mb * 32;
759 } else {
760 /* macroblock context buffer */
761 min_ctx_size =
762 width_in_mb * height_in_mb * num_dpb_buffer * 192;
763 }
764 break;
765
766 case 8: /* MJPEG */
767 min_dpb_size = 0;
768 break;
769
770 case 16: /* H265 */
771 image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
772 image_size = ALIGN(image_size, 256);
773
774 num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
775 min_dpb_size = image_size * num_dpb_buffer;
776 min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16)
777 * 16 * num_dpb_buffer + 52 * 1024;
778 break;
779
780 default:
781 DRM_ERROR("UVD codec not handled %d!\n", stream_type);
782 return -EINVAL;
783 }
784
785 if (width > pitch) {
786 DRM_ERROR("Invalid UVD decoding target pitch!\n");
787 return -EINVAL;
788 }
789
790 if (dpb_size < min_dpb_size) {
791 DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
792 dpb_size, min_dpb_size);
793 return -EINVAL;
794 }
795
796 buf_sizes[0x1] = dpb_size;
797 buf_sizes[0x2] = image_size;
798 buf_sizes[0x4] = min_ctx_size;
799 /* store image width to adjust nb memory pstate */
800 adev->uvd.decode_image_width = width;
801 return 0;
802}
803
804/**
805 * amdgpu_uvd_cs_msg - handle UVD message
806 *
807 * @ctx: UVD parser context
808 * @bo: buffer object containing the message
809 * @offset: offset into the buffer object
810 *
811 * Peek into the UVD message and extract the session id.
812 * Make sure that we don't open up to many sessions.
813 */
814static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
815 struct amdgpu_bo *bo, unsigned int offset)
816{
817 struct amdgpu_device *adev = ctx->parser->adev;
818 int32_t *msg, msg_type, handle;
819 void *ptr;
820 long r;
821 int i;
822
823 if (offset & 0x3F) {
824 DRM_ERROR("UVD messages must be 64 byte aligned!\n");
825 return -EINVAL;
826 }
827
828 r = amdgpu_bo_kmap(bo, &ptr);
829 if (r) {
830 DRM_ERROR("Failed mapping the UVD) message (%ld)!\n", r);
831 return r;
832 }
833
834 msg = ptr + offset;
835
836 msg_type = msg[1];
837 handle = msg[2];
838
839 if (handle == 0) {
840 amdgpu_bo_kunmap(bo);
841 DRM_ERROR("Invalid UVD handle!\n");
842 return -EINVAL;
843 }
844
845 switch (msg_type) {
846 case 0:
847 /* it's a create msg, calc image size (width * height) */
848 amdgpu_bo_kunmap(bo);
849
850 /* try to alloc a new handle */
851 for (i = 0; i < adev->uvd.max_handles; ++i) {
852 if (atomic_read(&adev->uvd.handles[i]) == handle) {
853 DRM_ERROR(")Handle 0x%x already in use!\n",
854 handle);
855 return -EINVAL;
856 }
857
858 if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
859 adev->uvd.filp[i] = ctx->parser->filp;
860 return 0;
861 }
862 }
863
864 DRM_ERROR("No more free UVD handles!\n");
865 return -ENOSPC;
866
867 case 1:
868 /* it's a decode msg, calc buffer sizes */
869 r = amdgpu_uvd_cs_msg_decode(adev, msg, ctx->buf_sizes);
870 amdgpu_bo_kunmap(bo);
871 if (r)
872 return r;
873
874 /* validate the handle */
875 for (i = 0; i < adev->uvd.max_handles; ++i) {
876 if (atomic_read(&adev->uvd.handles[i]) == handle) {
877 if (adev->uvd.filp[i] != ctx->parser->filp) {
878 DRM_ERROR("UVD handle collision detected!\n");
879 return -EINVAL;
880 }
881 return 0;
882 }
883 }
884
885 DRM_ERROR("Invalid UVD handle 0x%x!\n", handle);
886 return -ENOENT;
887
888 case 2:
889 /* it's a destroy msg, free the handle */
890 for (i = 0; i < adev->uvd.max_handles; ++i)
891 atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
892 amdgpu_bo_kunmap(bo);
893 return 0;
894
895 default:
896 DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
897 }
898
899 amdgpu_bo_kunmap(bo);
900 return -EINVAL;
901}
902
903/**
904 * amdgpu_uvd_cs_pass2 - second parsing round
905 *
906 * @ctx: UVD parser context
907 *
908 * Patch buffer addresses, make sure buffer sizes are correct.
909 */
910static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
911{
912 struct amdgpu_bo_va_mapping *mapping;
913 struct amdgpu_bo *bo;
914 uint32_t cmd;
915 uint64_t start, end;
916 uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
917 int r;
918
919 r = amdgpu_cs_find_mapping(ctx->parser, addr, &bo, &mapping);
920 if (r) {
921 DRM_ERROR("Can't find BO for addr 0x%08llx\n", addr);
922 return r;
923 }
924
925 start = amdgpu_bo_gpu_offset(bo);
926
927 end = (mapping->last + 1 - mapping->start);
928 end = end * AMDGPU_GPU_PAGE_SIZE + start;
929
930 addr -= mapping->start * AMDGPU_GPU_PAGE_SIZE;
931 start += addr;
932
933 amdgpu_ib_set_value(ctx->ib, ctx->data0, lower_32_bits(start));
934 amdgpu_ib_set_value(ctx->ib, ctx->data1, upper_32_bits(start));
935
936 cmd = amdgpu_ib_get_value(ctx->ib, ctx->idx) >> 1;
937 if (cmd < 0x4) {
938 if ((end - start) < ctx->buf_sizes[cmd]) {
939 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
940 (unsigned int)(end - start),
941 ctx->buf_sizes[cmd]);
942 return -EINVAL;
943 }
944
945 } else if (cmd == 0x206) {
946 if ((end - start) < ctx->buf_sizes[4]) {
947 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
948 (unsigned int)(end - start),
949 ctx->buf_sizes[4]);
950 return -EINVAL;
951 }
952 } else if ((cmd != 0x100) && (cmd != 0x204)) {
953 DRM_ERROR("invalid UVD command %X!\n", cmd);
954 return -EINVAL;
955 }
956
957 if (!ctx->parser->adev->uvd.address_64_bit) {
958 if ((start >> 28) != ((end - 1) >> 28)) {
959 DRM_ERROR("reloc %llx-%llx crossing 256MB boundary!\n",
960 start, end);
961 return -EINVAL;
962 }
963
964 if ((cmd == 0 || cmd == 0x3) &&
965 (start >> 28) != (ctx->parser->adev->uvd.inst->gpu_addr >> 28)) {
966 DRM_ERROR("msg/fb buffer %llx-%llx out of 256MB segment!\n",
967 start, end);
968 return -EINVAL;
969 }
970 }
971
972 if (cmd == 0) {
973 ctx->has_msg_cmd = true;
974 r = amdgpu_uvd_cs_msg(ctx, bo, addr);
975 if (r)
976 return r;
977 } else if (!ctx->has_msg_cmd) {
978 DRM_ERROR("Message needed before other commands are send!\n");
979 return -EINVAL;
980 }
981
982 return 0;
983}
984
985/**
986 * amdgpu_uvd_cs_reg - parse register writes
987 *
988 * @ctx: UVD parser context
989 * @cb: callback function
990 *
991 * Parse the register writes, call cb on each complete command.
992 */
993static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
994 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
995{
996 int i, r;
997
998 ctx->idx++;
999 for (i = 0; i <= ctx->count; ++i) {
1000 unsigned int reg = ctx->reg + i;
1001
1002 if (ctx->idx >= ctx->ib->length_dw) {
1003 DRM_ERROR("Register command after end of CS!\n");
1004 return -EINVAL;
1005 }
1006
1007 switch (reg) {
1008 case mmUVD_GPCOM_VCPU_DATA0:
1009 ctx->data0 = ctx->idx;
1010 break;
1011 case mmUVD_GPCOM_VCPU_DATA1:
1012 ctx->data1 = ctx->idx;
1013 break;
1014 case mmUVD_GPCOM_VCPU_CMD:
1015 r = cb(ctx);
1016 if (r)
1017 return r;
1018 break;
1019 case mmUVD_ENGINE_CNTL:
1020 case mmUVD_NO_OP:
1021 break;
1022 default:
1023 DRM_ERROR("Invalid reg 0x%X!\n", reg);
1024 return -EINVAL;
1025 }
1026 ctx->idx++;
1027 }
1028 return 0;
1029}
1030
1031/**
1032 * amdgpu_uvd_cs_packets - parse UVD packets
1033 *
1034 * @ctx: UVD parser context
1035 * @cb: callback function
1036 *
1037 * Parse the command stream packets.
1038 */
1039static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
1040 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
1041{
1042 int r;
1043
1044 for (ctx->idx = 0 ; ctx->idx < ctx->ib->length_dw; ) {
1045 uint32_t cmd = amdgpu_ib_get_value(ctx->ib, ctx->idx);
1046 unsigned int type = CP_PACKET_GET_TYPE(cmd);
1047
1048 switch (type) {
1049 case PACKET_TYPE0:
1050 ctx->reg = CP_PACKET0_GET_REG(cmd);
1051 ctx->count = CP_PACKET_GET_COUNT(cmd);
1052 r = amdgpu_uvd_cs_reg(ctx, cb);
1053 if (r)
1054 return r;
1055 break;
1056 case PACKET_TYPE2:
1057 ++ctx->idx;
1058 break;
1059 default:
1060 DRM_ERROR("Unknown packet type %d !\n", type);
1061 return -EINVAL;
1062 }
1063 }
1064 return 0;
1065}
1066
1067/**
1068 * amdgpu_uvd_ring_parse_cs - UVD command submission parser
1069 *
1070 * @parser: Command submission parser context
1071 * @job: the job to parse
1072 * @ib: the IB to patch
1073 *
1074 * Parse the command stream, patch in addresses as necessary.
1075 */
1076int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser,
1077 struct amdgpu_job *job,
1078 struct amdgpu_ib *ib)
1079{
1080 struct amdgpu_uvd_cs_ctx ctx = {};
1081 unsigned int buf_sizes[] = {
1082 [0x00000000] = 2048,
1083 [0x00000001] = 0xFFFFFFFF,
1084 [0x00000002] = 0xFFFFFFFF,
1085 [0x00000003] = 2048,
1086 [0x00000004] = 0xFFFFFFFF,
1087 };
1088 int r;
1089
1090 job->vm = NULL;
1091 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
1092
1093 if (ib->length_dw % 16) {
1094 DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
1095 ib->length_dw);
1096 return -EINVAL;
1097 }
1098
1099 ctx.parser = parser;
1100 ctx.buf_sizes = buf_sizes;
1101 ctx.ib = ib;
1102
1103 /* first round only required on chips without UVD 64 bit address support */
1104 if (!parser->adev->uvd.address_64_bit) {
1105 /* first round, make sure the buffers are actually in the UVD segment */
1106 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
1107 if (r)
1108 return r;
1109 }
1110
1111 /* second round, patch buffer addresses into the command stream */
1112 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
1113 if (r)
1114 return r;
1115
1116 if (!ctx.has_msg_cmd) {
1117 DRM_ERROR("UVD-IBs need a msg command!\n");
1118 return -EINVAL;
1119 }
1120
1121 return 0;
1122}
1123
1124static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
1125 bool direct, struct dma_fence **fence)
1126{
1127 struct amdgpu_device *adev = ring->adev;
1128 struct dma_fence *f = NULL;
1129 uint32_t offset, data[4];
1130 struct amdgpu_job *job;
1131 struct amdgpu_ib *ib;
1132 uint64_t addr;
1133 int i, r;
1134
1135 r = amdgpu_job_alloc_with_ib(ring->adev, &adev->uvd.entity,
1136 AMDGPU_FENCE_OWNER_UNDEFINED,
1137 64, direct ? AMDGPU_IB_POOL_DIRECT :
1138 AMDGPU_IB_POOL_DELAYED, &job);
1139 if (r)
1140 return r;
1141
1142 if (adev->asic_type >= CHIP_VEGA10)
1143 offset = adev->reg_offset[UVD_HWIP][ring->me][1];
1144 else
1145 offset = UVD_BASE_SI;
1146
1147 data[0] = PACKET0(offset + UVD_GPCOM_VCPU_DATA0, 0);
1148 data[1] = PACKET0(offset + UVD_GPCOM_VCPU_DATA1, 0);
1149 data[2] = PACKET0(offset + UVD_GPCOM_VCPU_CMD, 0);
1150 data[3] = PACKET0(offset + UVD_NO_OP, 0);
1151
1152 ib = &job->ibs[0];
1153 addr = amdgpu_bo_gpu_offset(bo);
1154 ib->ptr[0] = data[0];
1155 ib->ptr[1] = addr;
1156 ib->ptr[2] = data[1];
1157 ib->ptr[3] = addr >> 32;
1158 ib->ptr[4] = data[2];
1159 ib->ptr[5] = 0;
1160 for (i = 6; i < 16; i += 2) {
1161 ib->ptr[i] = data[3];
1162 ib->ptr[i+1] = 0;
1163 }
1164 ib->length_dw = 16;
1165
1166 if (direct) {
1167 r = amdgpu_job_submit_direct(job, ring, &f);
1168 if (r)
1169 goto err_free;
1170 } else {
1171 r = drm_sched_job_add_resv_dependencies(&job->base,
1172 bo->tbo.base.resv,
1173 DMA_RESV_USAGE_KERNEL);
1174 if (r)
1175 goto err_free;
1176
1177 f = amdgpu_job_submit(job);
1178 }
1179
1180 amdgpu_bo_reserve(bo, true);
1181 amdgpu_bo_fence(bo, f, false);
1182 amdgpu_bo_unreserve(bo);
1183
1184 if (fence)
1185 *fence = dma_fence_get(f);
1186 dma_fence_put(f);
1187
1188 return 0;
1189
1190err_free:
1191 amdgpu_job_free(job);
1192 return r;
1193}
1194
1195/* multiple fence commands without any stream commands in between can
1196 * crash the vcpu so just try to emmit a dummy create/destroy msg to
1197 * avoid this
1198 */
1199int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
1200 struct dma_fence **fence)
1201{
1202 struct amdgpu_device *adev = ring->adev;
1203 struct amdgpu_bo *bo = adev->uvd.ib_bo;
1204 uint32_t *msg;
1205 int i;
1206
1207 msg = amdgpu_bo_kptr(bo);
1208 /* stitch together an UVD create msg */
1209 msg[0] = cpu_to_le32(0x00000de4);
1210 msg[1] = cpu_to_le32(0x00000000);
1211 msg[2] = cpu_to_le32(handle);
1212 msg[3] = cpu_to_le32(0x00000000);
1213 msg[4] = cpu_to_le32(0x00000000);
1214 msg[5] = cpu_to_le32(0x00000000);
1215 msg[6] = cpu_to_le32(0x00000000);
1216 msg[7] = cpu_to_le32(0x00000780);
1217 msg[8] = cpu_to_le32(0x00000440);
1218 msg[9] = cpu_to_le32(0x00000000);
1219 msg[10] = cpu_to_le32(0x01b37000);
1220 for (i = 11; i < 1024; ++i)
1221 msg[i] = cpu_to_le32(0x0);
1222
1223 return amdgpu_uvd_send_msg(ring, bo, true, fence);
1224
1225}
1226
1227int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
1228 bool direct, struct dma_fence **fence)
1229{
1230 struct amdgpu_device *adev = ring->adev;
1231 struct amdgpu_bo *bo = NULL;
1232 uint32_t *msg;
1233 int r, i;
1234
1235 if (direct) {
1236 bo = adev->uvd.ib_bo;
1237 } else {
1238 r = amdgpu_uvd_create_msg_bo_helper(adev, 4096, &bo);
1239 if (r)
1240 return r;
1241 }
1242
1243 msg = amdgpu_bo_kptr(bo);
1244 /* stitch together an UVD destroy msg */
1245 msg[0] = cpu_to_le32(0x00000de4);
1246 msg[1] = cpu_to_le32(0x00000002);
1247 msg[2] = cpu_to_le32(handle);
1248 msg[3] = cpu_to_le32(0x00000000);
1249 for (i = 4; i < 1024; ++i)
1250 msg[i] = cpu_to_le32(0x0);
1251
1252 r = amdgpu_uvd_send_msg(ring, bo, direct, fence);
1253
1254 if (!direct)
1255 amdgpu_bo_free_kernel(&bo, NULL, (void **)&msg);
1256
1257 return r;
1258}
1259
1260static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
1261{
1262 struct amdgpu_device *adev =
1263 container_of(work, struct amdgpu_device, uvd.idle_work.work);
1264 unsigned int fences = 0, i, j;
1265
1266 for (i = 0; i < adev->uvd.num_uvd_inst; ++i) {
1267 if (adev->uvd.harvest_config & (1 << i))
1268 continue;
1269 fences += amdgpu_fence_count_emitted(&adev->uvd.inst[i].ring);
1270 for (j = 0; j < adev->uvd.num_enc_rings; ++j)
1271 fences += amdgpu_fence_count_emitted(&adev->uvd.inst[i].ring_enc[j]);
1272 }
1273
1274 if (fences == 0) {
1275 if (adev->pm.dpm_enabled) {
1276 amdgpu_dpm_enable_uvd(adev, false);
1277 } else {
1278 amdgpu_asic_set_uvd_clocks(adev, 0, 0);
1279 /* shutdown the UVD block */
1280 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
1281 AMD_PG_STATE_GATE);
1282 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
1283 AMD_CG_STATE_GATE);
1284 }
1285 } else {
1286 schedule_delayed_work(&adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
1287 }
1288}
1289
1290void amdgpu_uvd_ring_begin_use(struct amdgpu_ring *ring)
1291{
1292 struct amdgpu_device *adev = ring->adev;
1293 bool set_clocks;
1294
1295 if (amdgpu_sriov_vf(adev))
1296 return;
1297
1298 set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
1299 if (set_clocks) {
1300 if (adev->pm.dpm_enabled) {
1301 amdgpu_dpm_enable_uvd(adev, true);
1302 } else {
1303 amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
1304 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
1305 AMD_CG_STATE_UNGATE);
1306 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
1307 AMD_PG_STATE_UNGATE);
1308 }
1309 }
1310}
1311
1312void amdgpu_uvd_ring_end_use(struct amdgpu_ring *ring)
1313{
1314 if (!amdgpu_sriov_vf(ring->adev))
1315 schedule_delayed_work(&ring->adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
1316}
1317
1318/**
1319 * amdgpu_uvd_ring_test_ib - test ib execution
1320 *
1321 * @ring: amdgpu_ring pointer
1322 * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
1323 *
1324 * Test if we can successfully execute an IB
1325 */
1326int amdgpu_uvd_ring_test_ib(struct amdgpu_ring *ring, long timeout)
1327{
1328 struct dma_fence *fence;
1329 long r;
1330
1331 r = amdgpu_uvd_get_create_msg(ring, 1, &fence);
1332 if (r)
1333 goto error;
1334
1335 r = dma_fence_wait_timeout(fence, false, timeout);
1336 dma_fence_put(fence);
1337 if (r == 0)
1338 r = -ETIMEDOUT;
1339 if (r < 0)
1340 goto error;
1341
1342 r = amdgpu_uvd_get_destroy_msg(ring, 1, true, &fence);
1343 if (r)
1344 goto error;
1345
1346 r = dma_fence_wait_timeout(fence, false, timeout);
1347 if (r == 0)
1348 r = -ETIMEDOUT;
1349 else if (r > 0)
1350 r = 0;
1351
1352 dma_fence_put(fence);
1353
1354error:
1355 return r;
1356}
1357
1358/**
1359 * amdgpu_uvd_used_handles - returns used UVD handles
1360 *
1361 * @adev: amdgpu_device pointer
1362 *
1363 * Returns the number of UVD handles in use
1364 */
1365uint32_t amdgpu_uvd_used_handles(struct amdgpu_device *adev)
1366{
1367 unsigned int i;
1368 uint32_t used_handles = 0;
1369
1370 for (i = 0; i < adev->uvd.max_handles; ++i) {
1371 /*
1372 * Handles can be freed in any order, and not
1373 * necessarily linear. So we need to count
1374 * all non-zero handles.
1375 */
1376 if (atomic_read(&adev->uvd.handles[i]))
1377 used_handles++;
1378 }
1379
1380 return used_handles;
1381}
1/*
2 * Copyright 2011 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Christian König <deathsimple@vodafone.de>
29 */
30
31#include <linux/firmware.h>
32#include <linux/module.h>
33#include <drm/drmP.h>
34#include <drm/drm.h>
35
36#include "amdgpu.h"
37#include "amdgpu_pm.h"
38#include "amdgpu_uvd.h"
39#include "cikd.h"
40#include "uvd/uvd_4_2_d.h"
41
42/* 1 second timeout */
43#define UVD_IDLE_TIMEOUT msecs_to_jiffies(1000)
44
45/* Firmware versions for VI */
46#define FW_1_65_10 ((1 << 24) | (65 << 16) | (10 << 8))
47#define FW_1_87_11 ((1 << 24) | (87 << 16) | (11 << 8))
48#define FW_1_87_12 ((1 << 24) | (87 << 16) | (12 << 8))
49#define FW_1_37_15 ((1 << 24) | (37 << 16) | (15 << 8))
50
51/* Polaris10/11 firmware version */
52#define FW_1_66_16 ((1 << 24) | (66 << 16) | (16 << 8))
53
54/* Firmware Names */
55#ifdef CONFIG_DRM_AMDGPU_CIK
56#define FIRMWARE_BONAIRE "radeon/bonaire_uvd.bin"
57#define FIRMWARE_KABINI "radeon/kabini_uvd.bin"
58#define FIRMWARE_KAVERI "radeon/kaveri_uvd.bin"
59#define FIRMWARE_HAWAII "radeon/hawaii_uvd.bin"
60#define FIRMWARE_MULLINS "radeon/mullins_uvd.bin"
61#endif
62#define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
63#define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
64#define FIRMWARE_FIJI "amdgpu/fiji_uvd.bin"
65#define FIRMWARE_STONEY "amdgpu/stoney_uvd.bin"
66#define FIRMWARE_POLARIS10 "amdgpu/polaris10_uvd.bin"
67#define FIRMWARE_POLARIS11 "amdgpu/polaris11_uvd.bin"
68#define FIRMWARE_POLARIS12 "amdgpu/polaris12_uvd.bin"
69
70/**
71 * amdgpu_uvd_cs_ctx - Command submission parser context
72 *
73 * Used for emulating virtual memory support on UVD 4.2.
74 */
75struct amdgpu_uvd_cs_ctx {
76 struct amdgpu_cs_parser *parser;
77 unsigned reg, count;
78 unsigned data0, data1;
79 unsigned idx;
80 unsigned ib_idx;
81
82 /* does the IB has a msg command */
83 bool has_msg_cmd;
84
85 /* minimum buffer sizes */
86 unsigned *buf_sizes;
87};
88
89#ifdef CONFIG_DRM_AMDGPU_CIK
90MODULE_FIRMWARE(FIRMWARE_BONAIRE);
91MODULE_FIRMWARE(FIRMWARE_KABINI);
92MODULE_FIRMWARE(FIRMWARE_KAVERI);
93MODULE_FIRMWARE(FIRMWARE_HAWAII);
94MODULE_FIRMWARE(FIRMWARE_MULLINS);
95#endif
96MODULE_FIRMWARE(FIRMWARE_TONGA);
97MODULE_FIRMWARE(FIRMWARE_CARRIZO);
98MODULE_FIRMWARE(FIRMWARE_FIJI);
99MODULE_FIRMWARE(FIRMWARE_STONEY);
100MODULE_FIRMWARE(FIRMWARE_POLARIS10);
101MODULE_FIRMWARE(FIRMWARE_POLARIS11);
102MODULE_FIRMWARE(FIRMWARE_POLARIS12);
103
104static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
105
106int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
107{
108 struct amdgpu_ring *ring;
109 struct amd_sched_rq *rq;
110 unsigned long bo_size;
111 const char *fw_name;
112 const struct common_firmware_header *hdr;
113 unsigned version_major, version_minor, family_id;
114 int i, r;
115
116 INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
117
118 switch (adev->asic_type) {
119#ifdef CONFIG_DRM_AMDGPU_CIK
120 case CHIP_BONAIRE:
121 fw_name = FIRMWARE_BONAIRE;
122 break;
123 case CHIP_KABINI:
124 fw_name = FIRMWARE_KABINI;
125 break;
126 case CHIP_KAVERI:
127 fw_name = FIRMWARE_KAVERI;
128 break;
129 case CHIP_HAWAII:
130 fw_name = FIRMWARE_HAWAII;
131 break;
132 case CHIP_MULLINS:
133 fw_name = FIRMWARE_MULLINS;
134 break;
135#endif
136 case CHIP_TONGA:
137 fw_name = FIRMWARE_TONGA;
138 break;
139 case CHIP_FIJI:
140 fw_name = FIRMWARE_FIJI;
141 break;
142 case CHIP_CARRIZO:
143 fw_name = FIRMWARE_CARRIZO;
144 break;
145 case CHIP_STONEY:
146 fw_name = FIRMWARE_STONEY;
147 break;
148 case CHIP_POLARIS10:
149 fw_name = FIRMWARE_POLARIS10;
150 break;
151 case CHIP_POLARIS11:
152 fw_name = FIRMWARE_POLARIS11;
153 break;
154 case CHIP_POLARIS12:
155 fw_name = FIRMWARE_POLARIS12;
156 break;
157 default:
158 return -EINVAL;
159 }
160
161 r = request_firmware(&adev->uvd.fw, fw_name, adev->dev);
162 if (r) {
163 dev_err(adev->dev, "amdgpu_uvd: Can't load firmware \"%s\"\n",
164 fw_name);
165 return r;
166 }
167
168 r = amdgpu_ucode_validate(adev->uvd.fw);
169 if (r) {
170 dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
171 fw_name);
172 release_firmware(adev->uvd.fw);
173 adev->uvd.fw = NULL;
174 return r;
175 }
176
177 /* Set the default UVD handles that the firmware can handle */
178 adev->uvd.max_handles = AMDGPU_DEFAULT_UVD_HANDLES;
179
180 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
181 family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
182 version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
183 version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
184 DRM_INFO("Found UVD firmware Version: %hu.%hu Family ID: %hu\n",
185 version_major, version_minor, family_id);
186
187 /*
188 * Limit the number of UVD handles depending on microcode major
189 * and minor versions. The firmware version which has 40 UVD
190 * instances support is 1.80. So all subsequent versions should
191 * also have the same support.
192 */
193 if ((version_major > 0x01) ||
194 ((version_major == 0x01) && (version_minor >= 0x50)))
195 adev->uvd.max_handles = AMDGPU_MAX_UVD_HANDLES;
196
197 adev->uvd.fw_version = ((version_major << 24) | (version_minor << 16) |
198 (family_id << 8));
199
200 if ((adev->asic_type == CHIP_POLARIS10 ||
201 adev->asic_type == CHIP_POLARIS11) &&
202 (adev->uvd.fw_version < FW_1_66_16))
203 DRM_ERROR("POLARIS10/11 UVD firmware version %hu.%hu is too old.\n",
204 version_major, version_minor);
205
206 bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
207 + AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE
208 + AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles;
209 r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
210 AMDGPU_GEM_DOMAIN_VRAM, &adev->uvd.vcpu_bo,
211 &adev->uvd.gpu_addr, &adev->uvd.cpu_addr);
212 if (r) {
213 dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
214 return r;
215 }
216
217 ring = &adev->uvd.ring;
218 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
219 r = amd_sched_entity_init(&ring->sched, &adev->uvd.entity,
220 rq, amdgpu_sched_jobs);
221 if (r != 0) {
222 DRM_ERROR("Failed setting up UVD run queue.\n");
223 return r;
224 }
225
226 for (i = 0; i < adev->uvd.max_handles; ++i) {
227 atomic_set(&adev->uvd.handles[i], 0);
228 adev->uvd.filp[i] = NULL;
229 }
230
231 /* from uvd v5.0 HW addressing capacity increased to 64 bits */
232 if (!amdgpu_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
233 adev->uvd.address_64_bit = true;
234
235 switch (adev->asic_type) {
236 case CHIP_TONGA:
237 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_65_10;
238 break;
239 case CHIP_CARRIZO:
240 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_11;
241 break;
242 case CHIP_FIJI:
243 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_87_12;
244 break;
245 case CHIP_STONEY:
246 adev->uvd.use_ctx_buf = adev->uvd.fw_version >= FW_1_37_15;
247 break;
248 default:
249 adev->uvd.use_ctx_buf = adev->asic_type >= CHIP_POLARIS10;
250 }
251
252 return 0;
253}
254
255int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
256{
257 kfree(adev->uvd.saved_bo);
258
259 amd_sched_entity_fini(&adev->uvd.ring.sched, &adev->uvd.entity);
260
261 amdgpu_bo_free_kernel(&adev->uvd.vcpu_bo,
262 &adev->uvd.gpu_addr,
263 (void **)&adev->uvd.cpu_addr);
264
265 amdgpu_ring_fini(&adev->uvd.ring);
266
267 release_firmware(adev->uvd.fw);
268
269 return 0;
270}
271
272int amdgpu_uvd_suspend(struct amdgpu_device *adev)
273{
274 unsigned size;
275 void *ptr;
276 int i;
277
278 if (adev->uvd.vcpu_bo == NULL)
279 return 0;
280
281 for (i = 0; i < adev->uvd.max_handles; ++i)
282 if (atomic_read(&adev->uvd.handles[i]))
283 break;
284
285 if (i == AMDGPU_MAX_UVD_HANDLES)
286 return 0;
287
288 cancel_delayed_work_sync(&adev->uvd.idle_work);
289
290 size = amdgpu_bo_size(adev->uvd.vcpu_bo);
291 ptr = adev->uvd.cpu_addr;
292
293 adev->uvd.saved_bo = kmalloc(size, GFP_KERNEL);
294 if (!adev->uvd.saved_bo)
295 return -ENOMEM;
296
297 memcpy_fromio(adev->uvd.saved_bo, ptr, size);
298
299 return 0;
300}
301
302int amdgpu_uvd_resume(struct amdgpu_device *adev)
303{
304 unsigned size;
305 void *ptr;
306
307 if (adev->uvd.vcpu_bo == NULL)
308 return -EINVAL;
309
310 size = amdgpu_bo_size(adev->uvd.vcpu_bo);
311 ptr = adev->uvd.cpu_addr;
312
313 if (adev->uvd.saved_bo != NULL) {
314 memcpy_toio(ptr, adev->uvd.saved_bo, size);
315 kfree(adev->uvd.saved_bo);
316 adev->uvd.saved_bo = NULL;
317 } else {
318 const struct common_firmware_header *hdr;
319 unsigned offset;
320
321 hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
322 offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
323 memcpy_toio(adev->uvd.cpu_addr, adev->uvd.fw->data + offset,
324 le32_to_cpu(hdr->ucode_size_bytes));
325 size -= le32_to_cpu(hdr->ucode_size_bytes);
326 ptr += le32_to_cpu(hdr->ucode_size_bytes);
327 memset_io(ptr, 0, size);
328 }
329
330 return 0;
331}
332
333void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
334{
335 struct amdgpu_ring *ring = &adev->uvd.ring;
336 int i, r;
337
338 for (i = 0; i < adev->uvd.max_handles; ++i) {
339 uint32_t handle = atomic_read(&adev->uvd.handles[i]);
340 if (handle != 0 && adev->uvd.filp[i] == filp) {
341 struct dma_fence *fence;
342
343 r = amdgpu_uvd_get_destroy_msg(ring, handle,
344 false, &fence);
345 if (r) {
346 DRM_ERROR("Error destroying UVD (%d)!\n", r);
347 continue;
348 }
349
350 dma_fence_wait(fence, false);
351 dma_fence_put(fence);
352
353 adev->uvd.filp[i] = NULL;
354 atomic_set(&adev->uvd.handles[i], 0);
355 }
356 }
357}
358
359static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *abo)
360{
361 int i;
362 for (i = 0; i < abo->placement.num_placement; ++i) {
363 abo->placements[i].fpfn = 0 >> PAGE_SHIFT;
364 abo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
365 }
366}
367
368static u64 amdgpu_uvd_get_addr_from_ctx(struct amdgpu_uvd_cs_ctx *ctx)
369{
370 uint32_t lo, hi;
371 uint64_t addr;
372
373 lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
374 hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
375 addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
376
377 return addr;
378}
379
380/**
381 * amdgpu_uvd_cs_pass1 - first parsing round
382 *
383 * @ctx: UVD parser context
384 *
385 * Make sure UVD message and feedback buffers are in VRAM and
386 * nobody is violating an 256MB boundary.
387 */
388static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
389{
390 struct amdgpu_bo_va_mapping *mapping;
391 struct amdgpu_bo *bo;
392 uint32_t cmd;
393 uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
394 int r = 0;
395
396 mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
397 if (mapping == NULL) {
398 DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
399 return -EINVAL;
400 }
401
402 if (!ctx->parser->adev->uvd.address_64_bit) {
403 /* check if it's a message or feedback command */
404 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
405 if (cmd == 0x0 || cmd == 0x3) {
406 /* yes, force it into VRAM */
407 uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
408 amdgpu_ttm_placement_from_domain(bo, domain);
409 }
410 amdgpu_uvd_force_into_uvd_segment(bo);
411
412 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
413 }
414
415 return r;
416}
417
418/**
419 * amdgpu_uvd_cs_msg_decode - handle UVD decode message
420 *
421 * @msg: pointer to message structure
422 * @buf_sizes: returned buffer sizes
423 *
424 * Peek into the decode message and calculate the necessary buffer sizes.
425 */
426static int amdgpu_uvd_cs_msg_decode(struct amdgpu_device *adev, uint32_t *msg,
427 unsigned buf_sizes[])
428{
429 unsigned stream_type = msg[4];
430 unsigned width = msg[6];
431 unsigned height = msg[7];
432 unsigned dpb_size = msg[9];
433 unsigned pitch = msg[28];
434 unsigned level = msg[57];
435
436 unsigned width_in_mb = width / 16;
437 unsigned height_in_mb = ALIGN(height / 16, 2);
438 unsigned fs_in_mb = width_in_mb * height_in_mb;
439
440 unsigned image_size, tmp, min_dpb_size, num_dpb_buffer;
441 unsigned min_ctx_size = ~0;
442
443 image_size = width * height;
444 image_size += image_size / 2;
445 image_size = ALIGN(image_size, 1024);
446
447 switch (stream_type) {
448 case 0: /* H264 */
449 switch(level) {
450 case 30:
451 num_dpb_buffer = 8100 / fs_in_mb;
452 break;
453 case 31:
454 num_dpb_buffer = 18000 / fs_in_mb;
455 break;
456 case 32:
457 num_dpb_buffer = 20480 / fs_in_mb;
458 break;
459 case 41:
460 num_dpb_buffer = 32768 / fs_in_mb;
461 break;
462 case 42:
463 num_dpb_buffer = 34816 / fs_in_mb;
464 break;
465 case 50:
466 num_dpb_buffer = 110400 / fs_in_mb;
467 break;
468 case 51:
469 num_dpb_buffer = 184320 / fs_in_mb;
470 break;
471 default:
472 num_dpb_buffer = 184320 / fs_in_mb;
473 break;
474 }
475 num_dpb_buffer++;
476 if (num_dpb_buffer > 17)
477 num_dpb_buffer = 17;
478
479 /* reference picture buffer */
480 min_dpb_size = image_size * num_dpb_buffer;
481
482 /* macroblock context buffer */
483 min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
484
485 /* IT surface buffer */
486 min_dpb_size += width_in_mb * height_in_mb * 32;
487 break;
488
489 case 1: /* VC1 */
490
491 /* reference picture buffer */
492 min_dpb_size = image_size * 3;
493
494 /* CONTEXT_BUFFER */
495 min_dpb_size += width_in_mb * height_in_mb * 128;
496
497 /* IT surface buffer */
498 min_dpb_size += width_in_mb * 64;
499
500 /* DB surface buffer */
501 min_dpb_size += width_in_mb * 128;
502
503 /* BP */
504 tmp = max(width_in_mb, height_in_mb);
505 min_dpb_size += ALIGN(tmp * 7 * 16, 64);
506 break;
507
508 case 3: /* MPEG2 */
509
510 /* reference picture buffer */
511 min_dpb_size = image_size * 3;
512 break;
513
514 case 4: /* MPEG4 */
515
516 /* reference picture buffer */
517 min_dpb_size = image_size * 3;
518
519 /* CM */
520 min_dpb_size += width_in_mb * height_in_mb * 64;
521
522 /* IT surface buffer */
523 min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
524 break;
525
526 case 7: /* H264 Perf */
527 switch(level) {
528 case 30:
529 num_dpb_buffer = 8100 / fs_in_mb;
530 break;
531 case 31:
532 num_dpb_buffer = 18000 / fs_in_mb;
533 break;
534 case 32:
535 num_dpb_buffer = 20480 / fs_in_mb;
536 break;
537 case 41:
538 num_dpb_buffer = 32768 / fs_in_mb;
539 break;
540 case 42:
541 num_dpb_buffer = 34816 / fs_in_mb;
542 break;
543 case 50:
544 num_dpb_buffer = 110400 / fs_in_mb;
545 break;
546 case 51:
547 num_dpb_buffer = 184320 / fs_in_mb;
548 break;
549 default:
550 num_dpb_buffer = 184320 / fs_in_mb;
551 break;
552 }
553 num_dpb_buffer++;
554 if (num_dpb_buffer > 17)
555 num_dpb_buffer = 17;
556
557 /* reference picture buffer */
558 min_dpb_size = image_size * num_dpb_buffer;
559
560 if (!adev->uvd.use_ctx_buf){
561 /* macroblock context buffer */
562 min_dpb_size +=
563 width_in_mb * height_in_mb * num_dpb_buffer * 192;
564
565 /* IT surface buffer */
566 min_dpb_size += width_in_mb * height_in_mb * 32;
567 } else {
568 /* macroblock context buffer */
569 min_ctx_size =
570 width_in_mb * height_in_mb * num_dpb_buffer * 192;
571 }
572 break;
573
574 case 16: /* H265 */
575 image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
576 image_size = ALIGN(image_size, 256);
577
578 num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
579 min_dpb_size = image_size * num_dpb_buffer;
580 min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16)
581 * 16 * num_dpb_buffer + 52 * 1024;
582 break;
583
584 default:
585 DRM_ERROR("UVD codec not handled %d!\n", stream_type);
586 return -EINVAL;
587 }
588
589 if (width > pitch) {
590 DRM_ERROR("Invalid UVD decoding target pitch!\n");
591 return -EINVAL;
592 }
593
594 if (dpb_size < min_dpb_size) {
595 DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
596 dpb_size, min_dpb_size);
597 return -EINVAL;
598 }
599
600 buf_sizes[0x1] = dpb_size;
601 buf_sizes[0x2] = image_size;
602 buf_sizes[0x4] = min_ctx_size;
603 return 0;
604}
605
606/**
607 * amdgpu_uvd_cs_msg - handle UVD message
608 *
609 * @ctx: UVD parser context
610 * @bo: buffer object containing the message
611 * @offset: offset into the buffer object
612 *
613 * Peek into the UVD message and extract the session id.
614 * Make sure that we don't open up to many sessions.
615 */
616static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
617 struct amdgpu_bo *bo, unsigned offset)
618{
619 struct amdgpu_device *adev = ctx->parser->adev;
620 int32_t *msg, msg_type, handle;
621 void *ptr;
622 long r;
623 int i;
624
625 if (offset & 0x3F) {
626 DRM_ERROR("UVD messages must be 64 byte aligned!\n");
627 return -EINVAL;
628 }
629
630 r = amdgpu_bo_kmap(bo, &ptr);
631 if (r) {
632 DRM_ERROR("Failed mapping the UVD message (%ld)!\n", r);
633 return r;
634 }
635
636 msg = ptr + offset;
637
638 msg_type = msg[1];
639 handle = msg[2];
640
641 if (handle == 0) {
642 DRM_ERROR("Invalid UVD handle!\n");
643 return -EINVAL;
644 }
645
646 switch (msg_type) {
647 case 0:
648 /* it's a create msg, calc image size (width * height) */
649 amdgpu_bo_kunmap(bo);
650
651 /* try to alloc a new handle */
652 for (i = 0; i < adev->uvd.max_handles; ++i) {
653 if (atomic_read(&adev->uvd.handles[i]) == handle) {
654 DRM_ERROR("Handle 0x%x already in use!\n", handle);
655 return -EINVAL;
656 }
657
658 if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
659 adev->uvd.filp[i] = ctx->parser->filp;
660 return 0;
661 }
662 }
663
664 DRM_ERROR("No more free UVD handles!\n");
665 return -ENOSPC;
666
667 case 1:
668 /* it's a decode msg, calc buffer sizes */
669 r = amdgpu_uvd_cs_msg_decode(adev, msg, ctx->buf_sizes);
670 amdgpu_bo_kunmap(bo);
671 if (r)
672 return r;
673
674 /* validate the handle */
675 for (i = 0; i < adev->uvd.max_handles; ++i) {
676 if (atomic_read(&adev->uvd.handles[i]) == handle) {
677 if (adev->uvd.filp[i] != ctx->parser->filp) {
678 DRM_ERROR("UVD handle collision detected!\n");
679 return -EINVAL;
680 }
681 return 0;
682 }
683 }
684
685 DRM_ERROR("Invalid UVD handle 0x%x!\n", handle);
686 return -ENOENT;
687
688 case 2:
689 /* it's a destroy msg, free the handle */
690 for (i = 0; i < adev->uvd.max_handles; ++i)
691 atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
692 amdgpu_bo_kunmap(bo);
693 return 0;
694
695 default:
696 DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
697 return -EINVAL;
698 }
699 BUG();
700 return -EINVAL;
701}
702
703/**
704 * amdgpu_uvd_cs_pass2 - second parsing round
705 *
706 * @ctx: UVD parser context
707 *
708 * Patch buffer addresses, make sure buffer sizes are correct.
709 */
710static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
711{
712 struct amdgpu_bo_va_mapping *mapping;
713 struct amdgpu_bo *bo;
714 uint32_t cmd;
715 uint64_t start, end;
716 uint64_t addr = amdgpu_uvd_get_addr_from_ctx(ctx);
717 int r;
718
719 mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
720 if (mapping == NULL) {
721 DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
722 return -EINVAL;
723 }
724
725 start = amdgpu_bo_gpu_offset(bo);
726
727 end = (mapping->it.last + 1 - mapping->it.start);
728 end = end * AMDGPU_GPU_PAGE_SIZE + start;
729
730 addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
731 start += addr;
732
733 amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data0,
734 lower_32_bits(start));
735 amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data1,
736 upper_32_bits(start));
737
738 cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
739 if (cmd < 0x4) {
740 if ((end - start) < ctx->buf_sizes[cmd]) {
741 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
742 (unsigned)(end - start),
743 ctx->buf_sizes[cmd]);
744 return -EINVAL;
745 }
746
747 } else if (cmd == 0x206) {
748 if ((end - start) < ctx->buf_sizes[4]) {
749 DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
750 (unsigned)(end - start),
751 ctx->buf_sizes[4]);
752 return -EINVAL;
753 }
754 } else if ((cmd != 0x100) && (cmd != 0x204)) {
755 DRM_ERROR("invalid UVD command %X!\n", cmd);
756 return -EINVAL;
757 }
758
759 if (!ctx->parser->adev->uvd.address_64_bit) {
760 if ((start >> 28) != ((end - 1) >> 28)) {
761 DRM_ERROR("reloc %LX-%LX crossing 256MB boundary!\n",
762 start, end);
763 return -EINVAL;
764 }
765
766 if ((cmd == 0 || cmd == 0x3) &&
767 (start >> 28) != (ctx->parser->adev->uvd.gpu_addr >> 28)) {
768 DRM_ERROR("msg/fb buffer %LX-%LX out of 256MB segment!\n",
769 start, end);
770 return -EINVAL;
771 }
772 }
773
774 if (cmd == 0) {
775 ctx->has_msg_cmd = true;
776 r = amdgpu_uvd_cs_msg(ctx, bo, addr);
777 if (r)
778 return r;
779 } else if (!ctx->has_msg_cmd) {
780 DRM_ERROR("Message needed before other commands are send!\n");
781 return -EINVAL;
782 }
783
784 return 0;
785}
786
787/**
788 * amdgpu_uvd_cs_reg - parse register writes
789 *
790 * @ctx: UVD parser context
791 * @cb: callback function
792 *
793 * Parse the register writes, call cb on each complete command.
794 */
795static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
796 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
797{
798 struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
799 int i, r;
800
801 ctx->idx++;
802 for (i = 0; i <= ctx->count; ++i) {
803 unsigned reg = ctx->reg + i;
804
805 if (ctx->idx >= ib->length_dw) {
806 DRM_ERROR("Register command after end of CS!\n");
807 return -EINVAL;
808 }
809
810 switch (reg) {
811 case mmUVD_GPCOM_VCPU_DATA0:
812 ctx->data0 = ctx->idx;
813 break;
814 case mmUVD_GPCOM_VCPU_DATA1:
815 ctx->data1 = ctx->idx;
816 break;
817 case mmUVD_GPCOM_VCPU_CMD:
818 r = cb(ctx);
819 if (r)
820 return r;
821 break;
822 case mmUVD_ENGINE_CNTL:
823 case mmUVD_NO_OP:
824 break;
825 default:
826 DRM_ERROR("Invalid reg 0x%X!\n", reg);
827 return -EINVAL;
828 }
829 ctx->idx++;
830 }
831 return 0;
832}
833
834/**
835 * amdgpu_uvd_cs_packets - parse UVD packets
836 *
837 * @ctx: UVD parser context
838 * @cb: callback function
839 *
840 * Parse the command stream packets.
841 */
842static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
843 int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
844{
845 struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
846 int r;
847
848 for (ctx->idx = 0 ; ctx->idx < ib->length_dw; ) {
849 uint32_t cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx);
850 unsigned type = CP_PACKET_GET_TYPE(cmd);
851 switch (type) {
852 case PACKET_TYPE0:
853 ctx->reg = CP_PACKET0_GET_REG(cmd);
854 ctx->count = CP_PACKET_GET_COUNT(cmd);
855 r = amdgpu_uvd_cs_reg(ctx, cb);
856 if (r)
857 return r;
858 break;
859 case PACKET_TYPE2:
860 ++ctx->idx;
861 break;
862 default:
863 DRM_ERROR("Unknown packet type %d !\n", type);
864 return -EINVAL;
865 }
866 }
867 return 0;
868}
869
870/**
871 * amdgpu_uvd_ring_parse_cs - UVD command submission parser
872 *
873 * @parser: Command submission parser context
874 *
875 * Parse the command stream, patch in addresses as necessary.
876 */
877int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)
878{
879 struct amdgpu_uvd_cs_ctx ctx = {};
880 unsigned buf_sizes[] = {
881 [0x00000000] = 2048,
882 [0x00000001] = 0xFFFFFFFF,
883 [0x00000002] = 0xFFFFFFFF,
884 [0x00000003] = 2048,
885 [0x00000004] = 0xFFFFFFFF,
886 };
887 struct amdgpu_ib *ib = &parser->job->ibs[ib_idx];
888 int r;
889
890 parser->job->vm = NULL;
891 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
892
893 if (ib->length_dw % 16) {
894 DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
895 ib->length_dw);
896 return -EINVAL;
897 }
898
899 r = amdgpu_cs_sysvm_access_required(parser);
900 if (r)
901 return r;
902
903 ctx.parser = parser;
904 ctx.buf_sizes = buf_sizes;
905 ctx.ib_idx = ib_idx;
906
907 /* first round only required on chips without UVD 64 bit address support */
908 if (!parser->adev->uvd.address_64_bit) {
909 /* first round, make sure the buffers are actually in the UVD segment */
910 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
911 if (r)
912 return r;
913 }
914
915 /* second round, patch buffer addresses into the command stream */
916 r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
917 if (r)
918 return r;
919
920 if (!ctx.has_msg_cmd) {
921 DRM_ERROR("UVD-IBs need a msg command!\n");
922 return -EINVAL;
923 }
924
925 return 0;
926}
927
928static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
929 bool direct, struct dma_fence **fence)
930{
931 struct ttm_validate_buffer tv;
932 struct ww_acquire_ctx ticket;
933 struct list_head head;
934 struct amdgpu_job *job;
935 struct amdgpu_ib *ib;
936 struct dma_fence *f = NULL;
937 struct amdgpu_device *adev = ring->adev;
938 uint64_t addr;
939 int i, r;
940
941 memset(&tv, 0, sizeof(tv));
942 tv.bo = &bo->tbo;
943
944 INIT_LIST_HEAD(&head);
945 list_add(&tv.head, &head);
946
947 r = ttm_eu_reserve_buffers(&ticket, &head, true, NULL);
948 if (r)
949 return r;
950
951 if (!ring->adev->uvd.address_64_bit) {
952 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
953 amdgpu_uvd_force_into_uvd_segment(bo);
954 }
955
956 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
957 if (r)
958 goto err;
959
960 r = amdgpu_job_alloc_with_ib(adev, 64, &job);
961 if (r)
962 goto err;
963
964 ib = &job->ibs[0];
965 addr = amdgpu_bo_gpu_offset(bo);
966 ib->ptr[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0);
967 ib->ptr[1] = addr;
968 ib->ptr[2] = PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0);
969 ib->ptr[3] = addr >> 32;
970 ib->ptr[4] = PACKET0(mmUVD_GPCOM_VCPU_CMD, 0);
971 ib->ptr[5] = 0;
972 for (i = 6; i < 16; i += 2) {
973 ib->ptr[i] = PACKET0(mmUVD_NO_OP, 0);
974 ib->ptr[i+1] = 0;
975 }
976 ib->length_dw = 16;
977
978 if (direct) {
979 r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f);
980 job->fence = dma_fence_get(f);
981 if (r)
982 goto err_free;
983
984 amdgpu_job_free(job);
985 } else {
986 r = amdgpu_job_submit(job, ring, &adev->uvd.entity,
987 AMDGPU_FENCE_OWNER_UNDEFINED, &f);
988 if (r)
989 goto err_free;
990 }
991
992 ttm_eu_fence_buffer_objects(&ticket, &head, f);
993
994 if (fence)
995 *fence = dma_fence_get(f);
996 amdgpu_bo_unref(&bo);
997 dma_fence_put(f);
998
999 return 0;
1000
1001err_free:
1002 amdgpu_job_free(job);
1003
1004err:
1005 ttm_eu_backoff_reservation(&ticket, &head);
1006 return r;
1007}
1008
1009/* multiple fence commands without any stream commands in between can
1010 crash the vcpu so just try to emmit a dummy create/destroy msg to
1011 avoid this */
1012int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
1013 struct dma_fence **fence)
1014{
1015 struct amdgpu_device *adev = ring->adev;
1016 struct amdgpu_bo *bo;
1017 uint32_t *msg;
1018 int r, i;
1019
1020 r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
1021 AMDGPU_GEM_DOMAIN_VRAM,
1022 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
1023 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
1024 NULL, NULL, &bo);
1025 if (r)
1026 return r;
1027
1028 r = amdgpu_bo_reserve(bo, false);
1029 if (r) {
1030 amdgpu_bo_unref(&bo);
1031 return r;
1032 }
1033
1034 r = amdgpu_bo_kmap(bo, (void **)&msg);
1035 if (r) {
1036 amdgpu_bo_unreserve(bo);
1037 amdgpu_bo_unref(&bo);
1038 return r;
1039 }
1040
1041 /* stitch together an UVD create msg */
1042 msg[0] = cpu_to_le32(0x00000de4);
1043 msg[1] = cpu_to_le32(0x00000000);
1044 msg[2] = cpu_to_le32(handle);
1045 msg[3] = cpu_to_le32(0x00000000);
1046 msg[4] = cpu_to_le32(0x00000000);
1047 msg[5] = cpu_to_le32(0x00000000);
1048 msg[6] = cpu_to_le32(0x00000000);
1049 msg[7] = cpu_to_le32(0x00000780);
1050 msg[8] = cpu_to_le32(0x00000440);
1051 msg[9] = cpu_to_le32(0x00000000);
1052 msg[10] = cpu_to_le32(0x01b37000);
1053 for (i = 11; i < 1024; ++i)
1054 msg[i] = cpu_to_le32(0x0);
1055
1056 amdgpu_bo_kunmap(bo);
1057 amdgpu_bo_unreserve(bo);
1058
1059 return amdgpu_uvd_send_msg(ring, bo, true, fence);
1060}
1061
1062int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
1063 bool direct, struct dma_fence **fence)
1064{
1065 struct amdgpu_device *adev = ring->adev;
1066 struct amdgpu_bo *bo;
1067 uint32_t *msg;
1068 int r, i;
1069
1070 r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
1071 AMDGPU_GEM_DOMAIN_VRAM,
1072 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
1073 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
1074 NULL, NULL, &bo);
1075 if (r)
1076 return r;
1077
1078 r = amdgpu_bo_reserve(bo, false);
1079 if (r) {
1080 amdgpu_bo_unref(&bo);
1081 return r;
1082 }
1083
1084 r = amdgpu_bo_kmap(bo, (void **)&msg);
1085 if (r) {
1086 amdgpu_bo_unreserve(bo);
1087 amdgpu_bo_unref(&bo);
1088 return r;
1089 }
1090
1091 /* stitch together an UVD destroy msg */
1092 msg[0] = cpu_to_le32(0x00000de4);
1093 msg[1] = cpu_to_le32(0x00000002);
1094 msg[2] = cpu_to_le32(handle);
1095 msg[3] = cpu_to_le32(0x00000000);
1096 for (i = 4; i < 1024; ++i)
1097 msg[i] = cpu_to_le32(0x0);
1098
1099 amdgpu_bo_kunmap(bo);
1100 amdgpu_bo_unreserve(bo);
1101
1102 return amdgpu_uvd_send_msg(ring, bo, direct, fence);
1103}
1104
1105static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
1106{
1107 struct amdgpu_device *adev =
1108 container_of(work, struct amdgpu_device, uvd.idle_work.work);
1109 unsigned fences = amdgpu_fence_count_emitted(&adev->uvd.ring);
1110
1111 if (fences == 0) {
1112 if (adev->pm.dpm_enabled) {
1113 amdgpu_dpm_enable_uvd(adev, false);
1114 } else {
1115 amdgpu_asic_set_uvd_clocks(adev, 0, 0);
1116 }
1117 } else {
1118 schedule_delayed_work(&adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
1119 }
1120}
1121
1122void amdgpu_uvd_ring_begin_use(struct amdgpu_ring *ring)
1123{
1124 struct amdgpu_device *adev = ring->adev;
1125 bool set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
1126
1127 if (set_clocks) {
1128 if (adev->pm.dpm_enabled) {
1129 amdgpu_dpm_enable_uvd(adev, true);
1130 } else {
1131 amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
1132 }
1133 }
1134}
1135
1136void amdgpu_uvd_ring_end_use(struct amdgpu_ring *ring)
1137{
1138 schedule_delayed_work(&ring->adev->uvd.idle_work, UVD_IDLE_TIMEOUT);
1139}
1140
1141/**
1142 * amdgpu_uvd_ring_test_ib - test ib execution
1143 *
1144 * @ring: amdgpu_ring pointer
1145 *
1146 * Test if we can successfully execute an IB
1147 */
1148int amdgpu_uvd_ring_test_ib(struct amdgpu_ring *ring, long timeout)
1149{
1150 struct dma_fence *fence;
1151 long r;
1152
1153 r = amdgpu_uvd_get_create_msg(ring, 1, NULL);
1154 if (r) {
1155 DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
1156 goto error;
1157 }
1158
1159 r = amdgpu_uvd_get_destroy_msg(ring, 1, true, &fence);
1160 if (r) {
1161 DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
1162 goto error;
1163 }
1164
1165 r = dma_fence_wait_timeout(fence, false, timeout);
1166 if (r == 0) {
1167 DRM_ERROR("amdgpu: IB test timed out.\n");
1168 r = -ETIMEDOUT;
1169 } else if (r < 0) {
1170 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
1171 } else {
1172 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
1173 r = 0;
1174 }
1175
1176 dma_fence_put(fence);
1177
1178error:
1179 return r;
1180}