Linux Audio

Check our new training course

Loading...
v6.9.4
   1/*
   2 * Copyright 2008 Advanced Micro Devices, Inc.
   3 * Copyright 2008 Red Hat Inc.
   4 * Copyright 2009 Jerome Glisse.
   5 *
   6 * Permission is hereby granted, free of charge, to any person obtaining a
   7 * copy of this software and associated documentation files (the "Software"),
   8 * to deal in the Software without restriction, including without limitation
   9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10 * and/or sell copies of the Software, and to permit persons to whom the
  11 * Software is furnished to do so, subject to the following conditions:
  12 *
  13 * The above copyright notice and this permission notice shall be included in
  14 * all copies or substantial portions of the Software.
  15 *
  16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22 * OTHER DEALINGS IN THE SOFTWARE.
  23 *
  24 * Authors: Dave Airlie
  25 *          Alex Deucher
  26 *          Jerome Glisse
  27 */
  28#include <linux/ktime.h>
  29#include <linux/module.h>
  30#include <linux/pagemap.h>
  31#include <linux/pci.h>
  32#include <linux/dma-buf.h>
  33
  34#include <drm/amdgpu_drm.h>
  35#include <drm/drm_drv.h>
  36#include <drm/drm_exec.h>
  37#include <drm/drm_gem_ttm_helper.h>
  38#include <drm/ttm/ttm_tt.h>
  39
  40#include "amdgpu.h"
  41#include "amdgpu_display.h"
  42#include "amdgpu_dma_buf.h"
  43#include "amdgpu_hmm.h"
  44#include "amdgpu_xgmi.h"
  45
  46static const struct drm_gem_object_funcs amdgpu_gem_object_funcs;
  47
  48static vm_fault_t amdgpu_gem_fault(struct vm_fault *vmf)
  49{
  50	struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
  51	struct drm_device *ddev = bo->base.dev;
  52	vm_fault_t ret;
  53	int idx;
  54
  55	ret = ttm_bo_vm_reserve(bo, vmf);
  56	if (ret)
  57		return ret;
  58
  59	if (drm_dev_enter(ddev, &idx)) {
  60		ret = amdgpu_bo_fault_reserve_notify(bo);
  61		if (ret) {
  62			drm_dev_exit(idx);
  63			goto unlock;
  64		}
  65
  66		ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
  67					       TTM_BO_VM_NUM_PREFAULT);
  68
  69		drm_dev_exit(idx);
  70	} else {
  71		ret = ttm_bo_vm_dummy_page(vmf, vmf->vma->vm_page_prot);
  72	}
  73	if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
  74		return ret;
  75
  76unlock:
  77	dma_resv_unlock(bo->base.resv);
  78	return ret;
  79}
  80
  81static const struct vm_operations_struct amdgpu_gem_vm_ops = {
  82	.fault = amdgpu_gem_fault,
  83	.open = ttm_bo_vm_open,
  84	.close = ttm_bo_vm_close,
  85	.access = ttm_bo_vm_access
  86};
  87
  88static void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  89{
  90	struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  91
  92	if (robj) {
  93		amdgpu_hmm_unregister(robj);
 
 
  94		amdgpu_bo_unref(&robj);
  95	}
  96}
  97
  98int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  99			     int alignment, u32 initial_domain,
 100			     u64 flags, enum ttm_bo_type type,
 101			     struct dma_resv *resv,
 102			     struct drm_gem_object **obj, int8_t xcp_id_plus1)
 103{
 104	struct amdgpu_bo *bo;
 105	struct amdgpu_bo_user *ubo;
 106	struct amdgpu_bo_param bp;
 107	int r;
 108
 109	memset(&bp, 0, sizeof(bp));
 110	*obj = NULL;
 
 
 
 
 111
 112	bp.size = size;
 113	bp.byte_align = alignment;
 114	bp.type = type;
 115	bp.resv = resv;
 116	bp.preferred_domain = initial_domain;
 117	bp.flags = flags;
 118	bp.domain = initial_domain;
 119	bp.bo_ptr_size = sizeof(struct amdgpu_bo);
 120	bp.xcp_id_plus1 = xcp_id_plus1;
 121
 122	r = amdgpu_bo_create_user(adev, &bp, &ubo);
 123	if (r)
 
 
 
 
 
 
 
 
 
 
 
 124		return r;
 125
 126	bo = &ubo->bo;
 127	*obj = &bo->tbo.base;
 128	(*obj)->funcs = &amdgpu_gem_object_funcs;
 129
 130	return 0;
 131}
 132
 133void amdgpu_gem_force_release(struct amdgpu_device *adev)
 134{
 135	struct drm_device *ddev = adev_to_drm(adev);
 136	struct drm_file *file;
 137
 138	mutex_lock(&ddev->filelist_mutex);
 139
 140	list_for_each_entry(file, &ddev->filelist, lhead) {
 141		struct drm_gem_object *gobj;
 142		int handle;
 143
 144		WARN_ONCE(1, "Still active user space clients!\n");
 145		spin_lock(&file->table_lock);
 146		idr_for_each_entry(&file->object_idr, gobj, handle) {
 147			WARN_ONCE(1, "And also active allocations!\n");
 148			drm_gem_object_put(gobj);
 149		}
 150		idr_destroy(&file->object_idr);
 151		spin_unlock(&file->table_lock);
 152	}
 153
 154	mutex_unlock(&ddev->filelist_mutex);
 155}
 156
 157/*
 158 * Call from drm_gem_handle_create which appear in both new and open ioctl
 159 * case.
 160 */
 161static int amdgpu_gem_object_open(struct drm_gem_object *obj,
 162				  struct drm_file *file_priv)
 163{
 164	struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
 165	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
 166	struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
 167	struct amdgpu_vm *vm = &fpriv->vm;
 168	struct amdgpu_bo_va *bo_va;
 169	struct mm_struct *mm;
 170	int r;
 171
 172	mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
 173	if (mm && mm != current->mm)
 174		return -EPERM;
 175
 176	if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
 177	    abo->tbo.base.resv != vm->root.bo->tbo.base.resv)
 178		return -EPERM;
 179
 180	r = amdgpu_bo_reserve(abo, false);
 181	if (r)
 182		return r;
 183
 184	bo_va = amdgpu_vm_bo_find(vm, abo);
 185	if (!bo_va)
 186		bo_va = amdgpu_vm_bo_add(adev, vm, abo);
 187	else
 188		++bo_va->ref_count;
 189	amdgpu_bo_unreserve(abo);
 190
 191	/* Validate and add eviction fence to DMABuf imports with dynamic
 192	 * attachment in compute VMs. Re-validation will be done by
 193	 * amdgpu_vm_validate. Fences are on the reservation shared with the
 194	 * export, which is currently required to be validated and fenced
 195	 * already by amdgpu_amdkfd_gpuvm_restore_process_bos.
 196	 *
 197	 * Nested locking below for the case that a GEM object is opened in
 198	 * kfd_mem_export_dmabuf. Since the lock below is only taken for imports,
 199	 * but not for export, this is a different lock class that cannot lead to
 200	 * circular lock dependencies.
 201	 */
 202	if (!vm->is_compute_context || !vm->process_info)
 203		return 0;
 204	if (!obj->import_attach ||
 205	    !dma_buf_is_dynamic(obj->import_attach->dmabuf))
 206		return 0;
 207	mutex_lock_nested(&vm->process_info->lock, 1);
 208	if (!WARN_ON(!vm->process_info->eviction_fence)) {
 209		r = amdgpu_amdkfd_bo_validate_and_fence(abo, AMDGPU_GEM_DOMAIN_GTT,
 210							&vm->process_info->eviction_fence->base);
 211		if (r) {
 212			struct amdgpu_task_info *ti = amdgpu_vm_get_task_info_vm(vm);
 213
 214			dev_warn(adev->dev, "validate_and_fence failed: %d\n", r);
 215			if (ti) {
 216				dev_warn(adev->dev, "pid %d\n", ti->pid);
 217				amdgpu_vm_put_task_info(ti);
 218			}
 219		}
 220	}
 221	mutex_unlock(&vm->process_info->lock);
 222
 223	return r;
 224}
 225
 226static void amdgpu_gem_object_close(struct drm_gem_object *obj,
 227				    struct drm_file *file_priv)
 228{
 229	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
 230	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
 231	struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
 232	struct amdgpu_vm *vm = &fpriv->vm;
 233
 234	struct dma_fence *fence = NULL;
 
 
 
 235	struct amdgpu_bo_va *bo_va;
 236	struct drm_exec exec;
 237	long r;
 238
 239	drm_exec_init(&exec, DRM_EXEC_IGNORE_DUPLICATES, 0);
 240	drm_exec_until_all_locked(&exec) {
 241		r = drm_exec_prepare_obj(&exec, &bo->tbo.base, 1);
 242		drm_exec_retry_on_contention(&exec);
 243		if (unlikely(r))
 244			goto out_unlock;
 245
 246		r = amdgpu_vm_lock_pd(vm, &exec, 0);
 247		drm_exec_retry_on_contention(&exec);
 248		if (unlikely(r))
 249			goto out_unlock;
 250	}
 251
 
 
 
 
 
 
 
 
 
 
 
 
 252	bo_va = amdgpu_vm_bo_find(vm, bo);
 253	if (!bo_va || --bo_va->ref_count)
 254		goto out_unlock;
 255
 256	amdgpu_vm_bo_del(adev, bo_va);
 257	if (!amdgpu_vm_ready(vm))
 258		goto out_unlock;
 259
 260	r = amdgpu_vm_clear_freed(adev, vm, &fence);
 261	if (unlikely(r < 0))
 262		dev_err(adev->dev, "failed to clear page "
 263			"tables on GEM object close (%ld)\n", r);
 264	if (r || !fence)
 265		goto out_unlock;
 266
 267	amdgpu_bo_fence(bo, fence, true);
 268	dma_fence_put(fence);
 269
 270out_unlock:
 271	if (r)
 272		dev_err(adev->dev, "leaking bo va (%ld)\n", r);
 273	drm_exec_fini(&exec);
 274}
 275
 276static int amdgpu_gem_object_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma)
 277{
 278	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
 279
 280	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
 281		return -EPERM;
 282	if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
 283		return -EPERM;
 284
 285	/* Workaround for Thunk bug creating PROT_NONE,MAP_PRIVATE mappings
 286	 * for debugger access to invisible VRAM. Should have used MAP_SHARED
 287	 * instead. Clearing VM_MAYWRITE prevents the mapping from ever
 288	 * becoming writable and makes is_cow_mapping(vm_flags) false.
 289	 */
 290	if (is_cow_mapping(vma->vm_flags) &&
 291	    !(vma->vm_flags & VM_ACCESS_FLAGS))
 292		vm_flags_clear(vma, VM_MAYWRITE);
 293
 294	return drm_gem_ttm_mmap(obj, vma);
 295}
 296
 297static const struct drm_gem_object_funcs amdgpu_gem_object_funcs = {
 298	.free = amdgpu_gem_object_free,
 299	.open = amdgpu_gem_object_open,
 300	.close = amdgpu_gem_object_close,
 301	.export = amdgpu_gem_prime_export,
 302	.vmap = drm_gem_ttm_vmap,
 303	.vunmap = drm_gem_ttm_vunmap,
 304	.mmap = amdgpu_gem_object_mmap,
 305	.vm_ops = &amdgpu_gem_vm_ops,
 306};
 307
 308/*
 309 * GEM ioctls.
 310 */
 311int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
 312			    struct drm_file *filp)
 313{
 314	struct amdgpu_device *adev = drm_to_adev(dev);
 315	struct amdgpu_fpriv *fpriv = filp->driver_priv;
 316	struct amdgpu_vm *vm = &fpriv->vm;
 317	union drm_amdgpu_gem_create *args = data;
 318	uint64_t flags = args->in.domain_flags;
 319	uint64_t size = args->in.bo_size;
 320	struct dma_resv *resv = NULL;
 321	struct drm_gem_object *gobj;
 322	uint32_t handle, initial_domain;
 
 323	int r;
 324
 325	/* reject DOORBELLs until userspace code to use it is available */
 326	if (args->in.domains & AMDGPU_GEM_DOMAIN_DOORBELL)
 327		return -EINVAL;
 328
 329	/* reject invalid gem flags */
 330	if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
 331		      AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
 332		      AMDGPU_GEM_CREATE_CPU_GTT_USWC |
 333		      AMDGPU_GEM_CREATE_VRAM_CLEARED |
 334		      AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
 335		      AMDGPU_GEM_CREATE_EXPLICIT_SYNC |
 336		      AMDGPU_GEM_CREATE_ENCRYPTED |
 337		      AMDGPU_GEM_CREATE_DISCARDABLE))
 338		return -EINVAL;
 339
 340	/* reject invalid gem domains */
 341	if (args->in.domains & ~AMDGPU_GEM_DOMAIN_MASK)
 342		return -EINVAL;
 343
 344	if (!amdgpu_is_tmz(adev) && (flags & AMDGPU_GEM_CREATE_ENCRYPTED)) {
 345		DRM_NOTE_ONCE("Cannot allocate secure buffer since TMZ is disabled\n");
 346		return -EINVAL;
 347	}
 348
 349	/* create a gem object to contain this object in */
 350	if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
 351	    AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
 352		if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
 353			/* if gds bo is created from user space, it must be
 354			 * passed to bo list
 355			 */
 356			DRM_ERROR("GDS bo cannot be per-vm-bo\n");
 357			return -EINVAL;
 
 
 
 
 358		}
 359		flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
 360	}
 
 361
 362	if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
 363		r = amdgpu_bo_reserve(vm->root.bo, false);
 364		if (r)
 365			return r;
 366
 367		resv = vm->root.bo->tbo.base.resv;
 368	}
 369
 370	initial_domain = (u32)(0xffffffff & args->in.domains);
 371retry:
 372	r = amdgpu_gem_object_create(adev, size, args->in.alignment,
 373				     initial_domain,
 374				     flags, ttm_bo_type_device, resv, &gobj, fpriv->xcp_id + 1);
 375	if (r && r != -ERESTARTSYS) {
 376		if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) {
 377			flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
 378			goto retry;
 379		}
 380
 381		if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
 382			initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
 383			goto retry;
 384		}
 385		DRM_DEBUG("Failed to allocate GEM object (%llu, %d, %llu, %d)\n",
 386				size, initial_domain, args->in.alignment, r);
 387	}
 388
 389	if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
 390		if (!r) {
 391			struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
 392
 393			abo->parent = amdgpu_bo_ref(vm->root.bo);
 394		}
 395		amdgpu_bo_unreserve(vm->root.bo);
 396	}
 397	if (r)
 398		return r;
 399
 400	r = drm_gem_handle_create(filp, gobj, &handle);
 401	/* drop reference from allocate - handle holds it now */
 402	drm_gem_object_put(gobj);
 403	if (r)
 404		return r;
 405
 406	memset(args, 0, sizeof(*args));
 407	args->out.handle = handle;
 408	return 0;
 
 
 
 
 409}
 410
 411int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
 412			     struct drm_file *filp)
 413{
 414	struct ttm_operation_ctx ctx = { true, false };
 415	struct amdgpu_device *adev = drm_to_adev(dev);
 416	struct drm_amdgpu_gem_userptr *args = data;
 417	struct amdgpu_fpriv *fpriv = filp->driver_priv;
 418	struct drm_gem_object *gobj;
 419	struct hmm_range *range;
 420	struct amdgpu_bo *bo;
 421	uint32_t handle;
 422	int r;
 423
 424	args->addr = untagged_addr(args->addr);
 425
 426	if (offset_in_page(args->addr | args->size))
 427		return -EINVAL;
 428
 429	/* reject unknown flag values */
 430	if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
 431	    AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
 432	    AMDGPU_GEM_USERPTR_REGISTER))
 433		return -EINVAL;
 434
 435	if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
 436	     !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
 437
 438		/* if we want to write to it we must install a MMU notifier */
 439		return -EACCES;
 440	}
 441
 442	/* create a gem object to contain this object in */
 443	r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
 444				     0, ttm_bo_type_device, NULL, &gobj, fpriv->xcp_id + 1);
 
 445	if (r)
 446		return r;
 447
 448	bo = gem_to_amdgpu_bo(gobj);
 449	bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
 450	bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
 451	r = amdgpu_ttm_tt_set_userptr(&bo->tbo, args->addr, args->flags);
 452	if (r)
 453		goto release_object;
 454
 455	r = amdgpu_hmm_register(bo, args->addr);
 456	if (r)
 457		goto release_object;
 
 
 458
 459	if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
 460		r = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages,
 461						 &range);
 
 
 462		if (r)
 463			goto release_object;
 464
 465		r = amdgpu_bo_reserve(bo, true);
 466		if (r)
 467			goto user_pages_done;
 468
 469		amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
 470		r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
 471		amdgpu_bo_unreserve(bo);
 472		if (r)
 473			goto user_pages_done;
 
 
 474	}
 475
 476	r = drm_gem_handle_create(filp, gobj, &handle);
 
 
 477	if (r)
 478		goto user_pages_done;
 479
 480	args->handle = handle;
 
 
 
 
 481
 482user_pages_done:
 483	if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE)
 484		amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm, range);
 485
 486release_object:
 487	drm_gem_object_put(gobj);
 
 
 
 488
 489	return r;
 490}
 491
 492int amdgpu_mode_dumb_mmap(struct drm_file *filp,
 493			  struct drm_device *dev,
 494			  uint32_t handle, uint64_t *offset_p)
 495{
 496	struct drm_gem_object *gobj;
 497	struct amdgpu_bo *robj;
 498
 499	gobj = drm_gem_object_lookup(filp, handle);
 500	if (!gobj)
 501		return -ENOENT;
 502
 503	robj = gem_to_amdgpu_bo(gobj);
 504	if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
 505	    (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
 506		drm_gem_object_put(gobj);
 507		return -EPERM;
 508	}
 509	*offset_p = amdgpu_bo_mmap_offset(robj);
 510	drm_gem_object_put(gobj);
 511	return 0;
 512}
 513
 514int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
 515			  struct drm_file *filp)
 516{
 517	union drm_amdgpu_gem_mmap *args = data;
 518	uint32_t handle = args->in.handle;
 519
 520	memset(args, 0, sizeof(*args));
 521	return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
 522}
 523
 524/**
 525 * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
 526 *
 527 * @timeout_ns: timeout in ns
 528 *
 529 * Calculate the timeout in jiffies from an absolute timeout in ns.
 530 */
 531unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
 532{
 533	unsigned long timeout_jiffies;
 534	ktime_t timeout;
 535
 536	/* clamp timeout if it's to large */
 537	if (((int64_t)timeout_ns) < 0)
 538		return MAX_SCHEDULE_TIMEOUT;
 539
 540	timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
 541	if (ktime_to_ns(timeout) < 0)
 542		return 0;
 543
 544	timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
 545	/*  clamp timeout to avoid unsigned-> signed overflow */
 546	if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT)
 547		return MAX_SCHEDULE_TIMEOUT - 1;
 548
 549	return timeout_jiffies;
 550}
 551
 552int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
 553			      struct drm_file *filp)
 554{
 
 555	union drm_amdgpu_gem_wait_idle *args = data;
 556	struct drm_gem_object *gobj;
 557	struct amdgpu_bo *robj;
 558	uint32_t handle = args->in.handle;
 559	unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
 560	int r = 0;
 561	long ret;
 562
 563	gobj = drm_gem_object_lookup(filp, handle);
 564	if (!gobj)
 565		return -ENOENT;
 566
 567	robj = gem_to_amdgpu_bo(gobj);
 568	ret = dma_resv_wait_timeout(robj->tbo.base.resv, DMA_RESV_USAGE_READ,
 569				    true, timeout);
 570
 571	/* ret == 0 means not signaled,
 572	 * ret > 0 means signaled
 573	 * ret < 0 means interrupted before timeout
 574	 */
 575	if (ret >= 0) {
 576		memset(args, 0, sizeof(*args));
 577		args->out.status = (ret == 0);
 578	} else
 579		r = ret;
 580
 581	drm_gem_object_put(gobj);
 
 582	return r;
 583}
 584
 585int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
 586				struct drm_file *filp)
 587{
 588	struct drm_amdgpu_gem_metadata *args = data;
 589	struct drm_gem_object *gobj;
 590	struct amdgpu_bo *robj;
 591	int r = -1;
 592
 593	DRM_DEBUG("%d\n", args->handle);
 594	gobj = drm_gem_object_lookup(filp, args->handle);
 595	if (gobj == NULL)
 596		return -ENOENT;
 597	robj = gem_to_amdgpu_bo(gobj);
 598
 599	r = amdgpu_bo_reserve(robj, false);
 600	if (unlikely(r != 0))
 601		goto out;
 602
 603	if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
 604		amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
 605		r = amdgpu_bo_get_metadata(robj, args->data.data,
 606					   sizeof(args->data.data),
 607					   &args->data.data_size_bytes,
 608					   &args->data.flags);
 609	} else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
 610		if (args->data.data_size_bytes > sizeof(args->data.data)) {
 611			r = -EINVAL;
 612			goto unreserve;
 613		}
 614		r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
 615		if (!r)
 616			r = amdgpu_bo_set_metadata(robj, args->data.data,
 617						   args->data.data_size_bytes,
 618						   args->data.flags);
 619	}
 620
 621unreserve:
 622	amdgpu_bo_unreserve(robj);
 623out:
 624	drm_gem_object_put(gobj);
 625	return r;
 626}
 627
 
 
 
 
 
 
 
 
 
 
 628/**
 629 * amdgpu_gem_va_update_vm -update the bo_va in its VM
 630 *
 631 * @adev: amdgpu_device pointer
 632 * @vm: vm to update
 633 * @bo_va: bo_va to update
 634 * @operation: map, unmap or clear
 635 *
 636 * Update the bo_va directly after setting its address. Errors are not
 637 * vital here, so they are not reported back to userspace.
 638 */
 639static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
 640				    struct amdgpu_vm *vm,
 641				    struct amdgpu_bo_va *bo_va,
 642				    uint32_t operation)
 643{
 
 
 
 
 
 644	int r;
 645
 646	if (!amdgpu_vm_ready(vm))
 647		return;
 
 
 
 
 648
 649	r = amdgpu_vm_clear_freed(adev, vm, NULL);
 
 
 
 650	if (r)
 651		goto error;
 652
 653	if (operation == AMDGPU_VA_OP_MAP ||
 654	    operation == AMDGPU_VA_OP_REPLACE) {
 655		r = amdgpu_vm_bo_update(adev, bo_va, false);
 656		if (r)
 657			goto error;
 
 658	}
 
 
 
 
 659
 660	r = amdgpu_vm_update_pdes(adev, vm, false);
 
 
 661
 662error:
 663	if (r && r != -ERESTARTSYS)
 664		DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
 665}
 666
 667/**
 668 * amdgpu_gem_va_map_flags - map GEM UAPI flags into hardware flags
 669 *
 670 * @adev: amdgpu_device pointer
 671 * @flags: GEM UAPI flags
 672 *
 673 * Returns the GEM UAPI flags mapped into hardware for the ASIC.
 674 */
 675uint64_t amdgpu_gem_va_map_flags(struct amdgpu_device *adev, uint32_t flags)
 676{
 677	uint64_t pte_flag = 0;
 678
 679	if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
 680		pte_flag |= AMDGPU_PTE_EXECUTABLE;
 681	if (flags & AMDGPU_VM_PAGE_READABLE)
 682		pte_flag |= AMDGPU_PTE_READABLE;
 683	if (flags & AMDGPU_VM_PAGE_WRITEABLE)
 684		pte_flag |= AMDGPU_PTE_WRITEABLE;
 685	if (flags & AMDGPU_VM_PAGE_PRT)
 686		pte_flag |= AMDGPU_PTE_PRT;
 687	if (flags & AMDGPU_VM_PAGE_NOALLOC)
 688		pte_flag |= AMDGPU_PTE_NOALLOC;
 689
 690	if (adev->gmc.gmc_funcs->map_mtype)
 691		pte_flag |= amdgpu_gmc_map_mtype(adev,
 692						 flags & AMDGPU_VM_MTYPE_MASK);
 693
 694	return pte_flag;
 
 
 695}
 696
 697int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
 698			  struct drm_file *filp)
 699{
 700	const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
 701		AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
 702		AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK |
 703		AMDGPU_VM_PAGE_NOALLOC;
 704	const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
 705		AMDGPU_VM_PAGE_PRT;
 706
 707	struct drm_amdgpu_gem_va *args = data;
 708	struct drm_gem_object *gobj;
 709	struct amdgpu_device *adev = drm_to_adev(dev);
 710	struct amdgpu_fpriv *fpriv = filp->driver_priv;
 711	struct amdgpu_bo *abo;
 712	struct amdgpu_bo_va *bo_va;
 713	struct drm_exec exec;
 714	uint64_t va_flags;
 715	uint64_t vm_size;
 
 
 716	int r = 0;
 717
 718	if (args->va_address < AMDGPU_VA_RESERVED_BOTTOM) {
 719		dev_dbg(dev->dev,
 720			"va_address 0x%llx is in reserved area 0x%llx\n",
 721			args->va_address, AMDGPU_VA_RESERVED_BOTTOM);
 722		return -EINVAL;
 723	}
 724
 725	if (args->va_address >= AMDGPU_GMC_HOLE_START &&
 726	    args->va_address < AMDGPU_GMC_HOLE_END) {
 727		dev_dbg(dev->dev,
 728			"va_address 0x%llx is in VA hole 0x%llx-0x%llx\n",
 729			args->va_address, AMDGPU_GMC_HOLE_START,
 730			AMDGPU_GMC_HOLE_END);
 731		return -EINVAL;
 732	}
 733
 734	args->va_address &= AMDGPU_GMC_HOLE_MASK;
 735
 736	vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
 737	vm_size -= AMDGPU_VA_RESERVED_TOP;
 738	if (args->va_address + args->map_size > vm_size) {
 739		dev_dbg(dev->dev,
 740			"va_address 0x%llx is in top reserved area 0x%llx\n",
 741			args->va_address + args->map_size, vm_size);
 742		return -EINVAL;
 743	}
 744
 745	if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
 746		dev_dbg(dev->dev, "invalid flags combination 0x%08X\n",
 747			args->flags);
 748		return -EINVAL;
 749	}
 750
 751	switch (args->operation) {
 752	case AMDGPU_VA_OP_MAP:
 753	case AMDGPU_VA_OP_UNMAP:
 754	case AMDGPU_VA_OP_CLEAR:
 755	case AMDGPU_VA_OP_REPLACE:
 756		break;
 757	default:
 758		dev_dbg(dev->dev, "unsupported operation %d\n",
 759			args->operation);
 760		return -EINVAL;
 761	}
 762
 763	if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
 764	    !(args->flags & AMDGPU_VM_PAGE_PRT)) {
 765		gobj = drm_gem_object_lookup(filp, args->handle);
 766		if (gobj == NULL)
 767			return -ENOENT;
 768		abo = gem_to_amdgpu_bo(gobj);
 769	} else {
 770		gobj = NULL;
 771		abo = NULL;
 772	}
 773
 774	drm_exec_init(&exec, DRM_EXEC_INTERRUPTIBLE_WAIT |
 775		      DRM_EXEC_IGNORE_DUPLICATES, 0);
 776	drm_exec_until_all_locked(&exec) {
 777		if (gobj) {
 778			r = drm_exec_lock_obj(&exec, gobj);
 779			drm_exec_retry_on_contention(&exec);
 780			if (unlikely(r))
 781				goto error;
 782		}
 783
 784		r = amdgpu_vm_lock_pd(&fpriv->vm, &exec, 2);
 785		drm_exec_retry_on_contention(&exec);
 786		if (unlikely(r))
 787			goto error;
 788	}
 789
 790	if (abo) {
 791		bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
 792		if (!bo_va) {
 793			r = -ENOENT;
 794			goto error;
 795		}
 796	} else if (args->operation != AMDGPU_VA_OP_CLEAR) {
 797		bo_va = fpriv->prt_va;
 798	} else {
 799		bo_va = NULL;
 800	}
 801
 802	switch (args->operation) {
 803	case AMDGPU_VA_OP_MAP:
 804		va_flags = amdgpu_gem_va_map_flags(adev, args->flags);
 
 
 
 
 
 805		r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
 806				     args->offset_in_bo, args->map_size,
 807				     va_flags);
 808		break;
 809	case AMDGPU_VA_OP_UNMAP:
 810		r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
 811		break;
 812
 813	case AMDGPU_VA_OP_CLEAR:
 814		r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
 815						args->va_address,
 816						args->map_size);
 817		break;
 818	case AMDGPU_VA_OP_REPLACE:
 819		va_flags = amdgpu_gem_va_map_flags(adev, args->flags);
 820		r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
 821					     args->offset_in_bo, args->map_size,
 822					     va_flags);
 823		break;
 824	default:
 825		break;
 826	}
 827	if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !adev->debug_vm)
 828		amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va,
 829					args->operation);
 830
 831error:
 832	drm_exec_fini(&exec);
 833	drm_gem_object_put(gobj);
 834	return r;
 835}
 836
 837int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
 838			struct drm_file *filp)
 839{
 840	struct amdgpu_device *adev = drm_to_adev(dev);
 841	struct drm_amdgpu_gem_op *args = data;
 842	struct drm_gem_object *gobj;
 843	struct amdgpu_vm_bo_base *base;
 844	struct amdgpu_bo *robj;
 845	int r;
 846
 847	gobj = drm_gem_object_lookup(filp, args->handle);
 848	if (!gobj)
 849		return -ENOENT;
 850
 851	robj = gem_to_amdgpu_bo(gobj);
 852
 853	r = amdgpu_bo_reserve(robj, false);
 854	if (unlikely(r))
 855		goto out;
 856
 857	switch (args->op) {
 858	case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
 859		struct drm_amdgpu_gem_create_in info;
 860		void __user *out = u64_to_user_ptr(args->value);
 861
 862		info.bo_size = robj->tbo.base.size;
 863		info.alignment = robj->tbo.page_alignment << PAGE_SHIFT;
 864		info.domains = robj->preferred_domains;
 865		info.domain_flags = robj->flags;
 866		amdgpu_bo_unreserve(robj);
 867		if (copy_to_user(out, &info, sizeof(info)))
 868			r = -EFAULT;
 869		break;
 870	}
 871	case AMDGPU_GEM_OP_SET_PLACEMENT:
 872		if (robj->tbo.base.import_attach &&
 873		    args->value & AMDGPU_GEM_DOMAIN_VRAM) {
 874			r = -EINVAL;
 875			amdgpu_bo_unreserve(robj);
 876			break;
 877		}
 878		if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
 879			r = -EPERM;
 880			amdgpu_bo_unreserve(robj);
 881			break;
 882		}
 883		for (base = robj->vm_bo; base; base = base->next)
 884			if (amdgpu_xgmi_same_hive(amdgpu_ttm_adev(robj->tbo.bdev),
 885				amdgpu_ttm_adev(base->vm->root.bo->tbo.bdev))) {
 886				r = -EINVAL;
 887				amdgpu_bo_unreserve(robj);
 888				goto out;
 889			}
 890
 891
 892		robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
 893							AMDGPU_GEM_DOMAIN_GTT |
 894							AMDGPU_GEM_DOMAIN_CPU);
 895		robj->allowed_domains = robj->preferred_domains;
 896		if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
 897			robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
 898
 899		if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
 900			amdgpu_vm_bo_invalidate(adev, robj, true);
 901
 902		amdgpu_bo_unreserve(robj);
 903		break;
 904	default:
 905		amdgpu_bo_unreserve(robj);
 906		r = -EINVAL;
 907	}
 908
 909out:
 910	drm_gem_object_put(gobj);
 911	return r;
 912}
 913
 914static int amdgpu_gem_align_pitch(struct amdgpu_device *adev,
 915				  int width,
 916				  int cpp,
 917				  bool tiled)
 918{
 919	int aligned = width;
 920	int pitch_mask = 0;
 921
 922	switch (cpp) {
 923	case 1:
 924		pitch_mask = 255;
 925		break;
 926	case 2:
 927		pitch_mask = 127;
 928		break;
 929	case 3:
 930	case 4:
 931		pitch_mask = 63;
 932		break;
 933	}
 934
 935	aligned += pitch_mask;
 936	aligned &= ~pitch_mask;
 937	return aligned * cpp;
 938}
 939
 940int amdgpu_mode_dumb_create(struct drm_file *file_priv,
 941			    struct drm_device *dev,
 942			    struct drm_mode_create_dumb *args)
 943{
 944	struct amdgpu_device *adev = drm_to_adev(dev);
 945	struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
 946	struct drm_gem_object *gobj;
 947	uint32_t handle;
 948	u64 flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
 949		    AMDGPU_GEM_CREATE_CPU_GTT_USWC |
 950		    AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
 951	u32 domain;
 952	int r;
 953
 954	/*
 955	 * The buffer returned from this function should be cleared, but
 956	 * it can only be done if the ring is enabled or we'll fail to
 957	 * create the buffer.
 958	 */
 959	if (adev->mman.buffer_funcs_enabled)
 960		flags |= AMDGPU_GEM_CREATE_VRAM_CLEARED;
 961
 962	args->pitch = amdgpu_gem_align_pitch(adev, args->width,
 963					     DIV_ROUND_UP(args->bpp, 8), 0);
 964	args->size = (u64)args->pitch * args->height;
 965	args->size = ALIGN(args->size, PAGE_SIZE);
 966	domain = amdgpu_bo_get_preferred_domain(adev,
 967				amdgpu_display_supported_domains(adev, flags));
 968	r = amdgpu_gem_object_create(adev, args->size, 0, domain, flags,
 969				     ttm_bo_type_device, NULL, &gobj, fpriv->xcp_id + 1);
 
 
 970	if (r)
 971		return -ENOMEM;
 972
 973	r = drm_gem_handle_create(file_priv, gobj, &handle);
 974	/* drop reference from allocate - handle holds it now */
 975	drm_gem_object_put(gobj);
 976	if (r)
 977		return r;
 978
 979	args->handle = handle;
 980	return 0;
 981}
 982
 983#if defined(CONFIG_DEBUG_FS)
 984static int amdgpu_debugfs_gem_info_show(struct seq_file *m, void *unused)
 985{
 986	struct amdgpu_device *adev = m->private;
 987	struct drm_device *dev = adev_to_drm(adev);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 988	struct drm_file *file;
 989	int r;
 990
 991	r = mutex_lock_interruptible(&dev->filelist_mutex);
 992	if (r)
 993		return r;
 994
 995	list_for_each_entry(file, &dev->filelist, lhead) {
 996		struct task_struct *task;
 997		struct drm_gem_object *gobj;
 998		struct pid *pid;
 999		int id;
1000
1001		/*
1002		 * Although we have a valid reference on file->pid, that does
1003		 * not guarantee that the task_struct who called get_pid() is
1004		 * still alive (e.g. get_pid(current) => fork() => exit()).
1005		 * Therefore, we need to protect this ->comm access using RCU.
1006		 */
1007		rcu_read_lock();
1008		pid = rcu_dereference(file->pid);
1009		task = pid_task(pid, PIDTYPE_TGID);
1010		seq_printf(m, "pid %8d command %s:\n", pid_nr(pid),
1011			   task ? task->comm : "<unknown>");
1012		rcu_read_unlock();
1013
1014		spin_lock(&file->table_lock);
1015		idr_for_each_entry(&file->object_idr, gobj, id) {
1016			struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
1017
1018			amdgpu_bo_print_info(id, bo, m);
1019		}
1020		spin_unlock(&file->table_lock);
1021	}
1022
1023	mutex_unlock(&dev->filelist_mutex);
1024	return 0;
1025}
1026
1027DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_gem_info);
1028
 
1029#endif
1030
1031void amdgpu_debugfs_gem_init(struct amdgpu_device *adev)
1032{
1033#if defined(CONFIG_DEBUG_FS)
1034	struct drm_minor *minor = adev_to_drm(adev)->primary;
1035	struct dentry *root = minor->debugfs_root;
1036
1037	debugfs_create_file("amdgpu_gem_info", 0444, root, adev,
1038			    &amdgpu_debugfs_gem_info_fops);
1039#endif
 
1040}
v4.10.11
  1/*
  2 * Copyright 2008 Advanced Micro Devices, Inc.
  3 * Copyright 2008 Red Hat Inc.
  4 * Copyright 2009 Jerome Glisse.
  5 *
  6 * Permission is hereby granted, free of charge, to any person obtaining a
  7 * copy of this software and associated documentation files (the "Software"),
  8 * to deal in the Software without restriction, including without limitation
  9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 10 * and/or sell copies of the Software, and to permit persons to whom the
 11 * Software is furnished to do so, subject to the following conditions:
 12 *
 13 * The above copyright notice and this permission notice shall be included in
 14 * all copies or substantial portions of the Software.
 15 *
 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 22 * OTHER DEALINGS IN THE SOFTWARE.
 23 *
 24 * Authors: Dave Airlie
 25 *          Alex Deucher
 26 *          Jerome Glisse
 27 */
 28#include <linux/ktime.h>
 
 29#include <linux/pagemap.h>
 30#include <drm/drmP.h>
 
 
 31#include <drm/amdgpu_drm.h>
 
 
 
 
 
 32#include "amdgpu.h"
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 33
 34void amdgpu_gem_object_free(struct drm_gem_object *gobj)
 
 
 
 
 
 
 
 
 
 
 
 
 35{
 36	struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
 37
 38	if (robj) {
 39		if (robj->gem_base.import_attach)
 40			drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
 41		amdgpu_mn_unregister(robj);
 42		amdgpu_bo_unref(&robj);
 43	}
 44}
 45
 46int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
 47				int alignment, u32 initial_domain,
 48				u64 flags, bool kernel,
 49				struct drm_gem_object **obj)
 
 50{
 51	struct amdgpu_bo *robj;
 52	unsigned long max_size;
 
 53	int r;
 54
 
 55	*obj = NULL;
 56	/* At least align on page size */
 57	if (alignment < PAGE_SIZE) {
 58		alignment = PAGE_SIZE;
 59	}
 60
 61	if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
 62		/* Maximum bo size is the unpinned gtt size since we use the gtt to
 63		 * handle vram to system pool migrations.
 64		 */
 65		max_size = adev->mc.gtt_size - adev->gart_pin_size;
 66		if (size > max_size) {
 67			DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
 68				  size >> 20, max_size >> 20);
 69			return -ENOMEM;
 70		}
 71	}
 72retry:
 73	r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
 74			     flags, NULL, NULL, &robj);
 75	if (r) {
 76		if (r != -ERESTARTSYS) {
 77			if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
 78				initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
 79				goto retry;
 80			}
 81			DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
 82				  size, initial_domain, alignment, r);
 83		}
 84		return r;
 85	}
 86	*obj = &robj->gem_base;
 
 
 87
 88	return 0;
 89}
 90
 91void amdgpu_gem_force_release(struct amdgpu_device *adev)
 92{
 93	struct drm_device *ddev = adev->ddev;
 94	struct drm_file *file;
 95
 96	mutex_lock(&ddev->filelist_mutex);
 97
 98	list_for_each_entry(file, &ddev->filelist, lhead) {
 99		struct drm_gem_object *gobj;
100		int handle;
101
102		WARN_ONCE(1, "Still active user space clients!\n");
103		spin_lock(&file->table_lock);
104		idr_for_each_entry(&file->object_idr, gobj, handle) {
105			WARN_ONCE(1, "And also active allocations!\n");
106			drm_gem_object_unreference_unlocked(gobj);
107		}
108		idr_destroy(&file->object_idr);
109		spin_unlock(&file->table_lock);
110	}
111
112	mutex_unlock(&ddev->filelist_mutex);
113}
114
115/*
116 * Call from drm_gem_handle_create which appear in both new and open ioctl
117 * case.
118 */
119int amdgpu_gem_object_open(struct drm_gem_object *obj,
120			   struct drm_file *file_priv)
121{
122	struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
123	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
124	struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
125	struct amdgpu_vm *vm = &fpriv->vm;
126	struct amdgpu_bo_va *bo_va;
 
127	int r;
 
 
 
 
 
 
 
 
 
128	r = amdgpu_bo_reserve(abo, false);
129	if (r)
130		return r;
131
132	bo_va = amdgpu_vm_bo_find(vm, abo);
133	if (!bo_va) {
134		bo_va = amdgpu_vm_bo_add(adev, vm, abo);
135	} else {
136		++bo_va->ref_count;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
137	}
138	amdgpu_bo_unreserve(abo);
139	return 0;
 
140}
141
142void amdgpu_gem_object_close(struct drm_gem_object *obj,
143			     struct drm_file *file_priv)
144{
145	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
146	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
147	struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
148	struct amdgpu_vm *vm = &fpriv->vm;
149
150	struct amdgpu_bo_list_entry vm_pd;
151	struct list_head list, duplicates;
152	struct ttm_validate_buffer tv;
153	struct ww_acquire_ctx ticket;
154	struct amdgpu_bo_va *bo_va;
155	int r;
 
156
157	INIT_LIST_HEAD(&list);
158	INIT_LIST_HEAD(&duplicates);
 
 
 
 
 
 
 
 
 
 
159
160	tv.bo = &bo->tbo;
161	tv.shared = true;
162	list_add(&tv.head, &list);
163
164	amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
165
166	r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
167	if (r) {
168		dev_err(adev->dev, "leaking bo va because "
169			"we fail to reserve bo (%d)\n", r);
170		return;
171	}
172	bo_va = amdgpu_vm_bo_find(vm, bo);
173	if (bo_va) {
174		if (--bo_va->ref_count == 0) {
175			amdgpu_vm_bo_rmv(adev, bo_va);
176		}
177	}
178	ttm_eu_backoff_reservation(&ticket, &list);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
179}
180
181static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
182{
183	if (r == -EDEADLK) {
184		r = amdgpu_gpu_reset(adev);
185		if (!r)
186			r = -EAGAIN;
187	}
188	return r;
189}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
190
191/*
192 * GEM ioctls.
193 */
194int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
195			    struct drm_file *filp)
196{
197	struct amdgpu_device *adev = dev->dev_private;
 
 
198	union drm_amdgpu_gem_create *args = data;
 
199	uint64_t size = args->in.bo_size;
 
200	struct drm_gem_object *gobj;
201	uint32_t handle;
202	bool kernel = false;
203	int r;
204
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
205	/* create a gem object to contain this object in */
206	if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
207	    AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
208		kernel = true;
209		if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
210			size = size << AMDGPU_GDS_SHIFT;
211		else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
212			size = size << AMDGPU_GWS_SHIFT;
213		else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
214			size = size << AMDGPU_OA_SHIFT;
215		else {
216			r = -EINVAL;
217			goto error_unlock;
218		}
 
219	}
220	size = roundup(size, PAGE_SIZE);
221
 
 
 
 
 
 
 
 
 
 
222	r = amdgpu_gem_object_create(adev, size, args->in.alignment,
223				     (u32)(0xffffffff & args->in.domains),
224				     args->in.domain_flags,
225				     kernel, &gobj);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
226	if (r)
227		goto error_unlock;
228
229	r = drm_gem_handle_create(filp, gobj, &handle);
230	/* drop reference from allocate - handle holds it now */
231	drm_gem_object_unreference_unlocked(gobj);
232	if (r)
233		goto error_unlock;
234
235	memset(args, 0, sizeof(*args));
236	args->out.handle = handle;
237	return 0;
238
239error_unlock:
240	r = amdgpu_gem_handle_lockup(adev, r);
241	return r;
242}
243
244int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
245			     struct drm_file *filp)
246{
247	struct amdgpu_device *adev = dev->dev_private;
 
248	struct drm_amdgpu_gem_userptr *args = data;
 
249	struct drm_gem_object *gobj;
 
250	struct amdgpu_bo *bo;
251	uint32_t handle;
252	int r;
253
 
 
254	if (offset_in_page(args->addr | args->size))
255		return -EINVAL;
256
257	/* reject unknown flag values */
258	if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
259	    AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
260	    AMDGPU_GEM_USERPTR_REGISTER))
261		return -EINVAL;
262
263	if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
264	     !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
265
266		/* if we want to write to it we must install a MMU notifier */
267		return -EACCES;
268	}
269
270	/* create a gem object to contain this object in */
271	r = amdgpu_gem_object_create(adev, args->size, 0,
272				     AMDGPU_GEM_DOMAIN_CPU, 0,
273				     0, &gobj);
274	if (r)
275		goto handle_lockup;
276
277	bo = gem_to_amdgpu_bo(gobj);
278	bo->prefered_domains = AMDGPU_GEM_DOMAIN_GTT;
279	bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
280	r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
281	if (r)
282		goto release_object;
283
284	if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
285		r = amdgpu_mn_register(bo, args->addr);
286		if (r)
287			goto release_object;
288	}
289
290	if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
291		down_read(&current->mm->mmap_sem);
292
293		r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
294						 bo->tbo.ttm->pages);
295		if (r)
296			goto unlock_mmap_sem;
297
298		r = amdgpu_bo_reserve(bo, true);
299		if (r)
300			goto free_pages;
301
302		amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
303		r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
304		amdgpu_bo_unreserve(bo);
305		if (r)
306			goto free_pages;
307
308		up_read(&current->mm->mmap_sem);
309	}
310
311	r = drm_gem_handle_create(filp, gobj, &handle);
312	/* drop reference from allocate - handle holds it now */
313	drm_gem_object_unreference_unlocked(gobj);
314	if (r)
315		goto handle_lockup;
316
317	args->handle = handle;
318	return 0;
319
320free_pages:
321	release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
322
323unlock_mmap_sem:
324	up_read(&current->mm->mmap_sem);
 
325
326release_object:
327	drm_gem_object_unreference_unlocked(gobj);
328
329handle_lockup:
330	r = amdgpu_gem_handle_lockup(adev, r);
331
332	return r;
333}
334
335int amdgpu_mode_dumb_mmap(struct drm_file *filp,
336			  struct drm_device *dev,
337			  uint32_t handle, uint64_t *offset_p)
338{
339	struct drm_gem_object *gobj;
340	struct amdgpu_bo *robj;
341
342	gobj = drm_gem_object_lookup(filp, handle);
343	if (gobj == NULL) {
344		return -ENOENT;
345	}
346	robj = gem_to_amdgpu_bo(gobj);
347	if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
348	    (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
349		drm_gem_object_unreference_unlocked(gobj);
350		return -EPERM;
351	}
352	*offset_p = amdgpu_bo_mmap_offset(robj);
353	drm_gem_object_unreference_unlocked(gobj);
354	return 0;
355}
356
357int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
358			  struct drm_file *filp)
359{
360	union drm_amdgpu_gem_mmap *args = data;
361	uint32_t handle = args->in.handle;
 
362	memset(args, 0, sizeof(*args));
363	return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
364}
365
366/**
367 * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
368 *
369 * @timeout_ns: timeout in ns
370 *
371 * Calculate the timeout in jiffies from an absolute timeout in ns.
372 */
373unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
374{
375	unsigned long timeout_jiffies;
376	ktime_t timeout;
377
378	/* clamp timeout if it's to large */
379	if (((int64_t)timeout_ns) < 0)
380		return MAX_SCHEDULE_TIMEOUT;
381
382	timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
383	if (ktime_to_ns(timeout) < 0)
384		return 0;
385
386	timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
387	/*  clamp timeout to avoid unsigned-> signed overflow */
388	if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
389		return MAX_SCHEDULE_TIMEOUT - 1;
390
391	return timeout_jiffies;
392}
393
394int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
395			      struct drm_file *filp)
396{
397	struct amdgpu_device *adev = dev->dev_private;
398	union drm_amdgpu_gem_wait_idle *args = data;
399	struct drm_gem_object *gobj;
400	struct amdgpu_bo *robj;
401	uint32_t handle = args->in.handle;
402	unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
403	int r = 0;
404	long ret;
405
406	gobj = drm_gem_object_lookup(filp, handle);
407	if (gobj == NULL) {
408		return -ENOENT;
409	}
410	robj = gem_to_amdgpu_bo(gobj);
411	ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
412						  timeout);
413
414	/* ret == 0 means not signaled,
415	 * ret > 0 means signaled
416	 * ret < 0 means interrupted before timeout
417	 */
418	if (ret >= 0) {
419		memset(args, 0, sizeof(*args));
420		args->out.status = (ret == 0);
421	} else
422		r = ret;
423
424	drm_gem_object_unreference_unlocked(gobj);
425	r = amdgpu_gem_handle_lockup(adev, r);
426	return r;
427}
428
429int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
430				struct drm_file *filp)
431{
432	struct drm_amdgpu_gem_metadata *args = data;
433	struct drm_gem_object *gobj;
434	struct amdgpu_bo *robj;
435	int r = -1;
436
437	DRM_DEBUG("%d \n", args->handle);
438	gobj = drm_gem_object_lookup(filp, args->handle);
439	if (gobj == NULL)
440		return -ENOENT;
441	robj = gem_to_amdgpu_bo(gobj);
442
443	r = amdgpu_bo_reserve(robj, false);
444	if (unlikely(r != 0))
445		goto out;
446
447	if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
448		amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
449		r = amdgpu_bo_get_metadata(robj, args->data.data,
450					   sizeof(args->data.data),
451					   &args->data.data_size_bytes,
452					   &args->data.flags);
453	} else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
454		if (args->data.data_size_bytes > sizeof(args->data.data)) {
455			r = -EINVAL;
456			goto unreserve;
457		}
458		r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
459		if (!r)
460			r = amdgpu_bo_set_metadata(robj, args->data.data,
461						   args->data.data_size_bytes,
462						   args->data.flags);
463	}
464
465unreserve:
466	amdgpu_bo_unreserve(robj);
467out:
468	drm_gem_object_unreference_unlocked(gobj);
469	return r;
470}
471
472static int amdgpu_gem_va_check(void *param, struct amdgpu_bo *bo)
473{
474	unsigned domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
475
476	/* if anything is swapped out don't swap it in here,
477	   just abort and wait for the next CS */
478
479	return domain == AMDGPU_GEM_DOMAIN_CPU ? -ERESTARTSYS : 0;
480}
481
482/**
483 * amdgpu_gem_va_update_vm -update the bo_va in its VM
484 *
485 * @adev: amdgpu_device pointer
 
486 * @bo_va: bo_va to update
 
487 *
488 * Update the bo_va directly after setting it's address. Errors are not
489 * vital here, so they are not reported back to userspace.
490 */
491static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
 
492				    struct amdgpu_bo_va *bo_va,
493				    uint32_t operation)
494{
495	struct ttm_validate_buffer tv, *entry;
496	struct amdgpu_bo_list_entry vm_pd;
497	struct ww_acquire_ctx ticket;
498	struct list_head list, duplicates;
499	unsigned domain;
500	int r;
501
502	INIT_LIST_HEAD(&list);
503	INIT_LIST_HEAD(&duplicates);
504
505	tv.bo = &bo_va->bo->tbo;
506	tv.shared = true;
507	list_add(&tv.head, &list);
508
509	amdgpu_vm_get_pd_bo(bo_va->vm, &list, &vm_pd);
510
511	/* Provide duplicates to avoid -EALREADY */
512	r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
513	if (r)
514		goto error_print;
515
516	list_for_each_entry(entry, &list, head) {
517		domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
518		/* if anything is swapped out don't swap it in here,
519		   just abort and wait for the next CS */
520		if (domain == AMDGPU_GEM_DOMAIN_CPU)
521			goto error_unreserve;
522	}
523	r = amdgpu_vm_validate_pt_bos(adev, bo_va->vm, amdgpu_gem_va_check,
524				      NULL);
525	if (r)
526		goto error_unreserve;
527
528	r = amdgpu_vm_update_page_directory(adev, bo_va->vm);
529	if (r)
530		goto error_unreserve;
531
532	r = amdgpu_vm_clear_freed(adev, bo_va->vm);
533	if (r)
534		goto error_unreserve;
 
535
536	if (operation == AMDGPU_VA_OP_MAP)
537		r = amdgpu_vm_bo_update(adev, bo_va, false);
 
 
 
 
 
 
 
 
 
538
539error_unreserve:
540	ttm_eu_backoff_reservation(&ticket, &list);
 
 
 
 
 
 
 
 
 
 
 
 
541
542error_print:
543	if (r && r != -ERESTARTSYS)
544		DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
545}
546
547int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
548			  struct drm_file *filp)
549{
 
 
 
 
 
 
 
550	struct drm_amdgpu_gem_va *args = data;
551	struct drm_gem_object *gobj;
552	struct amdgpu_device *adev = dev->dev_private;
553	struct amdgpu_fpriv *fpriv = filp->driver_priv;
554	struct amdgpu_bo *abo;
555	struct amdgpu_bo_va *bo_va;
556	struct amdgpu_bo_list_entry vm_pd;
557	struct ttm_validate_buffer tv;
558	struct ww_acquire_ctx ticket;
559	struct list_head list, duplicates;
560	uint32_t invalid_flags, va_flags = 0;
561	int r = 0;
562
563	if (!adev->vm_manager.enabled)
564		return -ENOTTY;
 
 
 
 
565
566	if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
567		dev_err(&dev->pdev->dev,
568			"va_address 0x%lX is in reserved area 0x%X\n",
569			(unsigned long)args->va_address,
570			AMDGPU_VA_RESERVED_SIZE);
 
571		return -EINVAL;
572	}
573
574	invalid_flags = ~(AMDGPU_VM_DELAY_UPDATE | AMDGPU_VM_PAGE_READABLE |
575			AMDGPU_VM_PAGE_WRITEABLE | AMDGPU_VM_PAGE_EXECUTABLE);
576	if ((args->flags & invalid_flags)) {
577		dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
578			args->flags, invalid_flags);
 
 
 
 
 
 
 
 
 
579		return -EINVAL;
580	}
581
582	switch (args->operation) {
583	case AMDGPU_VA_OP_MAP:
584	case AMDGPU_VA_OP_UNMAP:
 
 
585		break;
586	default:
587		dev_err(&dev->pdev->dev, "unsupported operation %d\n",
588			args->operation);
589		return -EINVAL;
590	}
591
592	gobj = drm_gem_object_lookup(filp, args->handle);
593	if (gobj == NULL)
594		return -ENOENT;
595	abo = gem_to_amdgpu_bo(gobj);
596	INIT_LIST_HEAD(&list);
597	INIT_LIST_HEAD(&duplicates);
598	tv.bo = &abo->tbo;
599	tv.shared = true;
600	list_add(&tv.head, &list);
601
602	amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
603
604	r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
605	if (r) {
606		drm_gem_object_unreference_unlocked(gobj);
607		return r;
 
 
 
 
 
 
 
 
 
608	}
609
610	bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
611	if (!bo_va) {
612		ttm_eu_backoff_reservation(&ticket, &list);
613		drm_gem_object_unreference_unlocked(gobj);
614		return -ENOENT;
 
 
 
 
 
615	}
616
617	switch (args->operation) {
618	case AMDGPU_VA_OP_MAP:
619		if (args->flags & AMDGPU_VM_PAGE_READABLE)
620			va_flags |= AMDGPU_PTE_READABLE;
621		if (args->flags & AMDGPU_VM_PAGE_WRITEABLE)
622			va_flags |= AMDGPU_PTE_WRITEABLE;
623		if (args->flags & AMDGPU_VM_PAGE_EXECUTABLE)
624			va_flags |= AMDGPU_PTE_EXECUTABLE;
625		r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
626				     args->offset_in_bo, args->map_size,
627				     va_flags);
628		break;
629	case AMDGPU_VA_OP_UNMAP:
630		r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
631		break;
 
 
 
 
 
 
 
 
 
 
 
 
632	default:
633		break;
634	}
635	ttm_eu_backoff_reservation(&ticket, &list);
636	if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) &&
637	    !amdgpu_vm_debug)
638		amdgpu_gem_va_update_vm(adev, bo_va, args->operation);
639
640	drm_gem_object_unreference_unlocked(gobj);
 
641	return r;
642}
643
644int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
645			struct drm_file *filp)
646{
 
647	struct drm_amdgpu_gem_op *args = data;
648	struct drm_gem_object *gobj;
 
649	struct amdgpu_bo *robj;
650	int r;
651
652	gobj = drm_gem_object_lookup(filp, args->handle);
653	if (gobj == NULL) {
654		return -ENOENT;
655	}
656	robj = gem_to_amdgpu_bo(gobj);
657
658	r = amdgpu_bo_reserve(robj, false);
659	if (unlikely(r))
660		goto out;
661
662	switch (args->op) {
663	case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
664		struct drm_amdgpu_gem_create_in info;
665		void __user *out = (void __user *)(long)args->value;
666
667		info.bo_size = robj->gem_base.size;
668		info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
669		info.domains = robj->prefered_domains;
670		info.domain_flags = robj->flags;
671		amdgpu_bo_unreserve(robj);
672		if (copy_to_user(out, &info, sizeof(info)))
673			r = -EFAULT;
674		break;
675	}
676	case AMDGPU_GEM_OP_SET_PLACEMENT:
 
 
 
 
 
 
677		if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
678			r = -EPERM;
679			amdgpu_bo_unreserve(robj);
680			break;
681		}
682		robj->prefered_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
 
 
 
 
 
 
 
 
 
683							AMDGPU_GEM_DOMAIN_GTT |
684							AMDGPU_GEM_DOMAIN_CPU);
685		robj->allowed_domains = robj->prefered_domains;
686		if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
687			robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
688
 
 
 
689		amdgpu_bo_unreserve(robj);
690		break;
691	default:
692		amdgpu_bo_unreserve(robj);
693		r = -EINVAL;
694	}
695
696out:
697	drm_gem_object_unreference_unlocked(gobj);
698	return r;
699}
700
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
701int amdgpu_mode_dumb_create(struct drm_file *file_priv,
702			    struct drm_device *dev,
703			    struct drm_mode_create_dumb *args)
704{
705	struct amdgpu_device *adev = dev->dev_private;
 
706	struct drm_gem_object *gobj;
707	uint32_t handle;
 
 
 
 
708	int r;
709
710	args->pitch = amdgpu_align_pitch(adev, args->width,
711					 DIV_ROUND_UP(args->bpp, 8), 0);
 
 
 
 
 
 
 
 
712	args->size = (u64)args->pitch * args->height;
713	args->size = ALIGN(args->size, PAGE_SIZE);
714
715	r = amdgpu_gem_object_create(adev, args->size, 0,
716				     AMDGPU_GEM_DOMAIN_VRAM,
717				     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
718				     ttm_bo_type_device,
719				     &gobj);
720	if (r)
721		return -ENOMEM;
722
723	r = drm_gem_handle_create(file_priv, gobj, &handle);
724	/* drop reference from allocate - handle holds it now */
725	drm_gem_object_unreference_unlocked(gobj);
726	if (r) {
727		return r;
728	}
729	args->handle = handle;
730	return 0;
731}
732
733#if defined(CONFIG_DEBUG_FS)
734static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
735{
736	struct drm_gem_object *gobj = ptr;
737	struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
738	struct seq_file *m = data;
739
740	unsigned domain;
741	const char *placement;
742	unsigned pin_count;
743
744	domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
745	switch (domain) {
746	case AMDGPU_GEM_DOMAIN_VRAM:
747		placement = "VRAM";
748		break;
749	case AMDGPU_GEM_DOMAIN_GTT:
750		placement = " GTT";
751		break;
752	case AMDGPU_GEM_DOMAIN_CPU:
753	default:
754		placement = " CPU";
755		break;
756	}
757	seq_printf(m, "\t0x%08x: %12ld byte %s @ 0x%010Lx",
758		   id, amdgpu_bo_size(bo), placement,
759		   amdgpu_bo_gpu_offset(bo));
760
761	pin_count = ACCESS_ONCE(bo->pin_count);
762	if (pin_count)
763		seq_printf(m, " pin count %d", pin_count);
764	seq_printf(m, "\n");
765
766	return 0;
767}
768
769static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
770{
771	struct drm_info_node *node = (struct drm_info_node *)m->private;
772	struct drm_device *dev = node->minor->dev;
773	struct drm_file *file;
774	int r;
775
776	r = mutex_lock_interruptible(&dev->filelist_mutex);
777	if (r)
778		return r;
779
780	list_for_each_entry(file, &dev->filelist, lhead) {
781		struct task_struct *task;
 
 
 
782
783		/*
784		 * Although we have a valid reference on file->pid, that does
785		 * not guarantee that the task_struct who called get_pid() is
786		 * still alive (e.g. get_pid(current) => fork() => exit()).
787		 * Therefore, we need to protect this ->comm access using RCU.
788		 */
789		rcu_read_lock();
790		task = pid_task(file->pid, PIDTYPE_PID);
791		seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
 
792			   task ? task->comm : "<unknown>");
793		rcu_read_unlock();
794
795		spin_lock(&file->table_lock);
796		idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
 
 
 
 
797		spin_unlock(&file->table_lock);
798	}
799
800	mutex_unlock(&dev->filelist_mutex);
801	return 0;
802}
803
804static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
805	{"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
806};
807#endif
808
809int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
810{
811#if defined(CONFIG_DEBUG_FS)
812	return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
 
 
 
 
813#endif
814	return 0;
815}