Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 */
10
11#include <linux/kernel.h>
12#include <linux/slab.h>
13#include <linux/spinlock.h>
14#include <linux/platform_device.h>
15#include <linux/pm_runtime.h>
16#include <linux/interrupt.h>
17#include <linux/io.h>
18#include <linux/list.h>
19#include <linux/dma-mapping.h>
20
21#include <linux/usb/ch9.h>
22#include <linux/usb/gadget.h>
23#include <linux/usb/composite.h>
24
25#include "core.h"
26#include "debug.h"
27#include "gadget.h"
28#include "io.h"
29
30static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
31static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
32 struct dwc3_ep *dep, struct dwc3_request *req);
33static int dwc3_ep0_delegate_req(struct dwc3 *dwc,
34 struct usb_ctrlrequest *ctrl);
35
36static void dwc3_ep0_prepare_one_trb(struct dwc3_ep *dep,
37 dma_addr_t buf_dma, u32 len, u32 type, bool chain)
38{
39 struct dwc3_trb *trb;
40 struct dwc3 *dwc;
41
42 dwc = dep->dwc;
43 trb = &dwc->ep0_trb[dep->trb_enqueue];
44
45 if (chain)
46 dep->trb_enqueue++;
47
48 trb->bpl = lower_32_bits(buf_dma);
49 trb->bph = upper_32_bits(buf_dma);
50 trb->size = len;
51 trb->ctrl = type;
52
53 trb->ctrl |= (DWC3_TRB_CTRL_HWO
54 | DWC3_TRB_CTRL_ISP_IMI);
55
56 if (chain)
57 trb->ctrl |= DWC3_TRB_CTRL_CHN;
58 else
59 trb->ctrl |= (DWC3_TRB_CTRL_IOC
60 | DWC3_TRB_CTRL_LST);
61
62 trace_dwc3_prepare_trb(dep, trb);
63}
64
65static int dwc3_ep0_start_trans(struct dwc3_ep *dep)
66{
67 struct dwc3_gadget_ep_cmd_params params;
68 struct dwc3 *dwc;
69 int ret;
70
71 if (dep->flags & DWC3_EP_TRANSFER_STARTED)
72 return 0;
73
74 dwc = dep->dwc;
75
76 memset(¶ms, 0, sizeof(params));
77 params.param0 = upper_32_bits(dwc->ep0_trb_addr);
78 params.param1 = lower_32_bits(dwc->ep0_trb_addr);
79
80 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_STARTTRANSFER, ¶ms);
81 if (ret < 0)
82 return ret;
83
84 dwc->ep0_next_event = DWC3_EP0_COMPLETE;
85
86 return 0;
87}
88
89static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
90 struct dwc3_request *req)
91{
92 struct dwc3 *dwc = dep->dwc;
93
94 req->request.actual = 0;
95 req->request.status = -EINPROGRESS;
96 req->epnum = dep->number;
97
98 list_add_tail(&req->list, &dep->pending_list);
99
100 /*
101 * Gadget driver might not be quick enough to queue a request
102 * before we get a Transfer Not Ready event on this endpoint.
103 *
104 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
105 * flag is set, it's telling us that as soon as Gadget queues the
106 * required request, we should kick the transfer here because the
107 * IRQ we were waiting for is long gone.
108 */
109 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
110 unsigned int direction;
111
112 direction = !!(dep->flags & DWC3_EP0_DIR_IN);
113
114 if (dwc->ep0state != EP0_DATA_PHASE) {
115 dev_WARN(dwc->dev, "Unexpected pending request\n");
116 return 0;
117 }
118
119 __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
120
121 dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
122 DWC3_EP0_DIR_IN);
123
124 return 0;
125 }
126
127 /*
128 * In case gadget driver asked us to delay the STATUS phase,
129 * handle it here.
130 */
131 if (dwc->delayed_status) {
132 unsigned int direction;
133
134 direction = !dwc->ep0_expect_in;
135 dwc->delayed_status = false;
136 usb_gadget_set_state(dwc->gadget, USB_STATE_CONFIGURED);
137
138 if (dwc->ep0state == EP0_STATUS_PHASE)
139 __dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
140
141 return 0;
142 }
143
144 /*
145 * Unfortunately we have uncovered a limitation wrt the Data Phase.
146 *
147 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
148 * come before issueing Start Transfer command, but if we do, we will
149 * miss situations where the host starts another SETUP phase instead of
150 * the DATA phase. Such cases happen at least on TD.7.6 of the Link
151 * Layer Compliance Suite.
152 *
153 * The problem surfaces due to the fact that in case of back-to-back
154 * SETUP packets there will be no XferNotReady(DATA) generated and we
155 * will be stuck waiting for XferNotReady(DATA) forever.
156 *
157 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
158 * it tells us to start Data Phase right away. It also mentions that if
159 * we receive a SETUP phase instead of the DATA phase, core will issue
160 * XferComplete for the DATA phase, before actually initiating it in
161 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
162 * can only be used to print some debugging logs, as the core expects
163 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
164 * just so it completes right away, without transferring anything and,
165 * only then, we can go back to the SETUP phase.
166 *
167 * Because of this scenario, SNPS decided to change the programming
168 * model of control transfers and support on-demand transfers only for
169 * the STATUS phase. To fix the issue we have now, we will always wait
170 * for gadget driver to queue the DATA phase's struct usb_request, then
171 * start it right away.
172 *
173 * If we're actually in a 2-stage transfer, we will wait for
174 * XferNotReady(STATUS).
175 */
176 if (dwc->three_stage_setup) {
177 unsigned int direction;
178
179 direction = dwc->ep0_expect_in;
180 dwc->ep0state = EP0_DATA_PHASE;
181
182 __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
183
184 dep->flags &= ~DWC3_EP0_DIR_IN;
185 }
186
187 return 0;
188}
189
190int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
191 gfp_t gfp_flags)
192{
193 struct dwc3_request *req = to_dwc3_request(request);
194 struct dwc3_ep *dep = to_dwc3_ep(ep);
195 struct dwc3 *dwc = dep->dwc;
196
197 unsigned long flags;
198
199 int ret;
200
201 spin_lock_irqsave(&dwc->lock, flags);
202 if (!dep->endpoint.desc || !dwc->pullups_connected || !dwc->connected) {
203 dev_err(dwc->dev, "%s: can't queue to disabled endpoint\n",
204 dep->name);
205 ret = -ESHUTDOWN;
206 goto out;
207 }
208
209 /* we share one TRB for ep0/1 */
210 if (!list_empty(&dep->pending_list)) {
211 ret = -EBUSY;
212 goto out;
213 }
214
215 ret = __dwc3_gadget_ep0_queue(dep, req);
216
217out:
218 spin_unlock_irqrestore(&dwc->lock, flags);
219
220 return ret;
221}
222
223void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
224{
225 struct dwc3_ep *dep;
226
227 /* reinitialize physical ep1 */
228 dep = dwc->eps[1];
229 dep->flags &= DWC3_EP_RESOURCE_ALLOCATED;
230 dep->flags |= DWC3_EP_ENABLED;
231
232 /* stall is always issued on EP0 */
233 dep = dwc->eps[0];
234 __dwc3_gadget_ep_set_halt(dep, 1, false);
235 dep->flags = DWC3_EP_ENABLED;
236 dwc->delayed_status = false;
237
238 if (!list_empty(&dep->pending_list)) {
239 struct dwc3_request *req;
240
241 req = next_request(&dep->pending_list);
242 if (!dwc->connected)
243 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
244 else
245 dwc3_gadget_giveback(dep, req, -ECONNRESET);
246 }
247
248 dwc->eps[0]->trb_enqueue = 0;
249 dwc->eps[1]->trb_enqueue = 0;
250 dwc->ep0state = EP0_SETUP_PHASE;
251 dwc3_ep0_out_start(dwc);
252}
253
254int __dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
255{
256 struct dwc3_ep *dep = to_dwc3_ep(ep);
257 struct dwc3 *dwc = dep->dwc;
258
259 dwc3_ep0_stall_and_restart(dwc);
260
261 return 0;
262}
263
264int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
265{
266 struct dwc3_ep *dep = to_dwc3_ep(ep);
267 struct dwc3 *dwc = dep->dwc;
268 unsigned long flags;
269 int ret;
270
271 spin_lock_irqsave(&dwc->lock, flags);
272 ret = __dwc3_gadget_ep0_set_halt(ep, value);
273 spin_unlock_irqrestore(&dwc->lock, flags);
274
275 return ret;
276}
277
278void dwc3_ep0_out_start(struct dwc3 *dwc)
279{
280 struct dwc3_ep *dep;
281 int ret;
282 int i;
283
284 complete(&dwc->ep0_in_setup);
285
286 dep = dwc->eps[0];
287 dwc3_ep0_prepare_one_trb(dep, dwc->ep0_trb_addr, 8,
288 DWC3_TRBCTL_CONTROL_SETUP, false);
289 ret = dwc3_ep0_start_trans(dep);
290 WARN_ON(ret < 0);
291 for (i = 2; i < DWC3_ENDPOINTS_NUM; i++) {
292 struct dwc3_ep *dwc3_ep;
293
294 dwc3_ep = dwc->eps[i];
295 if (!dwc3_ep)
296 continue;
297
298 if (!(dwc3_ep->flags & DWC3_EP_DELAY_STOP))
299 continue;
300
301 dwc3_ep->flags &= ~DWC3_EP_DELAY_STOP;
302 if (dwc->connected)
303 dwc3_stop_active_transfer(dwc3_ep, true, true);
304 else
305 dwc3_remove_requests(dwc, dwc3_ep, -ESHUTDOWN);
306 }
307}
308
309static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
310{
311 struct dwc3_ep *dep;
312 u32 windex = le16_to_cpu(wIndex_le);
313 u32 epnum;
314
315 epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
316 if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
317 epnum |= 1;
318
319 dep = dwc->eps[epnum];
320 if (dep == NULL)
321 return NULL;
322
323 if (dep->flags & DWC3_EP_ENABLED)
324 return dep;
325
326 return NULL;
327}
328
329static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
330{
331}
332/*
333 * ch 9.4.5
334 */
335static int dwc3_ep0_handle_status(struct dwc3 *dwc,
336 struct usb_ctrlrequest *ctrl)
337{
338 struct dwc3_ep *dep;
339 u32 recip;
340 u32 value;
341 u32 reg;
342 u16 usb_status = 0;
343 __le16 *response_pkt;
344
345 /* We don't support PTM_STATUS */
346 value = le16_to_cpu(ctrl->wValue);
347 if (value != 0)
348 return -EINVAL;
349
350 recip = ctrl->bRequestType & USB_RECIP_MASK;
351 switch (recip) {
352 case USB_RECIP_DEVICE:
353 /*
354 * LTM will be set once we know how to set this in HW.
355 */
356 usb_status |= dwc->gadget->is_selfpowered;
357
358 if ((dwc->speed == DWC3_DSTS_SUPERSPEED) ||
359 (dwc->speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
360 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
361 if (reg & DWC3_DCTL_INITU1ENA)
362 usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
363 if (reg & DWC3_DCTL_INITU2ENA)
364 usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
365 } else {
366 usb_status |= dwc->gadget->wakeup_armed <<
367 USB_DEVICE_REMOTE_WAKEUP;
368 }
369
370 break;
371
372 case USB_RECIP_INTERFACE:
373 /*
374 * Function Remote Wake Capable D0
375 * Function Remote Wakeup D1
376 */
377 return dwc3_ep0_delegate_req(dwc, ctrl);
378
379 case USB_RECIP_ENDPOINT:
380 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
381 if (!dep)
382 return -EINVAL;
383
384 if (dep->flags & DWC3_EP_STALL)
385 usb_status = 1 << USB_ENDPOINT_HALT;
386 break;
387 default:
388 return -EINVAL;
389 }
390
391 response_pkt = (__le16 *) dwc->setup_buf;
392 *response_pkt = cpu_to_le16(usb_status);
393
394 dep = dwc->eps[0];
395 dwc->ep0_usb_req.dep = dep;
396 dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
397 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
398 dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
399
400 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
401}
402
403static int dwc3_ep0_handle_u1(struct dwc3 *dwc, enum usb_device_state state,
404 int set)
405{
406 u32 reg;
407
408 if (state != USB_STATE_CONFIGURED)
409 return -EINVAL;
410 if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
411 (dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
412 return -EINVAL;
413 if (set && dwc->dis_u1_entry_quirk)
414 return -EINVAL;
415
416 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
417 if (set)
418 reg |= DWC3_DCTL_INITU1ENA;
419 else
420 reg &= ~DWC3_DCTL_INITU1ENA;
421 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
422
423 return 0;
424}
425
426static int dwc3_ep0_handle_u2(struct dwc3 *dwc, enum usb_device_state state,
427 int set)
428{
429 u32 reg;
430
431
432 if (state != USB_STATE_CONFIGURED)
433 return -EINVAL;
434 if ((dwc->speed != DWC3_DSTS_SUPERSPEED) &&
435 (dwc->speed != DWC3_DSTS_SUPERSPEED_PLUS))
436 return -EINVAL;
437 if (set && dwc->dis_u2_entry_quirk)
438 return -EINVAL;
439
440 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
441 if (set)
442 reg |= DWC3_DCTL_INITU2ENA;
443 else
444 reg &= ~DWC3_DCTL_INITU2ENA;
445 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
446
447 return 0;
448}
449
450static int dwc3_ep0_handle_test(struct dwc3 *dwc, enum usb_device_state state,
451 u32 wIndex, int set)
452{
453 if ((wIndex & 0xff) != 0)
454 return -EINVAL;
455 if (!set)
456 return -EINVAL;
457
458 switch (wIndex >> 8) {
459 case USB_TEST_J:
460 case USB_TEST_K:
461 case USB_TEST_SE0_NAK:
462 case USB_TEST_PACKET:
463 case USB_TEST_FORCE_ENABLE:
464 dwc->test_mode_nr = wIndex >> 8;
465 dwc->test_mode = true;
466 break;
467 default:
468 return -EINVAL;
469 }
470
471 return 0;
472}
473
474static int dwc3_ep0_handle_device(struct dwc3 *dwc,
475 struct usb_ctrlrequest *ctrl, int set)
476{
477 enum usb_device_state state;
478 u32 wValue;
479 u32 wIndex;
480 int ret = 0;
481
482 wValue = le16_to_cpu(ctrl->wValue);
483 wIndex = le16_to_cpu(ctrl->wIndex);
484 state = dwc->gadget->state;
485
486 switch (wValue) {
487 case USB_DEVICE_REMOTE_WAKEUP:
488 if (dwc->wakeup_configured)
489 dwc->gadget->wakeup_armed = set;
490 else
491 ret = -EINVAL;
492 break;
493 /*
494 * 9.4.1 says only for SS, in AddressState only for
495 * default control pipe
496 */
497 case USB_DEVICE_U1_ENABLE:
498 ret = dwc3_ep0_handle_u1(dwc, state, set);
499 break;
500 case USB_DEVICE_U2_ENABLE:
501 ret = dwc3_ep0_handle_u2(dwc, state, set);
502 break;
503 case USB_DEVICE_LTM_ENABLE:
504 ret = -EINVAL;
505 break;
506 case USB_DEVICE_TEST_MODE:
507 ret = dwc3_ep0_handle_test(dwc, state, wIndex, set);
508 break;
509 default:
510 ret = -EINVAL;
511 }
512
513 return ret;
514}
515
516static int dwc3_ep0_handle_intf(struct dwc3 *dwc,
517 struct usb_ctrlrequest *ctrl, int set)
518{
519 u32 wValue;
520 int ret = 0;
521
522 wValue = le16_to_cpu(ctrl->wValue);
523
524 switch (wValue) {
525 case USB_INTRF_FUNC_SUSPEND:
526 ret = dwc3_ep0_delegate_req(dwc, ctrl);
527 break;
528 default:
529 ret = -EINVAL;
530 }
531
532 return ret;
533}
534
535static int dwc3_ep0_handle_endpoint(struct dwc3 *dwc,
536 struct usb_ctrlrequest *ctrl, int set)
537{
538 struct dwc3_ep *dep;
539 u32 wValue;
540 int ret;
541
542 wValue = le16_to_cpu(ctrl->wValue);
543
544 switch (wValue) {
545 case USB_ENDPOINT_HALT:
546 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
547 if (!dep)
548 return -EINVAL;
549
550 if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
551 break;
552
553 ret = __dwc3_gadget_ep_set_halt(dep, set, true);
554 if (ret)
555 return -EINVAL;
556
557 /* ClearFeature(Halt) may need delayed status */
558 if (!set && (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
559 return USB_GADGET_DELAYED_STATUS;
560
561 break;
562 default:
563 return -EINVAL;
564 }
565
566 return 0;
567}
568
569static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
570 struct usb_ctrlrequest *ctrl, int set)
571{
572 u32 recip;
573 int ret;
574
575 recip = ctrl->bRequestType & USB_RECIP_MASK;
576
577 switch (recip) {
578 case USB_RECIP_DEVICE:
579 ret = dwc3_ep0_handle_device(dwc, ctrl, set);
580 break;
581 case USB_RECIP_INTERFACE:
582 ret = dwc3_ep0_handle_intf(dwc, ctrl, set);
583 break;
584 case USB_RECIP_ENDPOINT:
585 ret = dwc3_ep0_handle_endpoint(dwc, ctrl, set);
586 break;
587 default:
588 ret = -EINVAL;
589 }
590
591 return ret;
592}
593
594static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
595{
596 enum usb_device_state state = dwc->gadget->state;
597 u32 addr;
598 u32 reg;
599
600 addr = le16_to_cpu(ctrl->wValue);
601 if (addr > 127) {
602 dev_err(dwc->dev, "invalid device address %d\n", addr);
603 return -EINVAL;
604 }
605
606 if (state == USB_STATE_CONFIGURED) {
607 dev_err(dwc->dev, "can't SetAddress() from Configured State\n");
608 return -EINVAL;
609 }
610
611 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
612 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
613 reg |= DWC3_DCFG_DEVADDR(addr);
614 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
615
616 if (addr)
617 usb_gadget_set_state(dwc->gadget, USB_STATE_ADDRESS);
618 else
619 usb_gadget_set_state(dwc->gadget, USB_STATE_DEFAULT);
620
621 return 0;
622}
623
624static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
625{
626 int ret = -EINVAL;
627
628 if (dwc->async_callbacks) {
629 spin_unlock(&dwc->lock);
630 ret = dwc->gadget_driver->setup(dwc->gadget, ctrl);
631 spin_lock(&dwc->lock);
632 }
633 return ret;
634}
635
636static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
637{
638 enum usb_device_state state = dwc->gadget->state;
639 u32 cfg;
640 int ret;
641 u32 reg;
642
643 cfg = le16_to_cpu(ctrl->wValue);
644
645 switch (state) {
646 case USB_STATE_DEFAULT:
647 return -EINVAL;
648
649 case USB_STATE_ADDRESS:
650 dwc3_gadget_start_config(dwc, 2);
651 dwc3_gadget_clear_tx_fifos(dwc);
652
653 ret = dwc3_ep0_delegate_req(dwc, ctrl);
654 /* if the cfg matches and the cfg is non zero */
655 if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
656
657 /*
658 * only change state if set_config has already
659 * been processed. If gadget driver returns
660 * USB_GADGET_DELAYED_STATUS, we will wait
661 * to change the state on the next usb_ep_queue()
662 */
663 if (ret == 0)
664 usb_gadget_set_state(dwc->gadget,
665 USB_STATE_CONFIGURED);
666
667 /*
668 * Enable transition to U1/U2 state when
669 * nothing is pending from application.
670 */
671 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
672 if (!dwc->dis_u1_entry_quirk)
673 reg |= DWC3_DCTL_ACCEPTU1ENA;
674 if (!dwc->dis_u2_entry_quirk)
675 reg |= DWC3_DCTL_ACCEPTU2ENA;
676 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
677 }
678 break;
679
680 case USB_STATE_CONFIGURED:
681 ret = dwc3_ep0_delegate_req(dwc, ctrl);
682 if (!cfg && !ret)
683 usb_gadget_set_state(dwc->gadget,
684 USB_STATE_ADDRESS);
685 break;
686 default:
687 ret = -EINVAL;
688 }
689 return ret;
690}
691
692static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
693{
694 struct dwc3_ep *dep = to_dwc3_ep(ep);
695 struct dwc3 *dwc = dep->dwc;
696
697 u32 param = 0;
698 u32 reg;
699
700 struct timing {
701 u8 u1sel;
702 u8 u1pel;
703 __le16 u2sel;
704 __le16 u2pel;
705 } __packed timing;
706
707 int ret;
708
709 memcpy(&timing, req->buf, sizeof(timing));
710
711 dwc->u1sel = timing.u1sel;
712 dwc->u1pel = timing.u1pel;
713 dwc->u2sel = le16_to_cpu(timing.u2sel);
714 dwc->u2pel = le16_to_cpu(timing.u2pel);
715
716 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
717 if (reg & DWC3_DCTL_INITU2ENA)
718 param = dwc->u2pel;
719 if (reg & DWC3_DCTL_INITU1ENA)
720 param = dwc->u1pel;
721
722 /*
723 * According to Synopsys Databook, if parameter is
724 * greater than 125, a value of zero should be
725 * programmed in the register.
726 */
727 if (param > 125)
728 param = 0;
729
730 /* now that we have the time, issue DGCMD Set Sel */
731 ret = dwc3_send_gadget_generic_command(dwc,
732 DWC3_DGCMD_SET_PERIODIC_PAR, param);
733 WARN_ON(ret < 0);
734}
735
736static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
737{
738 struct dwc3_ep *dep;
739 enum usb_device_state state = dwc->gadget->state;
740 u16 wLength;
741
742 if (state == USB_STATE_DEFAULT)
743 return -EINVAL;
744
745 wLength = le16_to_cpu(ctrl->wLength);
746
747 if (wLength != 6) {
748 dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
749 wLength);
750 return -EINVAL;
751 }
752
753 /*
754 * To handle Set SEL we need to receive 6 bytes from Host. So let's
755 * queue a usb_request for 6 bytes.
756 *
757 * Remember, though, this controller can't handle non-wMaxPacketSize
758 * aligned transfers on the OUT direction, so we queue a request for
759 * wMaxPacketSize instead.
760 */
761 dep = dwc->eps[0];
762 dwc->ep0_usb_req.dep = dep;
763 dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
764 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
765 dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;
766
767 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
768}
769
770static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
771{
772 u16 wLength;
773 u16 wValue;
774 u16 wIndex;
775
776 wValue = le16_to_cpu(ctrl->wValue);
777 wLength = le16_to_cpu(ctrl->wLength);
778 wIndex = le16_to_cpu(ctrl->wIndex);
779
780 if (wIndex || wLength)
781 return -EINVAL;
782
783 dwc->gadget->isoch_delay = wValue;
784
785 return 0;
786}
787
788static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
789{
790 int ret;
791
792 switch (ctrl->bRequest) {
793 case USB_REQ_GET_STATUS:
794 ret = dwc3_ep0_handle_status(dwc, ctrl);
795 break;
796 case USB_REQ_CLEAR_FEATURE:
797 ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
798 break;
799 case USB_REQ_SET_FEATURE:
800 ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
801 break;
802 case USB_REQ_SET_ADDRESS:
803 ret = dwc3_ep0_set_address(dwc, ctrl);
804 break;
805 case USB_REQ_SET_CONFIGURATION:
806 ret = dwc3_ep0_set_config(dwc, ctrl);
807 break;
808 case USB_REQ_SET_SEL:
809 ret = dwc3_ep0_set_sel(dwc, ctrl);
810 break;
811 case USB_REQ_SET_ISOCH_DELAY:
812 ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
813 break;
814 default:
815 ret = dwc3_ep0_delegate_req(dwc, ctrl);
816 break;
817 }
818
819 return ret;
820}
821
822static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
823 const struct dwc3_event_depevt *event)
824{
825 struct usb_ctrlrequest *ctrl = (void *) dwc->ep0_trb;
826 int ret = -EINVAL;
827 u32 len;
828
829 if (!dwc->gadget_driver || !dwc->softconnect || !dwc->connected)
830 goto out;
831
832 trace_dwc3_ctrl_req(ctrl);
833
834 len = le16_to_cpu(ctrl->wLength);
835 if (!len) {
836 dwc->three_stage_setup = false;
837 dwc->ep0_expect_in = false;
838 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
839 } else {
840 dwc->three_stage_setup = true;
841 dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
842 dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
843 }
844
845 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
846 ret = dwc3_ep0_std_request(dwc, ctrl);
847 else
848 ret = dwc3_ep0_delegate_req(dwc, ctrl);
849
850 if (ret == USB_GADGET_DELAYED_STATUS)
851 dwc->delayed_status = true;
852
853out:
854 if (ret < 0)
855 dwc3_ep0_stall_and_restart(dwc);
856}
857
858static void dwc3_ep0_complete_data(struct dwc3 *dwc,
859 const struct dwc3_event_depevt *event)
860{
861 struct dwc3_request *r;
862 struct usb_request *ur;
863 struct dwc3_trb *trb;
864 struct dwc3_ep *ep0;
865 u32 transferred = 0;
866 u32 status;
867 u32 length;
868 u8 epnum;
869
870 epnum = event->endpoint_number;
871 ep0 = dwc->eps[0];
872
873 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
874 trb = dwc->ep0_trb;
875 trace_dwc3_complete_trb(ep0, trb);
876
877 r = next_request(&ep0->pending_list);
878 if (!r)
879 return;
880
881 status = DWC3_TRB_SIZE_TRBSTS(trb->size);
882 if (status == DWC3_TRBSTS_SETUP_PENDING) {
883 dwc->setup_packet_pending = true;
884 if (r)
885 dwc3_gadget_giveback(ep0, r, -ECONNRESET);
886
887 return;
888 }
889
890 ur = &r->request;
891
892 length = trb->size & DWC3_TRB_SIZE_MASK;
893 transferred = ur->length - length;
894 ur->actual += transferred;
895
896 if ((IS_ALIGNED(ur->length, ep0->endpoint.maxpacket) &&
897 ur->length && ur->zero) || dwc->ep0_bounced) {
898 trb++;
899 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
900 trace_dwc3_complete_trb(ep0, trb);
901
902 if (r->direction)
903 dwc->eps[1]->trb_enqueue = 0;
904 else
905 dwc->eps[0]->trb_enqueue = 0;
906
907 dwc->ep0_bounced = false;
908 }
909
910 if ((epnum & 1) && ur->actual < ur->length)
911 dwc3_ep0_stall_and_restart(dwc);
912 else
913 dwc3_gadget_giveback(ep0, r, 0);
914}
915
916static void dwc3_ep0_complete_status(struct dwc3 *dwc,
917 const struct dwc3_event_depevt *event)
918{
919 struct dwc3_request *r;
920 struct dwc3_ep *dep;
921 struct dwc3_trb *trb;
922 u32 status;
923
924 dep = dwc->eps[0];
925 trb = dwc->ep0_trb;
926
927 trace_dwc3_complete_trb(dep, trb);
928
929 if (!list_empty(&dep->pending_list)) {
930 r = next_request(&dep->pending_list);
931
932 dwc3_gadget_giveback(dep, r, 0);
933 }
934
935 if (dwc->test_mode) {
936 int ret;
937
938 ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
939 if (ret < 0) {
940 dev_err(dwc->dev, "invalid test #%d\n",
941 dwc->test_mode_nr);
942 dwc3_ep0_stall_and_restart(dwc);
943 return;
944 }
945 }
946
947 status = DWC3_TRB_SIZE_TRBSTS(trb->size);
948 if (status == DWC3_TRBSTS_SETUP_PENDING)
949 dwc->setup_packet_pending = true;
950
951 dwc->ep0state = EP0_SETUP_PHASE;
952 dwc3_ep0_out_start(dwc);
953}
954
955static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
956 const struct dwc3_event_depevt *event)
957{
958 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
959
960 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
961 dep->resource_index = 0;
962 dwc->setup_packet_pending = false;
963
964 switch (dwc->ep0state) {
965 case EP0_SETUP_PHASE:
966 dwc3_ep0_inspect_setup(dwc, event);
967 break;
968
969 case EP0_DATA_PHASE:
970 dwc3_ep0_complete_data(dwc, event);
971 break;
972
973 case EP0_STATUS_PHASE:
974 dwc3_ep0_complete_status(dwc, event);
975 break;
976 default:
977 WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
978 }
979}
980
981static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
982 struct dwc3_ep *dep, struct dwc3_request *req)
983{
984 unsigned int trb_length = 0;
985 int ret;
986
987 req->direction = !!dep->number;
988
989 if (req->request.length == 0) {
990 if (!req->direction)
991 trb_length = dep->endpoint.maxpacket;
992
993 dwc3_ep0_prepare_one_trb(dep, dwc->bounce_addr, trb_length,
994 DWC3_TRBCTL_CONTROL_DATA, false);
995 ret = dwc3_ep0_start_trans(dep);
996 } else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
997 && (dep->number == 0)) {
998 u32 maxpacket;
999 u32 rem;
1000
1001 ret = usb_gadget_map_request_by_dev(dwc->sysdev,
1002 &req->request, dep->number);
1003 if (ret)
1004 return;
1005
1006 maxpacket = dep->endpoint.maxpacket;
1007 rem = req->request.length % maxpacket;
1008 dwc->ep0_bounced = true;
1009
1010 /* prepare normal TRB */
1011 dwc3_ep0_prepare_one_trb(dep, req->request.dma,
1012 req->request.length,
1013 DWC3_TRBCTL_CONTROL_DATA,
1014 true);
1015
1016 req->trb = &dwc->ep0_trb[dep->trb_enqueue - 1];
1017
1018 /* Now prepare one extra TRB to align transfer size */
1019 dwc3_ep0_prepare_one_trb(dep, dwc->bounce_addr,
1020 maxpacket - rem,
1021 DWC3_TRBCTL_CONTROL_DATA,
1022 false);
1023 ret = dwc3_ep0_start_trans(dep);
1024 } else if (IS_ALIGNED(req->request.length, dep->endpoint.maxpacket) &&
1025 req->request.length && req->request.zero) {
1026
1027 ret = usb_gadget_map_request_by_dev(dwc->sysdev,
1028 &req->request, dep->number);
1029 if (ret)
1030 return;
1031
1032 /* prepare normal TRB */
1033 dwc3_ep0_prepare_one_trb(dep, req->request.dma,
1034 req->request.length,
1035 DWC3_TRBCTL_CONTROL_DATA,
1036 true);
1037
1038 req->trb = &dwc->ep0_trb[dep->trb_enqueue - 1];
1039
1040 if (!req->direction)
1041 trb_length = dep->endpoint.maxpacket;
1042
1043 /* Now prepare one extra TRB to align transfer size */
1044 dwc3_ep0_prepare_one_trb(dep, dwc->bounce_addr,
1045 trb_length, DWC3_TRBCTL_CONTROL_DATA,
1046 false);
1047 ret = dwc3_ep0_start_trans(dep);
1048 } else {
1049 ret = usb_gadget_map_request_by_dev(dwc->sysdev,
1050 &req->request, dep->number);
1051 if (ret)
1052 return;
1053
1054 dwc3_ep0_prepare_one_trb(dep, req->request.dma,
1055 req->request.length, DWC3_TRBCTL_CONTROL_DATA,
1056 false);
1057
1058 req->trb = &dwc->ep0_trb[dep->trb_enqueue];
1059
1060 ret = dwc3_ep0_start_trans(dep);
1061 }
1062
1063 WARN_ON(ret < 0);
1064}
1065
1066static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
1067{
1068 struct dwc3 *dwc = dep->dwc;
1069 u32 type;
1070
1071 type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
1072 : DWC3_TRBCTL_CONTROL_STATUS2;
1073
1074 dwc3_ep0_prepare_one_trb(dep, dwc->ep0_trb_addr, 0, type, false);
1075 return dwc3_ep0_start_trans(dep);
1076}
1077
1078static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
1079{
1080 WARN_ON(dwc3_ep0_start_control_status(dep));
1081}
1082
1083static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
1084 const struct dwc3_event_depevt *event)
1085{
1086 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
1087
1088 __dwc3_ep0_do_control_status(dwc, dep);
1089}
1090
1091void dwc3_ep0_send_delayed_status(struct dwc3 *dwc)
1092{
1093 unsigned int direction = !dwc->ep0_expect_in;
1094
1095 dwc->delayed_status = false;
1096 dwc->clear_stall_protocol = 0;
1097
1098 if (dwc->ep0state != EP0_STATUS_PHASE)
1099 return;
1100
1101 __dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
1102}
1103
1104void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
1105{
1106 struct dwc3_gadget_ep_cmd_params params;
1107 u32 cmd;
1108 int ret;
1109
1110 /*
1111 * For status/DATA OUT stage, TRB will be queued on ep0 out
1112 * endpoint for which resource index is zero. Hence allow
1113 * queuing ENDXFER command for ep0 out endpoint.
1114 */
1115 if (!dep->resource_index && dep->number)
1116 return;
1117
1118 cmd = DWC3_DEPCMD_ENDTRANSFER;
1119 cmd |= DWC3_DEPCMD_CMDIOC;
1120 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
1121 memset(¶ms, 0, sizeof(params));
1122 ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms);
1123 WARN_ON_ONCE(ret);
1124 dep->resource_index = 0;
1125}
1126
1127static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
1128 const struct dwc3_event_depevt *event)
1129{
1130 switch (event->status) {
1131 case DEPEVT_STATUS_CONTROL_DATA:
1132 if (!dwc->softconnect || !dwc->connected)
1133 return;
1134 /*
1135 * We already have a DATA transfer in the controller's cache,
1136 * if we receive a XferNotReady(DATA) we will ignore it, unless
1137 * it's for the wrong direction.
1138 *
1139 * In that case, we must issue END_TRANSFER command to the Data
1140 * Phase we already have started and issue SetStall on the
1141 * control endpoint.
1142 */
1143 if (dwc->ep0_expect_in != event->endpoint_number) {
1144 struct dwc3_ep *dep = dwc->eps[dwc->ep0_expect_in];
1145
1146 dev_err(dwc->dev, "unexpected direction for Data Phase\n");
1147 dwc3_ep0_end_control_data(dwc, dep);
1148 dwc3_ep0_stall_and_restart(dwc);
1149 return;
1150 }
1151
1152 break;
1153
1154 case DEPEVT_STATUS_CONTROL_STATUS:
1155 if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
1156 return;
1157
1158 if (dwc->setup_packet_pending) {
1159 dwc3_ep0_stall_and_restart(dwc);
1160 return;
1161 }
1162
1163 dwc->ep0state = EP0_STATUS_PHASE;
1164
1165 if (dwc->delayed_status) {
1166 struct dwc3_ep *dep = dwc->eps[0];
1167
1168 WARN_ON_ONCE(event->endpoint_number != 1);
1169 /*
1170 * We should handle the delay STATUS phase here if the
1171 * request for handling delay STATUS has been queued
1172 * into the list.
1173 */
1174 if (!list_empty(&dep->pending_list)) {
1175 dwc->delayed_status = false;
1176 usb_gadget_set_state(dwc->gadget,
1177 USB_STATE_CONFIGURED);
1178 dwc3_ep0_do_control_status(dwc, event);
1179 }
1180
1181 return;
1182 }
1183
1184 dwc3_ep0_do_control_status(dwc, event);
1185 }
1186}
1187
1188void dwc3_ep0_interrupt(struct dwc3 *dwc,
1189 const struct dwc3_event_depevt *event)
1190{
1191 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
1192 u8 cmd;
1193
1194 switch (event->endpoint_event) {
1195 case DWC3_DEPEVT_XFERCOMPLETE:
1196 dwc3_ep0_xfer_complete(dwc, event);
1197 break;
1198
1199 case DWC3_DEPEVT_XFERNOTREADY:
1200 dwc3_ep0_xfernotready(dwc, event);
1201 break;
1202
1203 case DWC3_DEPEVT_XFERINPROGRESS:
1204 case DWC3_DEPEVT_RXTXFIFOEVT:
1205 case DWC3_DEPEVT_STREAMEVT:
1206 break;
1207 case DWC3_DEPEVT_EPCMDCMPLT:
1208 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
1209
1210 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
1211 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
1212 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
1213 }
1214 break;
1215 default:
1216 dev_err(dwc->dev, "unknown endpoint event %d\n", event->endpoint_event);
1217 break;
1218 }
1219}
1/**
2 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19#include <linux/kernel.h>
20#include <linux/slab.h>
21#include <linux/spinlock.h>
22#include <linux/platform_device.h>
23#include <linux/pm_runtime.h>
24#include <linux/interrupt.h>
25#include <linux/io.h>
26#include <linux/list.h>
27#include <linux/dma-mapping.h>
28
29#include <linux/usb/ch9.h>
30#include <linux/usb/gadget.h>
31#include <linux/usb/composite.h>
32
33#include "core.h"
34#include "gadget.h"
35#include "io.h"
36
37static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
38static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
39 struct dwc3_ep *dep, struct dwc3_request *req);
40
41static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
42{
43 switch (state) {
44 case EP0_UNCONNECTED:
45 return "Unconnected";
46 case EP0_SETUP_PHASE:
47 return "Setup Phase";
48 case EP0_DATA_PHASE:
49 return "Data Phase";
50 case EP0_STATUS_PHASE:
51 return "Status Phase";
52 default:
53 return "UNKNOWN";
54 }
55}
56
57static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
58 u32 len, u32 type)
59{
60 struct dwc3_gadget_ep_cmd_params params;
61 struct dwc3_trb *trb;
62 struct dwc3_ep *dep;
63
64 int ret;
65
66 dep = dwc->eps[epnum];
67 if (dep->flags & DWC3_EP_BUSY) {
68 dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
69 return 0;
70 }
71
72 trb = dwc->ep0_trb;
73
74 trb->bpl = lower_32_bits(buf_dma);
75 trb->bph = upper_32_bits(buf_dma);
76 trb->size = len;
77 trb->ctrl = type;
78
79 trb->ctrl |= (DWC3_TRB_CTRL_HWO
80 | DWC3_TRB_CTRL_LST
81 | DWC3_TRB_CTRL_IOC
82 | DWC3_TRB_CTRL_ISP_IMI);
83
84 memset(¶ms, 0, sizeof(params));
85 params.param0 = upper_32_bits(dwc->ep0_trb_addr);
86 params.param1 = lower_32_bits(dwc->ep0_trb_addr);
87
88 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
89 DWC3_DEPCMD_STARTTRANSFER, ¶ms);
90 if (ret < 0) {
91 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
92 return ret;
93 }
94
95 dep->flags |= DWC3_EP_BUSY;
96 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
97 dep->number);
98
99 dwc->ep0_next_event = DWC3_EP0_COMPLETE;
100
101 return 0;
102}
103
104static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
105 struct dwc3_request *req)
106{
107 struct dwc3 *dwc = dep->dwc;
108
109 req->request.actual = 0;
110 req->request.status = -EINPROGRESS;
111 req->epnum = dep->number;
112
113 list_add_tail(&req->list, &dep->request_list);
114
115 /*
116 * Gadget driver might not be quick enough to queue a request
117 * before we get a Transfer Not Ready event on this endpoint.
118 *
119 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
120 * flag is set, it's telling us that as soon as Gadget queues the
121 * required request, we should kick the transfer here because the
122 * IRQ we were waiting for is long gone.
123 */
124 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
125 unsigned direction;
126
127 direction = !!(dep->flags & DWC3_EP0_DIR_IN);
128
129 if (dwc->ep0state != EP0_DATA_PHASE) {
130 dev_WARN(dwc->dev, "Unexpected pending request\n");
131 return 0;
132 }
133
134 __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
135
136 dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
137 DWC3_EP0_DIR_IN);
138
139 return 0;
140 }
141
142 /*
143 * In case gadget driver asked us to delay the STATUS phase,
144 * handle it here.
145 */
146 if (dwc->delayed_status) {
147 unsigned direction;
148
149 direction = !dwc->ep0_expect_in;
150 dwc->delayed_status = false;
151 usb_gadget_set_state(&dwc->gadget, USB_STATE_CONFIGURED);
152
153 if (dwc->ep0state == EP0_STATUS_PHASE)
154 __dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
155 else
156 dev_dbg(dwc->dev, "too early for delayed status\n");
157
158 return 0;
159 }
160
161 /*
162 * Unfortunately we have uncovered a limitation wrt the Data Phase.
163 *
164 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
165 * come before issueing Start Transfer command, but if we do, we will
166 * miss situations where the host starts another SETUP phase instead of
167 * the DATA phase. Such cases happen at least on TD.7.6 of the Link
168 * Layer Compliance Suite.
169 *
170 * The problem surfaces due to the fact that in case of back-to-back
171 * SETUP packets there will be no XferNotReady(DATA) generated and we
172 * will be stuck waiting for XferNotReady(DATA) forever.
173 *
174 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
175 * it tells us to start Data Phase right away. It also mentions that if
176 * we receive a SETUP phase instead of the DATA phase, core will issue
177 * XferComplete for the DATA phase, before actually initiating it in
178 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
179 * can only be used to print some debugging logs, as the core expects
180 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
181 * just so it completes right away, without transferring anything and,
182 * only then, we can go back to the SETUP phase.
183 *
184 * Because of this scenario, SNPS decided to change the programming
185 * model of control transfers and support on-demand transfers only for
186 * the STATUS phase. To fix the issue we have now, we will always wait
187 * for gadget driver to queue the DATA phase's struct usb_request, then
188 * start it right away.
189 *
190 * If we're actually in a 2-stage transfer, we will wait for
191 * XferNotReady(STATUS).
192 */
193 if (dwc->three_stage_setup) {
194 unsigned direction;
195
196 direction = dwc->ep0_expect_in;
197 dwc->ep0state = EP0_DATA_PHASE;
198
199 __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
200
201 dep->flags &= ~DWC3_EP0_DIR_IN;
202 }
203
204 return 0;
205}
206
207int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
208 gfp_t gfp_flags)
209{
210 struct dwc3_request *req = to_dwc3_request(request);
211 struct dwc3_ep *dep = to_dwc3_ep(ep);
212 struct dwc3 *dwc = dep->dwc;
213
214 unsigned long flags;
215
216 int ret;
217
218 spin_lock_irqsave(&dwc->lock, flags);
219 if (!dep->endpoint.desc) {
220 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
221 request, dep->name);
222 ret = -ESHUTDOWN;
223 goto out;
224 }
225
226 /* we share one TRB for ep0/1 */
227 if (!list_empty(&dep->request_list)) {
228 ret = -EBUSY;
229 goto out;
230 }
231
232 dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
233 request, dep->name, request->length,
234 dwc3_ep0_state_string(dwc->ep0state));
235
236 ret = __dwc3_gadget_ep0_queue(dep, req);
237
238out:
239 spin_unlock_irqrestore(&dwc->lock, flags);
240
241 return ret;
242}
243
244static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
245{
246 struct dwc3_ep *dep;
247
248 /* reinitialize physical ep1 */
249 dep = dwc->eps[1];
250 dep->flags = DWC3_EP_ENABLED;
251
252 /* stall is always issued on EP0 */
253 dep = dwc->eps[0];
254 __dwc3_gadget_ep_set_halt(dep, 1);
255 dep->flags = DWC3_EP_ENABLED;
256 dwc->delayed_status = false;
257
258 if (!list_empty(&dep->request_list)) {
259 struct dwc3_request *req;
260
261 req = next_request(&dep->request_list);
262 dwc3_gadget_giveback(dep, req, -ECONNRESET);
263 }
264
265 dwc->ep0state = EP0_SETUP_PHASE;
266 dwc3_ep0_out_start(dwc);
267}
268
269int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
270{
271 struct dwc3_ep *dep = to_dwc3_ep(ep);
272 struct dwc3 *dwc = dep->dwc;
273
274 dwc3_ep0_stall_and_restart(dwc);
275
276 return 0;
277}
278
279void dwc3_ep0_out_start(struct dwc3 *dwc)
280{
281 int ret;
282
283 ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
284 DWC3_TRBCTL_CONTROL_SETUP);
285 WARN_ON(ret < 0);
286}
287
288static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
289{
290 struct dwc3_ep *dep;
291 u32 windex = le16_to_cpu(wIndex_le);
292 u32 epnum;
293
294 epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
295 if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
296 epnum |= 1;
297
298 dep = dwc->eps[epnum];
299 if (dep->flags & DWC3_EP_ENABLED)
300 return dep;
301
302 return NULL;
303}
304
305static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
306{
307}
308/*
309 * ch 9.4.5
310 */
311static int dwc3_ep0_handle_status(struct dwc3 *dwc,
312 struct usb_ctrlrequest *ctrl)
313{
314 struct dwc3_ep *dep;
315 u32 recip;
316 u32 reg;
317 u16 usb_status = 0;
318 __le16 *response_pkt;
319
320 recip = ctrl->bRequestType & USB_RECIP_MASK;
321 switch (recip) {
322 case USB_RECIP_DEVICE:
323 /*
324 * LTM will be set once we know how to set this in HW.
325 */
326 usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
327
328 if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
329 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
330 if (reg & DWC3_DCTL_INITU1ENA)
331 usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
332 if (reg & DWC3_DCTL_INITU2ENA)
333 usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
334 }
335
336 break;
337
338 case USB_RECIP_INTERFACE:
339 /*
340 * Function Remote Wake Capable D0
341 * Function Remote Wakeup D1
342 */
343 break;
344
345 case USB_RECIP_ENDPOINT:
346 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
347 if (!dep)
348 return -EINVAL;
349
350 if (dep->flags & DWC3_EP_STALL)
351 usb_status = 1 << USB_ENDPOINT_HALT;
352 break;
353 default:
354 return -EINVAL;
355 }
356
357 response_pkt = (__le16 *) dwc->setup_buf;
358 *response_pkt = cpu_to_le16(usb_status);
359
360 dep = dwc->eps[0];
361 dwc->ep0_usb_req.dep = dep;
362 dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
363 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
364 dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
365
366 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
367}
368
369static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
370 struct usb_ctrlrequest *ctrl, int set)
371{
372 struct dwc3_ep *dep;
373 u32 recip;
374 u32 wValue;
375 u32 wIndex;
376 u32 reg;
377 int ret;
378 enum usb_device_state state;
379
380 wValue = le16_to_cpu(ctrl->wValue);
381 wIndex = le16_to_cpu(ctrl->wIndex);
382 recip = ctrl->bRequestType & USB_RECIP_MASK;
383 state = dwc->gadget.state;
384
385 switch (recip) {
386 case USB_RECIP_DEVICE:
387
388 switch (wValue) {
389 case USB_DEVICE_REMOTE_WAKEUP:
390 break;
391 /*
392 * 9.4.1 says only only for SS, in AddressState only for
393 * default control pipe
394 */
395 case USB_DEVICE_U1_ENABLE:
396 if (state != USB_STATE_CONFIGURED)
397 return -EINVAL;
398 if (dwc->speed != DWC3_DSTS_SUPERSPEED)
399 return -EINVAL;
400
401 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
402 if (set)
403 reg |= DWC3_DCTL_INITU1ENA;
404 else
405 reg &= ~DWC3_DCTL_INITU1ENA;
406 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
407 break;
408
409 case USB_DEVICE_U2_ENABLE:
410 if (state != USB_STATE_CONFIGURED)
411 return -EINVAL;
412 if (dwc->speed != DWC3_DSTS_SUPERSPEED)
413 return -EINVAL;
414
415 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
416 if (set)
417 reg |= DWC3_DCTL_INITU2ENA;
418 else
419 reg &= ~DWC3_DCTL_INITU2ENA;
420 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
421 break;
422
423 case USB_DEVICE_LTM_ENABLE:
424 return -EINVAL;
425 break;
426
427 case USB_DEVICE_TEST_MODE:
428 if ((wIndex & 0xff) != 0)
429 return -EINVAL;
430 if (!set)
431 return -EINVAL;
432
433 dwc->test_mode_nr = wIndex >> 8;
434 dwc->test_mode = true;
435 break;
436 default:
437 return -EINVAL;
438 }
439 break;
440
441 case USB_RECIP_INTERFACE:
442 switch (wValue) {
443 case USB_INTRF_FUNC_SUSPEND:
444 if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
445 /* XXX enable Low power suspend */
446 ;
447 if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
448 /* XXX enable remote wakeup */
449 ;
450 break;
451 default:
452 return -EINVAL;
453 }
454 break;
455
456 case USB_RECIP_ENDPOINT:
457 switch (wValue) {
458 case USB_ENDPOINT_HALT:
459 dep = dwc3_wIndex_to_dep(dwc, wIndex);
460 if (!dep)
461 return -EINVAL;
462 if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
463 break;
464 ret = __dwc3_gadget_ep_set_halt(dep, set);
465 if (ret)
466 return -EINVAL;
467 break;
468 default:
469 return -EINVAL;
470 }
471 break;
472
473 default:
474 return -EINVAL;
475 }
476
477 return 0;
478}
479
480static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
481{
482 enum usb_device_state state = dwc->gadget.state;
483 u32 addr;
484 u32 reg;
485
486 addr = le16_to_cpu(ctrl->wValue);
487 if (addr > 127) {
488 dev_dbg(dwc->dev, "invalid device address %d\n", addr);
489 return -EINVAL;
490 }
491
492 if (state == USB_STATE_CONFIGURED) {
493 dev_dbg(dwc->dev, "trying to set address when configured\n");
494 return -EINVAL;
495 }
496
497 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
498 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
499 reg |= DWC3_DCFG_DEVADDR(addr);
500 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
501
502 if (addr)
503 usb_gadget_set_state(&dwc->gadget, USB_STATE_ADDRESS);
504 else
505 usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
506
507 return 0;
508}
509
510static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
511{
512 int ret;
513
514 spin_unlock(&dwc->lock);
515 ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
516 spin_lock(&dwc->lock);
517 return ret;
518}
519
520static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
521{
522 enum usb_device_state state = dwc->gadget.state;
523 u32 cfg;
524 int ret;
525 u32 reg;
526
527 dwc->start_config_issued = false;
528 cfg = le16_to_cpu(ctrl->wValue);
529
530 switch (state) {
531 case USB_STATE_DEFAULT:
532 return -EINVAL;
533 break;
534
535 case USB_STATE_ADDRESS:
536 ret = dwc3_ep0_delegate_req(dwc, ctrl);
537 /* if the cfg matches and the cfg is non zero */
538 if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
539
540 /*
541 * only change state if set_config has already
542 * been processed. If gadget driver returns
543 * USB_GADGET_DELAYED_STATUS, we will wait
544 * to change the state on the next usb_ep_queue()
545 */
546 if (ret == 0)
547 usb_gadget_set_state(&dwc->gadget,
548 USB_STATE_CONFIGURED);
549
550 /*
551 * Enable transition to U1/U2 state when
552 * nothing is pending from application.
553 */
554 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
555 reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
556 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
557
558 dwc->resize_fifos = true;
559 dev_dbg(dwc->dev, "resize fifos flag SET\n");
560 }
561 break;
562
563 case USB_STATE_CONFIGURED:
564 ret = dwc3_ep0_delegate_req(dwc, ctrl);
565 if (!cfg && !ret)
566 usb_gadget_set_state(&dwc->gadget,
567 USB_STATE_ADDRESS);
568 break;
569 default:
570 ret = -EINVAL;
571 }
572 return ret;
573}
574
575static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
576{
577 struct dwc3_ep *dep = to_dwc3_ep(ep);
578 struct dwc3 *dwc = dep->dwc;
579
580 u32 param = 0;
581 u32 reg;
582
583 struct timing {
584 u8 u1sel;
585 u8 u1pel;
586 u16 u2sel;
587 u16 u2pel;
588 } __packed timing;
589
590 int ret;
591
592 memcpy(&timing, req->buf, sizeof(timing));
593
594 dwc->u1sel = timing.u1sel;
595 dwc->u1pel = timing.u1pel;
596 dwc->u2sel = le16_to_cpu(timing.u2sel);
597 dwc->u2pel = le16_to_cpu(timing.u2pel);
598
599 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
600 if (reg & DWC3_DCTL_INITU2ENA)
601 param = dwc->u2pel;
602 if (reg & DWC3_DCTL_INITU1ENA)
603 param = dwc->u1pel;
604
605 /*
606 * According to Synopsys Databook, if parameter is
607 * greater than 125, a value of zero should be
608 * programmed in the register.
609 */
610 if (param > 125)
611 param = 0;
612
613 /* now that we have the time, issue DGCMD Set Sel */
614 ret = dwc3_send_gadget_generic_command(dwc,
615 DWC3_DGCMD_SET_PERIODIC_PAR, param);
616 WARN_ON(ret < 0);
617}
618
619static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
620{
621 struct dwc3_ep *dep;
622 enum usb_device_state state = dwc->gadget.state;
623 u16 wLength;
624 u16 wValue;
625
626 if (state == USB_STATE_DEFAULT)
627 return -EINVAL;
628
629 wValue = le16_to_cpu(ctrl->wValue);
630 wLength = le16_to_cpu(ctrl->wLength);
631
632 if (wLength != 6) {
633 dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
634 wLength);
635 return -EINVAL;
636 }
637
638 /*
639 * To handle Set SEL we need to receive 6 bytes from Host. So let's
640 * queue a usb_request for 6 bytes.
641 *
642 * Remember, though, this controller can't handle non-wMaxPacketSize
643 * aligned transfers on the OUT direction, so we queue a request for
644 * wMaxPacketSize instead.
645 */
646 dep = dwc->eps[0];
647 dwc->ep0_usb_req.dep = dep;
648 dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
649 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
650 dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;
651
652 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
653}
654
655static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
656{
657 u16 wLength;
658 u16 wValue;
659 u16 wIndex;
660
661 wValue = le16_to_cpu(ctrl->wValue);
662 wLength = le16_to_cpu(ctrl->wLength);
663 wIndex = le16_to_cpu(ctrl->wIndex);
664
665 if (wIndex || wLength)
666 return -EINVAL;
667
668 /*
669 * REVISIT It's unclear from Databook what to do with this
670 * value. For now, just cache it.
671 */
672 dwc->isoch_delay = wValue;
673
674 return 0;
675}
676
677static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
678{
679 int ret;
680
681 switch (ctrl->bRequest) {
682 case USB_REQ_GET_STATUS:
683 dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
684 ret = dwc3_ep0_handle_status(dwc, ctrl);
685 break;
686 case USB_REQ_CLEAR_FEATURE:
687 dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
688 ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
689 break;
690 case USB_REQ_SET_FEATURE:
691 dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
692 ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
693 break;
694 case USB_REQ_SET_ADDRESS:
695 dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
696 ret = dwc3_ep0_set_address(dwc, ctrl);
697 break;
698 case USB_REQ_SET_CONFIGURATION:
699 dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
700 ret = dwc3_ep0_set_config(dwc, ctrl);
701 break;
702 case USB_REQ_SET_SEL:
703 dev_vdbg(dwc->dev, "USB_REQ_SET_SEL\n");
704 ret = dwc3_ep0_set_sel(dwc, ctrl);
705 break;
706 case USB_REQ_SET_ISOCH_DELAY:
707 dev_vdbg(dwc->dev, "USB_REQ_SET_ISOCH_DELAY\n");
708 ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
709 break;
710 default:
711 dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
712 ret = dwc3_ep0_delegate_req(dwc, ctrl);
713 break;
714 }
715
716 return ret;
717}
718
719static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
720 const struct dwc3_event_depevt *event)
721{
722 struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
723 int ret = -EINVAL;
724 u32 len;
725
726 if (!dwc->gadget_driver)
727 goto out;
728
729 len = le16_to_cpu(ctrl->wLength);
730 if (!len) {
731 dwc->three_stage_setup = false;
732 dwc->ep0_expect_in = false;
733 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
734 } else {
735 dwc->three_stage_setup = true;
736 dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
737 dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
738 }
739
740 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
741 ret = dwc3_ep0_std_request(dwc, ctrl);
742 else
743 ret = dwc3_ep0_delegate_req(dwc, ctrl);
744
745 if (ret == USB_GADGET_DELAYED_STATUS)
746 dwc->delayed_status = true;
747
748out:
749 if (ret < 0)
750 dwc3_ep0_stall_and_restart(dwc);
751}
752
753static void dwc3_ep0_complete_data(struct dwc3 *dwc,
754 const struct dwc3_event_depevt *event)
755{
756 struct dwc3_request *r = NULL;
757 struct usb_request *ur;
758 struct dwc3_trb *trb;
759 struct dwc3_ep *ep0;
760 u32 transferred;
761 u32 status;
762 u32 length;
763 u8 epnum;
764
765 epnum = event->endpoint_number;
766 ep0 = dwc->eps[0];
767
768 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
769
770 r = next_request(&ep0->request_list);
771 ur = &r->request;
772
773 trb = dwc->ep0_trb;
774
775 status = DWC3_TRB_SIZE_TRBSTS(trb->size);
776 if (status == DWC3_TRBSTS_SETUP_PENDING) {
777 dev_dbg(dwc->dev, "Setup Pending received\n");
778
779 if (r)
780 dwc3_gadget_giveback(ep0, r, -ECONNRESET);
781
782 return;
783 }
784
785 length = trb->size & DWC3_TRB_SIZE_MASK;
786
787 if (dwc->ep0_bounced) {
788 unsigned transfer_size = ur->length;
789 unsigned maxp = ep0->endpoint.maxpacket;
790
791 transfer_size += (maxp - (transfer_size % maxp));
792 transferred = min_t(u32, ur->length,
793 transfer_size - length);
794 memcpy(ur->buf, dwc->ep0_bounce, transferred);
795 } else {
796 transferred = ur->length - length;
797 }
798
799 ur->actual += transferred;
800
801 if ((epnum & 1) && ur->actual < ur->length) {
802 /* for some reason we did not get everything out */
803
804 dwc3_ep0_stall_and_restart(dwc);
805 } else {
806 /*
807 * handle the case where we have to send a zero packet. This
808 * seems to be case when req.length > maxpacket. Could it be?
809 */
810 if (r)
811 dwc3_gadget_giveback(ep0, r, 0);
812 }
813}
814
815static void dwc3_ep0_complete_status(struct dwc3 *dwc,
816 const struct dwc3_event_depevt *event)
817{
818 struct dwc3_request *r;
819 struct dwc3_ep *dep;
820 struct dwc3_trb *trb;
821 u32 status;
822
823 dep = dwc->eps[0];
824 trb = dwc->ep0_trb;
825
826 if (!list_empty(&dep->request_list)) {
827 r = next_request(&dep->request_list);
828
829 dwc3_gadget_giveback(dep, r, 0);
830 }
831
832 if (dwc->test_mode) {
833 int ret;
834
835 ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
836 if (ret < 0) {
837 dev_dbg(dwc->dev, "Invalid Test #%d\n",
838 dwc->test_mode_nr);
839 dwc3_ep0_stall_and_restart(dwc);
840 return;
841 }
842 }
843
844 status = DWC3_TRB_SIZE_TRBSTS(trb->size);
845 if (status == DWC3_TRBSTS_SETUP_PENDING)
846 dev_dbg(dwc->dev, "Setup Pending received\n");
847
848 dwc->ep0state = EP0_SETUP_PHASE;
849 dwc3_ep0_out_start(dwc);
850}
851
852static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
853 const struct dwc3_event_depevt *event)
854{
855 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
856
857 dep->flags &= ~DWC3_EP_BUSY;
858 dep->resource_index = 0;
859 dwc->setup_packet_pending = false;
860
861 switch (dwc->ep0state) {
862 case EP0_SETUP_PHASE:
863 dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
864 dwc3_ep0_inspect_setup(dwc, event);
865 break;
866
867 case EP0_DATA_PHASE:
868 dev_vdbg(dwc->dev, "Data Phase\n");
869 dwc3_ep0_complete_data(dwc, event);
870 break;
871
872 case EP0_STATUS_PHASE:
873 dev_vdbg(dwc->dev, "Status Phase\n");
874 dwc3_ep0_complete_status(dwc, event);
875 break;
876 default:
877 WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
878 }
879}
880
881static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
882 struct dwc3_ep *dep, struct dwc3_request *req)
883{
884 int ret;
885
886 req->direction = !!dep->number;
887
888 if (req->request.length == 0) {
889 ret = dwc3_ep0_start_trans(dwc, dep->number,
890 dwc->ctrl_req_addr, 0,
891 DWC3_TRBCTL_CONTROL_DATA);
892 } else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
893 && (dep->number == 0)) {
894 u32 transfer_size;
895 u32 maxpacket;
896
897 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
898 dep->number);
899 if (ret) {
900 dev_dbg(dwc->dev, "failed to map request\n");
901 return;
902 }
903
904 WARN_ON(req->request.length > DWC3_EP0_BOUNCE_SIZE);
905
906 maxpacket = dep->endpoint.maxpacket;
907 transfer_size = roundup(req->request.length, maxpacket);
908
909 dwc->ep0_bounced = true;
910
911 /*
912 * REVISIT in case request length is bigger than
913 * DWC3_EP0_BOUNCE_SIZE we will need two chained
914 * TRBs to handle the transfer.
915 */
916 ret = dwc3_ep0_start_trans(dwc, dep->number,
917 dwc->ep0_bounce_addr, transfer_size,
918 DWC3_TRBCTL_CONTROL_DATA);
919 } else {
920 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
921 dep->number);
922 if (ret) {
923 dev_dbg(dwc->dev, "failed to map request\n");
924 return;
925 }
926
927 ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
928 req->request.length, DWC3_TRBCTL_CONTROL_DATA);
929 }
930
931 WARN_ON(ret < 0);
932}
933
934static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
935{
936 struct dwc3 *dwc = dep->dwc;
937 u32 type;
938
939 type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
940 : DWC3_TRBCTL_CONTROL_STATUS2;
941
942 return dwc3_ep0_start_trans(dwc, dep->number,
943 dwc->ctrl_req_addr, 0, type);
944}
945
946static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
947{
948 if (dwc->resize_fifos) {
949 dev_dbg(dwc->dev, "starting to resize fifos\n");
950 dwc3_gadget_resize_tx_fifos(dwc);
951 dwc->resize_fifos = 0;
952 }
953
954 WARN_ON(dwc3_ep0_start_control_status(dep));
955}
956
957static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
958 const struct dwc3_event_depevt *event)
959{
960 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
961
962 __dwc3_ep0_do_control_status(dwc, dep);
963}
964
965static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
966{
967 struct dwc3_gadget_ep_cmd_params params;
968 u32 cmd;
969 int ret;
970
971 if (!dep->resource_index)
972 return;
973
974 cmd = DWC3_DEPCMD_ENDTRANSFER;
975 cmd |= DWC3_DEPCMD_CMDIOC;
976 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
977 memset(¶ms, 0, sizeof(params));
978 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, ¶ms);
979 WARN_ON_ONCE(ret);
980 dep->resource_index = 0;
981}
982
983static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
984 const struct dwc3_event_depevt *event)
985{
986 dwc->setup_packet_pending = true;
987
988 switch (event->status) {
989 case DEPEVT_STATUS_CONTROL_DATA:
990 dev_vdbg(dwc->dev, "Control Data\n");
991
992 /*
993 * We already have a DATA transfer in the controller's cache,
994 * if we receive a XferNotReady(DATA) we will ignore it, unless
995 * it's for the wrong direction.
996 *
997 * In that case, we must issue END_TRANSFER command to the Data
998 * Phase we already have started and issue SetStall on the
999 * control endpoint.
1000 */
1001 if (dwc->ep0_expect_in != event->endpoint_number) {
1002 struct dwc3_ep *dep = dwc->eps[dwc->ep0_expect_in];
1003
1004 dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
1005 dwc3_ep0_end_control_data(dwc, dep);
1006 dwc3_ep0_stall_and_restart(dwc);
1007 return;
1008 }
1009
1010 break;
1011
1012 case DEPEVT_STATUS_CONTROL_STATUS:
1013 if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
1014 return;
1015
1016 dev_vdbg(dwc->dev, "Control Status\n");
1017
1018 dwc->ep0state = EP0_STATUS_PHASE;
1019
1020 if (dwc->delayed_status) {
1021 WARN_ON_ONCE(event->endpoint_number != 1);
1022 dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
1023 return;
1024 }
1025
1026 dwc3_ep0_do_control_status(dwc, event);
1027 }
1028}
1029
1030void dwc3_ep0_interrupt(struct dwc3 *dwc,
1031 const struct dwc3_event_depevt *event)
1032{
1033 u8 epnum = event->endpoint_number;
1034
1035 dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
1036 dwc3_ep_event_string(event->endpoint_event),
1037 epnum >> 1, (epnum & 1) ? "in" : "out",
1038 dwc3_ep0_state_string(dwc->ep0state));
1039
1040 switch (event->endpoint_event) {
1041 case DWC3_DEPEVT_XFERCOMPLETE:
1042 dwc3_ep0_xfer_complete(dwc, event);
1043 break;
1044
1045 case DWC3_DEPEVT_XFERNOTREADY:
1046 dwc3_ep0_xfernotready(dwc, event);
1047 break;
1048
1049 case DWC3_DEPEVT_XFERINPROGRESS:
1050 case DWC3_DEPEVT_RXTXFIFOEVT:
1051 case DWC3_DEPEVT_STREAMEVT:
1052 case DWC3_DEPEVT_EPCMDCMPLT:
1053 break;
1054 }
1055}