Linux Audio

Check our new training course

Loading...
v6.8
   1// SPDX-License-Identifier: GPL-2.0+
   2/*
   3 * drivers/net/phy/marvell.c
   4 *
   5 * Driver for Marvell PHYs
   6 *
   7 * Author: Andy Fleming
   8 *
   9 * Copyright (c) 2004 Freescale Semiconductor, Inc.
  10 *
  11 * Copyright (c) 2013 Michael Stapelberg <michael@stapelberg.de>
  12 */
  13#include <linux/kernel.h>
  14#include <linux/string.h>
  15#include <linux/ctype.h>
  16#include <linux/errno.h>
  17#include <linux/unistd.h>
  18#include <linux/hwmon.h>
  19#include <linux/interrupt.h>
  20#include <linux/init.h>
  21#include <linux/delay.h>
  22#include <linux/netdevice.h>
  23#include <linux/etherdevice.h>
  24#include <linux/skbuff.h>
  25#include <linux/spinlock.h>
  26#include <linux/mm.h>
  27#include <linux/module.h>
  28#include <linux/mii.h>
  29#include <linux/ethtool.h>
  30#include <linux/ethtool_netlink.h>
  31#include <linux/phy.h>
  32#include <linux/marvell_phy.h>
  33#include <linux/bitfield.h>
  34#include <linux/of.h>
  35#include <linux/sfp.h>
  36
  37#include <linux/io.h>
  38#include <asm/irq.h>
  39#include <linux/uaccess.h>
  40
  41#define MII_MARVELL_PHY_PAGE		22
  42#define MII_MARVELL_COPPER_PAGE		0x00
  43#define MII_MARVELL_FIBER_PAGE		0x01
  44#define MII_MARVELL_MSCR_PAGE		0x02
  45#define MII_MARVELL_LED_PAGE		0x03
  46#define MII_MARVELL_VCT5_PAGE		0x05
  47#define MII_MARVELL_MISC_TEST_PAGE	0x06
  48#define MII_MARVELL_VCT7_PAGE		0x07
  49#define MII_MARVELL_WOL_PAGE		0x11
  50#define MII_MARVELL_MODE_PAGE		0x12
  51
  52#define MII_M1011_IEVENT		0x13
  53#define MII_M1011_IEVENT_CLEAR		0x0000
  54
  55#define MII_M1011_IMASK			0x12
  56#define MII_M1011_IMASK_INIT		0x6400
  57#define MII_M1011_IMASK_CLEAR		0x0000
  58
  59#define MII_M1011_PHY_SCR			0x10
  60#define MII_M1011_PHY_SCR_DOWNSHIFT_EN		BIT(11)
  61#define MII_M1011_PHY_SCR_DOWNSHIFT_MASK	GENMASK(14, 12)
  62#define MII_M1011_PHY_SCR_DOWNSHIFT_MAX		8
  63#define MII_M1011_PHY_SCR_MDI			(0x0 << 5)
  64#define MII_M1011_PHY_SCR_MDI_X			(0x1 << 5)
  65#define MII_M1011_PHY_SCR_AUTO_CROSS		(0x3 << 5)
  66
  67#define MII_M1011_PHY_SSR			0x11
  68#define MII_M1011_PHY_SSR_DOWNSHIFT		BIT(5)
  69
  70#define MII_M1111_PHY_LED_CONTROL	0x18
  71#define MII_M1111_PHY_LED_DIRECT	0x4100
  72#define MII_M1111_PHY_LED_COMBINE	0x411c
  73#define MII_M1111_PHY_EXT_CR		0x14
  74#define MII_M1111_PHY_EXT_CR_DOWNSHIFT_MASK	GENMASK(11, 9)
  75#define MII_M1111_PHY_EXT_CR_DOWNSHIFT_MAX	8
  76#define MII_M1111_PHY_EXT_CR_DOWNSHIFT_EN	BIT(8)
  77#define MII_M1111_RGMII_RX_DELAY	BIT(7)
  78#define MII_M1111_RGMII_TX_DELAY	BIT(1)
  79#define MII_M1111_PHY_EXT_SR		0x1b
  80
  81#define MII_M1111_HWCFG_MODE_MASK		0xf
  82#define MII_M1111_HWCFG_MODE_FIBER_RGMII	0x3
  83#define MII_M1111_HWCFG_MODE_SGMII_NO_CLK	0x4
  84#define MII_M1111_HWCFG_MODE_RTBI		0x7
  85#define MII_M1111_HWCFG_MODE_COPPER_1000X_AN	0x8
  86#define MII_M1111_HWCFG_MODE_COPPER_RTBI	0x9
  87#define MII_M1111_HWCFG_MODE_COPPER_RGMII	0xb
  88#define MII_M1111_HWCFG_MODE_COPPER_1000X_NOAN	0xc
  89#define MII_M1111_HWCFG_SERIAL_AN_BYPASS	BIT(12)
  90#define MII_M1111_HWCFG_FIBER_COPPER_RES	BIT(13)
  91#define MII_M1111_HWCFG_FIBER_COPPER_AUTO	BIT(15)
  92
  93#define MII_88E1121_PHY_MSCR_REG	21
  94#define MII_88E1121_PHY_MSCR_RX_DELAY	BIT(5)
  95#define MII_88E1121_PHY_MSCR_TX_DELAY	BIT(4)
  96#define MII_88E1121_PHY_MSCR_DELAY_MASK	(BIT(5) | BIT(4))
  97
  98#define MII_88E1121_MISC_TEST				0x1a
  99#define MII_88E1510_MISC_TEST_TEMP_THRESHOLD_MASK	0x1f00
 100#define MII_88E1510_MISC_TEST_TEMP_THRESHOLD_SHIFT	8
 101#define MII_88E1510_MISC_TEST_TEMP_IRQ_EN		BIT(7)
 102#define MII_88E1510_MISC_TEST_TEMP_IRQ			BIT(6)
 103#define MII_88E1121_MISC_TEST_TEMP_SENSOR_EN		BIT(5)
 104#define MII_88E1121_MISC_TEST_TEMP_MASK			0x1f
 105
 106#define MII_88E1510_TEMP_SENSOR		0x1b
 107#define MII_88E1510_TEMP_SENSOR_MASK	0xff
 108
 109#define MII_88E1540_COPPER_CTRL3	0x1a
 110#define MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_MASK	GENMASK(11, 10)
 111#define MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_00MS	0
 112#define MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_10MS	1
 113#define MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_20MS	2
 114#define MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_40MS	3
 115#define MII_88E1540_COPPER_CTRL3_FAST_LINK_DOWN		BIT(9)
 116
 117#define MII_88E6390_MISC_TEST		0x1b
 118#define MII_88E6390_MISC_TEST_TEMP_SENSOR_ENABLE_SAMPLE_1S	(0x0 << 14)
 119#define MII_88E6390_MISC_TEST_TEMP_SENSOR_ENABLE		(0x1 << 14)
 120#define MII_88E6390_MISC_TEST_TEMP_SENSOR_ENABLE_ONESHOT	(0x2 << 14)
 121#define MII_88E6390_MISC_TEST_TEMP_SENSOR_DISABLE		(0x3 << 14)
 122#define MII_88E6390_MISC_TEST_TEMP_SENSOR_MASK			(0x3 << 14)
 123#define MII_88E6393_MISC_TEST_SAMPLES_2048	(0x0 << 11)
 124#define MII_88E6393_MISC_TEST_SAMPLES_4096	(0x1 << 11)
 125#define MII_88E6393_MISC_TEST_SAMPLES_8192	(0x2 << 11)
 126#define MII_88E6393_MISC_TEST_SAMPLES_16384	(0x3 << 11)
 127#define MII_88E6393_MISC_TEST_SAMPLES_MASK	(0x3 << 11)
 128#define MII_88E6393_MISC_TEST_RATE_2_3MS	(0x5 << 8)
 129#define MII_88E6393_MISC_TEST_RATE_6_4MS	(0x6 << 8)
 130#define MII_88E6393_MISC_TEST_RATE_11_9MS	(0x7 << 8)
 131#define MII_88E6393_MISC_TEST_RATE_MASK		(0x7 << 8)
 132
 133#define MII_88E6390_TEMP_SENSOR		0x1c
 134#define MII_88E6393_TEMP_SENSOR_THRESHOLD_MASK	0xff00
 135#define MII_88E6393_TEMP_SENSOR_THRESHOLD_SHIFT	8
 136#define MII_88E6390_TEMP_SENSOR_MASK		0xff
 137#define MII_88E6390_TEMP_SENSOR_SAMPLES		10
 138
 139#define MII_88E1318S_PHY_MSCR1_REG	16
 140#define MII_88E1318S_PHY_MSCR1_PAD_ODD	BIT(6)
 141
 142/* Copper Specific Interrupt Enable Register */
 143#define MII_88E1318S_PHY_CSIER				0x12
 144/* WOL Event Interrupt Enable */
 145#define MII_88E1318S_PHY_CSIER_WOL_EIE			BIT(7)
 146
 147#define MII_88E1318S_PHY_LED_FUNC		0x10
 148#define MII_88E1318S_PHY_LED_FUNC_OFF		(0x8)
 149#define MII_88E1318S_PHY_LED_FUNC_ON		(0x9)
 150#define MII_88E1318S_PHY_LED_FUNC_HI_Z		(0xa)
 151#define MII_88E1318S_PHY_LED_FUNC_BLINK		(0xb)
 152#define MII_88E1318S_PHY_LED_TCR		0x12
 153#define MII_88E1318S_PHY_LED_TCR_FORCE_INT	BIT(15)
 154#define MII_88E1318S_PHY_LED_TCR_INTn_ENABLE	BIT(7)
 155#define MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW	BIT(11)
 156
 157/* Magic Packet MAC address registers */
 158#define MII_88E1318S_PHY_MAGIC_PACKET_WORD2		0x17
 159#define MII_88E1318S_PHY_MAGIC_PACKET_WORD1		0x18
 160#define MII_88E1318S_PHY_MAGIC_PACKET_WORD0		0x19
 161
 162#define MII_88E1318S_PHY_WOL_CTRL				0x10
 163#define MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS		BIT(12)
 164#define MII_88E1318S_PHY_WOL_CTRL_LINK_UP_ENABLE		BIT(13)
 165#define MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE	BIT(14)
 166
 167#define MII_PHY_LED_CTRL	        16
 168#define MII_88E1121_PHY_LED_DEF		0x0030
 169#define MII_88E1510_PHY_LED_DEF		0x1177
 170#define MII_88E1510_PHY_LED0_LINK_LED1_ACTIVE	0x1040
 171
 172#define MII_M1011_PHY_STATUS		0x11
 173#define MII_M1011_PHY_STATUS_1000	0x8000
 174#define MII_M1011_PHY_STATUS_100	0x4000
 175#define MII_M1011_PHY_STATUS_SPD_MASK	0xc000
 176#define MII_M1011_PHY_STATUS_FULLDUPLEX	0x2000
 177#define MII_M1011_PHY_STATUS_RESOLVED	0x0800
 178#define MII_M1011_PHY_STATUS_LINK	0x0400
 179
 180#define MII_88E3016_PHY_SPEC_CTRL	0x10
 181#define MII_88E3016_DISABLE_SCRAMBLER	0x0200
 182#define MII_88E3016_AUTO_MDIX_CROSSOVER	0x0030
 183
 184#define MII_88E1510_GEN_CTRL_REG_1		0x14
 185#define MII_88E1510_GEN_CTRL_REG_1_MODE_MASK	0x7
 186#define MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII	0x0	/* RGMII to copper */
 187#define MII_88E1510_GEN_CTRL_REG_1_MODE_SGMII	0x1	/* SGMII to copper */
 188/* RGMII to 1000BASE-X */
 189#define MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII_1000X	0x2
 190/* RGMII to 100BASE-FX */
 191#define MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII_100FX	0x3
 192/* RGMII to SGMII */
 193#define MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII_SGMII	0x4
 194#define MII_88E1510_GEN_CTRL_REG_1_RESET	0x8000	/* Soft reset */
 195
 196#define MII_88E1510_MSCR_2		0x15
 197
 198#define MII_VCT5_TX_RX_MDI0_COUPLING	0x10
 199#define MII_VCT5_TX_RX_MDI1_COUPLING	0x11
 200#define MII_VCT5_TX_RX_MDI2_COUPLING	0x12
 201#define MII_VCT5_TX_RX_MDI3_COUPLING	0x13
 202#define MII_VCT5_TX_RX_AMPLITUDE_MASK	0x7f00
 203#define MII_VCT5_TX_RX_AMPLITUDE_SHIFT	8
 204#define MII_VCT5_TX_RX_COUPLING_POSITIVE_REFLECTION	BIT(15)
 205
 206#define MII_VCT5_CTRL				0x17
 207#define MII_VCT5_CTRL_ENABLE				BIT(15)
 208#define MII_VCT5_CTRL_COMPLETE				BIT(14)
 209#define MII_VCT5_CTRL_TX_SAME_CHANNEL			(0x0 << 11)
 210#define MII_VCT5_CTRL_TX0_CHANNEL			(0x4 << 11)
 211#define MII_VCT5_CTRL_TX1_CHANNEL			(0x5 << 11)
 212#define MII_VCT5_CTRL_TX2_CHANNEL			(0x6 << 11)
 213#define MII_VCT5_CTRL_TX3_CHANNEL			(0x7 << 11)
 214#define MII_VCT5_CTRL_SAMPLES_2				(0x0 << 8)
 215#define MII_VCT5_CTRL_SAMPLES_4				(0x1 << 8)
 216#define MII_VCT5_CTRL_SAMPLES_8				(0x2 << 8)
 217#define MII_VCT5_CTRL_SAMPLES_16			(0x3 << 8)
 218#define MII_VCT5_CTRL_SAMPLES_32			(0x4 << 8)
 219#define MII_VCT5_CTRL_SAMPLES_64			(0x5 << 8)
 220#define MII_VCT5_CTRL_SAMPLES_128			(0x6 << 8)
 221#define MII_VCT5_CTRL_SAMPLES_DEFAULT			(0x6 << 8)
 222#define MII_VCT5_CTRL_SAMPLES_256			(0x7 << 8)
 223#define MII_VCT5_CTRL_SAMPLES_SHIFT			8
 224#define MII_VCT5_CTRL_MODE_MAXIMUM_PEEK			(0x0 << 6)
 225#define MII_VCT5_CTRL_MODE_FIRST_LAST_PEEK		(0x1 << 6)
 226#define MII_VCT5_CTRL_MODE_OFFSET			(0x2 << 6)
 227#define MII_VCT5_CTRL_SAMPLE_POINT			(0x3 << 6)
 228#define MII_VCT5_CTRL_PEEK_HYST_DEFAULT			3
 229
 230#define MII_VCT5_SAMPLE_POINT_DISTANCE		0x18
 231#define MII_VCT5_SAMPLE_POINT_DISTANCE_MAX	511
 232#define MII_VCT5_TX_PULSE_CTRL			0x1c
 233#define MII_VCT5_TX_PULSE_CTRL_DONT_WAIT_LINK_DOWN	BIT(12)
 234#define MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_128nS	(0x0 << 10)
 235#define MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_96nS		(0x1 << 10)
 236#define MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_64nS		(0x2 << 10)
 237#define MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_32nS		(0x3 << 10)
 238#define MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_SHIFT	10
 239#define MII_VCT5_TX_PULSE_CTRL_PULSE_AMPLITUDE_1000mV	(0x0 << 8)
 240#define MII_VCT5_TX_PULSE_CTRL_PULSE_AMPLITUDE_750mV	(0x1 << 8)
 241#define MII_VCT5_TX_PULSE_CTRL_PULSE_AMPLITUDE_500mV	(0x2 << 8)
 242#define MII_VCT5_TX_PULSE_CTRL_PULSE_AMPLITUDE_250mV	(0x3 << 8)
 243#define MII_VCT5_TX_PULSE_CTRL_PULSE_AMPLITUDE_SHIFT	8
 244#define MII_VCT5_TX_PULSE_CTRL_MAX_AMP			BIT(7)
 245#define MII_VCT5_TX_PULSE_CTRL_GT_140m_46_86mV		(0x6 << 0)
 246
 247/* For TDR measurements less than 11 meters, a short pulse should be
 248 * used.
 249 */
 250#define TDR_SHORT_CABLE_LENGTH	11
 251
 252#define MII_VCT7_PAIR_0_DISTANCE	0x10
 253#define MII_VCT7_PAIR_1_DISTANCE	0x11
 254#define MII_VCT7_PAIR_2_DISTANCE	0x12
 255#define MII_VCT7_PAIR_3_DISTANCE	0x13
 256
 257#define MII_VCT7_RESULTS	0x14
 258#define MII_VCT7_RESULTS_PAIR3_MASK	0xf000
 259#define MII_VCT7_RESULTS_PAIR2_MASK	0x0f00
 260#define MII_VCT7_RESULTS_PAIR1_MASK	0x00f0
 261#define MII_VCT7_RESULTS_PAIR0_MASK	0x000f
 262#define MII_VCT7_RESULTS_PAIR3_SHIFT	12
 263#define MII_VCT7_RESULTS_PAIR2_SHIFT	8
 264#define MII_VCT7_RESULTS_PAIR1_SHIFT	4
 265#define MII_VCT7_RESULTS_PAIR0_SHIFT	0
 266#define MII_VCT7_RESULTS_INVALID	0
 267#define MII_VCT7_RESULTS_OK		1
 268#define MII_VCT7_RESULTS_OPEN		2
 269#define MII_VCT7_RESULTS_SAME_SHORT	3
 270#define MII_VCT7_RESULTS_CROSS_SHORT	4
 271#define MII_VCT7_RESULTS_BUSY		9
 272
 273#define MII_VCT7_CTRL		0x15
 274#define MII_VCT7_CTRL_RUN_NOW			BIT(15)
 275#define MII_VCT7_CTRL_RUN_ANEG			BIT(14)
 276#define MII_VCT7_CTRL_DISABLE_CROSS		BIT(13)
 277#define MII_VCT7_CTRL_RUN_AFTER_BREAK_LINK	BIT(12)
 278#define MII_VCT7_CTRL_IN_PROGRESS		BIT(11)
 279#define MII_VCT7_CTRL_METERS			BIT(10)
 280#define MII_VCT7_CTRL_CENTIMETERS		0
 281
 282#define LPA_PAUSE_FIBER		0x180
 283#define LPA_PAUSE_ASYM_FIBER	0x100
 284
 285#define NB_FIBER_STATS	1
 286
 287MODULE_DESCRIPTION("Marvell PHY driver");
 288MODULE_AUTHOR("Andy Fleming");
 289MODULE_LICENSE("GPL");
 290
 291struct marvell_hw_stat {
 292	const char *string;
 293	u8 page;
 294	u8 reg;
 295	u8 bits;
 296};
 297
 298static struct marvell_hw_stat marvell_hw_stats[] = {
 299	{ "phy_receive_errors_copper", 0, 21, 16},
 300	{ "phy_idle_errors", 0, 10, 8 },
 301	{ "phy_receive_errors_fiber", 1, 21, 16},
 302};
 303
 304struct marvell_priv {
 305	u64 stats[ARRAY_SIZE(marvell_hw_stats)];
 306	char *hwmon_name;
 307	struct device *hwmon_dev;
 308	bool cable_test_tdr;
 309	u32 first;
 310	u32 last;
 311	u32 step;
 312	s8 pair;
 313};
 314
 315static int marvell_read_page(struct phy_device *phydev)
 316{
 317	return __phy_read(phydev, MII_MARVELL_PHY_PAGE);
 318}
 319
 320static int marvell_write_page(struct phy_device *phydev, int page)
 321{
 322	return __phy_write(phydev, MII_MARVELL_PHY_PAGE, page);
 323}
 324
 325static int marvell_set_page(struct phy_device *phydev, int page)
 326{
 327	return phy_write(phydev, MII_MARVELL_PHY_PAGE, page);
 328}
 329
 330static int marvell_ack_interrupt(struct phy_device *phydev)
 331{
 332	int err;
 333
 334	/* Clear the interrupts by reading the reg */
 335	err = phy_read(phydev, MII_M1011_IEVENT);
 336
 337	if (err < 0)
 338		return err;
 339
 340	return 0;
 341}
 342
 343static int marvell_config_intr(struct phy_device *phydev)
 344{
 345	int err;
 346
 347	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
 348		err = marvell_ack_interrupt(phydev);
 349		if (err)
 350			return err;
 351
 352		err = phy_write(phydev, MII_M1011_IMASK,
 353				MII_M1011_IMASK_INIT);
 354	} else {
 355		err = phy_write(phydev, MII_M1011_IMASK,
 356				MII_M1011_IMASK_CLEAR);
 357		if (err)
 358			return err;
 359
 360		err = marvell_ack_interrupt(phydev);
 361	}
 362
 363	return err;
 364}
 365
 366static irqreturn_t marvell_handle_interrupt(struct phy_device *phydev)
 367{
 368	int irq_status;
 369
 370	irq_status = phy_read(phydev, MII_M1011_IEVENT);
 371	if (irq_status < 0) {
 372		phy_error(phydev);
 373		return IRQ_NONE;
 374	}
 375
 376	if (!(irq_status & MII_M1011_IMASK_INIT))
 377		return IRQ_NONE;
 378
 379	phy_trigger_machine(phydev);
 380
 381	return IRQ_HANDLED;
 382}
 383
 384static int marvell_set_polarity(struct phy_device *phydev, int polarity)
 385{
 386	u16 val;
 387
 388	switch (polarity) {
 389	case ETH_TP_MDI:
 390		val = MII_M1011_PHY_SCR_MDI;
 391		break;
 392	case ETH_TP_MDI_X:
 393		val = MII_M1011_PHY_SCR_MDI_X;
 394		break;
 395	case ETH_TP_MDI_AUTO:
 396	case ETH_TP_MDI_INVALID:
 397	default:
 398		val = MII_M1011_PHY_SCR_AUTO_CROSS;
 399		break;
 400	}
 401
 402	return phy_modify_changed(phydev, MII_M1011_PHY_SCR,
 403				  MII_M1011_PHY_SCR_AUTO_CROSS, val);
 404}
 405
 406static int marvell_config_aneg(struct phy_device *phydev)
 407{
 408	int changed = 0;
 409	int err;
 410
 411	err = marvell_set_polarity(phydev, phydev->mdix_ctrl);
 412	if (err < 0)
 413		return err;
 414
 415	changed = err;
 416
 417	err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
 418			MII_M1111_PHY_LED_DIRECT);
 419	if (err < 0)
 420		return err;
 421
 422	err = genphy_config_aneg(phydev);
 423	if (err < 0)
 424		return err;
 425
 426	if (phydev->autoneg != AUTONEG_ENABLE || changed) {
 427		/* A write to speed/duplex bits (that is performed by
 428		 * genphy_config_aneg() call above) must be followed by
 429		 * a software reset. Otherwise, the write has no effect.
 430		 */
 431		err = genphy_soft_reset(phydev);
 432		if (err < 0)
 433			return err;
 434	}
 435
 436	return 0;
 437}
 438
 439static int m88e1101_config_aneg(struct phy_device *phydev)
 440{
 441	int err;
 442
 443	/* This Marvell PHY has an errata which requires
 444	 * that certain registers get written in order
 445	 * to restart autonegotiation
 446	 */
 447	err = genphy_soft_reset(phydev);
 448	if (err < 0)
 449		return err;
 450
 451	err = phy_write(phydev, 0x1d, 0x1f);
 452	if (err < 0)
 453		return err;
 454
 455	err = phy_write(phydev, 0x1e, 0x200c);
 456	if (err < 0)
 457		return err;
 458
 459	err = phy_write(phydev, 0x1d, 0x5);
 460	if (err < 0)
 461		return err;
 462
 463	err = phy_write(phydev, 0x1e, 0);
 464	if (err < 0)
 465		return err;
 466
 467	err = phy_write(phydev, 0x1e, 0x100);
 468	if (err < 0)
 469		return err;
 470
 471	return marvell_config_aneg(phydev);
 472}
 473
 474#if IS_ENABLED(CONFIG_OF_MDIO)
 475/* Set and/or override some configuration registers based on the
 476 * marvell,reg-init property stored in the of_node for the phydev.
 477 *
 478 * marvell,reg-init = <reg-page reg mask value>,...;
 479 *
 480 * There may be one or more sets of <reg-page reg mask value>:
 481 *
 482 * reg-page: which register bank to use.
 483 * reg: the register.
 484 * mask: if non-zero, ANDed with existing register value.
 485 * value: ORed with the masked value and written to the regiser.
 486 *
 487 */
 488static int marvell_of_reg_init(struct phy_device *phydev)
 489{
 490	const __be32 *paddr;
 491	int len, i, saved_page, current_page, ret = 0;
 492
 493	if (!phydev->mdio.dev.of_node)
 494		return 0;
 495
 496	paddr = of_get_property(phydev->mdio.dev.of_node,
 497				"marvell,reg-init", &len);
 498	if (!paddr || len < (4 * sizeof(*paddr)))
 499		return 0;
 500
 501	saved_page = phy_save_page(phydev);
 502	if (saved_page < 0)
 503		goto err;
 504	current_page = saved_page;
 505
 506	len /= sizeof(*paddr);
 507	for (i = 0; i < len - 3; i += 4) {
 508		u16 page = be32_to_cpup(paddr + i);
 509		u16 reg = be32_to_cpup(paddr + i + 1);
 510		u16 mask = be32_to_cpup(paddr + i + 2);
 511		u16 val_bits = be32_to_cpup(paddr + i + 3);
 512		int val;
 513
 514		if (page != current_page) {
 515			current_page = page;
 516			ret = marvell_write_page(phydev, page);
 517			if (ret < 0)
 518				goto err;
 519		}
 520
 521		val = 0;
 522		if (mask) {
 523			val = __phy_read(phydev, reg);
 524			if (val < 0) {
 525				ret = val;
 526				goto err;
 527			}
 528			val &= mask;
 529		}
 530		val |= val_bits;
 531
 532		ret = __phy_write(phydev, reg, val);
 533		if (ret < 0)
 534			goto err;
 535	}
 536err:
 537	return phy_restore_page(phydev, saved_page, ret);
 538}
 539#else
 540static int marvell_of_reg_init(struct phy_device *phydev)
 541{
 542	return 0;
 543}
 544#endif /* CONFIG_OF_MDIO */
 545
 546static int m88e1121_config_aneg_rgmii_delays(struct phy_device *phydev)
 547{
 548	int mscr;
 549
 550	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
 551		mscr = MII_88E1121_PHY_MSCR_RX_DELAY |
 552		       MII_88E1121_PHY_MSCR_TX_DELAY;
 553	else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
 554		mscr = MII_88E1121_PHY_MSCR_RX_DELAY;
 555	else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
 556		mscr = MII_88E1121_PHY_MSCR_TX_DELAY;
 557	else
 558		mscr = 0;
 559
 560	return phy_modify_paged_changed(phydev, MII_MARVELL_MSCR_PAGE,
 561					MII_88E1121_PHY_MSCR_REG,
 562					MII_88E1121_PHY_MSCR_DELAY_MASK, mscr);
 563}
 564
 565static int m88e1121_config_aneg(struct phy_device *phydev)
 566{
 567	int changed = 0;
 568	int err = 0;
 569
 570	if (phy_interface_is_rgmii(phydev)) {
 571		err = m88e1121_config_aneg_rgmii_delays(phydev);
 572		if (err < 0)
 573			return err;
 574	}
 575
 576	changed = err;
 577
 578	err = marvell_set_polarity(phydev, phydev->mdix_ctrl);
 579	if (err < 0)
 580		return err;
 581
 582	changed |= err;
 583
 584	err = genphy_config_aneg(phydev);
 585	if (err < 0)
 586		return err;
 587
 588	if (phydev->autoneg != AUTONEG_ENABLE || changed) {
 589		/* A software reset is used to ensure a "commit" of the
 590		 * changes is done.
 591		 */
 592		err = genphy_soft_reset(phydev);
 593		if (err < 0)
 594			return err;
 595	}
 596
 597	return 0;
 598}
 599
 600static int m88e1318_config_aneg(struct phy_device *phydev)
 601{
 602	int err;
 603
 604	err = phy_modify_paged(phydev, MII_MARVELL_MSCR_PAGE,
 605			       MII_88E1318S_PHY_MSCR1_REG,
 606			       0, MII_88E1318S_PHY_MSCR1_PAD_ODD);
 607	if (err < 0)
 608		return err;
 609
 610	return m88e1121_config_aneg(phydev);
 611}
 612
 613/**
 614 * linkmode_adv_to_fiber_adv_t
 615 * @advertise: the linkmode advertisement settings
 616 *
 617 * A small helper function that translates linkmode advertisement
 618 * settings to phy autonegotiation advertisements for the MII_ADV
 619 * register for fiber link.
 620 */
 621static inline u32 linkmode_adv_to_fiber_adv_t(unsigned long *advertise)
 622{
 623	u32 result = 0;
 624
 625	if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT, advertise))
 626		result |= ADVERTISE_1000XHALF;
 627	if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT, advertise))
 628		result |= ADVERTISE_1000XFULL;
 629
 630	if (linkmode_test_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, advertise) &&
 631	    linkmode_test_bit(ETHTOOL_LINK_MODE_Pause_BIT, advertise))
 632		result |= ADVERTISE_1000XPSE_ASYM;
 633	else if (linkmode_test_bit(ETHTOOL_LINK_MODE_Pause_BIT, advertise))
 634		result |= ADVERTISE_1000XPAUSE;
 635
 636	return result;
 637}
 638
 639/**
 640 * marvell_config_aneg_fiber - restart auto-negotiation or write BMCR
 641 * @phydev: target phy_device struct
 642 *
 643 * Description: If auto-negotiation is enabled, we configure the
 644 *   advertising, and then restart auto-negotiation.  If it is not
 645 *   enabled, then we write the BMCR. Adapted for fiber link in
 646 *   some Marvell's devices.
 647 */
 648static int marvell_config_aneg_fiber(struct phy_device *phydev)
 649{
 650	int changed = 0;
 651	int err;
 652	u16 adv;
 653
 654	if (phydev->autoneg != AUTONEG_ENABLE)
 655		return genphy_setup_forced(phydev);
 656
 657	/* Only allow advertising what this PHY supports */
 658	linkmode_and(phydev->advertising, phydev->advertising,
 659		     phydev->supported);
 660
 661	adv = linkmode_adv_to_fiber_adv_t(phydev->advertising);
 662
 663	/* Setup fiber advertisement */
 664	err = phy_modify_changed(phydev, MII_ADVERTISE,
 665				 ADVERTISE_1000XHALF | ADVERTISE_1000XFULL |
 666				 ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM,
 667				 adv);
 668	if (err < 0)
 669		return err;
 670	if (err > 0)
 671		changed = 1;
 672
 673	return genphy_check_and_restart_aneg(phydev, changed);
 674}
 675
 676static int m88e1111_config_aneg(struct phy_device *phydev)
 677{
 678	int extsr = phy_read(phydev, MII_M1111_PHY_EXT_SR);
 679	int err;
 680
 681	if (extsr < 0)
 682		return extsr;
 683
 684	/* If not using SGMII or copper 1000BaseX modes, use normal process.
 685	 * Steps below are only required for these modes.
 686	 */
 687	if (phydev->interface != PHY_INTERFACE_MODE_SGMII &&
 688	    (extsr & MII_M1111_HWCFG_MODE_MASK) !=
 689	    MII_M1111_HWCFG_MODE_COPPER_1000X_AN)
 690		return marvell_config_aneg(phydev);
 691
 692	err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 693	if (err < 0)
 694		goto error;
 695
 696	/* Configure the copper link first */
 697	err = marvell_config_aneg(phydev);
 698	if (err < 0)
 699		goto error;
 700
 701	/* Then the fiber link */
 702	err = marvell_set_page(phydev, MII_MARVELL_FIBER_PAGE);
 703	if (err < 0)
 704		goto error;
 705
 706	if (phydev->interface == PHY_INTERFACE_MODE_SGMII)
 707		/* Do not touch the fiber advertisement if we're in copper->sgmii mode.
 708		 * Just ensure that SGMII-side autonegotiation is enabled.
 709		 * If we switched from some other mode to SGMII it may not be.
 710		 */
 711		err = genphy_check_and_restart_aneg(phydev, false);
 712	else
 713		err = marvell_config_aneg_fiber(phydev);
 714	if (err < 0)
 715		goto error;
 716
 717	return marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 718
 719error:
 720	marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 721	return err;
 722}
 723
 724static int m88e1510_config_aneg(struct phy_device *phydev)
 725{
 726	int err;
 727
 728	err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 729	if (err < 0)
 730		goto error;
 731
 732	/* Configure the copper link first */
 733	err = m88e1318_config_aneg(phydev);
 734	if (err < 0)
 735		goto error;
 736
 737	/* Do not touch the fiber page if we're in copper->sgmii mode */
 738	if (phydev->interface == PHY_INTERFACE_MODE_SGMII)
 739		return 0;
 740
 741	/* Then the fiber link */
 742	err = marvell_set_page(phydev, MII_MARVELL_FIBER_PAGE);
 743	if (err < 0)
 744		goto error;
 745
 746	err = marvell_config_aneg_fiber(phydev);
 747	if (err < 0)
 748		goto error;
 749
 750	return marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 751
 752error:
 753	marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 754	return err;
 755}
 756
 757static void marvell_config_led(struct phy_device *phydev)
 758{
 759	u16 def_config;
 760	int err;
 761
 762	switch (MARVELL_PHY_FAMILY_ID(phydev->phy_id)) {
 763	/* Default PHY LED config: LED[0] .. Link, LED[1] .. Activity */
 764	case MARVELL_PHY_FAMILY_ID(MARVELL_PHY_ID_88E1121R):
 765	case MARVELL_PHY_FAMILY_ID(MARVELL_PHY_ID_88E1318S):
 766		def_config = MII_88E1121_PHY_LED_DEF;
 767		break;
 768	/* Default PHY LED config:
 769	 * LED[0] .. 1000Mbps Link
 770	 * LED[1] .. 100Mbps Link
 771	 * LED[2] .. Blink, Activity
 772	 */
 773	case MARVELL_PHY_FAMILY_ID(MARVELL_PHY_ID_88E1510):
 774		if (phydev->dev_flags & MARVELL_PHY_LED0_LINK_LED1_ACTIVE)
 775			def_config = MII_88E1510_PHY_LED0_LINK_LED1_ACTIVE;
 776		else
 777			def_config = MII_88E1510_PHY_LED_DEF;
 778		break;
 779	default:
 780		return;
 781	}
 782
 783	err = phy_write_paged(phydev, MII_MARVELL_LED_PAGE, MII_PHY_LED_CTRL,
 784			      def_config);
 785	if (err < 0)
 786		phydev_warn(phydev, "Fail to config marvell phy LED.\n");
 787}
 788
 789static int marvell_config_init(struct phy_device *phydev)
 790{
 791	/* Set default LED */
 792	marvell_config_led(phydev);
 793
 794	/* Set registers from marvell,reg-init DT property */
 795	return marvell_of_reg_init(phydev);
 796}
 797
 798static int m88e3016_config_init(struct phy_device *phydev)
 799{
 800	int ret;
 801
 802	/* Enable Scrambler and Auto-Crossover */
 803	ret = phy_modify(phydev, MII_88E3016_PHY_SPEC_CTRL,
 804			 MII_88E3016_DISABLE_SCRAMBLER,
 805			 MII_88E3016_AUTO_MDIX_CROSSOVER);
 806	if (ret < 0)
 807		return ret;
 808
 809	return marvell_config_init(phydev);
 810}
 811
 812static int m88e1111_config_init_hwcfg_mode(struct phy_device *phydev,
 813					   u16 mode,
 814					   int fibre_copper_auto)
 815{
 816	if (fibre_copper_auto)
 817		mode |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
 818
 819	return phy_modify(phydev, MII_M1111_PHY_EXT_SR,
 820			  MII_M1111_HWCFG_MODE_MASK |
 821			  MII_M1111_HWCFG_FIBER_COPPER_AUTO |
 822			  MII_M1111_HWCFG_FIBER_COPPER_RES,
 823			  mode);
 824}
 825
 826static int m88e1111_config_init_rgmii_delays(struct phy_device *phydev)
 827{
 828	int delay;
 829
 830	switch (phydev->interface) {
 831	case PHY_INTERFACE_MODE_RGMII_ID:
 832		delay = MII_M1111_RGMII_RX_DELAY | MII_M1111_RGMII_TX_DELAY;
 833		break;
 834	case PHY_INTERFACE_MODE_RGMII_RXID:
 835		delay = MII_M1111_RGMII_RX_DELAY;
 836		break;
 837	case PHY_INTERFACE_MODE_RGMII_TXID:
 838		delay = MII_M1111_RGMII_TX_DELAY;
 839		break;
 840	default:
 841		delay = 0;
 842		break;
 843	}
 844
 845	return phy_modify(phydev, MII_M1111_PHY_EXT_CR,
 846			  MII_M1111_RGMII_RX_DELAY | MII_M1111_RGMII_TX_DELAY,
 847			  delay);
 848}
 849
 850static int m88e1111_config_init_rgmii(struct phy_device *phydev)
 851{
 852	int temp;
 853	int err;
 854
 855	err = m88e1111_config_init_rgmii_delays(phydev);
 856	if (err < 0)
 857		return err;
 858
 859	temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
 860	if (temp < 0)
 861		return temp;
 862
 863	temp &= ~(MII_M1111_HWCFG_MODE_MASK);
 864
 865	if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
 866		temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
 867	else
 868		temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
 869
 870	return phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
 871}
 872
 873static int m88e1111_config_init_sgmii(struct phy_device *phydev)
 874{
 875	int err;
 876
 877	err = m88e1111_config_init_hwcfg_mode(
 878		phydev,
 879		MII_M1111_HWCFG_MODE_SGMII_NO_CLK,
 880		MII_M1111_HWCFG_FIBER_COPPER_AUTO);
 881	if (err < 0)
 882		return err;
 883
 884	/* make sure copper is selected */
 885	return marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 886}
 887
 888static int m88e1111_config_init_rtbi(struct phy_device *phydev)
 889{
 890	int err;
 891
 892	err = m88e1111_config_init_rgmii_delays(phydev);
 893	if (err < 0)
 894		return err;
 895
 896	err = m88e1111_config_init_hwcfg_mode(
 897		phydev,
 898		MII_M1111_HWCFG_MODE_RTBI,
 899		MII_M1111_HWCFG_FIBER_COPPER_AUTO);
 900	if (err < 0)
 901		return err;
 902
 903	/* soft reset */
 904	err = genphy_soft_reset(phydev);
 905	if (err < 0)
 906		return err;
 907
 908	return m88e1111_config_init_hwcfg_mode(
 909		phydev,
 910		MII_M1111_HWCFG_MODE_RTBI,
 911		MII_M1111_HWCFG_FIBER_COPPER_AUTO);
 912}
 913
 914static int m88e1111_config_init_1000basex(struct phy_device *phydev)
 915{
 916	int extsr = phy_read(phydev, MII_M1111_PHY_EXT_SR);
 917	int err, mode;
 918
 919	if (extsr < 0)
 920		return extsr;
 921
 922	/* If using copper mode, ensure 1000BaseX auto-negotiation is enabled */
 923	mode = extsr & MII_M1111_HWCFG_MODE_MASK;
 924	if (mode == MII_M1111_HWCFG_MODE_COPPER_1000X_NOAN) {
 925		err = phy_modify(phydev, MII_M1111_PHY_EXT_SR,
 926				 MII_M1111_HWCFG_MODE_MASK |
 927				 MII_M1111_HWCFG_SERIAL_AN_BYPASS,
 928				 MII_M1111_HWCFG_MODE_COPPER_1000X_AN |
 929				 MII_M1111_HWCFG_SERIAL_AN_BYPASS);
 930		if (err < 0)
 931			return err;
 932	}
 933	return 0;
 934}
 935
 936static int m88e1111_config_init(struct phy_device *phydev)
 937{
 938	int err;
 939
 940	if (phy_interface_is_rgmii(phydev)) {
 941		err = m88e1111_config_init_rgmii(phydev);
 942		if (err < 0)
 943			return err;
 944	}
 945
 946	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
 947		err = m88e1111_config_init_sgmii(phydev);
 948		if (err < 0)
 949			return err;
 950	}
 951
 952	if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
 953		err = m88e1111_config_init_rtbi(phydev);
 954		if (err < 0)
 955			return err;
 956	}
 957
 958	if (phydev->interface == PHY_INTERFACE_MODE_1000BASEX) {
 959		err = m88e1111_config_init_1000basex(phydev);
 960		if (err < 0)
 961			return err;
 962	}
 963
 964	err = marvell_of_reg_init(phydev);
 965	if (err < 0)
 966		return err;
 967
 968	err = genphy_soft_reset(phydev);
 969	if (err < 0)
 970		return err;
 971
 972	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
 973		/* If the HWCFG_MODE was changed from another mode (such as
 974		 * 1000BaseX) to SGMII, the state of the support bits may have
 975		 * also changed now that the PHY has been reset.
 976		 * Update the PHY abilities accordingly.
 977		 */
 978		err = genphy_read_abilities(phydev);
 979		linkmode_or(phydev->advertising, phydev->advertising,
 980			    phydev->supported);
 981	}
 982	return err;
 983}
 984
 985static int m88e1111_get_downshift(struct phy_device *phydev, u8 *data)
 986{
 987	int val, cnt, enable;
 988
 989	val = phy_read(phydev, MII_M1111_PHY_EXT_CR);
 990	if (val < 0)
 991		return val;
 992
 993	enable = FIELD_GET(MII_M1111_PHY_EXT_CR_DOWNSHIFT_EN, val);
 994	cnt = FIELD_GET(MII_M1111_PHY_EXT_CR_DOWNSHIFT_MASK, val) + 1;
 995
 996	*data = enable ? cnt : DOWNSHIFT_DEV_DISABLE;
 997
 998	return 0;
 999}
1000
1001static int m88e1111_set_downshift(struct phy_device *phydev, u8 cnt)
1002{
1003	int val, err;
1004
1005	if (cnt > MII_M1111_PHY_EXT_CR_DOWNSHIFT_MAX)
1006		return -E2BIG;
1007
1008	if (!cnt) {
1009		err = phy_clear_bits(phydev, MII_M1111_PHY_EXT_CR,
1010				     MII_M1111_PHY_EXT_CR_DOWNSHIFT_EN);
1011	} else {
1012		val = MII_M1111_PHY_EXT_CR_DOWNSHIFT_EN;
1013		val |= FIELD_PREP(MII_M1111_PHY_EXT_CR_DOWNSHIFT_MASK, cnt - 1);
1014
1015		err = phy_modify(phydev, MII_M1111_PHY_EXT_CR,
1016				 MII_M1111_PHY_EXT_CR_DOWNSHIFT_EN |
1017				 MII_M1111_PHY_EXT_CR_DOWNSHIFT_MASK,
1018				 val);
1019	}
1020
1021	if (err < 0)
1022		return err;
1023
1024	return genphy_soft_reset(phydev);
1025}
1026
1027static int m88e1111_get_tunable(struct phy_device *phydev,
1028				struct ethtool_tunable *tuna, void *data)
1029{
1030	switch (tuna->id) {
1031	case ETHTOOL_PHY_DOWNSHIFT:
1032		return m88e1111_get_downshift(phydev, data);
1033	default:
1034		return -EOPNOTSUPP;
1035	}
1036}
1037
1038static int m88e1111_set_tunable(struct phy_device *phydev,
1039				struct ethtool_tunable *tuna, const void *data)
1040{
1041	switch (tuna->id) {
1042	case ETHTOOL_PHY_DOWNSHIFT:
1043		return m88e1111_set_downshift(phydev, *(const u8 *)data);
1044	default:
1045		return -EOPNOTSUPP;
1046	}
1047}
1048
1049static int m88e1011_get_downshift(struct phy_device *phydev, u8 *data)
1050{
1051	int val, cnt, enable;
1052
1053	val = phy_read(phydev, MII_M1011_PHY_SCR);
1054	if (val < 0)
1055		return val;
1056
1057	enable = FIELD_GET(MII_M1011_PHY_SCR_DOWNSHIFT_EN, val);
1058	cnt = FIELD_GET(MII_M1011_PHY_SCR_DOWNSHIFT_MASK, val) + 1;
1059
1060	*data = enable ? cnt : DOWNSHIFT_DEV_DISABLE;
1061
1062	return 0;
1063}
1064
1065static int m88e1011_set_downshift(struct phy_device *phydev, u8 cnt)
1066{
1067	int val, err;
1068
1069	if (cnt > MII_M1011_PHY_SCR_DOWNSHIFT_MAX)
1070		return -E2BIG;
1071
1072	if (!cnt) {
1073		err = phy_clear_bits(phydev, MII_M1011_PHY_SCR,
1074				     MII_M1011_PHY_SCR_DOWNSHIFT_EN);
1075	} else {
1076		val = MII_M1011_PHY_SCR_DOWNSHIFT_EN;
1077		val |= FIELD_PREP(MII_M1011_PHY_SCR_DOWNSHIFT_MASK, cnt - 1);
1078
1079		err = phy_modify(phydev, MII_M1011_PHY_SCR,
1080				 MII_M1011_PHY_SCR_DOWNSHIFT_EN |
1081				 MII_M1011_PHY_SCR_DOWNSHIFT_MASK,
1082				 val);
1083	}
1084
1085	if (err < 0)
1086		return err;
1087
1088	return genphy_soft_reset(phydev);
1089}
1090
1091static int m88e1011_get_tunable(struct phy_device *phydev,
1092				struct ethtool_tunable *tuna, void *data)
1093{
1094	switch (tuna->id) {
1095	case ETHTOOL_PHY_DOWNSHIFT:
1096		return m88e1011_get_downshift(phydev, data);
1097	default:
1098		return -EOPNOTSUPP;
1099	}
1100}
1101
1102static int m88e1011_set_tunable(struct phy_device *phydev,
1103				struct ethtool_tunable *tuna, const void *data)
1104{
1105	switch (tuna->id) {
1106	case ETHTOOL_PHY_DOWNSHIFT:
1107		return m88e1011_set_downshift(phydev, *(const u8 *)data);
1108	default:
1109		return -EOPNOTSUPP;
1110	}
1111}
1112
1113static int m88e1112_config_init(struct phy_device *phydev)
1114{
1115	int err;
1116
1117	err = m88e1011_set_downshift(phydev, 3);
1118	if (err < 0)
1119		return err;
1120
1121	return m88e1111_config_init(phydev);
1122}
1123
1124static int m88e1111gbe_config_init(struct phy_device *phydev)
1125{
1126	int err;
1127
1128	err = m88e1111_set_downshift(phydev, 3);
1129	if (err < 0)
1130		return err;
1131
1132	return m88e1111_config_init(phydev);
1133}
1134
1135static int marvell_1011gbe_config_init(struct phy_device *phydev)
1136{
1137	int err;
1138
1139	err = m88e1011_set_downshift(phydev, 3);
1140	if (err < 0)
1141		return err;
1142
1143	return marvell_config_init(phydev);
1144}
1145static int m88e1116r_config_init(struct phy_device *phydev)
1146{
1147	int err;
1148
1149	err = genphy_soft_reset(phydev);
1150	if (err < 0)
1151		return err;
1152
1153	msleep(500);
1154
1155	err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1156	if (err < 0)
1157		return err;
1158
1159	err = marvell_set_polarity(phydev, phydev->mdix_ctrl);
1160	if (err < 0)
1161		return err;
1162
1163	err = m88e1011_set_downshift(phydev, 8);
1164	if (err < 0)
1165		return err;
1166
1167	if (phy_interface_is_rgmii(phydev)) {
1168		err = m88e1121_config_aneg_rgmii_delays(phydev);
1169		if (err < 0)
1170			return err;
1171	}
1172
1173	err = genphy_soft_reset(phydev);
1174	if (err < 0)
1175		return err;
1176
1177	return marvell_config_init(phydev);
1178}
1179
1180static int m88e1318_config_init(struct phy_device *phydev)
1181{
1182	if (phy_interrupt_is_valid(phydev)) {
1183		int err = phy_modify_paged(
1184			phydev, MII_MARVELL_LED_PAGE,
1185			MII_88E1318S_PHY_LED_TCR,
1186			MII_88E1318S_PHY_LED_TCR_FORCE_INT,
1187			MII_88E1318S_PHY_LED_TCR_INTn_ENABLE |
1188			MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW);
1189		if (err < 0)
1190			return err;
1191	}
1192
1193	return marvell_config_init(phydev);
1194}
1195
1196static int m88e1510_config_init(struct phy_device *phydev)
1197{
1198	static const struct {
1199		u16 reg17, reg16;
1200	} errata_vals[] = {
1201		{ 0x214b, 0x2144 },
1202		{ 0x0c28, 0x2146 },
1203		{ 0xb233, 0x214d },
1204		{ 0xcc0c, 0x2159 },
1205	};
1206	int err;
1207	int i;
1208
1209	/* As per Marvell Release Notes - Alaska 88E1510/88E1518/88E1512/
1210	 * 88E1514 Rev A0, Errata Section 5.1:
1211	 * If EEE is intended to be used, the following register writes
1212	 * must be done once after every hardware reset.
1213	 */
1214	err = marvell_set_page(phydev, 0x00FF);
1215	if (err < 0)
1216		return err;
1217
1218	for (i = 0; i < ARRAY_SIZE(errata_vals); ++i) {
1219		err = phy_write(phydev, 17, errata_vals[i].reg17);
1220		if (err)
1221			return err;
1222		err = phy_write(phydev, 16, errata_vals[i].reg16);
1223		if (err)
1224			return err;
1225	}
1226
1227	err = marvell_set_page(phydev, 0x00FB);
1228	if (err < 0)
1229		return err;
1230	err = phy_write(phydev, 07, 0xC00D);
1231	if (err < 0)
1232		return err;
1233	err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1234	if (err < 0)
1235		return err;
1236
1237	/* SGMII-to-Copper mode initialization */
1238	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
1239		/* Select page 18 */
1240		err = marvell_set_page(phydev, 18);
1241		if (err < 0)
1242			return err;
1243
1244		/* In reg 20, write MODE[2:0] = 0x1 (SGMII to Copper) */
1245		err = phy_modify(phydev, MII_88E1510_GEN_CTRL_REG_1,
1246				 MII_88E1510_GEN_CTRL_REG_1_MODE_MASK,
1247				 MII_88E1510_GEN_CTRL_REG_1_MODE_SGMII);
1248		if (err < 0)
1249			return err;
1250
1251		/* PHY reset is necessary after changing MODE[2:0] */
1252		err = phy_set_bits(phydev, MII_88E1510_GEN_CTRL_REG_1,
1253				   MII_88E1510_GEN_CTRL_REG_1_RESET);
1254		if (err < 0)
1255			return err;
1256
1257		/* Reset page selection */
1258		err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1259		if (err < 0)
1260			return err;
1261	}
1262	err = m88e1011_set_downshift(phydev, 3);
1263	if (err < 0)
1264		return err;
1265
1266	return m88e1318_config_init(phydev);
1267}
1268
1269static int m88e1118_config_aneg(struct phy_device *phydev)
1270{
1271	int err;
1272
1273	err = marvell_set_polarity(phydev, phydev->mdix_ctrl);
1274	if (err < 0)
1275		return err;
1276
1277	err = genphy_config_aneg(phydev);
1278	if (err < 0)
1279		return err;
1280
1281	return genphy_soft_reset(phydev);
1282}
1283
1284static int m88e1118_config_init(struct phy_device *phydev)
1285{
1286	u16 leds;
1287	int err;
1288
1289	/* Enable 1000 Mbit */
1290	err = phy_write_paged(phydev, MII_MARVELL_MSCR_PAGE,
1291			      MII_88E1121_PHY_MSCR_REG, 0x1070);
1292	if (err < 0)
1293		return err;
1294
1295	if (phy_interface_is_rgmii(phydev)) {
1296		err = m88e1121_config_aneg_rgmii_delays(phydev);
1297		if (err < 0)
1298			return err;
1299	}
1300
1301	/* Adjust LED Control */
1302	if (phydev->dev_flags & MARVELL_PHY_M1118_DNS323_LEDS)
1303		leds = 0x1100;
1304	else
1305		leds = 0x021e;
1306
1307	err = phy_write_paged(phydev, MII_MARVELL_LED_PAGE, 0x10, leds);
1308	if (err < 0)
1309		return err;
1310
1311	err = marvell_of_reg_init(phydev);
1312	if (err < 0)
1313		return err;
1314
1315	/* Reset page register */
1316	err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1317	if (err < 0)
1318		return err;
1319
1320	return genphy_soft_reset(phydev);
1321}
1322
1323static int m88e1149_config_init(struct phy_device *phydev)
1324{
1325	int err;
1326
1327	/* Change address */
1328	err = marvell_set_page(phydev, MII_MARVELL_MSCR_PAGE);
1329	if (err < 0)
1330		return err;
1331
1332	/* Enable 1000 Mbit */
1333	err = phy_write(phydev, 0x15, 0x1048);
1334	if (err < 0)
1335		return err;
1336
1337	err = marvell_of_reg_init(phydev);
1338	if (err < 0)
1339		return err;
1340
1341	/* Reset address */
1342	err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1343	if (err < 0)
1344		return err;
1345
1346	return genphy_soft_reset(phydev);
1347}
1348
1349static int m88e1145_config_init_rgmii(struct phy_device *phydev)
1350{
1351	int err;
1352
1353	err = m88e1111_config_init_rgmii_delays(phydev);
1354	if (err < 0)
1355		return err;
1356
1357	if (phydev->dev_flags & MARVELL_PHY_M1145_FLAGS_RESISTANCE) {
1358		err = phy_write(phydev, 0x1d, 0x0012);
1359		if (err < 0)
1360			return err;
1361
1362		err = phy_modify(phydev, 0x1e, 0x0fc0,
1363				 2 << 9 | /* 36 ohm */
1364				 2 << 6); /* 39 ohm */
1365		if (err < 0)
1366			return err;
1367
1368		err = phy_write(phydev, 0x1d, 0x3);
1369		if (err < 0)
1370			return err;
1371
1372		err = phy_write(phydev, 0x1e, 0x8000);
1373	}
1374	return err;
1375}
1376
1377static int m88e1145_config_init_sgmii(struct phy_device *phydev)
1378{
1379	return m88e1111_config_init_hwcfg_mode(
1380		phydev, MII_M1111_HWCFG_MODE_SGMII_NO_CLK,
1381		MII_M1111_HWCFG_FIBER_COPPER_AUTO);
1382}
1383
1384static int m88e1145_config_init(struct phy_device *phydev)
1385{
1386	int err;
1387
1388	/* Take care of errata E0 & E1 */
1389	err = phy_write(phydev, 0x1d, 0x001b);
1390	if (err < 0)
1391		return err;
1392
1393	err = phy_write(phydev, 0x1e, 0x418f);
1394	if (err < 0)
1395		return err;
1396
1397	err = phy_write(phydev, 0x1d, 0x0016);
1398	if (err < 0)
1399		return err;
1400
1401	err = phy_write(phydev, 0x1e, 0xa2da);
1402	if (err < 0)
1403		return err;
1404
1405	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
1406		err = m88e1145_config_init_rgmii(phydev);
1407		if (err < 0)
1408			return err;
1409	}
1410
1411	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
1412		err = m88e1145_config_init_sgmii(phydev);
1413		if (err < 0)
1414			return err;
1415	}
1416	err = m88e1111_set_downshift(phydev, 3);
1417	if (err < 0)
1418		return err;
1419
1420	err = marvell_of_reg_init(phydev);
1421	if (err < 0)
1422		return err;
1423
1424	return 0;
1425}
1426
1427static int m88e1540_get_fld(struct phy_device *phydev, u8 *msecs)
1428{
1429	int val;
1430
1431	val = phy_read(phydev, MII_88E1540_COPPER_CTRL3);
1432	if (val < 0)
1433		return val;
1434
1435	if (!(val & MII_88E1540_COPPER_CTRL3_FAST_LINK_DOWN)) {
1436		*msecs = ETHTOOL_PHY_FAST_LINK_DOWN_OFF;
1437		return 0;
1438	}
1439
1440	val = FIELD_GET(MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_MASK, val);
1441
1442	switch (val) {
1443	case MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_00MS:
1444		*msecs = 0;
1445		break;
1446	case MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_10MS:
1447		*msecs = 10;
1448		break;
1449	case MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_20MS:
1450		*msecs = 20;
1451		break;
1452	case MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_40MS:
1453		*msecs = 40;
1454		break;
1455	default:
1456		return -EINVAL;
1457	}
1458
1459	return 0;
1460}
1461
1462static int m88e1540_set_fld(struct phy_device *phydev, const u8 *msecs)
1463{
1464	struct ethtool_eee eee;
1465	int val, ret;
1466
1467	if (*msecs == ETHTOOL_PHY_FAST_LINK_DOWN_OFF)
1468		return phy_clear_bits(phydev, MII_88E1540_COPPER_CTRL3,
1469				      MII_88E1540_COPPER_CTRL3_FAST_LINK_DOWN);
1470
1471	/* According to the Marvell data sheet EEE must be disabled for
1472	 * Fast Link Down detection to work properly
1473	 */
1474	ret = genphy_c45_ethtool_get_eee(phydev, &eee);
1475	if (!ret && eee.eee_enabled) {
1476		phydev_warn(phydev, "Fast Link Down detection requires EEE to be disabled!\n");
1477		return -EBUSY;
1478	}
1479
1480	if (*msecs <= 5)
1481		val = MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_00MS;
1482	else if (*msecs <= 15)
1483		val = MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_10MS;
1484	else if (*msecs <= 30)
1485		val = MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_20MS;
1486	else
1487		val = MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_40MS;
1488
1489	val = FIELD_PREP(MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_MASK, val);
1490
1491	ret = phy_modify(phydev, MII_88E1540_COPPER_CTRL3,
1492			 MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_MASK, val);
1493	if (ret)
1494		return ret;
1495
1496	return phy_set_bits(phydev, MII_88E1540_COPPER_CTRL3,
1497			    MII_88E1540_COPPER_CTRL3_FAST_LINK_DOWN);
1498}
1499
1500static int m88e1540_get_tunable(struct phy_device *phydev,
1501				struct ethtool_tunable *tuna, void *data)
1502{
1503	switch (tuna->id) {
1504	case ETHTOOL_PHY_FAST_LINK_DOWN:
1505		return m88e1540_get_fld(phydev, data);
1506	case ETHTOOL_PHY_DOWNSHIFT:
1507		return m88e1011_get_downshift(phydev, data);
1508	default:
1509		return -EOPNOTSUPP;
1510	}
1511}
1512
1513static int m88e1540_set_tunable(struct phy_device *phydev,
1514				struct ethtool_tunable *tuna, const void *data)
1515{
1516	switch (tuna->id) {
1517	case ETHTOOL_PHY_FAST_LINK_DOWN:
1518		return m88e1540_set_fld(phydev, data);
1519	case ETHTOOL_PHY_DOWNSHIFT:
1520		return m88e1011_set_downshift(phydev, *(const u8 *)data);
1521	default:
1522		return -EOPNOTSUPP;
1523	}
1524}
1525
1526/* The VOD can be out of specification on link up. Poke an
1527 * undocumented register, in an undocumented page, with a magic value
1528 * to fix this.
1529 */
1530static int m88e6390_errata(struct phy_device *phydev)
1531{
1532	int err;
1533
1534	err = phy_write(phydev, MII_BMCR,
1535			BMCR_ANENABLE | BMCR_SPEED1000 | BMCR_FULLDPLX);
1536	if (err)
1537		return err;
1538
1539	usleep_range(300, 400);
1540
1541	err = phy_write_paged(phydev, 0xf8, 0x08, 0x36);
1542	if (err)
1543		return err;
1544
1545	return genphy_soft_reset(phydev);
1546}
1547
1548static int m88e6390_config_aneg(struct phy_device *phydev)
1549{
1550	int err;
1551
1552	err = m88e6390_errata(phydev);
1553	if (err)
1554		return err;
1555
1556	return m88e1510_config_aneg(phydev);
1557}
1558
1559/**
1560 * fiber_lpa_mod_linkmode_lpa_t
1561 * @advertising: the linkmode advertisement settings
1562 * @lpa: value of the MII_LPA register for fiber link
1563 *
1564 * A small helper function that translates MII_LPA bits to linkmode LP
1565 * advertisement settings. Other bits in advertising are left
1566 * unchanged.
1567 */
1568static void fiber_lpa_mod_linkmode_lpa_t(unsigned long *advertising, u32 lpa)
1569{
1570	linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
1571			 advertising, lpa & LPA_1000XHALF);
1572
1573	linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
1574			 advertising, lpa & LPA_1000XFULL);
1575}
1576
1577static int marvell_read_status_page_an(struct phy_device *phydev,
1578				       int fiber, int status)
1579{
1580	int lpa;
1581	int err;
1582
1583	if (!(status & MII_M1011_PHY_STATUS_RESOLVED)) {
1584		phydev->link = 0;
1585		return 0;
1586	}
1587
1588	if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
1589		phydev->duplex = DUPLEX_FULL;
1590	else
1591		phydev->duplex = DUPLEX_HALF;
1592
1593	switch (status & MII_M1011_PHY_STATUS_SPD_MASK) {
1594	case MII_M1011_PHY_STATUS_1000:
1595		phydev->speed = SPEED_1000;
1596		break;
1597
1598	case MII_M1011_PHY_STATUS_100:
1599		phydev->speed = SPEED_100;
1600		break;
1601
1602	default:
1603		phydev->speed = SPEED_10;
1604		break;
1605	}
1606
1607	if (!fiber) {
1608		err = genphy_read_lpa(phydev);
1609		if (err < 0)
1610			return err;
1611
1612		phy_resolve_aneg_pause(phydev);
1613	} else {
1614		lpa = phy_read(phydev, MII_LPA);
1615		if (lpa < 0)
1616			return lpa;
1617
1618		/* The fiber link is only 1000M capable */
1619		fiber_lpa_mod_linkmode_lpa_t(phydev->lp_advertising, lpa);
1620
1621		if (phydev->duplex == DUPLEX_FULL) {
1622			if (!(lpa & LPA_PAUSE_FIBER)) {
1623				phydev->pause = 0;
1624				phydev->asym_pause = 0;
1625			} else if ((lpa & LPA_PAUSE_ASYM_FIBER)) {
1626				phydev->pause = 1;
1627				phydev->asym_pause = 1;
1628			} else {
1629				phydev->pause = 1;
1630				phydev->asym_pause = 0;
1631			}
1632		}
1633	}
1634
1635	return 0;
1636}
1637
1638/* marvell_read_status_page
1639 *
1640 * Description:
1641 *   Check the link, then figure out the current state
1642 *   by comparing what we advertise with what the link partner
1643 *   advertises.  Start by checking the gigabit possibilities,
1644 *   then move on to 10/100.
1645 */
1646static int marvell_read_status_page(struct phy_device *phydev, int page)
1647{
1648	int status;
1649	int fiber;
1650	int err;
1651
1652	status = phy_read(phydev, MII_M1011_PHY_STATUS);
1653	if (status < 0)
1654		return status;
1655
1656	/* Use the generic register for copper link status,
1657	 * and the PHY status register for fiber link status.
1658	 */
1659	if (page == MII_MARVELL_FIBER_PAGE) {
1660		phydev->link = !!(status & MII_M1011_PHY_STATUS_LINK);
1661	} else {
1662		err = genphy_update_link(phydev);
1663		if (err)
1664			return err;
1665	}
1666
1667	if (page == MII_MARVELL_FIBER_PAGE)
1668		fiber = 1;
1669	else
1670		fiber = 0;
1671
1672	linkmode_zero(phydev->lp_advertising);
1673	phydev->pause = 0;
1674	phydev->asym_pause = 0;
1675	phydev->speed = SPEED_UNKNOWN;
1676	phydev->duplex = DUPLEX_UNKNOWN;
1677	phydev->port = fiber ? PORT_FIBRE : PORT_TP;
1678
1679	if (phydev->autoneg == AUTONEG_ENABLE)
1680		err = marvell_read_status_page_an(phydev, fiber, status);
1681	else
1682		err = genphy_read_status_fixed(phydev);
1683
1684	return err;
1685}
1686
1687/* marvell_read_status
1688 *
1689 * Some Marvell's phys have two modes: fiber and copper.
1690 * Both need status checked.
1691 * Description:
1692 *   First, check the fiber link and status.
1693 *   If the fiber link is down, check the copper link and status which
1694 *   will be the default value if both link are down.
1695 */
1696static int marvell_read_status(struct phy_device *phydev)
1697{
1698	int err;
1699
1700	/* Check the fiber mode first */
1701	if (linkmode_test_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
1702			      phydev->supported) &&
1703	    phydev->interface != PHY_INTERFACE_MODE_SGMII) {
1704		err = marvell_set_page(phydev, MII_MARVELL_FIBER_PAGE);
1705		if (err < 0)
1706			goto error;
1707
1708		err = marvell_read_status_page(phydev, MII_MARVELL_FIBER_PAGE);
1709		if (err < 0)
1710			goto error;
1711
1712		/* If the fiber link is up, it is the selected and
1713		 * used link. In this case, we need to stay in the
1714		 * fiber page. Please to be careful about that, avoid
1715		 * to restore Copper page in other functions which
1716		 * could break the behaviour for some fiber phy like
1717		 * 88E1512.
1718		 */
1719		if (phydev->link)
1720			return 0;
1721
1722		/* If fiber link is down, check and save copper mode state */
1723		err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1724		if (err < 0)
1725			goto error;
1726	}
1727
1728	return marvell_read_status_page(phydev, MII_MARVELL_COPPER_PAGE);
1729
1730error:
1731	marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1732	return err;
1733}
1734
1735/* marvell_suspend
1736 *
1737 * Some Marvell's phys have two modes: fiber and copper.
1738 * Both need to be suspended
1739 */
1740static int marvell_suspend(struct phy_device *phydev)
1741{
1742	int err;
1743
1744	/* Suspend the fiber mode first */
1745	if (linkmode_test_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
1746			      phydev->supported)) {
1747		err = marvell_set_page(phydev, MII_MARVELL_FIBER_PAGE);
1748		if (err < 0)
1749			goto error;
1750
1751		/* With the page set, use the generic suspend */
1752		err = genphy_suspend(phydev);
1753		if (err < 0)
1754			goto error;
1755
1756		/* Then, the copper link */
1757		err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1758		if (err < 0)
1759			goto error;
1760	}
1761
1762	/* With the page set, use the generic suspend */
1763	return genphy_suspend(phydev);
1764
1765error:
1766	marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1767	return err;
1768}
1769
1770/* marvell_resume
1771 *
1772 * Some Marvell's phys have two modes: fiber and copper.
1773 * Both need to be resumed
1774 */
1775static int marvell_resume(struct phy_device *phydev)
1776{
1777	int err;
1778
1779	/* Resume the fiber mode first */
1780	if (linkmode_test_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
1781			      phydev->supported)) {
1782		err = marvell_set_page(phydev, MII_MARVELL_FIBER_PAGE);
1783		if (err < 0)
1784			goto error;
1785
1786		/* With the page set, use the generic resume */
1787		err = genphy_resume(phydev);
1788		if (err < 0)
1789			goto error;
1790
1791		/* Then, the copper link */
1792		err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1793		if (err < 0)
1794			goto error;
1795	}
1796
1797	/* With the page set, use the generic resume */
1798	return genphy_resume(phydev);
1799
1800error:
1801	marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1802	return err;
1803}
1804
1805static int marvell_aneg_done(struct phy_device *phydev)
1806{
1807	int retval = phy_read(phydev, MII_M1011_PHY_STATUS);
1808
1809	return (retval < 0) ? retval : (retval & MII_M1011_PHY_STATUS_RESOLVED);
1810}
1811
1812static void m88e1318_get_wol(struct phy_device *phydev,
1813			     struct ethtool_wolinfo *wol)
1814{
1815	int ret;
1816
1817	wol->supported = WAKE_MAGIC | WAKE_PHY;
1818	wol->wolopts = 0;
1819
1820	ret = phy_read_paged(phydev, MII_MARVELL_WOL_PAGE,
1821			     MII_88E1318S_PHY_WOL_CTRL);
1822	if (ret < 0)
1823		return;
1824
1825	if (ret & MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE)
1826		wol->wolopts |= WAKE_MAGIC;
1827
1828	if (ret & MII_88E1318S_PHY_WOL_CTRL_LINK_UP_ENABLE)
1829		wol->wolopts |= WAKE_PHY;
1830}
1831
1832static int m88e1318_set_wol(struct phy_device *phydev,
1833			    struct ethtool_wolinfo *wol)
1834{
1835	int err = 0, oldpage;
1836
1837	oldpage = phy_save_page(phydev);
1838	if (oldpage < 0)
1839		goto error;
1840
1841	if (wol->wolopts & (WAKE_MAGIC | WAKE_PHY)) {
1842		/* Explicitly switch to page 0x00, just to be sure */
1843		err = marvell_write_page(phydev, MII_MARVELL_COPPER_PAGE);
1844		if (err < 0)
1845			goto error;
1846
1847		/* If WOL event happened once, the LED[2] interrupt pin
1848		 * will not be cleared unless we reading the interrupt status
1849		 * register. If interrupts are in use, the normal interrupt
1850		 * handling will clear the WOL event. Clear the WOL event
1851		 * before enabling it if !phy_interrupt_is_valid()
1852		 */
1853		if (!phy_interrupt_is_valid(phydev))
1854			__phy_read(phydev, MII_M1011_IEVENT);
1855
1856		/* Enable the WOL interrupt */
1857		err = __phy_set_bits(phydev, MII_88E1318S_PHY_CSIER,
1858				     MII_88E1318S_PHY_CSIER_WOL_EIE);
1859		if (err < 0)
1860			goto error;
1861
1862		err = marvell_write_page(phydev, MII_MARVELL_LED_PAGE);
1863		if (err < 0)
1864			goto error;
1865
1866		/* Setup LED[2] as interrupt pin (active low) */
1867		err = __phy_modify(phydev, MII_88E1318S_PHY_LED_TCR,
1868				   MII_88E1318S_PHY_LED_TCR_FORCE_INT,
1869				   MII_88E1318S_PHY_LED_TCR_INTn_ENABLE |
1870				   MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW);
1871		if (err < 0)
1872			goto error;
1873	}
1874
1875	if (wol->wolopts & WAKE_MAGIC) {
1876		err = marvell_write_page(phydev, MII_MARVELL_WOL_PAGE);
1877		if (err < 0)
1878			goto error;
1879
1880		/* Store the device address for the magic packet */
1881		err = __phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD2,
1882				((phydev->attached_dev->dev_addr[5] << 8) |
1883				 phydev->attached_dev->dev_addr[4]));
1884		if (err < 0)
1885			goto error;
1886		err = __phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD1,
1887				((phydev->attached_dev->dev_addr[3] << 8) |
1888				 phydev->attached_dev->dev_addr[2]));
1889		if (err < 0)
1890			goto error;
1891		err = __phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD0,
1892				((phydev->attached_dev->dev_addr[1] << 8) |
1893				 phydev->attached_dev->dev_addr[0]));
1894		if (err < 0)
1895			goto error;
1896
1897		/* Clear WOL status and enable magic packet matching */
1898		err = __phy_set_bits(phydev, MII_88E1318S_PHY_WOL_CTRL,
1899				     MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS |
1900				     MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE);
1901		if (err < 0)
1902			goto error;
1903	} else {
1904		err = marvell_write_page(phydev, MII_MARVELL_WOL_PAGE);
1905		if (err < 0)
1906			goto error;
1907
1908		/* Clear WOL status and disable magic packet matching */
1909		err = __phy_modify(phydev, MII_88E1318S_PHY_WOL_CTRL,
1910				   MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE,
1911				   MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS);
1912		if (err < 0)
1913			goto error;
1914	}
1915
1916	if (wol->wolopts & WAKE_PHY) {
1917		err = marvell_write_page(phydev, MII_MARVELL_WOL_PAGE);
1918		if (err < 0)
1919			goto error;
1920
1921		/* Clear WOL status and enable link up event */
1922		err = __phy_modify(phydev, MII_88E1318S_PHY_WOL_CTRL, 0,
1923				   MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS |
1924				   MII_88E1318S_PHY_WOL_CTRL_LINK_UP_ENABLE);
1925		if (err < 0)
1926			goto error;
1927	} else {
1928		err = marvell_write_page(phydev, MII_MARVELL_WOL_PAGE);
1929		if (err < 0)
1930			goto error;
1931
1932		/* Clear WOL status and disable link up event */
1933		err = __phy_modify(phydev, MII_88E1318S_PHY_WOL_CTRL,
1934				   MII_88E1318S_PHY_WOL_CTRL_LINK_UP_ENABLE,
1935				   MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS);
1936		if (err < 0)
1937			goto error;
1938	}
1939
1940error:
1941	return phy_restore_page(phydev, oldpage, err);
1942}
1943
1944static int marvell_get_sset_count(struct phy_device *phydev)
1945{
1946	if (linkmode_test_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
1947			      phydev->supported))
1948		return ARRAY_SIZE(marvell_hw_stats);
1949	else
1950		return ARRAY_SIZE(marvell_hw_stats) - NB_FIBER_STATS;
1951}
1952
1953static void marvell_get_strings(struct phy_device *phydev, u8 *data)
1954{
1955	int count = marvell_get_sset_count(phydev);
1956	int i;
1957
1958	for (i = 0; i < count; i++) {
1959		strscpy(data + i * ETH_GSTRING_LEN,
1960			marvell_hw_stats[i].string, ETH_GSTRING_LEN);
1961	}
1962}
1963
1964static u64 marvell_get_stat(struct phy_device *phydev, int i)
1965{
1966	struct marvell_hw_stat stat = marvell_hw_stats[i];
1967	struct marvell_priv *priv = phydev->priv;
1968	int val;
1969	u64 ret;
1970
1971	val = phy_read_paged(phydev, stat.page, stat.reg);
1972	if (val < 0) {
1973		ret = U64_MAX;
1974	} else {
1975		val = val & ((1 << stat.bits) - 1);
1976		priv->stats[i] += val;
1977		ret = priv->stats[i];
1978	}
1979
1980	return ret;
1981}
1982
1983static void marvell_get_stats(struct phy_device *phydev,
1984			      struct ethtool_stats *stats, u64 *data)
1985{
1986	int count = marvell_get_sset_count(phydev);
1987	int i;
1988
1989	for (i = 0; i < count; i++)
1990		data[i] = marvell_get_stat(phydev, i);
1991}
1992
1993static int m88e1510_loopback(struct phy_device *phydev, bool enable)
1994{
1995	int err;
1996
1997	if (enable) {
1998		u16 bmcr_ctl, mscr2_ctl = 0;
1999
2000		bmcr_ctl = mii_bmcr_encode_fixed(phydev->speed, phydev->duplex);
2001
2002		err = phy_write(phydev, MII_BMCR, bmcr_ctl);
2003		if (err < 0)
2004			return err;
2005
2006		if (phydev->speed == SPEED_1000)
2007			mscr2_ctl = BMCR_SPEED1000;
2008		else if (phydev->speed == SPEED_100)
2009			mscr2_ctl = BMCR_SPEED100;
2010
2011		err = phy_modify_paged(phydev, MII_MARVELL_MSCR_PAGE,
2012				       MII_88E1510_MSCR_2, BMCR_SPEED1000 |
2013				       BMCR_SPEED100, mscr2_ctl);
2014		if (err < 0)
2015			return err;
2016
2017		/* Need soft reset to have speed configuration takes effect */
2018		err = genphy_soft_reset(phydev);
2019		if (err < 0)
2020			return err;
2021
2022		err = phy_modify(phydev, MII_BMCR, BMCR_LOOPBACK,
2023				 BMCR_LOOPBACK);
2024
2025		if (!err) {
2026			/* It takes some time for PHY device to switch
2027			 * into/out-of loopback mode.
2028			 */
2029			msleep(1000);
2030		}
2031		return err;
2032	} else {
2033		err = phy_modify(phydev, MII_BMCR, BMCR_LOOPBACK, 0);
2034		if (err < 0)
2035			return err;
2036
2037		return phy_config_aneg(phydev);
2038	}
2039}
2040
2041static int marvell_vct5_wait_complete(struct phy_device *phydev)
2042{
2043	int i;
2044	int val;
2045
2046	for (i = 0; i < 32; i++) {
2047		val = __phy_read(phydev, MII_VCT5_CTRL);
2048		if (val < 0)
2049			return val;
2050
2051		if (val & MII_VCT5_CTRL_COMPLETE)
2052			return 0;
2053	}
2054
2055	phydev_err(phydev, "Timeout while waiting for cable test to finish\n");
2056	return -ETIMEDOUT;
2057}
2058
2059static int marvell_vct5_amplitude(struct phy_device *phydev, int pair)
2060{
2061	int amplitude;
2062	int val;
2063	int reg;
2064
2065	reg = MII_VCT5_TX_RX_MDI0_COUPLING + pair;
2066	val = __phy_read(phydev, reg);
2067
2068	if (val < 0)
2069		return 0;
2070
2071	amplitude = (val & MII_VCT5_TX_RX_AMPLITUDE_MASK) >>
2072		MII_VCT5_TX_RX_AMPLITUDE_SHIFT;
2073
2074	if (!(val & MII_VCT5_TX_RX_COUPLING_POSITIVE_REFLECTION))
2075		amplitude = -amplitude;
2076
2077	return 1000 * amplitude / 128;
2078}
2079
2080static u32 marvell_vct5_distance2cm(int distance)
2081{
2082	return distance * 805 / 10;
2083}
2084
2085static u32 marvell_vct5_cm2distance(int cm)
2086{
2087	return cm * 10 / 805;
2088}
2089
2090static int marvell_vct5_amplitude_distance(struct phy_device *phydev,
2091					   int distance, int pair)
2092{
2093	u16 reg;
2094	int err;
2095	int mV;
2096	int i;
2097
2098	err = __phy_write(phydev, MII_VCT5_SAMPLE_POINT_DISTANCE,
2099			  distance);
2100	if (err)
2101		return err;
2102
2103	reg = MII_VCT5_CTRL_ENABLE |
2104		MII_VCT5_CTRL_TX_SAME_CHANNEL |
2105		MII_VCT5_CTRL_SAMPLES_DEFAULT |
2106		MII_VCT5_CTRL_SAMPLE_POINT |
2107		MII_VCT5_CTRL_PEEK_HYST_DEFAULT;
2108	err = __phy_write(phydev, MII_VCT5_CTRL, reg);
2109	if (err)
2110		return err;
2111
2112	err = marvell_vct5_wait_complete(phydev);
2113	if (err)
2114		return err;
2115
2116	for (i = 0; i < 4; i++) {
2117		if (pair != PHY_PAIR_ALL && i != pair)
2118			continue;
2119
2120		mV = marvell_vct5_amplitude(phydev, i);
2121		ethnl_cable_test_amplitude(phydev, i, mV);
2122	}
2123
2124	return 0;
2125}
2126
2127static int marvell_vct5_amplitude_graph(struct phy_device *phydev)
2128{
2129	struct marvell_priv *priv = phydev->priv;
2130	int distance;
2131	u16 width;
2132	int page;
2133	int err;
2134	u16 reg;
2135
2136	if (priv->first <= TDR_SHORT_CABLE_LENGTH)
2137		width = MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_32nS;
2138	else
2139		width = MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_128nS;
2140
2141	reg = MII_VCT5_TX_PULSE_CTRL_GT_140m_46_86mV |
2142		MII_VCT5_TX_PULSE_CTRL_DONT_WAIT_LINK_DOWN |
2143		MII_VCT5_TX_PULSE_CTRL_MAX_AMP | width;
2144
2145	err = phy_write_paged(phydev, MII_MARVELL_VCT5_PAGE,
2146			      MII_VCT5_TX_PULSE_CTRL, reg);
2147	if (err)
2148		return err;
2149
2150	/* Reading the TDR data is very MDIO heavy. We need to optimize
2151	 * access to keep the time to a minimum. So lock the bus once,
2152	 * and don't release it until complete. We can then avoid having
2153	 * to change the page for every access, greatly speeding things
2154	 * up.
2155	 */
2156	page = phy_select_page(phydev, MII_MARVELL_VCT5_PAGE);
2157	if (page < 0)
2158		goto restore_page;
2159
2160	for (distance = priv->first;
2161	     distance <= priv->last;
2162	     distance += priv->step) {
2163		err = marvell_vct5_amplitude_distance(phydev, distance,
2164						      priv->pair);
2165		if (err)
2166			goto restore_page;
2167
2168		if (distance > TDR_SHORT_CABLE_LENGTH &&
2169		    width == MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_32nS) {
2170			width = MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_128nS;
2171			reg = MII_VCT5_TX_PULSE_CTRL_GT_140m_46_86mV |
2172				MII_VCT5_TX_PULSE_CTRL_DONT_WAIT_LINK_DOWN |
2173				MII_VCT5_TX_PULSE_CTRL_MAX_AMP | width;
2174			err = __phy_write(phydev, MII_VCT5_TX_PULSE_CTRL, reg);
2175			if (err)
2176				goto restore_page;
2177		}
2178	}
2179
2180restore_page:
2181	return phy_restore_page(phydev, page, err);
2182}
2183
2184static int marvell_cable_test_start_common(struct phy_device *phydev)
2185{
2186	int bmcr, bmsr, ret;
2187
2188	/* If auto-negotiation is enabled, but not complete, the cable
2189	 * test never completes. So disable auto-neg.
2190	 */
2191	bmcr = phy_read(phydev, MII_BMCR);
2192	if (bmcr < 0)
2193		return bmcr;
2194
2195	bmsr = phy_read(phydev, MII_BMSR);
2196
2197	if (bmsr < 0)
2198		return bmsr;
2199
2200	if (bmcr & BMCR_ANENABLE) {
2201		ret =  phy_clear_bits(phydev, MII_BMCR, BMCR_ANENABLE);
2202		if (ret < 0)
2203			return ret;
2204		ret = genphy_soft_reset(phydev);
2205		if (ret < 0)
2206			return ret;
2207	}
2208
2209	/* If the link is up, allow it some time to go down */
2210	if (bmsr & BMSR_LSTATUS)
2211		msleep(1500);
2212
2213	return 0;
2214}
2215
2216static int marvell_vct7_cable_test_start(struct phy_device *phydev)
2217{
2218	struct marvell_priv *priv = phydev->priv;
2219	int ret;
2220
2221	ret = marvell_cable_test_start_common(phydev);
2222	if (ret)
2223		return ret;
2224
2225	priv->cable_test_tdr = false;
2226
2227	/* Reset the VCT5 API control to defaults, otherwise
2228	 * VCT7 does not work correctly.
2229	 */
2230	ret = phy_write_paged(phydev, MII_MARVELL_VCT5_PAGE,
2231			      MII_VCT5_CTRL,
2232			      MII_VCT5_CTRL_TX_SAME_CHANNEL |
2233			      MII_VCT5_CTRL_SAMPLES_DEFAULT |
2234			      MII_VCT5_CTRL_MODE_MAXIMUM_PEEK |
2235			      MII_VCT5_CTRL_PEEK_HYST_DEFAULT);
2236	if (ret)
2237		return ret;
2238
2239	ret = phy_write_paged(phydev, MII_MARVELL_VCT5_PAGE,
2240			      MII_VCT5_SAMPLE_POINT_DISTANCE, 0);
2241	if (ret)
2242		return ret;
2243
2244	return phy_write_paged(phydev, MII_MARVELL_VCT7_PAGE,
2245			       MII_VCT7_CTRL,
2246			       MII_VCT7_CTRL_RUN_NOW |
2247			       MII_VCT7_CTRL_CENTIMETERS);
2248}
2249
2250static int marvell_vct5_cable_test_tdr_start(struct phy_device *phydev,
2251					     const struct phy_tdr_config *cfg)
2252{
2253	struct marvell_priv *priv = phydev->priv;
2254	int ret;
2255
2256	priv->cable_test_tdr = true;
2257	priv->first = marvell_vct5_cm2distance(cfg->first);
2258	priv->last = marvell_vct5_cm2distance(cfg->last);
2259	priv->step = marvell_vct5_cm2distance(cfg->step);
2260	priv->pair = cfg->pair;
2261
2262	if (priv->first > MII_VCT5_SAMPLE_POINT_DISTANCE_MAX)
2263		return -EINVAL;
2264
2265	if (priv->last > MII_VCT5_SAMPLE_POINT_DISTANCE_MAX)
2266		return -EINVAL;
2267
2268	/* Disable  VCT7 */
2269	ret = phy_write_paged(phydev, MII_MARVELL_VCT7_PAGE,
2270			      MII_VCT7_CTRL, 0);
2271	if (ret)
2272		return ret;
2273
2274	ret = marvell_cable_test_start_common(phydev);
2275	if (ret)
2276		return ret;
2277
2278	ret = ethnl_cable_test_pulse(phydev, 1000);
2279	if (ret)
2280		return ret;
2281
2282	return ethnl_cable_test_step(phydev,
2283				     marvell_vct5_distance2cm(priv->first),
2284				     marvell_vct5_distance2cm(priv->last),
2285				     marvell_vct5_distance2cm(priv->step));
2286}
2287
2288static int marvell_vct7_distance_to_length(int distance, bool meter)
2289{
2290	if (meter)
2291		distance *= 100;
2292
2293	return distance;
2294}
2295
2296static bool marvell_vct7_distance_valid(int result)
2297{
2298	switch (result) {
2299	case MII_VCT7_RESULTS_OPEN:
2300	case MII_VCT7_RESULTS_SAME_SHORT:
2301	case MII_VCT7_RESULTS_CROSS_SHORT:
2302		return true;
2303	}
2304	return false;
2305}
2306
2307static int marvell_vct7_report_length(struct phy_device *phydev,
2308				      int pair, bool meter)
2309{
2310	int length;
2311	int ret;
2312
2313	ret = phy_read_paged(phydev, MII_MARVELL_VCT7_PAGE,
2314			     MII_VCT7_PAIR_0_DISTANCE + pair);
2315	if (ret < 0)
2316		return ret;
2317
2318	length = marvell_vct7_distance_to_length(ret, meter);
2319
2320	ethnl_cable_test_fault_length(phydev, pair, length);
2321
2322	return 0;
2323}
2324
2325static int marvell_vct7_cable_test_report_trans(int result)
2326{
2327	switch (result) {
2328	case MII_VCT7_RESULTS_OK:
2329		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
2330	case MII_VCT7_RESULTS_OPEN:
2331		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
2332	case MII_VCT7_RESULTS_SAME_SHORT:
2333		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
2334	case MII_VCT7_RESULTS_CROSS_SHORT:
2335		return ETHTOOL_A_CABLE_RESULT_CODE_CROSS_SHORT;
2336	default:
2337		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
2338	}
2339}
2340
2341static int marvell_vct7_cable_test_report(struct phy_device *phydev)
2342{
2343	int pair0, pair1, pair2, pair3;
2344	bool meter;
2345	int ret;
2346
2347	ret = phy_read_paged(phydev, MII_MARVELL_VCT7_PAGE,
2348			     MII_VCT7_RESULTS);
2349	if (ret < 0)
2350		return ret;
2351
2352	pair3 = (ret & MII_VCT7_RESULTS_PAIR3_MASK) >>
2353		MII_VCT7_RESULTS_PAIR3_SHIFT;
2354	pair2 = (ret & MII_VCT7_RESULTS_PAIR2_MASK) >>
2355		MII_VCT7_RESULTS_PAIR2_SHIFT;
2356	pair1 = (ret & MII_VCT7_RESULTS_PAIR1_MASK) >>
2357		MII_VCT7_RESULTS_PAIR1_SHIFT;
2358	pair0 = (ret & MII_VCT7_RESULTS_PAIR0_MASK) >>
2359		MII_VCT7_RESULTS_PAIR0_SHIFT;
2360
2361	ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_A,
2362				marvell_vct7_cable_test_report_trans(pair0));
2363	ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_B,
2364				marvell_vct7_cable_test_report_trans(pair1));
2365	ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_C,
2366				marvell_vct7_cable_test_report_trans(pair2));
2367	ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_D,
2368				marvell_vct7_cable_test_report_trans(pair3));
2369
2370	ret = phy_read_paged(phydev, MII_MARVELL_VCT7_PAGE, MII_VCT7_CTRL);
2371	if (ret < 0)
2372		return ret;
2373
2374	meter = ret & MII_VCT7_CTRL_METERS;
2375
2376	if (marvell_vct7_distance_valid(pair0))
2377		marvell_vct7_report_length(phydev, 0, meter);
2378	if (marvell_vct7_distance_valid(pair1))
2379		marvell_vct7_report_length(phydev, 1, meter);
2380	if (marvell_vct7_distance_valid(pair2))
2381		marvell_vct7_report_length(phydev, 2, meter);
2382	if (marvell_vct7_distance_valid(pair3))
2383		marvell_vct7_report_length(phydev, 3, meter);
2384
2385	return 0;
2386}
2387
2388static int marvell_vct7_cable_test_get_status(struct phy_device *phydev,
2389					      bool *finished)
2390{
2391	struct marvell_priv *priv = phydev->priv;
2392	int ret;
2393
2394	if (priv->cable_test_tdr) {
2395		ret = marvell_vct5_amplitude_graph(phydev);
2396		*finished = true;
2397		return ret;
2398	}
2399
2400	*finished = false;
2401
2402	ret = phy_read_paged(phydev, MII_MARVELL_VCT7_PAGE,
2403			     MII_VCT7_CTRL);
2404
2405	if (ret < 0)
2406		return ret;
2407
2408	if (!(ret & MII_VCT7_CTRL_IN_PROGRESS)) {
2409		*finished = true;
2410
2411		return marvell_vct7_cable_test_report(phydev);
2412	}
2413
2414	return 0;
2415}
2416
2417#ifdef CONFIG_HWMON
2418struct marvell_hwmon_ops {
2419	int (*config)(struct phy_device *phydev);
2420	int (*get_temp)(struct phy_device *phydev, long *temp);
2421	int (*get_temp_critical)(struct phy_device *phydev, long *temp);
2422	int (*set_temp_critical)(struct phy_device *phydev, long temp);
2423	int (*get_temp_alarm)(struct phy_device *phydev, long *alarm);
2424};
2425
2426static const struct marvell_hwmon_ops *
2427to_marvell_hwmon_ops(const struct phy_device *phydev)
2428{
2429	return phydev->drv->driver_data;
2430}
2431
2432static int m88e1121_get_temp(struct phy_device *phydev, long *temp)
2433{
2434	int oldpage;
2435	int ret = 0;
2436	int val;
2437
2438	*temp = 0;
2439
2440	oldpage = phy_select_page(phydev, MII_MARVELL_MISC_TEST_PAGE);
2441	if (oldpage < 0)
2442		goto error;
2443
2444	/* Enable temperature sensor */
2445	ret = __phy_read(phydev, MII_88E1121_MISC_TEST);
2446	if (ret < 0)
2447		goto error;
2448
2449	ret = __phy_write(phydev, MII_88E1121_MISC_TEST,
2450			  ret | MII_88E1121_MISC_TEST_TEMP_SENSOR_EN);
2451	if (ret < 0)
2452		goto error;
2453
2454	/* Wait for temperature to stabilize */
2455	usleep_range(10000, 12000);
2456
2457	val = __phy_read(phydev, MII_88E1121_MISC_TEST);
2458	if (val < 0) {
2459		ret = val;
2460		goto error;
2461	}
2462
2463	/* Disable temperature sensor */
2464	ret = __phy_write(phydev, MII_88E1121_MISC_TEST,
2465			  ret & ~MII_88E1121_MISC_TEST_TEMP_SENSOR_EN);
2466	if (ret < 0)
2467		goto error;
2468
2469	*temp = ((val & MII_88E1121_MISC_TEST_TEMP_MASK) - 5) * 5000;
2470
2471error:
2472	return phy_restore_page(phydev, oldpage, ret);
2473}
2474
2475static int m88e1510_get_temp(struct phy_device *phydev, long *temp)
2476{
2477	int ret;
2478
2479	*temp = 0;
2480
2481	ret = phy_read_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2482			     MII_88E1510_TEMP_SENSOR);
2483	if (ret < 0)
2484		return ret;
2485
2486	*temp = ((ret & MII_88E1510_TEMP_SENSOR_MASK) - 25) * 1000;
2487
2488	return 0;
2489}
2490
2491static int m88e1510_get_temp_critical(struct phy_device *phydev, long *temp)
2492{
2493	int ret;
2494
2495	*temp = 0;
2496
2497	ret = phy_read_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2498			     MII_88E1121_MISC_TEST);
2499	if (ret < 0)
2500		return ret;
2501
2502	*temp = (((ret & MII_88E1510_MISC_TEST_TEMP_THRESHOLD_MASK) >>
2503		  MII_88E1510_MISC_TEST_TEMP_THRESHOLD_SHIFT) * 5) - 25;
2504	/* convert to mC */
2505	*temp *= 1000;
2506
2507	return 0;
2508}
2509
2510static int m88e1510_set_temp_critical(struct phy_device *phydev, long temp)
2511{
2512	temp = temp / 1000;
2513	temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
2514
2515	return phy_modify_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2516				MII_88E1121_MISC_TEST,
2517				MII_88E1510_MISC_TEST_TEMP_THRESHOLD_MASK,
2518				temp << MII_88E1510_MISC_TEST_TEMP_THRESHOLD_SHIFT);
2519}
2520
2521static int m88e1510_get_temp_alarm(struct phy_device *phydev, long *alarm)
2522{
2523	int ret;
2524
2525	*alarm = false;
2526
2527	ret = phy_read_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2528			     MII_88E1121_MISC_TEST);
2529	if (ret < 0)
2530		return ret;
2531
2532	*alarm = !!(ret & MII_88E1510_MISC_TEST_TEMP_IRQ);
2533
2534	return 0;
2535}
2536
2537static int m88e6390_get_temp(struct phy_device *phydev, long *temp)
2538{
2539	int sum = 0;
2540	int oldpage;
2541	int ret = 0;
2542	int i;
2543
2544	*temp = 0;
2545
2546	oldpage = phy_select_page(phydev, MII_MARVELL_MISC_TEST_PAGE);
2547	if (oldpage < 0)
2548		goto error;
2549
2550	/* Enable temperature sensor */
2551	ret = __phy_read(phydev, MII_88E6390_MISC_TEST);
2552	if (ret < 0)
2553		goto error;
2554
2555	ret &= ~MII_88E6390_MISC_TEST_TEMP_SENSOR_MASK;
2556	ret |= MII_88E6390_MISC_TEST_TEMP_SENSOR_ENABLE_SAMPLE_1S;
2557
2558	ret = __phy_write(phydev, MII_88E6390_MISC_TEST, ret);
2559	if (ret < 0)
2560		goto error;
2561
2562	/* Wait for temperature to stabilize */
2563	usleep_range(10000, 12000);
2564
2565	/* Reading the temperature sense has an errata. You need to read
2566	 * a number of times and take an average.
2567	 */
2568	for (i = 0; i < MII_88E6390_TEMP_SENSOR_SAMPLES; i++) {
2569		ret = __phy_read(phydev, MII_88E6390_TEMP_SENSOR);
2570		if (ret < 0)
2571			goto error;
2572		sum += ret & MII_88E6390_TEMP_SENSOR_MASK;
2573	}
2574
2575	sum /= MII_88E6390_TEMP_SENSOR_SAMPLES;
2576	*temp = (sum  - 75) * 1000;
2577
2578	/* Disable temperature sensor */
2579	ret = __phy_read(phydev, MII_88E6390_MISC_TEST);
2580	if (ret < 0)
2581		goto error;
2582
2583	ret = ret & ~MII_88E6390_MISC_TEST_TEMP_SENSOR_MASK;
2584	ret |= MII_88E6390_MISC_TEST_TEMP_SENSOR_DISABLE;
2585
2586	ret = __phy_write(phydev, MII_88E6390_MISC_TEST, ret);
2587
2588error:
2589	phy_restore_page(phydev, oldpage, ret);
2590
2591	return ret;
2592}
2593
2594static int m88e6393_get_temp(struct phy_device *phydev, long *temp)
2595{
2596	int err;
2597
2598	err = m88e1510_get_temp(phydev, temp);
2599
2600	/* 88E1510 measures T + 25, while the PHY on 88E6393X switch
2601	 * T + 75, so we have to subtract another 50
2602	 */
2603	*temp -= 50000;
2604
2605	return err;
2606}
2607
2608static int m88e6393_get_temp_critical(struct phy_device *phydev, long *temp)
2609{
2610	int ret;
2611
2612	*temp = 0;
2613
2614	ret = phy_read_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2615			     MII_88E6390_TEMP_SENSOR);
2616	if (ret < 0)
2617		return ret;
2618
2619	*temp = (((ret & MII_88E6393_TEMP_SENSOR_THRESHOLD_MASK) >>
2620		  MII_88E6393_TEMP_SENSOR_THRESHOLD_SHIFT) - 75) * 1000;
2621
2622	return 0;
2623}
2624
2625static int m88e6393_set_temp_critical(struct phy_device *phydev, long temp)
2626{
2627	temp = (temp / 1000) + 75;
2628
2629	return phy_modify_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2630				MII_88E6390_TEMP_SENSOR,
2631				MII_88E6393_TEMP_SENSOR_THRESHOLD_MASK,
2632				temp << MII_88E6393_TEMP_SENSOR_THRESHOLD_SHIFT);
2633}
2634
2635static int m88e6393_hwmon_config(struct phy_device *phydev)
2636{
2637	int err;
2638
2639	err = m88e6393_set_temp_critical(phydev, 100000);
2640	if (err)
2641		return err;
2642
2643	return phy_modify_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2644				MII_88E6390_MISC_TEST,
2645				MII_88E6390_MISC_TEST_TEMP_SENSOR_MASK |
2646				MII_88E6393_MISC_TEST_SAMPLES_MASK |
2647				MII_88E6393_MISC_TEST_RATE_MASK,
2648				MII_88E6390_MISC_TEST_TEMP_SENSOR_ENABLE |
2649				MII_88E6393_MISC_TEST_SAMPLES_2048 |
2650				MII_88E6393_MISC_TEST_RATE_2_3MS);
2651}
2652
2653static int marvell_hwmon_read(struct device *dev, enum hwmon_sensor_types type,
2654			      u32 attr, int channel, long *temp)
2655{
2656	struct phy_device *phydev = dev_get_drvdata(dev);
2657	const struct marvell_hwmon_ops *ops = to_marvell_hwmon_ops(phydev);
2658	int err = -EOPNOTSUPP;
2659
2660	switch (attr) {
2661	case hwmon_temp_input:
2662		if (ops->get_temp)
2663			err = ops->get_temp(phydev, temp);
2664		break;
2665	case hwmon_temp_crit:
2666		if (ops->get_temp_critical)
2667			err = ops->get_temp_critical(phydev, temp);
2668		break;
2669	case hwmon_temp_max_alarm:
2670		if (ops->get_temp_alarm)
2671			err = ops->get_temp_alarm(phydev, temp);
2672		break;
2673	}
2674
2675	return err;
2676}
2677
2678static int marvell_hwmon_write(struct device *dev, enum hwmon_sensor_types type,
2679			       u32 attr, int channel, long temp)
2680{
2681	struct phy_device *phydev = dev_get_drvdata(dev);
2682	const struct marvell_hwmon_ops *ops = to_marvell_hwmon_ops(phydev);
2683	int err = -EOPNOTSUPP;
2684
2685	switch (attr) {
2686	case hwmon_temp_crit:
2687		if (ops->set_temp_critical)
2688			err = ops->set_temp_critical(phydev, temp);
2689		break;
2690	}
2691
2692	return err;
2693}
2694
2695static umode_t marvell_hwmon_is_visible(const void *data,
2696					enum hwmon_sensor_types type,
2697					u32 attr, int channel)
2698{
2699	const struct phy_device *phydev = data;
2700	const struct marvell_hwmon_ops *ops = to_marvell_hwmon_ops(phydev);
2701
2702	if (type != hwmon_temp)
2703		return 0;
2704
2705	switch (attr) {
2706	case hwmon_temp_input:
2707		return ops->get_temp ? 0444 : 0;
2708	case hwmon_temp_max_alarm:
2709		return ops->get_temp_alarm ? 0444 : 0;
2710	case hwmon_temp_crit:
2711		return (ops->get_temp_critical ? 0444 : 0) |
2712		       (ops->set_temp_critical ? 0200 : 0);
2713	default:
2714		return 0;
2715	}
2716}
2717
2718static u32 marvell_hwmon_chip_config[] = {
2719	HWMON_C_REGISTER_TZ,
2720	0
2721};
2722
2723static const struct hwmon_channel_info marvell_hwmon_chip = {
2724	.type = hwmon_chip,
2725	.config = marvell_hwmon_chip_config,
2726};
2727
2728/* we can define HWMON_T_CRIT and HWMON_T_MAX_ALARM even though these are not
2729 * defined for all PHYs, because the hwmon code checks whether the attributes
2730 * exists via the .is_visible method
2731 */
2732static u32 marvell_hwmon_temp_config[] = {
2733	HWMON_T_INPUT | HWMON_T_CRIT | HWMON_T_MAX_ALARM,
2734	0
2735};
2736
2737static const struct hwmon_channel_info marvell_hwmon_temp = {
2738	.type = hwmon_temp,
2739	.config = marvell_hwmon_temp_config,
2740};
2741
2742static const struct hwmon_channel_info * const marvell_hwmon_info[] = {
2743	&marvell_hwmon_chip,
2744	&marvell_hwmon_temp,
2745	NULL
2746};
2747
2748static const struct hwmon_ops marvell_hwmon_hwmon_ops = {
2749	.is_visible = marvell_hwmon_is_visible,
2750	.read = marvell_hwmon_read,
2751	.write = marvell_hwmon_write,
2752};
2753
2754static const struct hwmon_chip_info marvell_hwmon_chip_info = {
2755	.ops = &marvell_hwmon_hwmon_ops,
2756	.info = marvell_hwmon_info,
2757};
2758
2759static int marvell_hwmon_name(struct phy_device *phydev)
2760{
2761	struct marvell_priv *priv = phydev->priv;
2762	struct device *dev = &phydev->mdio.dev;
2763	const char *devname = dev_name(dev);
2764	size_t len = strlen(devname);
2765	int i, j;
2766
2767	priv->hwmon_name = devm_kzalloc(dev, len, GFP_KERNEL);
2768	if (!priv->hwmon_name)
2769		return -ENOMEM;
2770
2771	for (i = j = 0; i < len && devname[i]; i++) {
2772		if (isalnum(devname[i]))
2773			priv->hwmon_name[j++] = devname[i];
2774	}
2775
2776	return 0;
2777}
2778
2779static int marvell_hwmon_probe(struct phy_device *phydev)
2780{
2781	const struct marvell_hwmon_ops *ops = to_marvell_hwmon_ops(phydev);
2782	struct marvell_priv *priv = phydev->priv;
2783	struct device *dev = &phydev->mdio.dev;
2784	int err;
2785
2786	if (!ops)
2787		return 0;
2788
2789	err = marvell_hwmon_name(phydev);
2790	if (err)
2791		return err;
2792
2793	priv->hwmon_dev = devm_hwmon_device_register_with_info(
2794		dev, priv->hwmon_name, phydev, &marvell_hwmon_chip_info, NULL);
2795	if (IS_ERR(priv->hwmon_dev))
2796		return PTR_ERR(priv->hwmon_dev);
2797
2798	if (ops->config)
2799		err = ops->config(phydev);
2800
2801	return err;
2802}
2803
2804static const struct marvell_hwmon_ops m88e1121_hwmon_ops = {
2805	.get_temp = m88e1121_get_temp,
2806};
2807
2808static const struct marvell_hwmon_ops m88e1510_hwmon_ops = {
2809	.get_temp = m88e1510_get_temp,
2810	.get_temp_critical = m88e1510_get_temp_critical,
2811	.set_temp_critical = m88e1510_set_temp_critical,
2812	.get_temp_alarm = m88e1510_get_temp_alarm,
2813};
2814
2815static const struct marvell_hwmon_ops m88e6390_hwmon_ops = {
2816	.get_temp = m88e6390_get_temp,
2817};
2818
2819static const struct marvell_hwmon_ops m88e6393_hwmon_ops = {
2820	.config = m88e6393_hwmon_config,
2821	.get_temp = m88e6393_get_temp,
2822	.get_temp_critical = m88e6393_get_temp_critical,
2823	.set_temp_critical = m88e6393_set_temp_critical,
2824	.get_temp_alarm = m88e1510_get_temp_alarm,
2825};
2826
2827#define DEF_MARVELL_HWMON_OPS(s) (&(s))
2828
2829#else
2830
2831#define DEF_MARVELL_HWMON_OPS(s) NULL
2832
2833static int marvell_hwmon_probe(struct phy_device *phydev)
2834{
2835	return 0;
2836}
2837#endif
2838
2839static int m88e1318_led_brightness_set(struct phy_device *phydev,
2840				       u8 index, enum led_brightness value)
2841{
2842	int reg;
2843
2844	reg = phy_read_paged(phydev, MII_MARVELL_LED_PAGE,
2845			     MII_88E1318S_PHY_LED_FUNC);
2846	if (reg < 0)
2847		return reg;
2848
2849	switch (index) {
2850	case 0:
2851	case 1:
2852	case 2:
2853		reg &= ~(0xf << (4 * index));
2854		if (value == LED_OFF)
2855			reg |= MII_88E1318S_PHY_LED_FUNC_OFF << (4 * index);
2856		else
2857			reg |= MII_88E1318S_PHY_LED_FUNC_ON << (4 * index);
2858		break;
2859	default:
2860		return -EINVAL;
2861	}
2862
2863	return phy_write_paged(phydev, MII_MARVELL_LED_PAGE,
2864			       MII_88E1318S_PHY_LED_FUNC, reg);
2865}
2866
2867static int m88e1318_led_blink_set(struct phy_device *phydev, u8 index,
2868				  unsigned long *delay_on,
2869				  unsigned long *delay_off)
2870{
2871	int reg;
2872
2873	reg = phy_read_paged(phydev, MII_MARVELL_LED_PAGE,
2874			     MII_88E1318S_PHY_LED_FUNC);
2875	if (reg < 0)
2876		return reg;
2877
2878	switch (index) {
2879	case 0:
2880	case 1:
2881	case 2:
2882		reg &= ~(0xf << (4 * index));
2883		reg |= MII_88E1318S_PHY_LED_FUNC_BLINK << (4 * index);
2884		/* Reset default is 84ms */
2885		*delay_on = 84 / 2;
2886		*delay_off = 84 / 2;
2887		break;
2888	default:
2889		return -EINVAL;
2890	}
2891
2892	return phy_write_paged(phydev, MII_MARVELL_LED_PAGE,
2893			       MII_88E1318S_PHY_LED_FUNC, reg);
2894}
2895
2896struct marvell_led_rules {
2897	int mode;
2898	unsigned long rules;
2899};
2900
2901static const struct marvell_led_rules marvell_led0[] = {
2902	{
2903		.mode = 0,
2904		.rules = BIT(TRIGGER_NETDEV_LINK),
2905	},
2906	{
2907		.mode = 1,
2908		.rules = (BIT(TRIGGER_NETDEV_LINK) |
2909			  BIT(TRIGGER_NETDEV_RX) |
2910			  BIT(TRIGGER_NETDEV_TX)),
2911	},
2912	{
2913		.mode = 3,
2914		.rules = (BIT(TRIGGER_NETDEV_RX) |
2915			  BIT(TRIGGER_NETDEV_TX)),
2916	},
2917	{
2918		.mode = 4,
2919		.rules = (BIT(TRIGGER_NETDEV_RX) |
2920			  BIT(TRIGGER_NETDEV_TX)),
2921	},
2922	{
2923		.mode = 5,
2924		.rules = BIT(TRIGGER_NETDEV_TX),
2925	},
2926	{
2927		.mode = 6,
2928		.rules = BIT(TRIGGER_NETDEV_LINK),
2929	},
2930	{
2931		.mode = 7,
2932		.rules = BIT(TRIGGER_NETDEV_LINK_1000),
2933	},
2934	{
2935		.mode = 8,
2936		.rules = 0,
2937	},
2938};
2939
2940static const struct marvell_led_rules marvell_led1[] = {
2941	{
2942		.mode = 1,
2943		.rules = (BIT(TRIGGER_NETDEV_LINK) |
2944			  BIT(TRIGGER_NETDEV_RX) |
2945			  BIT(TRIGGER_NETDEV_TX)),
2946	},
2947	{
2948		.mode = 2,
2949		.rules = (BIT(TRIGGER_NETDEV_LINK) |
2950			  BIT(TRIGGER_NETDEV_RX)),
2951	},
2952	{
2953		.mode = 3,
2954		.rules = (BIT(TRIGGER_NETDEV_RX) |
2955			  BIT(TRIGGER_NETDEV_TX)),
2956	},
2957	{
2958		.mode = 4,
2959		.rules = (BIT(TRIGGER_NETDEV_RX) |
2960			  BIT(TRIGGER_NETDEV_TX)),
2961	},
2962	{
2963		.mode = 6,
2964		.rules = (BIT(TRIGGER_NETDEV_LINK_100) |
2965			  BIT(TRIGGER_NETDEV_LINK_1000)),
2966	},
2967	{
2968		.mode = 7,
2969		.rules = BIT(TRIGGER_NETDEV_LINK_100),
2970	},
2971	{
2972		.mode = 8,
2973		.rules = 0,
2974	},
2975};
2976
2977static const struct marvell_led_rules marvell_led2[] = {
2978	{
2979		.mode = 0,
2980		.rules = BIT(TRIGGER_NETDEV_LINK),
2981	},
2982	{
2983		.mode = 1,
2984		.rules = (BIT(TRIGGER_NETDEV_LINK) |
2985			  BIT(TRIGGER_NETDEV_RX) |
2986			  BIT(TRIGGER_NETDEV_TX)),
2987	},
2988	{
2989		.mode = 3,
2990		.rules = (BIT(TRIGGER_NETDEV_RX) |
2991			  BIT(TRIGGER_NETDEV_TX)),
2992	},
2993	{
2994		.mode = 4,
2995		.rules = (BIT(TRIGGER_NETDEV_RX) |
2996			  BIT(TRIGGER_NETDEV_TX)),
2997	},
2998	{
2999		.mode = 5,
3000		.rules = BIT(TRIGGER_NETDEV_TX),
3001	},
3002	{
3003		.mode = 6,
3004		.rules = (BIT(TRIGGER_NETDEV_LINK_10) |
3005			  BIT(TRIGGER_NETDEV_LINK_1000)),
3006	},
3007	{
3008		.mode = 7,
3009		.rules = BIT(TRIGGER_NETDEV_LINK_10),
3010	},
3011	{
3012		.mode = 8,
3013		.rules = 0,
3014	},
3015};
3016
3017static int marvell_find_led_mode(unsigned long rules,
3018				 const struct marvell_led_rules *marvell_rules,
3019				 int count,
3020				 int *mode)
3021{
3022	int i;
3023
3024	for (i = 0; i < count; i++) {
3025		if (marvell_rules[i].rules == rules) {
3026			*mode = marvell_rules[i].mode;
3027			return 0;
3028		}
3029	}
3030	return -EOPNOTSUPP;
3031}
3032
3033static int marvell_get_led_mode(u8 index, unsigned long rules, int *mode)
3034{
3035	int ret;
3036
3037	switch (index) {
3038	case 0:
3039		ret = marvell_find_led_mode(rules, marvell_led0,
3040					    ARRAY_SIZE(marvell_led0), mode);
3041		break;
3042	case 1:
3043		ret = marvell_find_led_mode(rules, marvell_led1,
3044					    ARRAY_SIZE(marvell_led1), mode);
3045		break;
3046	case 2:
3047		ret = marvell_find_led_mode(rules, marvell_led2,
3048					    ARRAY_SIZE(marvell_led2), mode);
3049		break;
3050	default:
3051		ret = -EINVAL;
3052	}
3053
3054	return ret;
3055}
3056
3057static int marvell_find_led_rules(unsigned long *rules,
3058				  const struct marvell_led_rules *marvell_rules,
3059				  int count,
3060				  int mode)
3061{
3062	int i;
3063
3064	for (i = 0; i < count; i++) {
3065		if (marvell_rules[i].mode == mode) {
3066			*rules = marvell_rules[i].rules;
3067			return 0;
3068		}
3069	}
3070	return -EOPNOTSUPP;
3071}
3072
3073static int marvell_get_led_rules(u8 index, unsigned long *rules, int mode)
3074{
3075	int ret;
3076
3077	switch (index) {
3078	case 0:
3079		ret = marvell_find_led_rules(rules, marvell_led0,
3080					     ARRAY_SIZE(marvell_led0), mode);
3081		break;
3082	case 1:
3083		ret = marvell_find_led_rules(rules, marvell_led1,
3084					     ARRAY_SIZE(marvell_led1), mode);
3085		break;
3086	case 2:
3087		ret = marvell_find_led_rules(rules, marvell_led2,
3088					     ARRAY_SIZE(marvell_led2), mode);
3089		break;
3090	default:
3091		ret = -EOPNOTSUPP;
3092	}
3093
3094	return ret;
3095}
3096
3097static int m88e1318_led_hw_is_supported(struct phy_device *phydev, u8 index,
3098					unsigned long rules)
3099{
3100	int mode, ret;
3101
3102	switch (index) {
3103	case 0:
3104	case 1:
3105	case 2:
3106		ret = marvell_get_led_mode(index, rules, &mode);
3107		break;
3108	default:
3109		ret = -EINVAL;
3110	}
3111
3112	return ret;
3113}
3114
3115static int m88e1318_led_hw_control_set(struct phy_device *phydev, u8 index,
3116				       unsigned long rules)
3117{
3118	int mode, ret, reg;
3119
3120	switch (index) {
3121	case 0:
3122	case 1:
3123	case 2:
3124		ret = marvell_get_led_mode(index, rules, &mode);
3125		break;
3126	default:
3127		ret = -EINVAL;
3128	}
3129
3130	if (ret < 0)
3131		return ret;
3132
3133	reg = phy_read_paged(phydev, MII_MARVELL_LED_PAGE,
3134			     MII_88E1318S_PHY_LED_FUNC);
3135	if (reg < 0)
3136		return reg;
3137
3138	reg &= ~(0xf << (4 * index));
3139	reg |= mode << (4 * index);
3140	return phy_write_paged(phydev, MII_MARVELL_LED_PAGE,
3141			       MII_88E1318S_PHY_LED_FUNC, reg);
3142}
3143
3144static int m88e1318_led_hw_control_get(struct phy_device *phydev, u8 index,
3145				       unsigned long *rules)
3146{
3147	int mode, reg;
3148
3149	if (index > 2)
3150		return -EINVAL;
3151
3152	reg = phy_read_paged(phydev, MII_MARVELL_LED_PAGE,
3153			     MII_88E1318S_PHY_LED_FUNC);
3154	if (reg < 0)
3155		return reg;
3156
3157	mode = (reg >> (4 * index)) & 0xf;
3158
3159	return marvell_get_led_rules(index, rules, mode);
3160}
3161
3162static int marvell_probe(struct phy_device *phydev)
3163{
3164	struct marvell_priv *priv;
3165
3166	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
3167	if (!priv)
3168		return -ENOMEM;
3169
3170	phydev->priv = priv;
3171
3172	return marvell_hwmon_probe(phydev);
3173}
3174
3175static int m88e1510_sfp_insert(void *upstream, const struct sfp_eeprom_id *id)
3176{
3177	DECLARE_PHY_INTERFACE_MASK(interfaces);
3178	struct phy_device *phydev = upstream;
3179	phy_interface_t interface;
3180	struct device *dev;
3181	int oldpage;
3182	int ret = 0;
3183	u16 mode;
3184
3185	__ETHTOOL_DECLARE_LINK_MODE_MASK(supported) = { 0, };
3186
3187	dev = &phydev->mdio.dev;
3188
3189	sfp_parse_support(phydev->sfp_bus, id, supported, interfaces);
3190	interface = sfp_select_interface(phydev->sfp_bus, supported);
3191
3192	dev_info(dev, "%s SFP module inserted\n", phy_modes(interface));
3193
3194	switch (interface) {
3195	case PHY_INTERFACE_MODE_1000BASEX:
3196		mode = MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII_1000X;
3197
3198		break;
3199	case PHY_INTERFACE_MODE_100BASEX:
3200		mode = MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII_100FX;
3201
3202		break;
3203	case PHY_INTERFACE_MODE_SGMII:
3204		mode = MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII_SGMII;
3205
3206		break;
3207	default:
3208		dev_err(dev, "Incompatible SFP module inserted\n");
3209
3210		return -EINVAL;
3211	}
3212
3213	oldpage = phy_select_page(phydev, MII_MARVELL_MODE_PAGE);
3214	if (oldpage < 0)
3215		goto error;
3216
3217	ret = __phy_modify(phydev, MII_88E1510_GEN_CTRL_REG_1,
3218			   MII_88E1510_GEN_CTRL_REG_1_MODE_MASK, mode);
3219	if (ret < 0)
3220		goto error;
3221
3222	ret = __phy_set_bits(phydev, MII_88E1510_GEN_CTRL_REG_1,
3223			     MII_88E1510_GEN_CTRL_REG_1_RESET);
3224
3225error:
3226	return phy_restore_page(phydev, oldpage, ret);
3227}
3228
3229static void m88e1510_sfp_remove(void *upstream)
3230{
3231	struct phy_device *phydev = upstream;
3232	int oldpage;
3233	int ret = 0;
3234
3235	oldpage = phy_select_page(phydev, MII_MARVELL_MODE_PAGE);
3236	if (oldpage < 0)
3237		goto error;
3238
3239	ret = __phy_modify(phydev, MII_88E1510_GEN_CTRL_REG_1,
3240			   MII_88E1510_GEN_CTRL_REG_1_MODE_MASK,
3241			   MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII);
3242	if (ret < 0)
3243		goto error;
3244
3245	ret = __phy_set_bits(phydev, MII_88E1510_GEN_CTRL_REG_1,
3246			     MII_88E1510_GEN_CTRL_REG_1_RESET);
3247
3248error:
3249	phy_restore_page(phydev, oldpage, ret);
3250}
3251
3252static const struct sfp_upstream_ops m88e1510_sfp_ops = {
3253	.module_insert = m88e1510_sfp_insert,
3254	.module_remove = m88e1510_sfp_remove,
3255	.attach = phy_sfp_attach,
3256	.detach = phy_sfp_detach,
3257};
3258
3259static int m88e1510_probe(struct phy_device *phydev)
3260{
3261	int err;
3262
3263	err = marvell_probe(phydev);
3264	if (err)
3265		return err;
3266
3267	return phy_sfp_probe(phydev, &m88e1510_sfp_ops);
3268}
3269
3270static struct phy_driver marvell_drivers[] = {
3271	{
3272		.phy_id = MARVELL_PHY_ID_88E1101,
3273		.phy_id_mask = MARVELL_PHY_ID_MASK,
3274		.name = "Marvell 88E1101",
3275		/* PHY_GBIT_FEATURES */
3276		.probe = marvell_probe,
3277		.config_init = marvell_config_init,
3278		.config_aneg = m88e1101_config_aneg,
3279		.config_intr = marvell_config_intr,
3280		.handle_interrupt = marvell_handle_interrupt,
3281		.resume = genphy_resume,
3282		.suspend = genphy_suspend,
3283		.read_page = marvell_read_page,
3284		.write_page = marvell_write_page,
3285		.get_sset_count = marvell_get_sset_count,
3286		.get_strings = marvell_get_strings,
3287		.get_stats = marvell_get_stats,
3288	},
3289	{
3290		.phy_id = MARVELL_PHY_ID_88E1112,
3291		.phy_id_mask = MARVELL_PHY_ID_MASK,
3292		.name = "Marvell 88E1112",
3293		/* PHY_GBIT_FEATURES */
3294		.probe = marvell_probe,
3295		.config_init = m88e1112_config_init,
3296		.config_aneg = marvell_config_aneg,
3297		.config_intr = marvell_config_intr,
3298		.handle_interrupt = marvell_handle_interrupt,
3299		.resume = genphy_resume,
3300		.suspend = genphy_suspend,
3301		.read_page = marvell_read_page,
3302		.write_page = marvell_write_page,
3303		.get_sset_count = marvell_get_sset_count,
3304		.get_strings = marvell_get_strings,
3305		.get_stats = marvell_get_stats,
3306		.get_tunable = m88e1011_get_tunable,
3307		.set_tunable = m88e1011_set_tunable,
3308	},
3309	{
3310		.phy_id = MARVELL_PHY_ID_88E1111,
3311		.phy_id_mask = MARVELL_PHY_ID_MASK,
3312		.name = "Marvell 88E1111",
3313		/* PHY_GBIT_FEATURES */
3314		.probe = marvell_probe,
3315		.config_init = m88e1111gbe_config_init,
3316		.config_aneg = m88e1111_config_aneg,
3317		.read_status = marvell_read_status,
3318		.config_intr = marvell_config_intr,
3319		.handle_interrupt = marvell_handle_interrupt,
3320		.resume = genphy_resume,
3321		.suspend = genphy_suspend,
3322		.read_page = marvell_read_page,
3323		.write_page = marvell_write_page,
3324		.get_sset_count = marvell_get_sset_count,
3325		.get_strings = marvell_get_strings,
3326		.get_stats = marvell_get_stats,
3327		.get_tunable = m88e1111_get_tunable,
3328		.set_tunable = m88e1111_set_tunable,
3329	},
3330	{
3331		.phy_id = MARVELL_PHY_ID_88E1111_FINISAR,
3332		.phy_id_mask = MARVELL_PHY_ID_MASK,
3333		.name = "Marvell 88E1111 (Finisar)",
3334		/* PHY_GBIT_FEATURES */
3335		.probe = marvell_probe,
3336		.config_init = m88e1111gbe_config_init,
3337		.config_aneg = m88e1111_config_aneg,
3338		.read_status = marvell_read_status,
3339		.config_intr = marvell_config_intr,
3340		.handle_interrupt = marvell_handle_interrupt,
3341		.resume = genphy_resume,
3342		.suspend = genphy_suspend,
3343		.read_page = marvell_read_page,
3344		.write_page = marvell_write_page,
3345		.get_sset_count = marvell_get_sset_count,
3346		.get_strings = marvell_get_strings,
3347		.get_stats = marvell_get_stats,
3348		.get_tunable = m88e1111_get_tunable,
3349		.set_tunable = m88e1111_set_tunable,
3350	},
3351	{
3352		.phy_id = MARVELL_PHY_ID_88E1118,
3353		.phy_id_mask = MARVELL_PHY_ID_MASK,
3354		.name = "Marvell 88E1118",
3355		/* PHY_GBIT_FEATURES */
3356		.probe = marvell_probe,
3357		.config_init = m88e1118_config_init,
3358		.config_aneg = m88e1118_config_aneg,
3359		.config_intr = marvell_config_intr,
3360		.handle_interrupt = marvell_handle_interrupt,
3361		.resume = genphy_resume,
3362		.suspend = genphy_suspend,
3363		.read_page = marvell_read_page,
3364		.write_page = marvell_write_page,
3365		.get_sset_count = marvell_get_sset_count,
3366		.get_strings = marvell_get_strings,
3367		.get_stats = marvell_get_stats,
3368	},
3369	{
3370		.phy_id = MARVELL_PHY_ID_88E1121R,
3371		.phy_id_mask = MARVELL_PHY_ID_MASK,
3372		.name = "Marvell 88E1121R",
3373		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1121_hwmon_ops),
3374		/* PHY_GBIT_FEATURES */
3375		.probe = marvell_probe,
3376		.config_init = marvell_1011gbe_config_init,
3377		.config_aneg = m88e1121_config_aneg,
3378		.read_status = marvell_read_status,
3379		.config_intr = marvell_config_intr,
3380		.handle_interrupt = marvell_handle_interrupt,
3381		.resume = genphy_resume,
3382		.suspend = genphy_suspend,
3383		.read_page = marvell_read_page,
3384		.write_page = marvell_write_page,
3385		.get_sset_count = marvell_get_sset_count,
3386		.get_strings = marvell_get_strings,
3387		.get_stats = marvell_get_stats,
3388		.get_tunable = m88e1011_get_tunable,
3389		.set_tunable = m88e1011_set_tunable,
3390	},
3391	{
3392		.phy_id = MARVELL_PHY_ID_88E1318S,
3393		.phy_id_mask = MARVELL_PHY_ID_MASK,
3394		.name = "Marvell 88E1318S",
3395		/* PHY_GBIT_FEATURES */
3396		.probe = marvell_probe,
3397		.config_init = m88e1318_config_init,
3398		.config_aneg = m88e1318_config_aneg,
3399		.read_status = marvell_read_status,
3400		.config_intr = marvell_config_intr,
3401		.handle_interrupt = marvell_handle_interrupt,
3402		.get_wol = m88e1318_get_wol,
3403		.set_wol = m88e1318_set_wol,
3404		.resume = genphy_resume,
3405		.suspend = genphy_suspend,
3406		.read_page = marvell_read_page,
3407		.write_page = marvell_write_page,
3408		.get_sset_count = marvell_get_sset_count,
3409		.get_strings = marvell_get_strings,
3410		.get_stats = marvell_get_stats,
3411		.led_brightness_set = m88e1318_led_brightness_set,
3412		.led_blink_set = m88e1318_led_blink_set,
3413		.led_hw_is_supported = m88e1318_led_hw_is_supported,
3414		.led_hw_control_set = m88e1318_led_hw_control_set,
3415		.led_hw_control_get = m88e1318_led_hw_control_get,
3416	},
3417	{
3418		.phy_id = MARVELL_PHY_ID_88E1145,
3419		.phy_id_mask = MARVELL_PHY_ID_MASK,
3420		.name = "Marvell 88E1145",
3421		/* PHY_GBIT_FEATURES */
3422		.probe = marvell_probe,
3423		.config_init = m88e1145_config_init,
3424		.config_aneg = m88e1101_config_aneg,
3425		.config_intr = marvell_config_intr,
3426		.handle_interrupt = marvell_handle_interrupt,
3427		.resume = genphy_resume,
3428		.suspend = genphy_suspend,
3429		.read_page = marvell_read_page,
3430		.write_page = marvell_write_page,
3431		.get_sset_count = marvell_get_sset_count,
3432		.get_strings = marvell_get_strings,
3433		.get_stats = marvell_get_stats,
3434		.get_tunable = m88e1111_get_tunable,
3435		.set_tunable = m88e1111_set_tunable,
3436	},
3437	{
3438		.phy_id = MARVELL_PHY_ID_88E1149R,
3439		.phy_id_mask = MARVELL_PHY_ID_MASK,
3440		.name = "Marvell 88E1149R",
3441		/* PHY_GBIT_FEATURES */
3442		.probe = marvell_probe,
3443		.config_init = m88e1149_config_init,
3444		.config_aneg = m88e1118_config_aneg,
3445		.config_intr = marvell_config_intr,
3446		.handle_interrupt = marvell_handle_interrupt,
3447		.resume = genphy_resume,
3448		.suspend = genphy_suspend,
3449		.read_page = marvell_read_page,
3450		.write_page = marvell_write_page,
3451		.get_sset_count = marvell_get_sset_count,
3452		.get_strings = marvell_get_strings,
3453		.get_stats = marvell_get_stats,
3454	},
3455	{
3456		.phy_id = MARVELL_PHY_ID_88E1240,
3457		.phy_id_mask = MARVELL_PHY_ID_MASK,
3458		.name = "Marvell 88E1240",
3459		/* PHY_GBIT_FEATURES */
3460		.probe = marvell_probe,
3461		.config_init = m88e1112_config_init,
3462		.config_aneg = marvell_config_aneg,
3463		.config_intr = marvell_config_intr,
3464		.handle_interrupt = marvell_handle_interrupt,
3465		.resume = genphy_resume,
3466		.suspend = genphy_suspend,
3467		.read_page = marvell_read_page,
3468		.write_page = marvell_write_page,
3469		.get_sset_count = marvell_get_sset_count,
3470		.get_strings = marvell_get_strings,
3471		.get_stats = marvell_get_stats,
3472		.get_tunable = m88e1011_get_tunable,
3473		.set_tunable = m88e1011_set_tunable,
3474	},
3475	{
3476		.phy_id = MARVELL_PHY_ID_88E1116R,
3477		.phy_id_mask = MARVELL_PHY_ID_MASK,
3478		.name = "Marvell 88E1116R",
3479		/* PHY_GBIT_FEATURES */
3480		.probe = marvell_probe,
3481		.config_init = m88e1116r_config_init,
3482		.config_intr = marvell_config_intr,
3483		.handle_interrupt = marvell_handle_interrupt,
3484		.resume = genphy_resume,
3485		.suspend = genphy_suspend,
3486		.read_page = marvell_read_page,
3487		.write_page = marvell_write_page,
3488		.get_sset_count = marvell_get_sset_count,
3489		.get_strings = marvell_get_strings,
3490		.get_stats = marvell_get_stats,
3491		.get_tunable = m88e1011_get_tunable,
3492		.set_tunable = m88e1011_set_tunable,
3493	},
3494	{
3495		.phy_id = MARVELL_PHY_ID_88E1510,
3496		.phy_id_mask = MARVELL_PHY_ID_MASK,
3497		.name = "Marvell 88E1510",
3498		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1510_hwmon_ops),
3499		.features = PHY_GBIT_FIBRE_FEATURES,
3500		.flags = PHY_POLL_CABLE_TEST,
3501		.probe = m88e1510_probe,
3502		.config_init = m88e1510_config_init,
3503		.config_aneg = m88e1510_config_aneg,
3504		.read_status = marvell_read_status,
3505		.config_intr = marvell_config_intr,
3506		.handle_interrupt = marvell_handle_interrupt,
3507		.get_wol = m88e1318_get_wol,
3508		.set_wol = m88e1318_set_wol,
3509		.resume = marvell_resume,
3510		.suspend = marvell_suspend,
3511		.read_page = marvell_read_page,
3512		.write_page = marvell_write_page,
3513		.get_sset_count = marvell_get_sset_count,
3514		.get_strings = marvell_get_strings,
3515		.get_stats = marvell_get_stats,
3516		.set_loopback = m88e1510_loopback,
3517		.get_tunable = m88e1011_get_tunable,
3518		.set_tunable = m88e1011_set_tunable,
3519		.cable_test_start = marvell_vct7_cable_test_start,
3520		.cable_test_tdr_start = marvell_vct5_cable_test_tdr_start,
3521		.cable_test_get_status = marvell_vct7_cable_test_get_status,
3522		.led_brightness_set = m88e1318_led_brightness_set,
3523		.led_blink_set = m88e1318_led_blink_set,
3524		.led_hw_is_supported = m88e1318_led_hw_is_supported,
3525		.led_hw_control_set = m88e1318_led_hw_control_set,
3526		.led_hw_control_get = m88e1318_led_hw_control_get,
3527	},
3528	{
3529		.phy_id = MARVELL_PHY_ID_88E1540,
3530		.phy_id_mask = MARVELL_PHY_ID_MASK,
3531		.name = "Marvell 88E1540",
3532		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1510_hwmon_ops),
3533		/* PHY_GBIT_FEATURES */
3534		.flags = PHY_POLL_CABLE_TEST,
3535		.probe = marvell_probe,
3536		.config_init = marvell_1011gbe_config_init,
3537		.config_aneg = m88e1510_config_aneg,
3538		.read_status = marvell_read_status,
3539		.config_intr = marvell_config_intr,
3540		.handle_interrupt = marvell_handle_interrupt,
3541		.resume = genphy_resume,
3542		.suspend = genphy_suspend,
3543		.read_page = marvell_read_page,
3544		.write_page = marvell_write_page,
3545		.get_sset_count = marvell_get_sset_count,
3546		.get_strings = marvell_get_strings,
3547		.get_stats = marvell_get_stats,
3548		.get_tunable = m88e1540_get_tunable,
3549		.set_tunable = m88e1540_set_tunable,
3550		.cable_test_start = marvell_vct7_cable_test_start,
3551		.cable_test_tdr_start = marvell_vct5_cable_test_tdr_start,
3552		.cable_test_get_status = marvell_vct7_cable_test_get_status,
3553		.led_brightness_set = m88e1318_led_brightness_set,
3554		.led_blink_set = m88e1318_led_blink_set,
3555		.led_hw_is_supported = m88e1318_led_hw_is_supported,
3556		.led_hw_control_set = m88e1318_led_hw_control_set,
3557		.led_hw_control_get = m88e1318_led_hw_control_get,
3558	},
3559	{
3560		.phy_id = MARVELL_PHY_ID_88E1545,
3561		.phy_id_mask = MARVELL_PHY_ID_MASK,
3562		.name = "Marvell 88E1545",
3563		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1510_hwmon_ops),
3564		.probe = marvell_probe,
3565		/* PHY_GBIT_FEATURES */
3566		.flags = PHY_POLL_CABLE_TEST,
3567		.config_init = marvell_1011gbe_config_init,
3568		.config_aneg = m88e1510_config_aneg,
3569		.read_status = marvell_read_status,
3570		.config_intr = marvell_config_intr,
3571		.handle_interrupt = marvell_handle_interrupt,
3572		.resume = genphy_resume,
3573		.suspend = genphy_suspend,
3574		.read_page = marvell_read_page,
3575		.write_page = marvell_write_page,
3576		.get_sset_count = marvell_get_sset_count,
3577		.get_strings = marvell_get_strings,
3578		.get_stats = marvell_get_stats,
3579		.get_tunable = m88e1540_get_tunable,
3580		.set_tunable = m88e1540_set_tunable,
3581		.cable_test_start = marvell_vct7_cable_test_start,
3582		.cable_test_tdr_start = marvell_vct5_cable_test_tdr_start,
3583		.cable_test_get_status = marvell_vct7_cable_test_get_status,
3584		.led_brightness_set = m88e1318_led_brightness_set,
3585		.led_blink_set = m88e1318_led_blink_set,
3586		.led_hw_is_supported = m88e1318_led_hw_is_supported,
3587		.led_hw_control_set = m88e1318_led_hw_control_set,
3588		.led_hw_control_get = m88e1318_led_hw_control_get,
3589	},
3590	{
3591		.phy_id = MARVELL_PHY_ID_88E3016,
3592		.phy_id_mask = MARVELL_PHY_ID_MASK,
3593		.name = "Marvell 88E3016",
3594		/* PHY_BASIC_FEATURES */
3595		.probe = marvell_probe,
3596		.config_init = m88e3016_config_init,
3597		.aneg_done = marvell_aneg_done,
3598		.read_status = marvell_read_status,
3599		.config_intr = marvell_config_intr,
3600		.handle_interrupt = marvell_handle_interrupt,
3601		.resume = genphy_resume,
3602		.suspend = genphy_suspend,
3603		.read_page = marvell_read_page,
3604		.write_page = marvell_write_page,
3605		.get_sset_count = marvell_get_sset_count,
3606		.get_strings = marvell_get_strings,
3607		.get_stats = marvell_get_stats,
3608	},
3609	{
3610		.phy_id = MARVELL_PHY_ID_88E6341_FAMILY,
3611		.phy_id_mask = MARVELL_PHY_ID_MASK,
3612		.name = "Marvell 88E6341 Family",
3613		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1510_hwmon_ops),
3614		/* PHY_GBIT_FEATURES */
3615		.flags = PHY_POLL_CABLE_TEST,
3616		.probe = marvell_probe,
3617		.config_init = marvell_1011gbe_config_init,
3618		.config_aneg = m88e6390_config_aneg,
3619		.read_status = marvell_read_status,
3620		.config_intr = marvell_config_intr,
3621		.handle_interrupt = marvell_handle_interrupt,
3622		.resume = genphy_resume,
3623		.suspend = genphy_suspend,
3624		.read_page = marvell_read_page,
3625		.write_page = marvell_write_page,
3626		.get_sset_count = marvell_get_sset_count,
3627		.get_strings = marvell_get_strings,
3628		.get_stats = marvell_get_stats,
3629		.get_tunable = m88e1540_get_tunable,
3630		.set_tunable = m88e1540_set_tunable,
3631		.cable_test_start = marvell_vct7_cable_test_start,
3632		.cable_test_tdr_start = marvell_vct5_cable_test_tdr_start,
3633		.cable_test_get_status = marvell_vct7_cable_test_get_status,
3634	},
3635	{
3636		.phy_id = MARVELL_PHY_ID_88E6390_FAMILY,
3637		.phy_id_mask = MARVELL_PHY_ID_MASK,
3638		.name = "Marvell 88E6390 Family",
3639		.driver_data = DEF_MARVELL_HWMON_OPS(m88e6390_hwmon_ops),
3640		/* PHY_GBIT_FEATURES */
3641		.flags = PHY_POLL_CABLE_TEST,
3642		.probe = marvell_probe,
3643		.config_init = marvell_1011gbe_config_init,
3644		.config_aneg = m88e6390_config_aneg,
3645		.read_status = marvell_read_status,
3646		.config_intr = marvell_config_intr,
3647		.handle_interrupt = marvell_handle_interrupt,
3648		.resume = genphy_resume,
3649		.suspend = genphy_suspend,
3650		.read_page = marvell_read_page,
3651		.write_page = marvell_write_page,
3652		.get_sset_count = marvell_get_sset_count,
3653		.get_strings = marvell_get_strings,
3654		.get_stats = marvell_get_stats,
3655		.get_tunable = m88e1540_get_tunable,
3656		.set_tunable = m88e1540_set_tunable,
3657		.cable_test_start = marvell_vct7_cable_test_start,
3658		.cable_test_tdr_start = marvell_vct5_cable_test_tdr_start,
3659		.cable_test_get_status = marvell_vct7_cable_test_get_status,
3660	},
3661	{
3662		.phy_id = MARVELL_PHY_ID_88E6393_FAMILY,
3663		.phy_id_mask = MARVELL_PHY_ID_MASK,
3664		.name = "Marvell 88E6393 Family",
3665		.driver_data = DEF_MARVELL_HWMON_OPS(m88e6393_hwmon_ops),
3666		/* PHY_GBIT_FEATURES */
3667		.flags = PHY_POLL_CABLE_TEST,
3668		.probe = marvell_probe,
3669		.config_init = marvell_1011gbe_config_init,
3670		.config_aneg = m88e1510_config_aneg,
3671		.read_status = marvell_read_status,
3672		.config_intr = marvell_config_intr,
3673		.handle_interrupt = marvell_handle_interrupt,
3674		.resume = genphy_resume,
3675		.suspend = genphy_suspend,
3676		.read_page = marvell_read_page,
3677		.write_page = marvell_write_page,
3678		.get_sset_count = marvell_get_sset_count,
3679		.get_strings = marvell_get_strings,
3680		.get_stats = marvell_get_stats,
3681		.get_tunable = m88e1540_get_tunable,
3682		.set_tunable = m88e1540_set_tunable,
3683		.cable_test_start = marvell_vct7_cable_test_start,
3684		.cable_test_tdr_start = marvell_vct5_cable_test_tdr_start,
3685		.cable_test_get_status = marvell_vct7_cable_test_get_status,
3686	},
3687	{
3688		.phy_id = MARVELL_PHY_ID_88E1340S,
3689		.phy_id_mask = MARVELL_PHY_ID_MASK,
3690		.name = "Marvell 88E1340S",
3691		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1510_hwmon_ops),
3692		.probe = marvell_probe,
3693		/* PHY_GBIT_FEATURES */
3694		.config_init = marvell_1011gbe_config_init,
3695		.config_aneg = m88e1510_config_aneg,
3696		.read_status = marvell_read_status,
3697		.config_intr = marvell_config_intr,
3698		.handle_interrupt = marvell_handle_interrupt,
3699		.resume = genphy_resume,
3700		.suspend = genphy_suspend,
3701		.read_page = marvell_read_page,
3702		.write_page = marvell_write_page,
3703		.get_sset_count = marvell_get_sset_count,
3704		.get_strings = marvell_get_strings,
3705		.get_stats = marvell_get_stats,
3706		.get_tunable = m88e1540_get_tunable,
3707		.set_tunable = m88e1540_set_tunable,
3708	},
3709	{
3710		.phy_id = MARVELL_PHY_ID_88E1548P,
3711		.phy_id_mask = MARVELL_PHY_ID_MASK,
3712		.name = "Marvell 88E1548P",
3713		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1510_hwmon_ops),
3714		.probe = marvell_probe,
3715		.features = PHY_GBIT_FIBRE_FEATURES,
3716		.config_init = marvell_1011gbe_config_init,
3717		.config_aneg = m88e1510_config_aneg,
3718		.read_status = marvell_read_status,
3719		.config_intr = marvell_config_intr,
3720		.handle_interrupt = marvell_handle_interrupt,
3721		.resume = genphy_resume,
3722		.suspend = genphy_suspend,
3723		.read_page = marvell_read_page,
3724		.write_page = marvell_write_page,
3725		.get_sset_count = marvell_get_sset_count,
3726		.get_strings = marvell_get_strings,
3727		.get_stats = marvell_get_stats,
3728		.get_tunable = m88e1540_get_tunable,
3729		.set_tunable = m88e1540_set_tunable,
3730		.led_brightness_set = m88e1318_led_brightness_set,
3731		.led_blink_set = m88e1318_led_blink_set,
3732		.led_hw_is_supported = m88e1318_led_hw_is_supported,
3733		.led_hw_control_set = m88e1318_led_hw_control_set,
3734		.led_hw_control_get = m88e1318_led_hw_control_get,
3735	},
3736};
3737
3738module_phy_driver(marvell_drivers);
3739
3740static struct mdio_device_id __maybe_unused marvell_tbl[] = {
3741	{ MARVELL_PHY_ID_88E1101, MARVELL_PHY_ID_MASK },
3742	{ MARVELL_PHY_ID_88E1112, MARVELL_PHY_ID_MASK },
3743	{ MARVELL_PHY_ID_88E1111, MARVELL_PHY_ID_MASK },
3744	{ MARVELL_PHY_ID_88E1111_FINISAR, MARVELL_PHY_ID_MASK },
3745	{ MARVELL_PHY_ID_88E1118, MARVELL_PHY_ID_MASK },
3746	{ MARVELL_PHY_ID_88E1121R, MARVELL_PHY_ID_MASK },
3747	{ MARVELL_PHY_ID_88E1145, MARVELL_PHY_ID_MASK },
3748	{ MARVELL_PHY_ID_88E1149R, MARVELL_PHY_ID_MASK },
3749	{ MARVELL_PHY_ID_88E1240, MARVELL_PHY_ID_MASK },
3750	{ MARVELL_PHY_ID_88E1318S, MARVELL_PHY_ID_MASK },
3751	{ MARVELL_PHY_ID_88E1116R, MARVELL_PHY_ID_MASK },
3752	{ MARVELL_PHY_ID_88E1510, MARVELL_PHY_ID_MASK },
3753	{ MARVELL_PHY_ID_88E1540, MARVELL_PHY_ID_MASK },
3754	{ MARVELL_PHY_ID_88E1545, MARVELL_PHY_ID_MASK },
3755	{ MARVELL_PHY_ID_88E3016, MARVELL_PHY_ID_MASK },
3756	{ MARVELL_PHY_ID_88E6341_FAMILY, MARVELL_PHY_ID_MASK },
3757	{ MARVELL_PHY_ID_88E6390_FAMILY, MARVELL_PHY_ID_MASK },
3758	{ MARVELL_PHY_ID_88E6393_FAMILY, MARVELL_PHY_ID_MASK },
3759	{ MARVELL_PHY_ID_88E1340S, MARVELL_PHY_ID_MASK },
3760	{ MARVELL_PHY_ID_88E1548P, MARVELL_PHY_ID_MASK },
3761	{ }
3762};
3763
3764MODULE_DEVICE_TABLE(mdio, marvell_tbl);
v6.2
   1// SPDX-License-Identifier: GPL-2.0+
   2/*
   3 * drivers/net/phy/marvell.c
   4 *
   5 * Driver for Marvell PHYs
   6 *
   7 * Author: Andy Fleming
   8 *
   9 * Copyright (c) 2004 Freescale Semiconductor, Inc.
  10 *
  11 * Copyright (c) 2013 Michael Stapelberg <michael@stapelberg.de>
  12 */
  13#include <linux/kernel.h>
  14#include <linux/string.h>
  15#include <linux/ctype.h>
  16#include <linux/errno.h>
  17#include <linux/unistd.h>
  18#include <linux/hwmon.h>
  19#include <linux/interrupt.h>
  20#include <linux/init.h>
  21#include <linux/delay.h>
  22#include <linux/netdevice.h>
  23#include <linux/etherdevice.h>
  24#include <linux/skbuff.h>
  25#include <linux/spinlock.h>
  26#include <linux/mm.h>
  27#include <linux/module.h>
  28#include <linux/mii.h>
  29#include <linux/ethtool.h>
  30#include <linux/ethtool_netlink.h>
  31#include <linux/phy.h>
  32#include <linux/marvell_phy.h>
  33#include <linux/bitfield.h>
  34#include <linux/of.h>
  35#include <linux/sfp.h>
  36
  37#include <linux/io.h>
  38#include <asm/irq.h>
  39#include <linux/uaccess.h>
  40
  41#define MII_MARVELL_PHY_PAGE		22
  42#define MII_MARVELL_COPPER_PAGE		0x00
  43#define MII_MARVELL_FIBER_PAGE		0x01
  44#define MII_MARVELL_MSCR_PAGE		0x02
  45#define MII_MARVELL_LED_PAGE		0x03
  46#define MII_MARVELL_VCT5_PAGE		0x05
  47#define MII_MARVELL_MISC_TEST_PAGE	0x06
  48#define MII_MARVELL_VCT7_PAGE		0x07
  49#define MII_MARVELL_WOL_PAGE		0x11
  50#define MII_MARVELL_MODE_PAGE		0x12
  51
  52#define MII_M1011_IEVENT		0x13
  53#define MII_M1011_IEVENT_CLEAR		0x0000
  54
  55#define MII_M1011_IMASK			0x12
  56#define MII_M1011_IMASK_INIT		0x6400
  57#define MII_M1011_IMASK_CLEAR		0x0000
  58
  59#define MII_M1011_PHY_SCR			0x10
  60#define MII_M1011_PHY_SCR_DOWNSHIFT_EN		BIT(11)
  61#define MII_M1011_PHY_SCR_DOWNSHIFT_MASK	GENMASK(14, 12)
  62#define MII_M1011_PHY_SCR_DOWNSHIFT_MAX		8
  63#define MII_M1011_PHY_SCR_MDI			(0x0 << 5)
  64#define MII_M1011_PHY_SCR_MDI_X			(0x1 << 5)
  65#define MII_M1011_PHY_SCR_AUTO_CROSS		(0x3 << 5)
  66
  67#define MII_M1011_PHY_SSR			0x11
  68#define MII_M1011_PHY_SSR_DOWNSHIFT		BIT(5)
  69
  70#define MII_M1111_PHY_LED_CONTROL	0x18
  71#define MII_M1111_PHY_LED_DIRECT	0x4100
  72#define MII_M1111_PHY_LED_COMBINE	0x411c
  73#define MII_M1111_PHY_EXT_CR		0x14
  74#define MII_M1111_PHY_EXT_CR_DOWNSHIFT_MASK	GENMASK(11, 9)
  75#define MII_M1111_PHY_EXT_CR_DOWNSHIFT_MAX	8
  76#define MII_M1111_PHY_EXT_CR_DOWNSHIFT_EN	BIT(8)
  77#define MII_M1111_RGMII_RX_DELAY	BIT(7)
  78#define MII_M1111_RGMII_TX_DELAY	BIT(1)
  79#define MII_M1111_PHY_EXT_SR		0x1b
  80
  81#define MII_M1111_HWCFG_MODE_MASK		0xf
  82#define MII_M1111_HWCFG_MODE_FIBER_RGMII	0x3
  83#define MII_M1111_HWCFG_MODE_SGMII_NO_CLK	0x4
  84#define MII_M1111_HWCFG_MODE_RTBI		0x7
  85#define MII_M1111_HWCFG_MODE_COPPER_1000X_AN	0x8
  86#define MII_M1111_HWCFG_MODE_COPPER_RTBI	0x9
  87#define MII_M1111_HWCFG_MODE_COPPER_RGMII	0xb
  88#define MII_M1111_HWCFG_MODE_COPPER_1000X_NOAN	0xc
  89#define MII_M1111_HWCFG_SERIAL_AN_BYPASS	BIT(12)
  90#define MII_M1111_HWCFG_FIBER_COPPER_RES	BIT(13)
  91#define MII_M1111_HWCFG_FIBER_COPPER_AUTO	BIT(15)
  92
  93#define MII_88E1121_PHY_MSCR_REG	21
  94#define MII_88E1121_PHY_MSCR_RX_DELAY	BIT(5)
  95#define MII_88E1121_PHY_MSCR_TX_DELAY	BIT(4)
  96#define MII_88E1121_PHY_MSCR_DELAY_MASK	(BIT(5) | BIT(4))
  97
  98#define MII_88E1121_MISC_TEST				0x1a
  99#define MII_88E1510_MISC_TEST_TEMP_THRESHOLD_MASK	0x1f00
 100#define MII_88E1510_MISC_TEST_TEMP_THRESHOLD_SHIFT	8
 101#define MII_88E1510_MISC_TEST_TEMP_IRQ_EN		BIT(7)
 102#define MII_88E1510_MISC_TEST_TEMP_IRQ			BIT(6)
 103#define MII_88E1121_MISC_TEST_TEMP_SENSOR_EN		BIT(5)
 104#define MII_88E1121_MISC_TEST_TEMP_MASK			0x1f
 105
 106#define MII_88E1510_TEMP_SENSOR		0x1b
 107#define MII_88E1510_TEMP_SENSOR_MASK	0xff
 108
 109#define MII_88E1540_COPPER_CTRL3	0x1a
 110#define MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_MASK	GENMASK(11, 10)
 111#define MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_00MS	0
 112#define MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_10MS	1
 113#define MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_20MS	2
 114#define MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_40MS	3
 115#define MII_88E1540_COPPER_CTRL3_FAST_LINK_DOWN		BIT(9)
 116
 117#define MII_88E6390_MISC_TEST		0x1b
 118#define MII_88E6390_MISC_TEST_TEMP_SENSOR_ENABLE_SAMPLE_1S	(0x0 << 14)
 119#define MII_88E6390_MISC_TEST_TEMP_SENSOR_ENABLE		(0x1 << 14)
 120#define MII_88E6390_MISC_TEST_TEMP_SENSOR_ENABLE_ONESHOT	(0x2 << 14)
 121#define MII_88E6390_MISC_TEST_TEMP_SENSOR_DISABLE		(0x3 << 14)
 122#define MII_88E6390_MISC_TEST_TEMP_SENSOR_MASK			(0x3 << 14)
 123#define MII_88E6393_MISC_TEST_SAMPLES_2048	(0x0 << 11)
 124#define MII_88E6393_MISC_TEST_SAMPLES_4096	(0x1 << 11)
 125#define MII_88E6393_MISC_TEST_SAMPLES_8192	(0x2 << 11)
 126#define MII_88E6393_MISC_TEST_SAMPLES_16384	(0x3 << 11)
 127#define MII_88E6393_MISC_TEST_SAMPLES_MASK	(0x3 << 11)
 128#define MII_88E6393_MISC_TEST_RATE_2_3MS	(0x5 << 8)
 129#define MII_88E6393_MISC_TEST_RATE_6_4MS	(0x6 << 8)
 130#define MII_88E6393_MISC_TEST_RATE_11_9MS	(0x7 << 8)
 131#define MII_88E6393_MISC_TEST_RATE_MASK		(0x7 << 8)
 132
 133#define MII_88E6390_TEMP_SENSOR		0x1c
 134#define MII_88E6393_TEMP_SENSOR_THRESHOLD_MASK	0xff00
 135#define MII_88E6393_TEMP_SENSOR_THRESHOLD_SHIFT	8
 136#define MII_88E6390_TEMP_SENSOR_MASK		0xff
 137#define MII_88E6390_TEMP_SENSOR_SAMPLES		10
 138
 139#define MII_88E1318S_PHY_MSCR1_REG	16
 140#define MII_88E1318S_PHY_MSCR1_PAD_ODD	BIT(6)
 141
 142/* Copper Specific Interrupt Enable Register */
 143#define MII_88E1318S_PHY_CSIER				0x12
 144/* WOL Event Interrupt Enable */
 145#define MII_88E1318S_PHY_CSIER_WOL_EIE			BIT(7)
 146
 147/* LED Timer Control Register */
 148#define MII_88E1318S_PHY_LED_TCR			0x12
 149#define MII_88E1318S_PHY_LED_TCR_FORCE_INT		BIT(15)
 150#define MII_88E1318S_PHY_LED_TCR_INTn_ENABLE		BIT(7)
 151#define MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW		BIT(11)
 
 
 
 
 152
 153/* Magic Packet MAC address registers */
 154#define MII_88E1318S_PHY_MAGIC_PACKET_WORD2		0x17
 155#define MII_88E1318S_PHY_MAGIC_PACKET_WORD1		0x18
 156#define MII_88E1318S_PHY_MAGIC_PACKET_WORD0		0x19
 157
 158#define MII_88E1318S_PHY_WOL_CTRL				0x10
 159#define MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS		BIT(12)
 160#define MII_88E1318S_PHY_WOL_CTRL_LINK_UP_ENABLE		BIT(13)
 161#define MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE	BIT(14)
 162
 163#define MII_PHY_LED_CTRL	        16
 164#define MII_88E1121_PHY_LED_DEF		0x0030
 165#define MII_88E1510_PHY_LED_DEF		0x1177
 166#define MII_88E1510_PHY_LED0_LINK_LED1_ACTIVE	0x1040
 167
 168#define MII_M1011_PHY_STATUS		0x11
 169#define MII_M1011_PHY_STATUS_1000	0x8000
 170#define MII_M1011_PHY_STATUS_100	0x4000
 171#define MII_M1011_PHY_STATUS_SPD_MASK	0xc000
 172#define MII_M1011_PHY_STATUS_FULLDUPLEX	0x2000
 173#define MII_M1011_PHY_STATUS_RESOLVED	0x0800
 174#define MII_M1011_PHY_STATUS_LINK	0x0400
 175
 176#define MII_88E3016_PHY_SPEC_CTRL	0x10
 177#define MII_88E3016_DISABLE_SCRAMBLER	0x0200
 178#define MII_88E3016_AUTO_MDIX_CROSSOVER	0x0030
 179
 180#define MII_88E1510_GEN_CTRL_REG_1		0x14
 181#define MII_88E1510_GEN_CTRL_REG_1_MODE_MASK	0x7
 182#define MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII	0x0	/* RGMII to copper */
 183#define MII_88E1510_GEN_CTRL_REG_1_MODE_SGMII	0x1	/* SGMII to copper */
 184/* RGMII to 1000BASE-X */
 185#define MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII_1000X	0x2
 186/* RGMII to 100BASE-FX */
 187#define MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII_100FX	0x3
 188/* RGMII to SGMII */
 189#define MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII_SGMII	0x4
 190#define MII_88E1510_GEN_CTRL_REG_1_RESET	0x8000	/* Soft reset */
 191
 192#define MII_88E1510_MSCR_2		0x15
 193
 194#define MII_VCT5_TX_RX_MDI0_COUPLING	0x10
 195#define MII_VCT5_TX_RX_MDI1_COUPLING	0x11
 196#define MII_VCT5_TX_RX_MDI2_COUPLING	0x12
 197#define MII_VCT5_TX_RX_MDI3_COUPLING	0x13
 198#define MII_VCT5_TX_RX_AMPLITUDE_MASK	0x7f00
 199#define MII_VCT5_TX_RX_AMPLITUDE_SHIFT	8
 200#define MII_VCT5_TX_RX_COUPLING_POSITIVE_REFLECTION	BIT(15)
 201
 202#define MII_VCT5_CTRL				0x17
 203#define MII_VCT5_CTRL_ENABLE				BIT(15)
 204#define MII_VCT5_CTRL_COMPLETE				BIT(14)
 205#define MII_VCT5_CTRL_TX_SAME_CHANNEL			(0x0 << 11)
 206#define MII_VCT5_CTRL_TX0_CHANNEL			(0x4 << 11)
 207#define MII_VCT5_CTRL_TX1_CHANNEL			(0x5 << 11)
 208#define MII_VCT5_CTRL_TX2_CHANNEL			(0x6 << 11)
 209#define MII_VCT5_CTRL_TX3_CHANNEL			(0x7 << 11)
 210#define MII_VCT5_CTRL_SAMPLES_2				(0x0 << 8)
 211#define MII_VCT5_CTRL_SAMPLES_4				(0x1 << 8)
 212#define MII_VCT5_CTRL_SAMPLES_8				(0x2 << 8)
 213#define MII_VCT5_CTRL_SAMPLES_16			(0x3 << 8)
 214#define MII_VCT5_CTRL_SAMPLES_32			(0x4 << 8)
 215#define MII_VCT5_CTRL_SAMPLES_64			(0x5 << 8)
 216#define MII_VCT5_CTRL_SAMPLES_128			(0x6 << 8)
 217#define MII_VCT5_CTRL_SAMPLES_DEFAULT			(0x6 << 8)
 218#define MII_VCT5_CTRL_SAMPLES_256			(0x7 << 8)
 219#define MII_VCT5_CTRL_SAMPLES_SHIFT			8
 220#define MII_VCT5_CTRL_MODE_MAXIMUM_PEEK			(0x0 << 6)
 221#define MII_VCT5_CTRL_MODE_FIRST_LAST_PEEK		(0x1 << 6)
 222#define MII_VCT5_CTRL_MODE_OFFSET			(0x2 << 6)
 223#define MII_VCT5_CTRL_SAMPLE_POINT			(0x3 << 6)
 224#define MII_VCT5_CTRL_PEEK_HYST_DEFAULT			3
 225
 226#define MII_VCT5_SAMPLE_POINT_DISTANCE		0x18
 227#define MII_VCT5_SAMPLE_POINT_DISTANCE_MAX	511
 228#define MII_VCT5_TX_PULSE_CTRL			0x1c
 229#define MII_VCT5_TX_PULSE_CTRL_DONT_WAIT_LINK_DOWN	BIT(12)
 230#define MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_128nS	(0x0 << 10)
 231#define MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_96nS		(0x1 << 10)
 232#define MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_64nS		(0x2 << 10)
 233#define MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_32nS		(0x3 << 10)
 234#define MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_SHIFT	10
 235#define MII_VCT5_TX_PULSE_CTRL_PULSE_AMPLITUDE_1000mV	(0x0 << 8)
 236#define MII_VCT5_TX_PULSE_CTRL_PULSE_AMPLITUDE_750mV	(0x1 << 8)
 237#define MII_VCT5_TX_PULSE_CTRL_PULSE_AMPLITUDE_500mV	(0x2 << 8)
 238#define MII_VCT5_TX_PULSE_CTRL_PULSE_AMPLITUDE_250mV	(0x3 << 8)
 239#define MII_VCT5_TX_PULSE_CTRL_PULSE_AMPLITUDE_SHIFT	8
 240#define MII_VCT5_TX_PULSE_CTRL_MAX_AMP			BIT(7)
 241#define MII_VCT5_TX_PULSE_CTRL_GT_140m_46_86mV		(0x6 << 0)
 242
 243/* For TDR measurements less than 11 meters, a short pulse should be
 244 * used.
 245 */
 246#define TDR_SHORT_CABLE_LENGTH	11
 247
 248#define MII_VCT7_PAIR_0_DISTANCE	0x10
 249#define MII_VCT7_PAIR_1_DISTANCE	0x11
 250#define MII_VCT7_PAIR_2_DISTANCE	0x12
 251#define MII_VCT7_PAIR_3_DISTANCE	0x13
 252
 253#define MII_VCT7_RESULTS	0x14
 254#define MII_VCT7_RESULTS_PAIR3_MASK	0xf000
 255#define MII_VCT7_RESULTS_PAIR2_MASK	0x0f00
 256#define MII_VCT7_RESULTS_PAIR1_MASK	0x00f0
 257#define MII_VCT7_RESULTS_PAIR0_MASK	0x000f
 258#define MII_VCT7_RESULTS_PAIR3_SHIFT	12
 259#define MII_VCT7_RESULTS_PAIR2_SHIFT	8
 260#define MII_VCT7_RESULTS_PAIR1_SHIFT	4
 261#define MII_VCT7_RESULTS_PAIR0_SHIFT	0
 262#define MII_VCT7_RESULTS_INVALID	0
 263#define MII_VCT7_RESULTS_OK		1
 264#define MII_VCT7_RESULTS_OPEN		2
 265#define MII_VCT7_RESULTS_SAME_SHORT	3
 266#define MII_VCT7_RESULTS_CROSS_SHORT	4
 267#define MII_VCT7_RESULTS_BUSY		9
 268
 269#define MII_VCT7_CTRL		0x15
 270#define MII_VCT7_CTRL_RUN_NOW			BIT(15)
 271#define MII_VCT7_CTRL_RUN_ANEG			BIT(14)
 272#define MII_VCT7_CTRL_DISABLE_CROSS		BIT(13)
 273#define MII_VCT7_CTRL_RUN_AFTER_BREAK_LINK	BIT(12)
 274#define MII_VCT7_CTRL_IN_PROGRESS		BIT(11)
 275#define MII_VCT7_CTRL_METERS			BIT(10)
 276#define MII_VCT7_CTRL_CENTIMETERS		0
 277
 278#define LPA_PAUSE_FIBER		0x180
 279#define LPA_PAUSE_ASYM_FIBER	0x100
 280
 281#define NB_FIBER_STATS	1
 282
 283MODULE_DESCRIPTION("Marvell PHY driver");
 284MODULE_AUTHOR("Andy Fleming");
 285MODULE_LICENSE("GPL");
 286
 287struct marvell_hw_stat {
 288	const char *string;
 289	u8 page;
 290	u8 reg;
 291	u8 bits;
 292};
 293
 294static struct marvell_hw_stat marvell_hw_stats[] = {
 295	{ "phy_receive_errors_copper", 0, 21, 16},
 296	{ "phy_idle_errors", 0, 10, 8 },
 297	{ "phy_receive_errors_fiber", 1, 21, 16},
 298};
 299
 300struct marvell_priv {
 301	u64 stats[ARRAY_SIZE(marvell_hw_stats)];
 302	char *hwmon_name;
 303	struct device *hwmon_dev;
 304	bool cable_test_tdr;
 305	u32 first;
 306	u32 last;
 307	u32 step;
 308	s8 pair;
 309};
 310
 311static int marvell_read_page(struct phy_device *phydev)
 312{
 313	return __phy_read(phydev, MII_MARVELL_PHY_PAGE);
 314}
 315
 316static int marvell_write_page(struct phy_device *phydev, int page)
 317{
 318	return __phy_write(phydev, MII_MARVELL_PHY_PAGE, page);
 319}
 320
 321static int marvell_set_page(struct phy_device *phydev, int page)
 322{
 323	return phy_write(phydev, MII_MARVELL_PHY_PAGE, page);
 324}
 325
 326static int marvell_ack_interrupt(struct phy_device *phydev)
 327{
 328	int err;
 329
 330	/* Clear the interrupts by reading the reg */
 331	err = phy_read(phydev, MII_M1011_IEVENT);
 332
 333	if (err < 0)
 334		return err;
 335
 336	return 0;
 337}
 338
 339static int marvell_config_intr(struct phy_device *phydev)
 340{
 341	int err;
 342
 343	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
 344		err = marvell_ack_interrupt(phydev);
 345		if (err)
 346			return err;
 347
 348		err = phy_write(phydev, MII_M1011_IMASK,
 349				MII_M1011_IMASK_INIT);
 350	} else {
 351		err = phy_write(phydev, MII_M1011_IMASK,
 352				MII_M1011_IMASK_CLEAR);
 353		if (err)
 354			return err;
 355
 356		err = marvell_ack_interrupt(phydev);
 357	}
 358
 359	return err;
 360}
 361
 362static irqreturn_t marvell_handle_interrupt(struct phy_device *phydev)
 363{
 364	int irq_status;
 365
 366	irq_status = phy_read(phydev, MII_M1011_IEVENT);
 367	if (irq_status < 0) {
 368		phy_error(phydev);
 369		return IRQ_NONE;
 370	}
 371
 372	if (!(irq_status & MII_M1011_IMASK_INIT))
 373		return IRQ_NONE;
 374
 375	phy_trigger_machine(phydev);
 376
 377	return IRQ_HANDLED;
 378}
 379
 380static int marvell_set_polarity(struct phy_device *phydev, int polarity)
 381{
 382	u16 val;
 383
 384	switch (polarity) {
 385	case ETH_TP_MDI:
 386		val = MII_M1011_PHY_SCR_MDI;
 387		break;
 388	case ETH_TP_MDI_X:
 389		val = MII_M1011_PHY_SCR_MDI_X;
 390		break;
 391	case ETH_TP_MDI_AUTO:
 392	case ETH_TP_MDI_INVALID:
 393	default:
 394		val = MII_M1011_PHY_SCR_AUTO_CROSS;
 395		break;
 396	}
 397
 398	return phy_modify_changed(phydev, MII_M1011_PHY_SCR,
 399				  MII_M1011_PHY_SCR_AUTO_CROSS, val);
 400}
 401
 402static int marvell_config_aneg(struct phy_device *phydev)
 403{
 404	int changed = 0;
 405	int err;
 406
 407	err = marvell_set_polarity(phydev, phydev->mdix_ctrl);
 408	if (err < 0)
 409		return err;
 410
 411	changed = err;
 412
 413	err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
 414			MII_M1111_PHY_LED_DIRECT);
 415	if (err < 0)
 416		return err;
 417
 418	err = genphy_config_aneg(phydev);
 419	if (err < 0)
 420		return err;
 421
 422	if (phydev->autoneg != AUTONEG_ENABLE || changed) {
 423		/* A write to speed/duplex bits (that is performed by
 424		 * genphy_config_aneg() call above) must be followed by
 425		 * a software reset. Otherwise, the write has no effect.
 426		 */
 427		err = genphy_soft_reset(phydev);
 428		if (err < 0)
 429			return err;
 430	}
 431
 432	return 0;
 433}
 434
 435static int m88e1101_config_aneg(struct phy_device *phydev)
 436{
 437	int err;
 438
 439	/* This Marvell PHY has an errata which requires
 440	 * that certain registers get written in order
 441	 * to restart autonegotiation
 442	 */
 443	err = genphy_soft_reset(phydev);
 444	if (err < 0)
 445		return err;
 446
 447	err = phy_write(phydev, 0x1d, 0x1f);
 448	if (err < 0)
 449		return err;
 450
 451	err = phy_write(phydev, 0x1e, 0x200c);
 452	if (err < 0)
 453		return err;
 454
 455	err = phy_write(phydev, 0x1d, 0x5);
 456	if (err < 0)
 457		return err;
 458
 459	err = phy_write(phydev, 0x1e, 0);
 460	if (err < 0)
 461		return err;
 462
 463	err = phy_write(phydev, 0x1e, 0x100);
 464	if (err < 0)
 465		return err;
 466
 467	return marvell_config_aneg(phydev);
 468}
 469
 470#if IS_ENABLED(CONFIG_OF_MDIO)
 471/* Set and/or override some configuration registers based on the
 472 * marvell,reg-init property stored in the of_node for the phydev.
 473 *
 474 * marvell,reg-init = <reg-page reg mask value>,...;
 475 *
 476 * There may be one or more sets of <reg-page reg mask value>:
 477 *
 478 * reg-page: which register bank to use.
 479 * reg: the register.
 480 * mask: if non-zero, ANDed with existing register value.
 481 * value: ORed with the masked value and written to the regiser.
 482 *
 483 */
 484static int marvell_of_reg_init(struct phy_device *phydev)
 485{
 486	const __be32 *paddr;
 487	int len, i, saved_page, current_page, ret = 0;
 488
 489	if (!phydev->mdio.dev.of_node)
 490		return 0;
 491
 492	paddr = of_get_property(phydev->mdio.dev.of_node,
 493				"marvell,reg-init", &len);
 494	if (!paddr || len < (4 * sizeof(*paddr)))
 495		return 0;
 496
 497	saved_page = phy_save_page(phydev);
 498	if (saved_page < 0)
 499		goto err;
 500	current_page = saved_page;
 501
 502	len /= sizeof(*paddr);
 503	for (i = 0; i < len - 3; i += 4) {
 504		u16 page = be32_to_cpup(paddr + i);
 505		u16 reg = be32_to_cpup(paddr + i + 1);
 506		u16 mask = be32_to_cpup(paddr + i + 2);
 507		u16 val_bits = be32_to_cpup(paddr + i + 3);
 508		int val;
 509
 510		if (page != current_page) {
 511			current_page = page;
 512			ret = marvell_write_page(phydev, page);
 513			if (ret < 0)
 514				goto err;
 515		}
 516
 517		val = 0;
 518		if (mask) {
 519			val = __phy_read(phydev, reg);
 520			if (val < 0) {
 521				ret = val;
 522				goto err;
 523			}
 524			val &= mask;
 525		}
 526		val |= val_bits;
 527
 528		ret = __phy_write(phydev, reg, val);
 529		if (ret < 0)
 530			goto err;
 531	}
 532err:
 533	return phy_restore_page(phydev, saved_page, ret);
 534}
 535#else
 536static int marvell_of_reg_init(struct phy_device *phydev)
 537{
 538	return 0;
 539}
 540#endif /* CONFIG_OF_MDIO */
 541
 542static int m88e1121_config_aneg_rgmii_delays(struct phy_device *phydev)
 543{
 544	int mscr;
 545
 546	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
 547		mscr = MII_88E1121_PHY_MSCR_RX_DELAY |
 548		       MII_88E1121_PHY_MSCR_TX_DELAY;
 549	else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
 550		mscr = MII_88E1121_PHY_MSCR_RX_DELAY;
 551	else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
 552		mscr = MII_88E1121_PHY_MSCR_TX_DELAY;
 553	else
 554		mscr = 0;
 555
 556	return phy_modify_paged_changed(phydev, MII_MARVELL_MSCR_PAGE,
 557					MII_88E1121_PHY_MSCR_REG,
 558					MII_88E1121_PHY_MSCR_DELAY_MASK, mscr);
 559}
 560
 561static int m88e1121_config_aneg(struct phy_device *phydev)
 562{
 563	int changed = 0;
 564	int err = 0;
 565
 566	if (phy_interface_is_rgmii(phydev)) {
 567		err = m88e1121_config_aneg_rgmii_delays(phydev);
 568		if (err < 0)
 569			return err;
 570	}
 571
 572	changed = err;
 573
 574	err = marvell_set_polarity(phydev, phydev->mdix_ctrl);
 575	if (err < 0)
 576		return err;
 577
 578	changed |= err;
 579
 580	err = genphy_config_aneg(phydev);
 581	if (err < 0)
 582		return err;
 583
 584	if (phydev->autoneg != AUTONEG_ENABLE || changed) {
 585		/* A software reset is used to ensure a "commit" of the
 586		 * changes is done.
 587		 */
 588		err = genphy_soft_reset(phydev);
 589		if (err < 0)
 590			return err;
 591	}
 592
 593	return 0;
 594}
 595
 596static int m88e1318_config_aneg(struct phy_device *phydev)
 597{
 598	int err;
 599
 600	err = phy_modify_paged(phydev, MII_MARVELL_MSCR_PAGE,
 601			       MII_88E1318S_PHY_MSCR1_REG,
 602			       0, MII_88E1318S_PHY_MSCR1_PAD_ODD);
 603	if (err < 0)
 604		return err;
 605
 606	return m88e1121_config_aneg(phydev);
 607}
 608
 609/**
 610 * linkmode_adv_to_fiber_adv_t
 611 * @advertise: the linkmode advertisement settings
 612 *
 613 * A small helper function that translates linkmode advertisement
 614 * settings to phy autonegotiation advertisements for the MII_ADV
 615 * register for fiber link.
 616 */
 617static inline u32 linkmode_adv_to_fiber_adv_t(unsigned long *advertise)
 618{
 619	u32 result = 0;
 620
 621	if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT, advertise))
 622		result |= ADVERTISE_1000XHALF;
 623	if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT, advertise))
 624		result |= ADVERTISE_1000XFULL;
 625
 626	if (linkmode_test_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, advertise) &&
 627	    linkmode_test_bit(ETHTOOL_LINK_MODE_Pause_BIT, advertise))
 628		result |= ADVERTISE_1000XPSE_ASYM;
 629	else if (linkmode_test_bit(ETHTOOL_LINK_MODE_Pause_BIT, advertise))
 630		result |= ADVERTISE_1000XPAUSE;
 631
 632	return result;
 633}
 634
 635/**
 636 * marvell_config_aneg_fiber - restart auto-negotiation or write BMCR
 637 * @phydev: target phy_device struct
 638 *
 639 * Description: If auto-negotiation is enabled, we configure the
 640 *   advertising, and then restart auto-negotiation.  If it is not
 641 *   enabled, then we write the BMCR. Adapted for fiber link in
 642 *   some Marvell's devices.
 643 */
 644static int marvell_config_aneg_fiber(struct phy_device *phydev)
 645{
 646	int changed = 0;
 647	int err;
 648	u16 adv;
 649
 650	if (phydev->autoneg != AUTONEG_ENABLE)
 651		return genphy_setup_forced(phydev);
 652
 653	/* Only allow advertising what this PHY supports */
 654	linkmode_and(phydev->advertising, phydev->advertising,
 655		     phydev->supported);
 656
 657	adv = linkmode_adv_to_fiber_adv_t(phydev->advertising);
 658
 659	/* Setup fiber advertisement */
 660	err = phy_modify_changed(phydev, MII_ADVERTISE,
 661				 ADVERTISE_1000XHALF | ADVERTISE_1000XFULL |
 662				 ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM,
 663				 adv);
 664	if (err < 0)
 665		return err;
 666	if (err > 0)
 667		changed = 1;
 668
 669	return genphy_check_and_restart_aneg(phydev, changed);
 670}
 671
 672static int m88e1111_config_aneg(struct phy_device *phydev)
 673{
 674	int extsr = phy_read(phydev, MII_M1111_PHY_EXT_SR);
 675	int err;
 676
 677	if (extsr < 0)
 678		return extsr;
 679
 680	/* If not using SGMII or copper 1000BaseX modes, use normal process.
 681	 * Steps below are only required for these modes.
 682	 */
 683	if (phydev->interface != PHY_INTERFACE_MODE_SGMII &&
 684	    (extsr & MII_M1111_HWCFG_MODE_MASK) !=
 685	    MII_M1111_HWCFG_MODE_COPPER_1000X_AN)
 686		return marvell_config_aneg(phydev);
 687
 688	err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 689	if (err < 0)
 690		goto error;
 691
 692	/* Configure the copper link first */
 693	err = marvell_config_aneg(phydev);
 694	if (err < 0)
 695		goto error;
 696
 697	/* Then the fiber link */
 698	err = marvell_set_page(phydev, MII_MARVELL_FIBER_PAGE);
 699	if (err < 0)
 700		goto error;
 701
 702	if (phydev->interface == PHY_INTERFACE_MODE_SGMII)
 703		/* Do not touch the fiber advertisement if we're in copper->sgmii mode.
 704		 * Just ensure that SGMII-side autonegotiation is enabled.
 705		 * If we switched from some other mode to SGMII it may not be.
 706		 */
 707		err = genphy_check_and_restart_aneg(phydev, false);
 708	else
 709		err = marvell_config_aneg_fiber(phydev);
 710	if (err < 0)
 711		goto error;
 712
 713	return marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 714
 715error:
 716	marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 717	return err;
 718}
 719
 720static int m88e1510_config_aneg(struct phy_device *phydev)
 721{
 722	int err;
 723
 724	err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 725	if (err < 0)
 726		goto error;
 727
 728	/* Configure the copper link first */
 729	err = m88e1318_config_aneg(phydev);
 730	if (err < 0)
 731		goto error;
 732
 733	/* Do not touch the fiber page if we're in copper->sgmii mode */
 734	if (phydev->interface == PHY_INTERFACE_MODE_SGMII)
 735		return 0;
 736
 737	/* Then the fiber link */
 738	err = marvell_set_page(phydev, MII_MARVELL_FIBER_PAGE);
 739	if (err < 0)
 740		goto error;
 741
 742	err = marvell_config_aneg_fiber(phydev);
 743	if (err < 0)
 744		goto error;
 745
 746	return marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 747
 748error:
 749	marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 750	return err;
 751}
 752
 753static void marvell_config_led(struct phy_device *phydev)
 754{
 755	u16 def_config;
 756	int err;
 757
 758	switch (MARVELL_PHY_FAMILY_ID(phydev->phy_id)) {
 759	/* Default PHY LED config: LED[0] .. Link, LED[1] .. Activity */
 760	case MARVELL_PHY_FAMILY_ID(MARVELL_PHY_ID_88E1121R):
 761	case MARVELL_PHY_FAMILY_ID(MARVELL_PHY_ID_88E1318S):
 762		def_config = MII_88E1121_PHY_LED_DEF;
 763		break;
 764	/* Default PHY LED config:
 765	 * LED[0] .. 1000Mbps Link
 766	 * LED[1] .. 100Mbps Link
 767	 * LED[2] .. Blink, Activity
 768	 */
 769	case MARVELL_PHY_FAMILY_ID(MARVELL_PHY_ID_88E1510):
 770		if (phydev->dev_flags & MARVELL_PHY_LED0_LINK_LED1_ACTIVE)
 771			def_config = MII_88E1510_PHY_LED0_LINK_LED1_ACTIVE;
 772		else
 773			def_config = MII_88E1510_PHY_LED_DEF;
 774		break;
 775	default:
 776		return;
 777	}
 778
 779	err = phy_write_paged(phydev, MII_MARVELL_LED_PAGE, MII_PHY_LED_CTRL,
 780			      def_config);
 781	if (err < 0)
 782		phydev_warn(phydev, "Fail to config marvell phy LED.\n");
 783}
 784
 785static int marvell_config_init(struct phy_device *phydev)
 786{
 787	/* Set default LED */
 788	marvell_config_led(phydev);
 789
 790	/* Set registers from marvell,reg-init DT property */
 791	return marvell_of_reg_init(phydev);
 792}
 793
 794static int m88e3016_config_init(struct phy_device *phydev)
 795{
 796	int ret;
 797
 798	/* Enable Scrambler and Auto-Crossover */
 799	ret = phy_modify(phydev, MII_88E3016_PHY_SPEC_CTRL,
 800			 MII_88E3016_DISABLE_SCRAMBLER,
 801			 MII_88E3016_AUTO_MDIX_CROSSOVER);
 802	if (ret < 0)
 803		return ret;
 804
 805	return marvell_config_init(phydev);
 806}
 807
 808static int m88e1111_config_init_hwcfg_mode(struct phy_device *phydev,
 809					   u16 mode,
 810					   int fibre_copper_auto)
 811{
 812	if (fibre_copper_auto)
 813		mode |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
 814
 815	return phy_modify(phydev, MII_M1111_PHY_EXT_SR,
 816			  MII_M1111_HWCFG_MODE_MASK |
 817			  MII_M1111_HWCFG_FIBER_COPPER_AUTO |
 818			  MII_M1111_HWCFG_FIBER_COPPER_RES,
 819			  mode);
 820}
 821
 822static int m88e1111_config_init_rgmii_delays(struct phy_device *phydev)
 823{
 824	int delay;
 825
 826	switch (phydev->interface) {
 827	case PHY_INTERFACE_MODE_RGMII_ID:
 828		delay = MII_M1111_RGMII_RX_DELAY | MII_M1111_RGMII_TX_DELAY;
 829		break;
 830	case PHY_INTERFACE_MODE_RGMII_RXID:
 831		delay = MII_M1111_RGMII_RX_DELAY;
 832		break;
 833	case PHY_INTERFACE_MODE_RGMII_TXID:
 834		delay = MII_M1111_RGMII_TX_DELAY;
 835		break;
 836	default:
 837		delay = 0;
 838		break;
 839	}
 840
 841	return phy_modify(phydev, MII_M1111_PHY_EXT_CR,
 842			  MII_M1111_RGMII_RX_DELAY | MII_M1111_RGMII_TX_DELAY,
 843			  delay);
 844}
 845
 846static int m88e1111_config_init_rgmii(struct phy_device *phydev)
 847{
 848	int temp;
 849	int err;
 850
 851	err = m88e1111_config_init_rgmii_delays(phydev);
 852	if (err < 0)
 853		return err;
 854
 855	temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
 856	if (temp < 0)
 857		return temp;
 858
 859	temp &= ~(MII_M1111_HWCFG_MODE_MASK);
 860
 861	if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
 862		temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
 863	else
 864		temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
 865
 866	return phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
 867}
 868
 869static int m88e1111_config_init_sgmii(struct phy_device *phydev)
 870{
 871	int err;
 872
 873	err = m88e1111_config_init_hwcfg_mode(
 874		phydev,
 875		MII_M1111_HWCFG_MODE_SGMII_NO_CLK,
 876		MII_M1111_HWCFG_FIBER_COPPER_AUTO);
 877	if (err < 0)
 878		return err;
 879
 880	/* make sure copper is selected */
 881	return marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
 882}
 883
 884static int m88e1111_config_init_rtbi(struct phy_device *phydev)
 885{
 886	int err;
 887
 888	err = m88e1111_config_init_rgmii_delays(phydev);
 889	if (err < 0)
 890		return err;
 891
 892	err = m88e1111_config_init_hwcfg_mode(
 893		phydev,
 894		MII_M1111_HWCFG_MODE_RTBI,
 895		MII_M1111_HWCFG_FIBER_COPPER_AUTO);
 896	if (err < 0)
 897		return err;
 898
 899	/* soft reset */
 900	err = genphy_soft_reset(phydev);
 901	if (err < 0)
 902		return err;
 903
 904	return m88e1111_config_init_hwcfg_mode(
 905		phydev,
 906		MII_M1111_HWCFG_MODE_RTBI,
 907		MII_M1111_HWCFG_FIBER_COPPER_AUTO);
 908}
 909
 910static int m88e1111_config_init_1000basex(struct phy_device *phydev)
 911{
 912	int extsr = phy_read(phydev, MII_M1111_PHY_EXT_SR);
 913	int err, mode;
 914
 915	if (extsr < 0)
 916		return extsr;
 917
 918	/* If using copper mode, ensure 1000BaseX auto-negotiation is enabled */
 919	mode = extsr & MII_M1111_HWCFG_MODE_MASK;
 920	if (mode == MII_M1111_HWCFG_MODE_COPPER_1000X_NOAN) {
 921		err = phy_modify(phydev, MII_M1111_PHY_EXT_SR,
 922				 MII_M1111_HWCFG_MODE_MASK |
 923				 MII_M1111_HWCFG_SERIAL_AN_BYPASS,
 924				 MII_M1111_HWCFG_MODE_COPPER_1000X_AN |
 925				 MII_M1111_HWCFG_SERIAL_AN_BYPASS);
 926		if (err < 0)
 927			return err;
 928	}
 929	return 0;
 930}
 931
 932static int m88e1111_config_init(struct phy_device *phydev)
 933{
 934	int err;
 935
 936	if (phy_interface_is_rgmii(phydev)) {
 937		err = m88e1111_config_init_rgmii(phydev);
 938		if (err < 0)
 939			return err;
 940	}
 941
 942	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
 943		err = m88e1111_config_init_sgmii(phydev);
 944		if (err < 0)
 945			return err;
 946	}
 947
 948	if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
 949		err = m88e1111_config_init_rtbi(phydev);
 950		if (err < 0)
 951			return err;
 952	}
 953
 954	if (phydev->interface == PHY_INTERFACE_MODE_1000BASEX) {
 955		err = m88e1111_config_init_1000basex(phydev);
 956		if (err < 0)
 957			return err;
 958	}
 959
 960	err = marvell_of_reg_init(phydev);
 961	if (err < 0)
 962		return err;
 963
 964	err = genphy_soft_reset(phydev);
 965	if (err < 0)
 966		return err;
 967
 968	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
 969		/* If the HWCFG_MODE was changed from another mode (such as
 970		 * 1000BaseX) to SGMII, the state of the support bits may have
 971		 * also changed now that the PHY has been reset.
 972		 * Update the PHY abilities accordingly.
 973		 */
 974		err = genphy_read_abilities(phydev);
 975		linkmode_or(phydev->advertising, phydev->advertising,
 976			    phydev->supported);
 977	}
 978	return err;
 979}
 980
 981static int m88e1111_get_downshift(struct phy_device *phydev, u8 *data)
 982{
 983	int val, cnt, enable;
 984
 985	val = phy_read(phydev, MII_M1111_PHY_EXT_CR);
 986	if (val < 0)
 987		return val;
 988
 989	enable = FIELD_GET(MII_M1111_PHY_EXT_CR_DOWNSHIFT_EN, val);
 990	cnt = FIELD_GET(MII_M1111_PHY_EXT_CR_DOWNSHIFT_MASK, val) + 1;
 991
 992	*data = enable ? cnt : DOWNSHIFT_DEV_DISABLE;
 993
 994	return 0;
 995}
 996
 997static int m88e1111_set_downshift(struct phy_device *phydev, u8 cnt)
 998{
 999	int val, err;
1000
1001	if (cnt > MII_M1111_PHY_EXT_CR_DOWNSHIFT_MAX)
1002		return -E2BIG;
1003
1004	if (!cnt) {
1005		err = phy_clear_bits(phydev, MII_M1111_PHY_EXT_CR,
1006				     MII_M1111_PHY_EXT_CR_DOWNSHIFT_EN);
1007	} else {
1008		val = MII_M1111_PHY_EXT_CR_DOWNSHIFT_EN;
1009		val |= FIELD_PREP(MII_M1111_PHY_EXT_CR_DOWNSHIFT_MASK, cnt - 1);
1010
1011		err = phy_modify(phydev, MII_M1111_PHY_EXT_CR,
1012				 MII_M1111_PHY_EXT_CR_DOWNSHIFT_EN |
1013				 MII_M1111_PHY_EXT_CR_DOWNSHIFT_MASK,
1014				 val);
1015	}
1016
1017	if (err < 0)
1018		return err;
1019
1020	return genphy_soft_reset(phydev);
1021}
1022
1023static int m88e1111_get_tunable(struct phy_device *phydev,
1024				struct ethtool_tunable *tuna, void *data)
1025{
1026	switch (tuna->id) {
1027	case ETHTOOL_PHY_DOWNSHIFT:
1028		return m88e1111_get_downshift(phydev, data);
1029	default:
1030		return -EOPNOTSUPP;
1031	}
1032}
1033
1034static int m88e1111_set_tunable(struct phy_device *phydev,
1035				struct ethtool_tunable *tuna, const void *data)
1036{
1037	switch (tuna->id) {
1038	case ETHTOOL_PHY_DOWNSHIFT:
1039		return m88e1111_set_downshift(phydev, *(const u8 *)data);
1040	default:
1041		return -EOPNOTSUPP;
1042	}
1043}
1044
1045static int m88e1011_get_downshift(struct phy_device *phydev, u8 *data)
1046{
1047	int val, cnt, enable;
1048
1049	val = phy_read(phydev, MII_M1011_PHY_SCR);
1050	if (val < 0)
1051		return val;
1052
1053	enable = FIELD_GET(MII_M1011_PHY_SCR_DOWNSHIFT_EN, val);
1054	cnt = FIELD_GET(MII_M1011_PHY_SCR_DOWNSHIFT_MASK, val) + 1;
1055
1056	*data = enable ? cnt : DOWNSHIFT_DEV_DISABLE;
1057
1058	return 0;
1059}
1060
1061static int m88e1011_set_downshift(struct phy_device *phydev, u8 cnt)
1062{
1063	int val, err;
1064
1065	if (cnt > MII_M1011_PHY_SCR_DOWNSHIFT_MAX)
1066		return -E2BIG;
1067
1068	if (!cnt) {
1069		err = phy_clear_bits(phydev, MII_M1011_PHY_SCR,
1070				     MII_M1011_PHY_SCR_DOWNSHIFT_EN);
1071	} else {
1072		val = MII_M1011_PHY_SCR_DOWNSHIFT_EN;
1073		val |= FIELD_PREP(MII_M1011_PHY_SCR_DOWNSHIFT_MASK, cnt - 1);
1074
1075		err = phy_modify(phydev, MII_M1011_PHY_SCR,
1076				 MII_M1011_PHY_SCR_DOWNSHIFT_EN |
1077				 MII_M1011_PHY_SCR_DOWNSHIFT_MASK,
1078				 val);
1079	}
1080
1081	if (err < 0)
1082		return err;
1083
1084	return genphy_soft_reset(phydev);
1085}
1086
1087static int m88e1011_get_tunable(struct phy_device *phydev,
1088				struct ethtool_tunable *tuna, void *data)
1089{
1090	switch (tuna->id) {
1091	case ETHTOOL_PHY_DOWNSHIFT:
1092		return m88e1011_get_downshift(phydev, data);
1093	default:
1094		return -EOPNOTSUPP;
1095	}
1096}
1097
1098static int m88e1011_set_tunable(struct phy_device *phydev,
1099				struct ethtool_tunable *tuna, const void *data)
1100{
1101	switch (tuna->id) {
1102	case ETHTOOL_PHY_DOWNSHIFT:
1103		return m88e1011_set_downshift(phydev, *(const u8 *)data);
1104	default:
1105		return -EOPNOTSUPP;
1106	}
1107}
1108
1109static int m88e1112_config_init(struct phy_device *phydev)
1110{
1111	int err;
1112
1113	err = m88e1011_set_downshift(phydev, 3);
1114	if (err < 0)
1115		return err;
1116
1117	return m88e1111_config_init(phydev);
1118}
1119
1120static int m88e1111gbe_config_init(struct phy_device *phydev)
1121{
1122	int err;
1123
1124	err = m88e1111_set_downshift(phydev, 3);
1125	if (err < 0)
1126		return err;
1127
1128	return m88e1111_config_init(phydev);
1129}
1130
1131static int marvell_1011gbe_config_init(struct phy_device *phydev)
1132{
1133	int err;
1134
1135	err = m88e1011_set_downshift(phydev, 3);
1136	if (err < 0)
1137		return err;
1138
1139	return marvell_config_init(phydev);
1140}
1141static int m88e1116r_config_init(struct phy_device *phydev)
1142{
1143	int err;
1144
1145	err = genphy_soft_reset(phydev);
1146	if (err < 0)
1147		return err;
1148
1149	msleep(500);
1150
1151	err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1152	if (err < 0)
1153		return err;
1154
1155	err = marvell_set_polarity(phydev, phydev->mdix_ctrl);
1156	if (err < 0)
1157		return err;
1158
1159	err = m88e1011_set_downshift(phydev, 8);
1160	if (err < 0)
1161		return err;
1162
1163	if (phy_interface_is_rgmii(phydev)) {
1164		err = m88e1121_config_aneg_rgmii_delays(phydev);
1165		if (err < 0)
1166			return err;
1167	}
1168
1169	err = genphy_soft_reset(phydev);
1170	if (err < 0)
1171		return err;
1172
1173	return marvell_config_init(phydev);
1174}
1175
1176static int m88e1318_config_init(struct phy_device *phydev)
1177{
1178	if (phy_interrupt_is_valid(phydev)) {
1179		int err = phy_modify_paged(
1180			phydev, MII_MARVELL_LED_PAGE,
1181			MII_88E1318S_PHY_LED_TCR,
1182			MII_88E1318S_PHY_LED_TCR_FORCE_INT,
1183			MII_88E1318S_PHY_LED_TCR_INTn_ENABLE |
1184			MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW);
1185		if (err < 0)
1186			return err;
1187	}
1188
1189	return marvell_config_init(phydev);
1190}
1191
1192static int m88e1510_config_init(struct phy_device *phydev)
1193{
1194	static const struct {
1195		u16 reg17, reg16;
1196	} errata_vals[] = {
1197		{ 0x214b, 0x2144 },
1198		{ 0x0c28, 0x2146 },
1199		{ 0xb233, 0x214d },
1200		{ 0xcc0c, 0x2159 },
1201	};
1202	int err;
1203	int i;
1204
1205	/* As per Marvell Release Notes - Alaska 88E1510/88E1518/88E1512/
1206	 * 88E1514 Rev A0, Errata Section 5.1:
1207	 * If EEE is intended to be used, the following register writes
1208	 * must be done once after every hardware reset.
1209	 */
1210	err = marvell_set_page(phydev, 0x00FF);
1211	if (err < 0)
1212		return err;
1213
1214	for (i = 0; i < ARRAY_SIZE(errata_vals); ++i) {
1215		err = phy_write(phydev, 17, errata_vals[i].reg17);
1216		if (err)
1217			return err;
1218		err = phy_write(phydev, 16, errata_vals[i].reg16);
1219		if (err)
1220			return err;
1221	}
1222
1223	err = marvell_set_page(phydev, 0x00FB);
1224	if (err < 0)
1225		return err;
1226	err = phy_write(phydev, 07, 0xC00D);
1227	if (err < 0)
1228		return err;
1229	err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1230	if (err < 0)
1231		return err;
1232
1233	/* SGMII-to-Copper mode initialization */
1234	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
1235		/* Select page 18 */
1236		err = marvell_set_page(phydev, 18);
1237		if (err < 0)
1238			return err;
1239
1240		/* In reg 20, write MODE[2:0] = 0x1 (SGMII to Copper) */
1241		err = phy_modify(phydev, MII_88E1510_GEN_CTRL_REG_1,
1242				 MII_88E1510_GEN_CTRL_REG_1_MODE_MASK,
1243				 MII_88E1510_GEN_CTRL_REG_1_MODE_SGMII);
1244		if (err < 0)
1245			return err;
1246
1247		/* PHY reset is necessary after changing MODE[2:0] */
1248		err = phy_set_bits(phydev, MII_88E1510_GEN_CTRL_REG_1,
1249				   MII_88E1510_GEN_CTRL_REG_1_RESET);
1250		if (err < 0)
1251			return err;
1252
1253		/* Reset page selection */
1254		err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1255		if (err < 0)
1256			return err;
1257	}
1258	err = m88e1011_set_downshift(phydev, 3);
1259	if (err < 0)
1260		return err;
1261
1262	return m88e1318_config_init(phydev);
1263}
1264
1265static int m88e1118_config_aneg(struct phy_device *phydev)
1266{
1267	int err;
1268
1269	err = marvell_set_polarity(phydev, phydev->mdix_ctrl);
1270	if (err < 0)
1271		return err;
1272
1273	err = genphy_config_aneg(phydev);
1274	if (err < 0)
1275		return err;
1276
1277	return genphy_soft_reset(phydev);
1278}
1279
1280static int m88e1118_config_init(struct phy_device *phydev)
1281{
1282	u16 leds;
1283	int err;
1284
1285	/* Enable 1000 Mbit */
1286	err = phy_write_paged(phydev, MII_MARVELL_MSCR_PAGE,
1287			      MII_88E1121_PHY_MSCR_REG, 0x1070);
1288	if (err < 0)
1289		return err;
1290
1291	if (phy_interface_is_rgmii(phydev)) {
1292		err = m88e1121_config_aneg_rgmii_delays(phydev);
1293		if (err < 0)
1294			return err;
1295	}
1296
1297	/* Adjust LED Control */
1298	if (phydev->dev_flags & MARVELL_PHY_M1118_DNS323_LEDS)
1299		leds = 0x1100;
1300	else
1301		leds = 0x021e;
1302
1303	err = phy_write_paged(phydev, MII_MARVELL_LED_PAGE, 0x10, leds);
1304	if (err < 0)
1305		return err;
1306
1307	err = marvell_of_reg_init(phydev);
1308	if (err < 0)
1309		return err;
1310
1311	/* Reset page register */
1312	err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1313	if (err < 0)
1314		return err;
1315
1316	return genphy_soft_reset(phydev);
1317}
1318
1319static int m88e1149_config_init(struct phy_device *phydev)
1320{
1321	int err;
1322
1323	/* Change address */
1324	err = marvell_set_page(phydev, MII_MARVELL_MSCR_PAGE);
1325	if (err < 0)
1326		return err;
1327
1328	/* Enable 1000 Mbit */
1329	err = phy_write(phydev, 0x15, 0x1048);
1330	if (err < 0)
1331		return err;
1332
1333	err = marvell_of_reg_init(phydev);
1334	if (err < 0)
1335		return err;
1336
1337	/* Reset address */
1338	err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1339	if (err < 0)
1340		return err;
1341
1342	return genphy_soft_reset(phydev);
1343}
1344
1345static int m88e1145_config_init_rgmii(struct phy_device *phydev)
1346{
1347	int err;
1348
1349	err = m88e1111_config_init_rgmii_delays(phydev);
1350	if (err < 0)
1351		return err;
1352
1353	if (phydev->dev_flags & MARVELL_PHY_M1145_FLAGS_RESISTANCE) {
1354		err = phy_write(phydev, 0x1d, 0x0012);
1355		if (err < 0)
1356			return err;
1357
1358		err = phy_modify(phydev, 0x1e, 0x0fc0,
1359				 2 << 9 | /* 36 ohm */
1360				 2 << 6); /* 39 ohm */
1361		if (err < 0)
1362			return err;
1363
1364		err = phy_write(phydev, 0x1d, 0x3);
1365		if (err < 0)
1366			return err;
1367
1368		err = phy_write(phydev, 0x1e, 0x8000);
1369	}
1370	return err;
1371}
1372
1373static int m88e1145_config_init_sgmii(struct phy_device *phydev)
1374{
1375	return m88e1111_config_init_hwcfg_mode(
1376		phydev, MII_M1111_HWCFG_MODE_SGMII_NO_CLK,
1377		MII_M1111_HWCFG_FIBER_COPPER_AUTO);
1378}
1379
1380static int m88e1145_config_init(struct phy_device *phydev)
1381{
1382	int err;
1383
1384	/* Take care of errata E0 & E1 */
1385	err = phy_write(phydev, 0x1d, 0x001b);
1386	if (err < 0)
1387		return err;
1388
1389	err = phy_write(phydev, 0x1e, 0x418f);
1390	if (err < 0)
1391		return err;
1392
1393	err = phy_write(phydev, 0x1d, 0x0016);
1394	if (err < 0)
1395		return err;
1396
1397	err = phy_write(phydev, 0x1e, 0xa2da);
1398	if (err < 0)
1399		return err;
1400
1401	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
1402		err = m88e1145_config_init_rgmii(phydev);
1403		if (err < 0)
1404			return err;
1405	}
1406
1407	if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
1408		err = m88e1145_config_init_sgmii(phydev);
1409		if (err < 0)
1410			return err;
1411	}
1412	err = m88e1111_set_downshift(phydev, 3);
1413	if (err < 0)
1414		return err;
1415
1416	err = marvell_of_reg_init(phydev);
1417	if (err < 0)
1418		return err;
1419
1420	return 0;
1421}
1422
1423static int m88e1540_get_fld(struct phy_device *phydev, u8 *msecs)
1424{
1425	int val;
1426
1427	val = phy_read(phydev, MII_88E1540_COPPER_CTRL3);
1428	if (val < 0)
1429		return val;
1430
1431	if (!(val & MII_88E1540_COPPER_CTRL3_FAST_LINK_DOWN)) {
1432		*msecs = ETHTOOL_PHY_FAST_LINK_DOWN_OFF;
1433		return 0;
1434	}
1435
1436	val = FIELD_GET(MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_MASK, val);
1437
1438	switch (val) {
1439	case MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_00MS:
1440		*msecs = 0;
1441		break;
1442	case MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_10MS:
1443		*msecs = 10;
1444		break;
1445	case MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_20MS:
1446		*msecs = 20;
1447		break;
1448	case MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_40MS:
1449		*msecs = 40;
1450		break;
1451	default:
1452		return -EINVAL;
1453	}
1454
1455	return 0;
1456}
1457
1458static int m88e1540_set_fld(struct phy_device *phydev, const u8 *msecs)
1459{
1460	struct ethtool_eee eee;
1461	int val, ret;
1462
1463	if (*msecs == ETHTOOL_PHY_FAST_LINK_DOWN_OFF)
1464		return phy_clear_bits(phydev, MII_88E1540_COPPER_CTRL3,
1465				      MII_88E1540_COPPER_CTRL3_FAST_LINK_DOWN);
1466
1467	/* According to the Marvell data sheet EEE must be disabled for
1468	 * Fast Link Down detection to work properly
1469	 */
1470	ret = phy_ethtool_get_eee(phydev, &eee);
1471	if (!ret && eee.eee_enabled) {
1472		phydev_warn(phydev, "Fast Link Down detection requires EEE to be disabled!\n");
1473		return -EBUSY;
1474	}
1475
1476	if (*msecs <= 5)
1477		val = MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_00MS;
1478	else if (*msecs <= 15)
1479		val = MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_10MS;
1480	else if (*msecs <= 30)
1481		val = MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_20MS;
1482	else
1483		val = MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_40MS;
1484
1485	val = FIELD_PREP(MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_MASK, val);
1486
1487	ret = phy_modify(phydev, MII_88E1540_COPPER_CTRL3,
1488			 MII_88E1540_COPPER_CTRL3_LINK_DOWN_DELAY_MASK, val);
1489	if (ret)
1490		return ret;
1491
1492	return phy_set_bits(phydev, MII_88E1540_COPPER_CTRL3,
1493			    MII_88E1540_COPPER_CTRL3_FAST_LINK_DOWN);
1494}
1495
1496static int m88e1540_get_tunable(struct phy_device *phydev,
1497				struct ethtool_tunable *tuna, void *data)
1498{
1499	switch (tuna->id) {
1500	case ETHTOOL_PHY_FAST_LINK_DOWN:
1501		return m88e1540_get_fld(phydev, data);
1502	case ETHTOOL_PHY_DOWNSHIFT:
1503		return m88e1011_get_downshift(phydev, data);
1504	default:
1505		return -EOPNOTSUPP;
1506	}
1507}
1508
1509static int m88e1540_set_tunable(struct phy_device *phydev,
1510				struct ethtool_tunable *tuna, const void *data)
1511{
1512	switch (tuna->id) {
1513	case ETHTOOL_PHY_FAST_LINK_DOWN:
1514		return m88e1540_set_fld(phydev, data);
1515	case ETHTOOL_PHY_DOWNSHIFT:
1516		return m88e1011_set_downshift(phydev, *(const u8 *)data);
1517	default:
1518		return -EOPNOTSUPP;
1519	}
1520}
1521
1522/* The VOD can be out of specification on link up. Poke an
1523 * undocumented register, in an undocumented page, with a magic value
1524 * to fix this.
1525 */
1526static int m88e6390_errata(struct phy_device *phydev)
1527{
1528	int err;
1529
1530	err = phy_write(phydev, MII_BMCR,
1531			BMCR_ANENABLE | BMCR_SPEED1000 | BMCR_FULLDPLX);
1532	if (err)
1533		return err;
1534
1535	usleep_range(300, 400);
1536
1537	err = phy_write_paged(phydev, 0xf8, 0x08, 0x36);
1538	if (err)
1539		return err;
1540
1541	return genphy_soft_reset(phydev);
1542}
1543
1544static int m88e6390_config_aneg(struct phy_device *phydev)
1545{
1546	int err;
1547
1548	err = m88e6390_errata(phydev);
1549	if (err)
1550		return err;
1551
1552	return m88e1510_config_aneg(phydev);
1553}
1554
1555/**
1556 * fiber_lpa_mod_linkmode_lpa_t
1557 * @advertising: the linkmode advertisement settings
1558 * @lpa: value of the MII_LPA register for fiber link
1559 *
1560 * A small helper function that translates MII_LPA bits to linkmode LP
1561 * advertisement settings. Other bits in advertising are left
1562 * unchanged.
1563 */
1564static void fiber_lpa_mod_linkmode_lpa_t(unsigned long *advertising, u32 lpa)
1565{
1566	linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
1567			 advertising, lpa & LPA_1000XHALF);
1568
1569	linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
1570			 advertising, lpa & LPA_1000XFULL);
1571}
1572
1573static int marvell_read_status_page_an(struct phy_device *phydev,
1574				       int fiber, int status)
1575{
1576	int lpa;
1577	int err;
1578
1579	if (!(status & MII_M1011_PHY_STATUS_RESOLVED)) {
1580		phydev->link = 0;
1581		return 0;
1582	}
1583
1584	if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
1585		phydev->duplex = DUPLEX_FULL;
1586	else
1587		phydev->duplex = DUPLEX_HALF;
1588
1589	switch (status & MII_M1011_PHY_STATUS_SPD_MASK) {
1590	case MII_M1011_PHY_STATUS_1000:
1591		phydev->speed = SPEED_1000;
1592		break;
1593
1594	case MII_M1011_PHY_STATUS_100:
1595		phydev->speed = SPEED_100;
1596		break;
1597
1598	default:
1599		phydev->speed = SPEED_10;
1600		break;
1601	}
1602
1603	if (!fiber) {
1604		err = genphy_read_lpa(phydev);
1605		if (err < 0)
1606			return err;
1607
1608		phy_resolve_aneg_pause(phydev);
1609	} else {
1610		lpa = phy_read(phydev, MII_LPA);
1611		if (lpa < 0)
1612			return lpa;
1613
1614		/* The fiber link is only 1000M capable */
1615		fiber_lpa_mod_linkmode_lpa_t(phydev->lp_advertising, lpa);
1616
1617		if (phydev->duplex == DUPLEX_FULL) {
1618			if (!(lpa & LPA_PAUSE_FIBER)) {
1619				phydev->pause = 0;
1620				phydev->asym_pause = 0;
1621			} else if ((lpa & LPA_PAUSE_ASYM_FIBER)) {
1622				phydev->pause = 1;
1623				phydev->asym_pause = 1;
1624			} else {
1625				phydev->pause = 1;
1626				phydev->asym_pause = 0;
1627			}
1628		}
1629	}
1630
1631	return 0;
1632}
1633
1634/* marvell_read_status_page
1635 *
1636 * Description:
1637 *   Check the link, then figure out the current state
1638 *   by comparing what we advertise with what the link partner
1639 *   advertises.  Start by checking the gigabit possibilities,
1640 *   then move on to 10/100.
1641 */
1642static int marvell_read_status_page(struct phy_device *phydev, int page)
1643{
1644	int status;
1645	int fiber;
1646	int err;
1647
1648	status = phy_read(phydev, MII_M1011_PHY_STATUS);
1649	if (status < 0)
1650		return status;
1651
1652	/* Use the generic register for copper link status,
1653	 * and the PHY status register for fiber link status.
1654	 */
1655	if (page == MII_MARVELL_FIBER_PAGE) {
1656		phydev->link = !!(status & MII_M1011_PHY_STATUS_LINK);
1657	} else {
1658		err = genphy_update_link(phydev);
1659		if (err)
1660			return err;
1661	}
1662
1663	if (page == MII_MARVELL_FIBER_PAGE)
1664		fiber = 1;
1665	else
1666		fiber = 0;
1667
1668	linkmode_zero(phydev->lp_advertising);
1669	phydev->pause = 0;
1670	phydev->asym_pause = 0;
1671	phydev->speed = SPEED_UNKNOWN;
1672	phydev->duplex = DUPLEX_UNKNOWN;
1673	phydev->port = fiber ? PORT_FIBRE : PORT_TP;
1674
1675	if (phydev->autoneg == AUTONEG_ENABLE)
1676		err = marvell_read_status_page_an(phydev, fiber, status);
1677	else
1678		err = genphy_read_status_fixed(phydev);
1679
1680	return err;
1681}
1682
1683/* marvell_read_status
1684 *
1685 * Some Marvell's phys have two modes: fiber and copper.
1686 * Both need status checked.
1687 * Description:
1688 *   First, check the fiber link and status.
1689 *   If the fiber link is down, check the copper link and status which
1690 *   will be the default value if both link are down.
1691 */
1692static int marvell_read_status(struct phy_device *phydev)
1693{
1694	int err;
1695
1696	/* Check the fiber mode first */
1697	if (linkmode_test_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
1698			      phydev->supported) &&
1699	    phydev->interface != PHY_INTERFACE_MODE_SGMII) {
1700		err = marvell_set_page(phydev, MII_MARVELL_FIBER_PAGE);
1701		if (err < 0)
1702			goto error;
1703
1704		err = marvell_read_status_page(phydev, MII_MARVELL_FIBER_PAGE);
1705		if (err < 0)
1706			goto error;
1707
1708		/* If the fiber link is up, it is the selected and
1709		 * used link. In this case, we need to stay in the
1710		 * fiber page. Please to be careful about that, avoid
1711		 * to restore Copper page in other functions which
1712		 * could break the behaviour for some fiber phy like
1713		 * 88E1512.
1714		 */
1715		if (phydev->link)
1716			return 0;
1717
1718		/* If fiber link is down, check and save copper mode state */
1719		err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1720		if (err < 0)
1721			goto error;
1722	}
1723
1724	return marvell_read_status_page(phydev, MII_MARVELL_COPPER_PAGE);
1725
1726error:
1727	marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1728	return err;
1729}
1730
1731/* marvell_suspend
1732 *
1733 * Some Marvell's phys have two modes: fiber and copper.
1734 * Both need to be suspended
1735 */
1736static int marvell_suspend(struct phy_device *phydev)
1737{
1738	int err;
1739
1740	/* Suspend the fiber mode first */
1741	if (linkmode_test_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
1742			      phydev->supported)) {
1743		err = marvell_set_page(phydev, MII_MARVELL_FIBER_PAGE);
1744		if (err < 0)
1745			goto error;
1746
1747		/* With the page set, use the generic suspend */
1748		err = genphy_suspend(phydev);
1749		if (err < 0)
1750			goto error;
1751
1752		/* Then, the copper link */
1753		err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1754		if (err < 0)
1755			goto error;
1756	}
1757
1758	/* With the page set, use the generic suspend */
1759	return genphy_suspend(phydev);
1760
1761error:
1762	marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1763	return err;
1764}
1765
1766/* marvell_resume
1767 *
1768 * Some Marvell's phys have two modes: fiber and copper.
1769 * Both need to be resumed
1770 */
1771static int marvell_resume(struct phy_device *phydev)
1772{
1773	int err;
1774
1775	/* Resume the fiber mode first */
1776	if (linkmode_test_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
1777			      phydev->supported)) {
1778		err = marvell_set_page(phydev, MII_MARVELL_FIBER_PAGE);
1779		if (err < 0)
1780			goto error;
1781
1782		/* With the page set, use the generic resume */
1783		err = genphy_resume(phydev);
1784		if (err < 0)
1785			goto error;
1786
1787		/* Then, the copper link */
1788		err = marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1789		if (err < 0)
1790			goto error;
1791	}
1792
1793	/* With the page set, use the generic resume */
1794	return genphy_resume(phydev);
1795
1796error:
1797	marvell_set_page(phydev, MII_MARVELL_COPPER_PAGE);
1798	return err;
1799}
1800
1801static int marvell_aneg_done(struct phy_device *phydev)
1802{
1803	int retval = phy_read(phydev, MII_M1011_PHY_STATUS);
1804
1805	return (retval < 0) ? retval : (retval & MII_M1011_PHY_STATUS_RESOLVED);
1806}
1807
1808static void m88e1318_get_wol(struct phy_device *phydev,
1809			     struct ethtool_wolinfo *wol)
1810{
1811	int ret;
1812
1813	wol->supported = WAKE_MAGIC | WAKE_PHY;
1814	wol->wolopts = 0;
1815
1816	ret = phy_read_paged(phydev, MII_MARVELL_WOL_PAGE,
1817			     MII_88E1318S_PHY_WOL_CTRL);
1818	if (ret < 0)
1819		return;
1820
1821	if (ret & MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE)
1822		wol->wolopts |= WAKE_MAGIC;
1823
1824	if (ret & MII_88E1318S_PHY_WOL_CTRL_LINK_UP_ENABLE)
1825		wol->wolopts |= WAKE_PHY;
1826}
1827
1828static int m88e1318_set_wol(struct phy_device *phydev,
1829			    struct ethtool_wolinfo *wol)
1830{
1831	int err = 0, oldpage;
1832
1833	oldpage = phy_save_page(phydev);
1834	if (oldpage < 0)
1835		goto error;
1836
1837	if (wol->wolopts & (WAKE_MAGIC | WAKE_PHY)) {
1838		/* Explicitly switch to page 0x00, just to be sure */
1839		err = marvell_write_page(phydev, MII_MARVELL_COPPER_PAGE);
1840		if (err < 0)
1841			goto error;
1842
1843		/* If WOL event happened once, the LED[2] interrupt pin
1844		 * will not be cleared unless we reading the interrupt status
1845		 * register. If interrupts are in use, the normal interrupt
1846		 * handling will clear the WOL event. Clear the WOL event
1847		 * before enabling it if !phy_interrupt_is_valid()
1848		 */
1849		if (!phy_interrupt_is_valid(phydev))
1850			__phy_read(phydev, MII_M1011_IEVENT);
1851
1852		/* Enable the WOL interrupt */
1853		err = __phy_set_bits(phydev, MII_88E1318S_PHY_CSIER,
1854				     MII_88E1318S_PHY_CSIER_WOL_EIE);
1855		if (err < 0)
1856			goto error;
1857
1858		err = marvell_write_page(phydev, MII_MARVELL_LED_PAGE);
1859		if (err < 0)
1860			goto error;
1861
1862		/* Setup LED[2] as interrupt pin (active low) */
1863		err = __phy_modify(phydev, MII_88E1318S_PHY_LED_TCR,
1864				   MII_88E1318S_PHY_LED_TCR_FORCE_INT,
1865				   MII_88E1318S_PHY_LED_TCR_INTn_ENABLE |
1866				   MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW);
1867		if (err < 0)
1868			goto error;
1869	}
1870
1871	if (wol->wolopts & WAKE_MAGIC) {
1872		err = marvell_write_page(phydev, MII_MARVELL_WOL_PAGE);
1873		if (err < 0)
1874			goto error;
1875
1876		/* Store the device address for the magic packet */
1877		err = __phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD2,
1878				((phydev->attached_dev->dev_addr[5] << 8) |
1879				 phydev->attached_dev->dev_addr[4]));
1880		if (err < 0)
1881			goto error;
1882		err = __phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD1,
1883				((phydev->attached_dev->dev_addr[3] << 8) |
1884				 phydev->attached_dev->dev_addr[2]));
1885		if (err < 0)
1886			goto error;
1887		err = __phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD0,
1888				((phydev->attached_dev->dev_addr[1] << 8) |
1889				 phydev->attached_dev->dev_addr[0]));
1890		if (err < 0)
1891			goto error;
1892
1893		/* Clear WOL status and enable magic packet matching */
1894		err = __phy_set_bits(phydev, MII_88E1318S_PHY_WOL_CTRL,
1895				     MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS |
1896				     MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE);
1897		if (err < 0)
1898			goto error;
1899	} else {
1900		err = marvell_write_page(phydev, MII_MARVELL_WOL_PAGE);
1901		if (err < 0)
1902			goto error;
1903
1904		/* Clear WOL status and disable magic packet matching */
1905		err = __phy_modify(phydev, MII_88E1318S_PHY_WOL_CTRL,
1906				   MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE,
1907				   MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS);
1908		if (err < 0)
1909			goto error;
1910	}
1911
1912	if (wol->wolopts & WAKE_PHY) {
1913		err = marvell_write_page(phydev, MII_MARVELL_WOL_PAGE);
1914		if (err < 0)
1915			goto error;
1916
1917		/* Clear WOL status and enable link up event */
1918		err = __phy_modify(phydev, MII_88E1318S_PHY_WOL_CTRL, 0,
1919				   MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS |
1920				   MII_88E1318S_PHY_WOL_CTRL_LINK_UP_ENABLE);
1921		if (err < 0)
1922			goto error;
1923	} else {
1924		err = marvell_write_page(phydev, MII_MARVELL_WOL_PAGE);
1925		if (err < 0)
1926			goto error;
1927
1928		/* Clear WOL status and disable link up event */
1929		err = __phy_modify(phydev, MII_88E1318S_PHY_WOL_CTRL,
1930				   MII_88E1318S_PHY_WOL_CTRL_LINK_UP_ENABLE,
1931				   MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS);
1932		if (err < 0)
1933			goto error;
1934	}
1935
1936error:
1937	return phy_restore_page(phydev, oldpage, err);
1938}
1939
1940static int marvell_get_sset_count(struct phy_device *phydev)
1941{
1942	if (linkmode_test_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
1943			      phydev->supported))
1944		return ARRAY_SIZE(marvell_hw_stats);
1945	else
1946		return ARRAY_SIZE(marvell_hw_stats) - NB_FIBER_STATS;
1947}
1948
1949static void marvell_get_strings(struct phy_device *phydev, u8 *data)
1950{
1951	int count = marvell_get_sset_count(phydev);
1952	int i;
1953
1954	for (i = 0; i < count; i++) {
1955		strscpy(data + i * ETH_GSTRING_LEN,
1956			marvell_hw_stats[i].string, ETH_GSTRING_LEN);
1957	}
1958}
1959
1960static u64 marvell_get_stat(struct phy_device *phydev, int i)
1961{
1962	struct marvell_hw_stat stat = marvell_hw_stats[i];
1963	struct marvell_priv *priv = phydev->priv;
1964	int val;
1965	u64 ret;
1966
1967	val = phy_read_paged(phydev, stat.page, stat.reg);
1968	if (val < 0) {
1969		ret = U64_MAX;
1970	} else {
1971		val = val & ((1 << stat.bits) - 1);
1972		priv->stats[i] += val;
1973		ret = priv->stats[i];
1974	}
1975
1976	return ret;
1977}
1978
1979static void marvell_get_stats(struct phy_device *phydev,
1980			      struct ethtool_stats *stats, u64 *data)
1981{
1982	int count = marvell_get_sset_count(phydev);
1983	int i;
1984
1985	for (i = 0; i < count; i++)
1986		data[i] = marvell_get_stat(phydev, i);
1987}
1988
1989static int m88e1510_loopback(struct phy_device *phydev, bool enable)
1990{
1991	int err;
1992
1993	if (enable) {
1994		u16 bmcr_ctl, mscr2_ctl = 0;
1995
1996		bmcr_ctl = mii_bmcr_encode_fixed(phydev->speed, phydev->duplex);
1997
1998		err = phy_write(phydev, MII_BMCR, bmcr_ctl);
1999		if (err < 0)
2000			return err;
2001
2002		if (phydev->speed == SPEED_1000)
2003			mscr2_ctl = BMCR_SPEED1000;
2004		else if (phydev->speed == SPEED_100)
2005			mscr2_ctl = BMCR_SPEED100;
2006
2007		err = phy_modify_paged(phydev, MII_MARVELL_MSCR_PAGE,
2008				       MII_88E1510_MSCR_2, BMCR_SPEED1000 |
2009				       BMCR_SPEED100, mscr2_ctl);
2010		if (err < 0)
2011			return err;
2012
2013		/* Need soft reset to have speed configuration takes effect */
2014		err = genphy_soft_reset(phydev);
2015		if (err < 0)
2016			return err;
2017
2018		err = phy_modify(phydev, MII_BMCR, BMCR_LOOPBACK,
2019				 BMCR_LOOPBACK);
2020
2021		if (!err) {
2022			/* It takes some time for PHY device to switch
2023			 * into/out-of loopback mode.
2024			 */
2025			msleep(1000);
2026		}
2027		return err;
2028	} else {
2029		err = phy_modify(phydev, MII_BMCR, BMCR_LOOPBACK, 0);
2030		if (err < 0)
2031			return err;
2032
2033		return phy_config_aneg(phydev);
2034	}
2035}
2036
2037static int marvell_vct5_wait_complete(struct phy_device *phydev)
2038{
2039	int i;
2040	int val;
2041
2042	for (i = 0; i < 32; i++) {
2043		val = __phy_read(phydev, MII_VCT5_CTRL);
2044		if (val < 0)
2045			return val;
2046
2047		if (val & MII_VCT5_CTRL_COMPLETE)
2048			return 0;
2049	}
2050
2051	phydev_err(phydev, "Timeout while waiting for cable test to finish\n");
2052	return -ETIMEDOUT;
2053}
2054
2055static int marvell_vct5_amplitude(struct phy_device *phydev, int pair)
2056{
2057	int amplitude;
2058	int val;
2059	int reg;
2060
2061	reg = MII_VCT5_TX_RX_MDI0_COUPLING + pair;
2062	val = __phy_read(phydev, reg);
2063
2064	if (val < 0)
2065		return 0;
2066
2067	amplitude = (val & MII_VCT5_TX_RX_AMPLITUDE_MASK) >>
2068		MII_VCT5_TX_RX_AMPLITUDE_SHIFT;
2069
2070	if (!(val & MII_VCT5_TX_RX_COUPLING_POSITIVE_REFLECTION))
2071		amplitude = -amplitude;
2072
2073	return 1000 * amplitude / 128;
2074}
2075
2076static u32 marvell_vct5_distance2cm(int distance)
2077{
2078	return distance * 805 / 10;
2079}
2080
2081static u32 marvell_vct5_cm2distance(int cm)
2082{
2083	return cm * 10 / 805;
2084}
2085
2086static int marvell_vct5_amplitude_distance(struct phy_device *phydev,
2087					   int distance, int pair)
2088{
2089	u16 reg;
2090	int err;
2091	int mV;
2092	int i;
2093
2094	err = __phy_write(phydev, MII_VCT5_SAMPLE_POINT_DISTANCE,
2095			  distance);
2096	if (err)
2097		return err;
2098
2099	reg = MII_VCT5_CTRL_ENABLE |
2100		MII_VCT5_CTRL_TX_SAME_CHANNEL |
2101		MII_VCT5_CTRL_SAMPLES_DEFAULT |
2102		MII_VCT5_CTRL_SAMPLE_POINT |
2103		MII_VCT5_CTRL_PEEK_HYST_DEFAULT;
2104	err = __phy_write(phydev, MII_VCT5_CTRL, reg);
2105	if (err)
2106		return err;
2107
2108	err = marvell_vct5_wait_complete(phydev);
2109	if (err)
2110		return err;
2111
2112	for (i = 0; i < 4; i++) {
2113		if (pair != PHY_PAIR_ALL && i != pair)
2114			continue;
2115
2116		mV = marvell_vct5_amplitude(phydev, i);
2117		ethnl_cable_test_amplitude(phydev, i, mV);
2118	}
2119
2120	return 0;
2121}
2122
2123static int marvell_vct5_amplitude_graph(struct phy_device *phydev)
2124{
2125	struct marvell_priv *priv = phydev->priv;
2126	int distance;
2127	u16 width;
2128	int page;
2129	int err;
2130	u16 reg;
2131
2132	if (priv->first <= TDR_SHORT_CABLE_LENGTH)
2133		width = MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_32nS;
2134	else
2135		width = MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_128nS;
2136
2137	reg = MII_VCT5_TX_PULSE_CTRL_GT_140m_46_86mV |
2138		MII_VCT5_TX_PULSE_CTRL_DONT_WAIT_LINK_DOWN |
2139		MII_VCT5_TX_PULSE_CTRL_MAX_AMP | width;
2140
2141	err = phy_write_paged(phydev, MII_MARVELL_VCT5_PAGE,
2142			      MII_VCT5_TX_PULSE_CTRL, reg);
2143	if (err)
2144		return err;
2145
2146	/* Reading the TDR data is very MDIO heavy. We need to optimize
2147	 * access to keep the time to a minimum. So lock the bus once,
2148	 * and don't release it until complete. We can then avoid having
2149	 * to change the page for every access, greatly speeding things
2150	 * up.
2151	 */
2152	page = phy_select_page(phydev, MII_MARVELL_VCT5_PAGE);
2153	if (page < 0)
2154		goto restore_page;
2155
2156	for (distance = priv->first;
2157	     distance <= priv->last;
2158	     distance += priv->step) {
2159		err = marvell_vct5_amplitude_distance(phydev, distance,
2160						      priv->pair);
2161		if (err)
2162			goto restore_page;
2163
2164		if (distance > TDR_SHORT_CABLE_LENGTH &&
2165		    width == MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_32nS) {
2166			width = MII_VCT5_TX_PULSE_CTRL_PULSE_WIDTH_128nS;
2167			reg = MII_VCT5_TX_PULSE_CTRL_GT_140m_46_86mV |
2168				MII_VCT5_TX_PULSE_CTRL_DONT_WAIT_LINK_DOWN |
2169				MII_VCT5_TX_PULSE_CTRL_MAX_AMP | width;
2170			err = __phy_write(phydev, MII_VCT5_TX_PULSE_CTRL, reg);
2171			if (err)
2172				goto restore_page;
2173		}
2174	}
2175
2176restore_page:
2177	return phy_restore_page(phydev, page, err);
2178}
2179
2180static int marvell_cable_test_start_common(struct phy_device *phydev)
2181{
2182	int bmcr, bmsr, ret;
2183
2184	/* If auto-negotiation is enabled, but not complete, the cable
2185	 * test never completes. So disable auto-neg.
2186	 */
2187	bmcr = phy_read(phydev, MII_BMCR);
2188	if (bmcr < 0)
2189		return bmcr;
2190
2191	bmsr = phy_read(phydev, MII_BMSR);
2192
2193	if (bmsr < 0)
2194		return bmsr;
2195
2196	if (bmcr & BMCR_ANENABLE) {
2197		ret =  phy_clear_bits(phydev, MII_BMCR, BMCR_ANENABLE);
2198		if (ret < 0)
2199			return ret;
2200		ret = genphy_soft_reset(phydev);
2201		if (ret < 0)
2202			return ret;
2203	}
2204
2205	/* If the link is up, allow it some time to go down */
2206	if (bmsr & BMSR_LSTATUS)
2207		msleep(1500);
2208
2209	return 0;
2210}
2211
2212static int marvell_vct7_cable_test_start(struct phy_device *phydev)
2213{
2214	struct marvell_priv *priv = phydev->priv;
2215	int ret;
2216
2217	ret = marvell_cable_test_start_common(phydev);
2218	if (ret)
2219		return ret;
2220
2221	priv->cable_test_tdr = false;
2222
2223	/* Reset the VCT5 API control to defaults, otherwise
2224	 * VCT7 does not work correctly.
2225	 */
2226	ret = phy_write_paged(phydev, MII_MARVELL_VCT5_PAGE,
2227			      MII_VCT5_CTRL,
2228			      MII_VCT5_CTRL_TX_SAME_CHANNEL |
2229			      MII_VCT5_CTRL_SAMPLES_DEFAULT |
2230			      MII_VCT5_CTRL_MODE_MAXIMUM_PEEK |
2231			      MII_VCT5_CTRL_PEEK_HYST_DEFAULT);
2232	if (ret)
2233		return ret;
2234
2235	ret = phy_write_paged(phydev, MII_MARVELL_VCT5_PAGE,
2236			      MII_VCT5_SAMPLE_POINT_DISTANCE, 0);
2237	if (ret)
2238		return ret;
2239
2240	return phy_write_paged(phydev, MII_MARVELL_VCT7_PAGE,
2241			       MII_VCT7_CTRL,
2242			       MII_VCT7_CTRL_RUN_NOW |
2243			       MII_VCT7_CTRL_CENTIMETERS);
2244}
2245
2246static int marvell_vct5_cable_test_tdr_start(struct phy_device *phydev,
2247					     const struct phy_tdr_config *cfg)
2248{
2249	struct marvell_priv *priv = phydev->priv;
2250	int ret;
2251
2252	priv->cable_test_tdr = true;
2253	priv->first = marvell_vct5_cm2distance(cfg->first);
2254	priv->last = marvell_vct5_cm2distance(cfg->last);
2255	priv->step = marvell_vct5_cm2distance(cfg->step);
2256	priv->pair = cfg->pair;
2257
2258	if (priv->first > MII_VCT5_SAMPLE_POINT_DISTANCE_MAX)
2259		return -EINVAL;
2260
2261	if (priv->last > MII_VCT5_SAMPLE_POINT_DISTANCE_MAX)
2262		return -EINVAL;
2263
2264	/* Disable  VCT7 */
2265	ret = phy_write_paged(phydev, MII_MARVELL_VCT7_PAGE,
2266			      MII_VCT7_CTRL, 0);
2267	if (ret)
2268		return ret;
2269
2270	ret = marvell_cable_test_start_common(phydev);
2271	if (ret)
2272		return ret;
2273
2274	ret = ethnl_cable_test_pulse(phydev, 1000);
2275	if (ret)
2276		return ret;
2277
2278	return ethnl_cable_test_step(phydev,
2279				     marvell_vct5_distance2cm(priv->first),
2280				     marvell_vct5_distance2cm(priv->last),
2281				     marvell_vct5_distance2cm(priv->step));
2282}
2283
2284static int marvell_vct7_distance_to_length(int distance, bool meter)
2285{
2286	if (meter)
2287		distance *= 100;
2288
2289	return distance;
2290}
2291
2292static bool marvell_vct7_distance_valid(int result)
2293{
2294	switch (result) {
2295	case MII_VCT7_RESULTS_OPEN:
2296	case MII_VCT7_RESULTS_SAME_SHORT:
2297	case MII_VCT7_RESULTS_CROSS_SHORT:
2298		return true;
2299	}
2300	return false;
2301}
2302
2303static int marvell_vct7_report_length(struct phy_device *phydev,
2304				      int pair, bool meter)
2305{
2306	int length;
2307	int ret;
2308
2309	ret = phy_read_paged(phydev, MII_MARVELL_VCT7_PAGE,
2310			     MII_VCT7_PAIR_0_DISTANCE + pair);
2311	if (ret < 0)
2312		return ret;
2313
2314	length = marvell_vct7_distance_to_length(ret, meter);
2315
2316	ethnl_cable_test_fault_length(phydev, pair, length);
2317
2318	return 0;
2319}
2320
2321static int marvell_vct7_cable_test_report_trans(int result)
2322{
2323	switch (result) {
2324	case MII_VCT7_RESULTS_OK:
2325		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
2326	case MII_VCT7_RESULTS_OPEN:
2327		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
2328	case MII_VCT7_RESULTS_SAME_SHORT:
2329		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
2330	case MII_VCT7_RESULTS_CROSS_SHORT:
2331		return ETHTOOL_A_CABLE_RESULT_CODE_CROSS_SHORT;
2332	default:
2333		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
2334	}
2335}
2336
2337static int marvell_vct7_cable_test_report(struct phy_device *phydev)
2338{
2339	int pair0, pair1, pair2, pair3;
2340	bool meter;
2341	int ret;
2342
2343	ret = phy_read_paged(phydev, MII_MARVELL_VCT7_PAGE,
2344			     MII_VCT7_RESULTS);
2345	if (ret < 0)
2346		return ret;
2347
2348	pair3 = (ret & MII_VCT7_RESULTS_PAIR3_MASK) >>
2349		MII_VCT7_RESULTS_PAIR3_SHIFT;
2350	pair2 = (ret & MII_VCT7_RESULTS_PAIR2_MASK) >>
2351		MII_VCT7_RESULTS_PAIR2_SHIFT;
2352	pair1 = (ret & MII_VCT7_RESULTS_PAIR1_MASK) >>
2353		MII_VCT7_RESULTS_PAIR1_SHIFT;
2354	pair0 = (ret & MII_VCT7_RESULTS_PAIR0_MASK) >>
2355		MII_VCT7_RESULTS_PAIR0_SHIFT;
2356
2357	ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_A,
2358				marvell_vct7_cable_test_report_trans(pair0));
2359	ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_B,
2360				marvell_vct7_cable_test_report_trans(pair1));
2361	ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_C,
2362				marvell_vct7_cable_test_report_trans(pair2));
2363	ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_D,
2364				marvell_vct7_cable_test_report_trans(pair3));
2365
2366	ret = phy_read_paged(phydev, MII_MARVELL_VCT7_PAGE, MII_VCT7_CTRL);
2367	if (ret < 0)
2368		return ret;
2369
2370	meter = ret & MII_VCT7_CTRL_METERS;
2371
2372	if (marvell_vct7_distance_valid(pair0))
2373		marvell_vct7_report_length(phydev, 0, meter);
2374	if (marvell_vct7_distance_valid(pair1))
2375		marvell_vct7_report_length(phydev, 1, meter);
2376	if (marvell_vct7_distance_valid(pair2))
2377		marvell_vct7_report_length(phydev, 2, meter);
2378	if (marvell_vct7_distance_valid(pair3))
2379		marvell_vct7_report_length(phydev, 3, meter);
2380
2381	return 0;
2382}
2383
2384static int marvell_vct7_cable_test_get_status(struct phy_device *phydev,
2385					      bool *finished)
2386{
2387	struct marvell_priv *priv = phydev->priv;
2388	int ret;
2389
2390	if (priv->cable_test_tdr) {
2391		ret = marvell_vct5_amplitude_graph(phydev);
2392		*finished = true;
2393		return ret;
2394	}
2395
2396	*finished = false;
2397
2398	ret = phy_read_paged(phydev, MII_MARVELL_VCT7_PAGE,
2399			     MII_VCT7_CTRL);
2400
2401	if (ret < 0)
2402		return ret;
2403
2404	if (!(ret & MII_VCT7_CTRL_IN_PROGRESS)) {
2405		*finished = true;
2406
2407		return marvell_vct7_cable_test_report(phydev);
2408	}
2409
2410	return 0;
2411}
2412
2413#ifdef CONFIG_HWMON
2414struct marvell_hwmon_ops {
2415	int (*config)(struct phy_device *phydev);
2416	int (*get_temp)(struct phy_device *phydev, long *temp);
2417	int (*get_temp_critical)(struct phy_device *phydev, long *temp);
2418	int (*set_temp_critical)(struct phy_device *phydev, long temp);
2419	int (*get_temp_alarm)(struct phy_device *phydev, long *alarm);
2420};
2421
2422static const struct marvell_hwmon_ops *
2423to_marvell_hwmon_ops(const struct phy_device *phydev)
2424{
2425	return phydev->drv->driver_data;
2426}
2427
2428static int m88e1121_get_temp(struct phy_device *phydev, long *temp)
2429{
2430	int oldpage;
2431	int ret = 0;
2432	int val;
2433
2434	*temp = 0;
2435
2436	oldpage = phy_select_page(phydev, MII_MARVELL_MISC_TEST_PAGE);
2437	if (oldpage < 0)
2438		goto error;
2439
2440	/* Enable temperature sensor */
2441	ret = __phy_read(phydev, MII_88E1121_MISC_TEST);
2442	if (ret < 0)
2443		goto error;
2444
2445	ret = __phy_write(phydev, MII_88E1121_MISC_TEST,
2446			  ret | MII_88E1121_MISC_TEST_TEMP_SENSOR_EN);
2447	if (ret < 0)
2448		goto error;
2449
2450	/* Wait for temperature to stabilize */
2451	usleep_range(10000, 12000);
2452
2453	val = __phy_read(phydev, MII_88E1121_MISC_TEST);
2454	if (val < 0) {
2455		ret = val;
2456		goto error;
2457	}
2458
2459	/* Disable temperature sensor */
2460	ret = __phy_write(phydev, MII_88E1121_MISC_TEST,
2461			  ret & ~MII_88E1121_MISC_TEST_TEMP_SENSOR_EN);
2462	if (ret < 0)
2463		goto error;
2464
2465	*temp = ((val & MII_88E1121_MISC_TEST_TEMP_MASK) - 5) * 5000;
2466
2467error:
2468	return phy_restore_page(phydev, oldpage, ret);
2469}
2470
2471static int m88e1510_get_temp(struct phy_device *phydev, long *temp)
2472{
2473	int ret;
2474
2475	*temp = 0;
2476
2477	ret = phy_read_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2478			     MII_88E1510_TEMP_SENSOR);
2479	if (ret < 0)
2480		return ret;
2481
2482	*temp = ((ret & MII_88E1510_TEMP_SENSOR_MASK) - 25) * 1000;
2483
2484	return 0;
2485}
2486
2487static int m88e1510_get_temp_critical(struct phy_device *phydev, long *temp)
2488{
2489	int ret;
2490
2491	*temp = 0;
2492
2493	ret = phy_read_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2494			     MII_88E1121_MISC_TEST);
2495	if (ret < 0)
2496		return ret;
2497
2498	*temp = (((ret & MII_88E1510_MISC_TEST_TEMP_THRESHOLD_MASK) >>
2499		  MII_88E1510_MISC_TEST_TEMP_THRESHOLD_SHIFT) * 5) - 25;
2500	/* convert to mC */
2501	*temp *= 1000;
2502
2503	return 0;
2504}
2505
2506static int m88e1510_set_temp_critical(struct phy_device *phydev, long temp)
2507{
2508	temp = temp / 1000;
2509	temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
2510
2511	return phy_modify_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2512				MII_88E1121_MISC_TEST,
2513				MII_88E1510_MISC_TEST_TEMP_THRESHOLD_MASK,
2514				temp << MII_88E1510_MISC_TEST_TEMP_THRESHOLD_SHIFT);
2515}
2516
2517static int m88e1510_get_temp_alarm(struct phy_device *phydev, long *alarm)
2518{
2519	int ret;
2520
2521	*alarm = false;
2522
2523	ret = phy_read_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2524			     MII_88E1121_MISC_TEST);
2525	if (ret < 0)
2526		return ret;
2527
2528	*alarm = !!(ret & MII_88E1510_MISC_TEST_TEMP_IRQ);
2529
2530	return 0;
2531}
2532
2533static int m88e6390_get_temp(struct phy_device *phydev, long *temp)
2534{
2535	int sum = 0;
2536	int oldpage;
2537	int ret = 0;
2538	int i;
2539
2540	*temp = 0;
2541
2542	oldpage = phy_select_page(phydev, MII_MARVELL_MISC_TEST_PAGE);
2543	if (oldpage < 0)
2544		goto error;
2545
2546	/* Enable temperature sensor */
2547	ret = __phy_read(phydev, MII_88E6390_MISC_TEST);
2548	if (ret < 0)
2549		goto error;
2550
2551	ret &= ~MII_88E6390_MISC_TEST_TEMP_SENSOR_MASK;
2552	ret |= MII_88E6390_MISC_TEST_TEMP_SENSOR_ENABLE_SAMPLE_1S;
2553
2554	ret = __phy_write(phydev, MII_88E6390_MISC_TEST, ret);
2555	if (ret < 0)
2556		goto error;
2557
2558	/* Wait for temperature to stabilize */
2559	usleep_range(10000, 12000);
2560
2561	/* Reading the temperature sense has an errata. You need to read
2562	 * a number of times and take an average.
2563	 */
2564	for (i = 0; i < MII_88E6390_TEMP_SENSOR_SAMPLES; i++) {
2565		ret = __phy_read(phydev, MII_88E6390_TEMP_SENSOR);
2566		if (ret < 0)
2567			goto error;
2568		sum += ret & MII_88E6390_TEMP_SENSOR_MASK;
2569	}
2570
2571	sum /= MII_88E6390_TEMP_SENSOR_SAMPLES;
2572	*temp = (sum  - 75) * 1000;
2573
2574	/* Disable temperature sensor */
2575	ret = __phy_read(phydev, MII_88E6390_MISC_TEST);
2576	if (ret < 0)
2577		goto error;
2578
2579	ret = ret & ~MII_88E6390_MISC_TEST_TEMP_SENSOR_MASK;
2580	ret |= MII_88E6390_MISC_TEST_TEMP_SENSOR_DISABLE;
2581
2582	ret = __phy_write(phydev, MII_88E6390_MISC_TEST, ret);
2583
2584error:
2585	phy_restore_page(phydev, oldpage, ret);
2586
2587	return ret;
2588}
2589
2590static int m88e6393_get_temp(struct phy_device *phydev, long *temp)
2591{
2592	int err;
2593
2594	err = m88e1510_get_temp(phydev, temp);
2595
2596	/* 88E1510 measures T + 25, while the PHY on 88E6393X switch
2597	 * T + 75, so we have to subtract another 50
2598	 */
2599	*temp -= 50000;
2600
2601	return err;
2602}
2603
2604static int m88e6393_get_temp_critical(struct phy_device *phydev, long *temp)
2605{
2606	int ret;
2607
2608	*temp = 0;
2609
2610	ret = phy_read_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2611			     MII_88E6390_TEMP_SENSOR);
2612	if (ret < 0)
2613		return ret;
2614
2615	*temp = (((ret & MII_88E6393_TEMP_SENSOR_THRESHOLD_MASK) >>
2616		  MII_88E6393_TEMP_SENSOR_THRESHOLD_SHIFT) - 75) * 1000;
2617
2618	return 0;
2619}
2620
2621static int m88e6393_set_temp_critical(struct phy_device *phydev, long temp)
2622{
2623	temp = (temp / 1000) + 75;
2624
2625	return phy_modify_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2626				MII_88E6390_TEMP_SENSOR,
2627				MII_88E6393_TEMP_SENSOR_THRESHOLD_MASK,
2628				temp << MII_88E6393_TEMP_SENSOR_THRESHOLD_SHIFT);
2629}
2630
2631static int m88e6393_hwmon_config(struct phy_device *phydev)
2632{
2633	int err;
2634
2635	err = m88e6393_set_temp_critical(phydev, 100000);
2636	if (err)
2637		return err;
2638
2639	return phy_modify_paged(phydev, MII_MARVELL_MISC_TEST_PAGE,
2640				MII_88E6390_MISC_TEST,
2641				MII_88E6390_MISC_TEST_TEMP_SENSOR_MASK |
2642				MII_88E6393_MISC_TEST_SAMPLES_MASK |
2643				MII_88E6393_MISC_TEST_RATE_MASK,
2644				MII_88E6390_MISC_TEST_TEMP_SENSOR_ENABLE |
2645				MII_88E6393_MISC_TEST_SAMPLES_2048 |
2646				MII_88E6393_MISC_TEST_RATE_2_3MS);
2647}
2648
2649static int marvell_hwmon_read(struct device *dev, enum hwmon_sensor_types type,
2650			      u32 attr, int channel, long *temp)
2651{
2652	struct phy_device *phydev = dev_get_drvdata(dev);
2653	const struct marvell_hwmon_ops *ops = to_marvell_hwmon_ops(phydev);
2654	int err = -EOPNOTSUPP;
2655
2656	switch (attr) {
2657	case hwmon_temp_input:
2658		if (ops->get_temp)
2659			err = ops->get_temp(phydev, temp);
2660		break;
2661	case hwmon_temp_crit:
2662		if (ops->get_temp_critical)
2663			err = ops->get_temp_critical(phydev, temp);
2664		break;
2665	case hwmon_temp_max_alarm:
2666		if (ops->get_temp_alarm)
2667			err = ops->get_temp_alarm(phydev, temp);
2668		break;
2669	}
2670
2671	return err;
2672}
2673
2674static int marvell_hwmon_write(struct device *dev, enum hwmon_sensor_types type,
2675			       u32 attr, int channel, long temp)
2676{
2677	struct phy_device *phydev = dev_get_drvdata(dev);
2678	const struct marvell_hwmon_ops *ops = to_marvell_hwmon_ops(phydev);
2679	int err = -EOPNOTSUPP;
2680
2681	switch (attr) {
2682	case hwmon_temp_crit:
2683		if (ops->set_temp_critical)
2684			err = ops->set_temp_critical(phydev, temp);
2685		break;
2686	}
2687
2688	return err;
2689}
2690
2691static umode_t marvell_hwmon_is_visible(const void *data,
2692					enum hwmon_sensor_types type,
2693					u32 attr, int channel)
2694{
2695	const struct phy_device *phydev = data;
2696	const struct marvell_hwmon_ops *ops = to_marvell_hwmon_ops(phydev);
2697
2698	if (type != hwmon_temp)
2699		return 0;
2700
2701	switch (attr) {
2702	case hwmon_temp_input:
2703		return ops->get_temp ? 0444 : 0;
2704	case hwmon_temp_max_alarm:
2705		return ops->get_temp_alarm ? 0444 : 0;
2706	case hwmon_temp_crit:
2707		return (ops->get_temp_critical ? 0444 : 0) |
2708		       (ops->set_temp_critical ? 0200 : 0);
2709	default:
2710		return 0;
2711	}
2712}
2713
2714static u32 marvell_hwmon_chip_config[] = {
2715	HWMON_C_REGISTER_TZ,
2716	0
2717};
2718
2719static const struct hwmon_channel_info marvell_hwmon_chip = {
2720	.type = hwmon_chip,
2721	.config = marvell_hwmon_chip_config,
2722};
2723
2724/* we can define HWMON_T_CRIT and HWMON_T_MAX_ALARM even though these are not
2725 * defined for all PHYs, because the hwmon code checks whether the attributes
2726 * exists via the .is_visible method
2727 */
2728static u32 marvell_hwmon_temp_config[] = {
2729	HWMON_T_INPUT | HWMON_T_CRIT | HWMON_T_MAX_ALARM,
2730	0
2731};
2732
2733static const struct hwmon_channel_info marvell_hwmon_temp = {
2734	.type = hwmon_temp,
2735	.config = marvell_hwmon_temp_config,
2736};
2737
2738static const struct hwmon_channel_info *marvell_hwmon_info[] = {
2739	&marvell_hwmon_chip,
2740	&marvell_hwmon_temp,
2741	NULL
2742};
2743
2744static const struct hwmon_ops marvell_hwmon_hwmon_ops = {
2745	.is_visible = marvell_hwmon_is_visible,
2746	.read = marvell_hwmon_read,
2747	.write = marvell_hwmon_write,
2748};
2749
2750static const struct hwmon_chip_info marvell_hwmon_chip_info = {
2751	.ops = &marvell_hwmon_hwmon_ops,
2752	.info = marvell_hwmon_info,
2753};
2754
2755static int marvell_hwmon_name(struct phy_device *phydev)
2756{
2757	struct marvell_priv *priv = phydev->priv;
2758	struct device *dev = &phydev->mdio.dev;
2759	const char *devname = dev_name(dev);
2760	size_t len = strlen(devname);
2761	int i, j;
2762
2763	priv->hwmon_name = devm_kzalloc(dev, len, GFP_KERNEL);
2764	if (!priv->hwmon_name)
2765		return -ENOMEM;
2766
2767	for (i = j = 0; i < len && devname[i]; i++) {
2768		if (isalnum(devname[i]))
2769			priv->hwmon_name[j++] = devname[i];
2770	}
2771
2772	return 0;
2773}
2774
2775static int marvell_hwmon_probe(struct phy_device *phydev)
2776{
2777	const struct marvell_hwmon_ops *ops = to_marvell_hwmon_ops(phydev);
2778	struct marvell_priv *priv = phydev->priv;
2779	struct device *dev = &phydev->mdio.dev;
2780	int err;
2781
2782	if (!ops)
2783		return 0;
2784
2785	err = marvell_hwmon_name(phydev);
2786	if (err)
2787		return err;
2788
2789	priv->hwmon_dev = devm_hwmon_device_register_with_info(
2790		dev, priv->hwmon_name, phydev, &marvell_hwmon_chip_info, NULL);
2791	if (IS_ERR(priv->hwmon_dev))
2792		return PTR_ERR(priv->hwmon_dev);
2793
2794	if (ops->config)
2795		err = ops->config(phydev);
2796
2797	return err;
2798}
2799
2800static const struct marvell_hwmon_ops m88e1121_hwmon_ops = {
2801	.get_temp = m88e1121_get_temp,
2802};
2803
2804static const struct marvell_hwmon_ops m88e1510_hwmon_ops = {
2805	.get_temp = m88e1510_get_temp,
2806	.get_temp_critical = m88e1510_get_temp_critical,
2807	.set_temp_critical = m88e1510_set_temp_critical,
2808	.get_temp_alarm = m88e1510_get_temp_alarm,
2809};
2810
2811static const struct marvell_hwmon_ops m88e6390_hwmon_ops = {
2812	.get_temp = m88e6390_get_temp,
2813};
2814
2815static const struct marvell_hwmon_ops m88e6393_hwmon_ops = {
2816	.config = m88e6393_hwmon_config,
2817	.get_temp = m88e6393_get_temp,
2818	.get_temp_critical = m88e6393_get_temp_critical,
2819	.set_temp_critical = m88e6393_set_temp_critical,
2820	.get_temp_alarm = m88e1510_get_temp_alarm,
2821};
2822
2823#define DEF_MARVELL_HWMON_OPS(s) (&(s))
2824
2825#else
2826
2827#define DEF_MARVELL_HWMON_OPS(s) NULL
2828
2829static int marvell_hwmon_probe(struct phy_device *phydev)
2830{
2831	return 0;
2832}
2833#endif
2834
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2835static int marvell_probe(struct phy_device *phydev)
2836{
2837	struct marvell_priv *priv;
2838
2839	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
2840	if (!priv)
2841		return -ENOMEM;
2842
2843	phydev->priv = priv;
2844
2845	return marvell_hwmon_probe(phydev);
2846}
2847
2848static int m88e1510_sfp_insert(void *upstream, const struct sfp_eeprom_id *id)
2849{
2850	DECLARE_PHY_INTERFACE_MASK(interfaces);
2851	struct phy_device *phydev = upstream;
2852	phy_interface_t interface;
2853	struct device *dev;
2854	int oldpage;
2855	int ret = 0;
2856	u16 mode;
2857
2858	__ETHTOOL_DECLARE_LINK_MODE_MASK(supported) = { 0, };
2859
2860	dev = &phydev->mdio.dev;
2861
2862	sfp_parse_support(phydev->sfp_bus, id, supported, interfaces);
2863	interface = sfp_select_interface(phydev->sfp_bus, supported);
2864
2865	dev_info(dev, "%s SFP module inserted\n", phy_modes(interface));
2866
2867	switch (interface) {
2868	case PHY_INTERFACE_MODE_1000BASEX:
2869		mode = MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII_1000X;
2870
2871		break;
2872	case PHY_INTERFACE_MODE_100BASEX:
2873		mode = MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII_100FX;
2874
2875		break;
2876	case PHY_INTERFACE_MODE_SGMII:
2877		mode = MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII_SGMII;
2878
2879		break;
2880	default:
2881		dev_err(dev, "Incompatible SFP module inserted\n");
2882
2883		return -EINVAL;
2884	}
2885
2886	oldpage = phy_select_page(phydev, MII_MARVELL_MODE_PAGE);
2887	if (oldpage < 0)
2888		goto error;
2889
2890	ret = __phy_modify(phydev, MII_88E1510_GEN_CTRL_REG_1,
2891			   MII_88E1510_GEN_CTRL_REG_1_MODE_MASK, mode);
2892	if (ret < 0)
2893		goto error;
2894
2895	ret = __phy_set_bits(phydev, MII_88E1510_GEN_CTRL_REG_1,
2896			     MII_88E1510_GEN_CTRL_REG_1_RESET);
2897
2898error:
2899	return phy_restore_page(phydev, oldpage, ret);
2900}
2901
2902static void m88e1510_sfp_remove(void *upstream)
2903{
2904	struct phy_device *phydev = upstream;
2905	int oldpage;
2906	int ret = 0;
2907
2908	oldpage = phy_select_page(phydev, MII_MARVELL_MODE_PAGE);
2909	if (oldpage < 0)
2910		goto error;
2911
2912	ret = __phy_modify(phydev, MII_88E1510_GEN_CTRL_REG_1,
2913			   MII_88E1510_GEN_CTRL_REG_1_MODE_MASK,
2914			   MII_88E1510_GEN_CTRL_REG_1_MODE_RGMII);
2915	if (ret < 0)
2916		goto error;
2917
2918	ret = __phy_set_bits(phydev, MII_88E1510_GEN_CTRL_REG_1,
2919			     MII_88E1510_GEN_CTRL_REG_1_RESET);
2920
2921error:
2922	phy_restore_page(phydev, oldpage, ret);
2923}
2924
2925static const struct sfp_upstream_ops m88e1510_sfp_ops = {
2926	.module_insert = m88e1510_sfp_insert,
2927	.module_remove = m88e1510_sfp_remove,
2928	.attach = phy_sfp_attach,
2929	.detach = phy_sfp_detach,
2930};
2931
2932static int m88e1510_probe(struct phy_device *phydev)
2933{
2934	int err;
2935
2936	err = marvell_probe(phydev);
2937	if (err)
2938		return err;
2939
2940	return phy_sfp_probe(phydev, &m88e1510_sfp_ops);
2941}
2942
2943static struct phy_driver marvell_drivers[] = {
2944	{
2945		.phy_id = MARVELL_PHY_ID_88E1101,
2946		.phy_id_mask = MARVELL_PHY_ID_MASK,
2947		.name = "Marvell 88E1101",
2948		/* PHY_GBIT_FEATURES */
2949		.probe = marvell_probe,
2950		.config_init = marvell_config_init,
2951		.config_aneg = m88e1101_config_aneg,
2952		.config_intr = marvell_config_intr,
2953		.handle_interrupt = marvell_handle_interrupt,
2954		.resume = genphy_resume,
2955		.suspend = genphy_suspend,
2956		.read_page = marvell_read_page,
2957		.write_page = marvell_write_page,
2958		.get_sset_count = marvell_get_sset_count,
2959		.get_strings = marvell_get_strings,
2960		.get_stats = marvell_get_stats,
2961	},
2962	{
2963		.phy_id = MARVELL_PHY_ID_88E1112,
2964		.phy_id_mask = MARVELL_PHY_ID_MASK,
2965		.name = "Marvell 88E1112",
2966		/* PHY_GBIT_FEATURES */
2967		.probe = marvell_probe,
2968		.config_init = m88e1112_config_init,
2969		.config_aneg = marvell_config_aneg,
2970		.config_intr = marvell_config_intr,
2971		.handle_interrupt = marvell_handle_interrupt,
2972		.resume = genphy_resume,
2973		.suspend = genphy_suspend,
2974		.read_page = marvell_read_page,
2975		.write_page = marvell_write_page,
2976		.get_sset_count = marvell_get_sset_count,
2977		.get_strings = marvell_get_strings,
2978		.get_stats = marvell_get_stats,
2979		.get_tunable = m88e1011_get_tunable,
2980		.set_tunable = m88e1011_set_tunable,
2981	},
2982	{
2983		.phy_id = MARVELL_PHY_ID_88E1111,
2984		.phy_id_mask = MARVELL_PHY_ID_MASK,
2985		.name = "Marvell 88E1111",
2986		/* PHY_GBIT_FEATURES */
2987		.probe = marvell_probe,
2988		.config_init = m88e1111gbe_config_init,
2989		.config_aneg = m88e1111_config_aneg,
2990		.read_status = marvell_read_status,
2991		.config_intr = marvell_config_intr,
2992		.handle_interrupt = marvell_handle_interrupt,
2993		.resume = genphy_resume,
2994		.suspend = genphy_suspend,
2995		.read_page = marvell_read_page,
2996		.write_page = marvell_write_page,
2997		.get_sset_count = marvell_get_sset_count,
2998		.get_strings = marvell_get_strings,
2999		.get_stats = marvell_get_stats,
3000		.get_tunable = m88e1111_get_tunable,
3001		.set_tunable = m88e1111_set_tunable,
3002	},
3003	{
3004		.phy_id = MARVELL_PHY_ID_88E1111_FINISAR,
3005		.phy_id_mask = MARVELL_PHY_ID_MASK,
3006		.name = "Marvell 88E1111 (Finisar)",
3007		/* PHY_GBIT_FEATURES */
3008		.probe = marvell_probe,
3009		.config_init = m88e1111gbe_config_init,
3010		.config_aneg = m88e1111_config_aneg,
3011		.read_status = marvell_read_status,
3012		.config_intr = marvell_config_intr,
3013		.handle_interrupt = marvell_handle_interrupt,
3014		.resume = genphy_resume,
3015		.suspend = genphy_suspend,
3016		.read_page = marvell_read_page,
3017		.write_page = marvell_write_page,
3018		.get_sset_count = marvell_get_sset_count,
3019		.get_strings = marvell_get_strings,
3020		.get_stats = marvell_get_stats,
3021		.get_tunable = m88e1111_get_tunable,
3022		.set_tunable = m88e1111_set_tunable,
3023	},
3024	{
3025		.phy_id = MARVELL_PHY_ID_88E1118,
3026		.phy_id_mask = MARVELL_PHY_ID_MASK,
3027		.name = "Marvell 88E1118",
3028		/* PHY_GBIT_FEATURES */
3029		.probe = marvell_probe,
3030		.config_init = m88e1118_config_init,
3031		.config_aneg = m88e1118_config_aneg,
3032		.config_intr = marvell_config_intr,
3033		.handle_interrupt = marvell_handle_interrupt,
3034		.resume = genphy_resume,
3035		.suspend = genphy_suspend,
3036		.read_page = marvell_read_page,
3037		.write_page = marvell_write_page,
3038		.get_sset_count = marvell_get_sset_count,
3039		.get_strings = marvell_get_strings,
3040		.get_stats = marvell_get_stats,
3041	},
3042	{
3043		.phy_id = MARVELL_PHY_ID_88E1121R,
3044		.phy_id_mask = MARVELL_PHY_ID_MASK,
3045		.name = "Marvell 88E1121R",
3046		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1121_hwmon_ops),
3047		/* PHY_GBIT_FEATURES */
3048		.probe = marvell_probe,
3049		.config_init = marvell_1011gbe_config_init,
3050		.config_aneg = m88e1121_config_aneg,
3051		.read_status = marvell_read_status,
3052		.config_intr = marvell_config_intr,
3053		.handle_interrupt = marvell_handle_interrupt,
3054		.resume = genphy_resume,
3055		.suspend = genphy_suspend,
3056		.read_page = marvell_read_page,
3057		.write_page = marvell_write_page,
3058		.get_sset_count = marvell_get_sset_count,
3059		.get_strings = marvell_get_strings,
3060		.get_stats = marvell_get_stats,
3061		.get_tunable = m88e1011_get_tunable,
3062		.set_tunable = m88e1011_set_tunable,
3063	},
3064	{
3065		.phy_id = MARVELL_PHY_ID_88E1318S,
3066		.phy_id_mask = MARVELL_PHY_ID_MASK,
3067		.name = "Marvell 88E1318S",
3068		/* PHY_GBIT_FEATURES */
3069		.probe = marvell_probe,
3070		.config_init = m88e1318_config_init,
3071		.config_aneg = m88e1318_config_aneg,
3072		.read_status = marvell_read_status,
3073		.config_intr = marvell_config_intr,
3074		.handle_interrupt = marvell_handle_interrupt,
3075		.get_wol = m88e1318_get_wol,
3076		.set_wol = m88e1318_set_wol,
3077		.resume = genphy_resume,
3078		.suspend = genphy_suspend,
3079		.read_page = marvell_read_page,
3080		.write_page = marvell_write_page,
3081		.get_sset_count = marvell_get_sset_count,
3082		.get_strings = marvell_get_strings,
3083		.get_stats = marvell_get_stats,
 
 
 
 
 
3084	},
3085	{
3086		.phy_id = MARVELL_PHY_ID_88E1145,
3087		.phy_id_mask = MARVELL_PHY_ID_MASK,
3088		.name = "Marvell 88E1145",
3089		/* PHY_GBIT_FEATURES */
3090		.probe = marvell_probe,
3091		.config_init = m88e1145_config_init,
3092		.config_aneg = m88e1101_config_aneg,
3093		.config_intr = marvell_config_intr,
3094		.handle_interrupt = marvell_handle_interrupt,
3095		.resume = genphy_resume,
3096		.suspend = genphy_suspend,
3097		.read_page = marvell_read_page,
3098		.write_page = marvell_write_page,
3099		.get_sset_count = marvell_get_sset_count,
3100		.get_strings = marvell_get_strings,
3101		.get_stats = marvell_get_stats,
3102		.get_tunable = m88e1111_get_tunable,
3103		.set_tunable = m88e1111_set_tunable,
3104	},
3105	{
3106		.phy_id = MARVELL_PHY_ID_88E1149R,
3107		.phy_id_mask = MARVELL_PHY_ID_MASK,
3108		.name = "Marvell 88E1149R",
3109		/* PHY_GBIT_FEATURES */
3110		.probe = marvell_probe,
3111		.config_init = m88e1149_config_init,
3112		.config_aneg = m88e1118_config_aneg,
3113		.config_intr = marvell_config_intr,
3114		.handle_interrupt = marvell_handle_interrupt,
3115		.resume = genphy_resume,
3116		.suspend = genphy_suspend,
3117		.read_page = marvell_read_page,
3118		.write_page = marvell_write_page,
3119		.get_sset_count = marvell_get_sset_count,
3120		.get_strings = marvell_get_strings,
3121		.get_stats = marvell_get_stats,
3122	},
3123	{
3124		.phy_id = MARVELL_PHY_ID_88E1240,
3125		.phy_id_mask = MARVELL_PHY_ID_MASK,
3126		.name = "Marvell 88E1240",
3127		/* PHY_GBIT_FEATURES */
3128		.probe = marvell_probe,
3129		.config_init = m88e1112_config_init,
3130		.config_aneg = marvell_config_aneg,
3131		.config_intr = marvell_config_intr,
3132		.handle_interrupt = marvell_handle_interrupt,
3133		.resume = genphy_resume,
3134		.suspend = genphy_suspend,
3135		.read_page = marvell_read_page,
3136		.write_page = marvell_write_page,
3137		.get_sset_count = marvell_get_sset_count,
3138		.get_strings = marvell_get_strings,
3139		.get_stats = marvell_get_stats,
3140		.get_tunable = m88e1011_get_tunable,
3141		.set_tunable = m88e1011_set_tunable,
3142	},
3143	{
3144		.phy_id = MARVELL_PHY_ID_88E1116R,
3145		.phy_id_mask = MARVELL_PHY_ID_MASK,
3146		.name = "Marvell 88E1116R",
3147		/* PHY_GBIT_FEATURES */
3148		.probe = marvell_probe,
3149		.config_init = m88e1116r_config_init,
3150		.config_intr = marvell_config_intr,
3151		.handle_interrupt = marvell_handle_interrupt,
3152		.resume = genphy_resume,
3153		.suspend = genphy_suspend,
3154		.read_page = marvell_read_page,
3155		.write_page = marvell_write_page,
3156		.get_sset_count = marvell_get_sset_count,
3157		.get_strings = marvell_get_strings,
3158		.get_stats = marvell_get_stats,
3159		.get_tunable = m88e1011_get_tunable,
3160		.set_tunable = m88e1011_set_tunable,
3161	},
3162	{
3163		.phy_id = MARVELL_PHY_ID_88E1510,
3164		.phy_id_mask = MARVELL_PHY_ID_MASK,
3165		.name = "Marvell 88E1510",
3166		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1510_hwmon_ops),
3167		.features = PHY_GBIT_FIBRE_FEATURES,
3168		.flags = PHY_POLL_CABLE_TEST,
3169		.probe = m88e1510_probe,
3170		.config_init = m88e1510_config_init,
3171		.config_aneg = m88e1510_config_aneg,
3172		.read_status = marvell_read_status,
3173		.config_intr = marvell_config_intr,
3174		.handle_interrupt = marvell_handle_interrupt,
3175		.get_wol = m88e1318_get_wol,
3176		.set_wol = m88e1318_set_wol,
3177		.resume = marvell_resume,
3178		.suspend = marvell_suspend,
3179		.read_page = marvell_read_page,
3180		.write_page = marvell_write_page,
3181		.get_sset_count = marvell_get_sset_count,
3182		.get_strings = marvell_get_strings,
3183		.get_stats = marvell_get_stats,
3184		.set_loopback = m88e1510_loopback,
3185		.get_tunable = m88e1011_get_tunable,
3186		.set_tunable = m88e1011_set_tunable,
3187		.cable_test_start = marvell_vct7_cable_test_start,
3188		.cable_test_tdr_start = marvell_vct5_cable_test_tdr_start,
3189		.cable_test_get_status = marvell_vct7_cable_test_get_status,
 
 
 
 
 
3190	},
3191	{
3192		.phy_id = MARVELL_PHY_ID_88E1540,
3193		.phy_id_mask = MARVELL_PHY_ID_MASK,
3194		.name = "Marvell 88E1540",
3195		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1510_hwmon_ops),
3196		/* PHY_GBIT_FEATURES */
3197		.flags = PHY_POLL_CABLE_TEST,
3198		.probe = marvell_probe,
3199		.config_init = marvell_1011gbe_config_init,
3200		.config_aneg = m88e1510_config_aneg,
3201		.read_status = marvell_read_status,
3202		.config_intr = marvell_config_intr,
3203		.handle_interrupt = marvell_handle_interrupt,
3204		.resume = genphy_resume,
3205		.suspend = genphy_suspend,
3206		.read_page = marvell_read_page,
3207		.write_page = marvell_write_page,
3208		.get_sset_count = marvell_get_sset_count,
3209		.get_strings = marvell_get_strings,
3210		.get_stats = marvell_get_stats,
3211		.get_tunable = m88e1540_get_tunable,
3212		.set_tunable = m88e1540_set_tunable,
3213		.cable_test_start = marvell_vct7_cable_test_start,
3214		.cable_test_tdr_start = marvell_vct5_cable_test_tdr_start,
3215		.cable_test_get_status = marvell_vct7_cable_test_get_status,
 
 
 
 
 
3216	},
3217	{
3218		.phy_id = MARVELL_PHY_ID_88E1545,
3219		.phy_id_mask = MARVELL_PHY_ID_MASK,
3220		.name = "Marvell 88E1545",
3221		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1510_hwmon_ops),
3222		.probe = marvell_probe,
3223		/* PHY_GBIT_FEATURES */
3224		.flags = PHY_POLL_CABLE_TEST,
3225		.config_init = marvell_1011gbe_config_init,
3226		.config_aneg = m88e1510_config_aneg,
3227		.read_status = marvell_read_status,
3228		.config_intr = marvell_config_intr,
3229		.handle_interrupt = marvell_handle_interrupt,
3230		.resume = genphy_resume,
3231		.suspend = genphy_suspend,
3232		.read_page = marvell_read_page,
3233		.write_page = marvell_write_page,
3234		.get_sset_count = marvell_get_sset_count,
3235		.get_strings = marvell_get_strings,
3236		.get_stats = marvell_get_stats,
3237		.get_tunable = m88e1540_get_tunable,
3238		.set_tunable = m88e1540_set_tunable,
3239		.cable_test_start = marvell_vct7_cable_test_start,
3240		.cable_test_tdr_start = marvell_vct5_cable_test_tdr_start,
3241		.cable_test_get_status = marvell_vct7_cable_test_get_status,
 
 
 
 
 
3242	},
3243	{
3244		.phy_id = MARVELL_PHY_ID_88E3016,
3245		.phy_id_mask = MARVELL_PHY_ID_MASK,
3246		.name = "Marvell 88E3016",
3247		/* PHY_BASIC_FEATURES */
3248		.probe = marvell_probe,
3249		.config_init = m88e3016_config_init,
3250		.aneg_done = marvell_aneg_done,
3251		.read_status = marvell_read_status,
3252		.config_intr = marvell_config_intr,
3253		.handle_interrupt = marvell_handle_interrupt,
3254		.resume = genphy_resume,
3255		.suspend = genphy_suspend,
3256		.read_page = marvell_read_page,
3257		.write_page = marvell_write_page,
3258		.get_sset_count = marvell_get_sset_count,
3259		.get_strings = marvell_get_strings,
3260		.get_stats = marvell_get_stats,
3261	},
3262	{
3263		.phy_id = MARVELL_PHY_ID_88E6341_FAMILY,
3264		.phy_id_mask = MARVELL_PHY_ID_MASK,
3265		.name = "Marvell 88E6341 Family",
3266		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1510_hwmon_ops),
3267		/* PHY_GBIT_FEATURES */
3268		.flags = PHY_POLL_CABLE_TEST,
3269		.probe = marvell_probe,
3270		.config_init = marvell_1011gbe_config_init,
3271		.config_aneg = m88e6390_config_aneg,
3272		.read_status = marvell_read_status,
3273		.config_intr = marvell_config_intr,
3274		.handle_interrupt = marvell_handle_interrupt,
3275		.resume = genphy_resume,
3276		.suspend = genphy_suspend,
3277		.read_page = marvell_read_page,
3278		.write_page = marvell_write_page,
3279		.get_sset_count = marvell_get_sset_count,
3280		.get_strings = marvell_get_strings,
3281		.get_stats = marvell_get_stats,
3282		.get_tunable = m88e1540_get_tunable,
3283		.set_tunable = m88e1540_set_tunable,
3284		.cable_test_start = marvell_vct7_cable_test_start,
3285		.cable_test_tdr_start = marvell_vct5_cable_test_tdr_start,
3286		.cable_test_get_status = marvell_vct7_cable_test_get_status,
3287	},
3288	{
3289		.phy_id = MARVELL_PHY_ID_88E6390_FAMILY,
3290		.phy_id_mask = MARVELL_PHY_ID_MASK,
3291		.name = "Marvell 88E6390 Family",
3292		.driver_data = DEF_MARVELL_HWMON_OPS(m88e6390_hwmon_ops),
3293		/* PHY_GBIT_FEATURES */
3294		.flags = PHY_POLL_CABLE_TEST,
3295		.probe = marvell_probe,
3296		.config_init = marvell_1011gbe_config_init,
3297		.config_aneg = m88e6390_config_aneg,
3298		.read_status = marvell_read_status,
3299		.config_intr = marvell_config_intr,
3300		.handle_interrupt = marvell_handle_interrupt,
3301		.resume = genphy_resume,
3302		.suspend = genphy_suspend,
3303		.read_page = marvell_read_page,
3304		.write_page = marvell_write_page,
3305		.get_sset_count = marvell_get_sset_count,
3306		.get_strings = marvell_get_strings,
3307		.get_stats = marvell_get_stats,
3308		.get_tunable = m88e1540_get_tunable,
3309		.set_tunable = m88e1540_set_tunable,
3310		.cable_test_start = marvell_vct7_cable_test_start,
3311		.cable_test_tdr_start = marvell_vct5_cable_test_tdr_start,
3312		.cable_test_get_status = marvell_vct7_cable_test_get_status,
3313	},
3314	{
3315		.phy_id = MARVELL_PHY_ID_88E6393_FAMILY,
3316		.phy_id_mask = MARVELL_PHY_ID_MASK,
3317		.name = "Marvell 88E6393 Family",
3318		.driver_data = DEF_MARVELL_HWMON_OPS(m88e6393_hwmon_ops),
3319		/* PHY_GBIT_FEATURES */
3320		.flags = PHY_POLL_CABLE_TEST,
3321		.probe = marvell_probe,
3322		.config_init = marvell_1011gbe_config_init,
3323		.config_aneg = m88e1510_config_aneg,
3324		.read_status = marvell_read_status,
3325		.config_intr = marvell_config_intr,
3326		.handle_interrupt = marvell_handle_interrupt,
3327		.resume = genphy_resume,
3328		.suspend = genphy_suspend,
3329		.read_page = marvell_read_page,
3330		.write_page = marvell_write_page,
3331		.get_sset_count = marvell_get_sset_count,
3332		.get_strings = marvell_get_strings,
3333		.get_stats = marvell_get_stats,
3334		.get_tunable = m88e1540_get_tunable,
3335		.set_tunable = m88e1540_set_tunable,
3336		.cable_test_start = marvell_vct7_cable_test_start,
3337		.cable_test_tdr_start = marvell_vct5_cable_test_tdr_start,
3338		.cable_test_get_status = marvell_vct7_cable_test_get_status,
3339	},
3340	{
3341		.phy_id = MARVELL_PHY_ID_88E1340S,
3342		.phy_id_mask = MARVELL_PHY_ID_MASK,
3343		.name = "Marvell 88E1340S",
3344		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1510_hwmon_ops),
3345		.probe = marvell_probe,
3346		/* PHY_GBIT_FEATURES */
3347		.config_init = marvell_1011gbe_config_init,
3348		.config_aneg = m88e1510_config_aneg,
3349		.read_status = marvell_read_status,
3350		.config_intr = marvell_config_intr,
3351		.handle_interrupt = marvell_handle_interrupt,
3352		.resume = genphy_resume,
3353		.suspend = genphy_suspend,
3354		.read_page = marvell_read_page,
3355		.write_page = marvell_write_page,
3356		.get_sset_count = marvell_get_sset_count,
3357		.get_strings = marvell_get_strings,
3358		.get_stats = marvell_get_stats,
3359		.get_tunable = m88e1540_get_tunable,
3360		.set_tunable = m88e1540_set_tunable,
3361	},
3362	{
3363		.phy_id = MARVELL_PHY_ID_88E1548P,
3364		.phy_id_mask = MARVELL_PHY_ID_MASK,
3365		.name = "Marvell 88E1548P",
3366		.driver_data = DEF_MARVELL_HWMON_OPS(m88e1510_hwmon_ops),
3367		.probe = marvell_probe,
3368		.features = PHY_GBIT_FIBRE_FEATURES,
3369		.config_init = marvell_1011gbe_config_init,
3370		.config_aneg = m88e1510_config_aneg,
3371		.read_status = marvell_read_status,
3372		.config_intr = marvell_config_intr,
3373		.handle_interrupt = marvell_handle_interrupt,
3374		.resume = genphy_resume,
3375		.suspend = genphy_suspend,
3376		.read_page = marvell_read_page,
3377		.write_page = marvell_write_page,
3378		.get_sset_count = marvell_get_sset_count,
3379		.get_strings = marvell_get_strings,
3380		.get_stats = marvell_get_stats,
3381		.get_tunable = m88e1540_get_tunable,
3382		.set_tunable = m88e1540_set_tunable,
 
 
 
 
 
3383	},
3384};
3385
3386module_phy_driver(marvell_drivers);
3387
3388static struct mdio_device_id __maybe_unused marvell_tbl[] = {
3389	{ MARVELL_PHY_ID_88E1101, MARVELL_PHY_ID_MASK },
3390	{ MARVELL_PHY_ID_88E1112, MARVELL_PHY_ID_MASK },
3391	{ MARVELL_PHY_ID_88E1111, MARVELL_PHY_ID_MASK },
3392	{ MARVELL_PHY_ID_88E1111_FINISAR, MARVELL_PHY_ID_MASK },
3393	{ MARVELL_PHY_ID_88E1118, MARVELL_PHY_ID_MASK },
3394	{ MARVELL_PHY_ID_88E1121R, MARVELL_PHY_ID_MASK },
3395	{ MARVELL_PHY_ID_88E1145, MARVELL_PHY_ID_MASK },
3396	{ MARVELL_PHY_ID_88E1149R, MARVELL_PHY_ID_MASK },
3397	{ MARVELL_PHY_ID_88E1240, MARVELL_PHY_ID_MASK },
3398	{ MARVELL_PHY_ID_88E1318S, MARVELL_PHY_ID_MASK },
3399	{ MARVELL_PHY_ID_88E1116R, MARVELL_PHY_ID_MASK },
3400	{ MARVELL_PHY_ID_88E1510, MARVELL_PHY_ID_MASK },
3401	{ MARVELL_PHY_ID_88E1540, MARVELL_PHY_ID_MASK },
3402	{ MARVELL_PHY_ID_88E1545, MARVELL_PHY_ID_MASK },
3403	{ MARVELL_PHY_ID_88E3016, MARVELL_PHY_ID_MASK },
3404	{ MARVELL_PHY_ID_88E6341_FAMILY, MARVELL_PHY_ID_MASK },
3405	{ MARVELL_PHY_ID_88E6390_FAMILY, MARVELL_PHY_ID_MASK },
3406	{ MARVELL_PHY_ID_88E6393_FAMILY, MARVELL_PHY_ID_MASK },
3407	{ MARVELL_PHY_ID_88E1340S, MARVELL_PHY_ID_MASK },
3408	{ MARVELL_PHY_ID_88E1548P, MARVELL_PHY_ID_MASK },
3409	{ }
3410};
3411
3412MODULE_DEVICE_TABLE(mdio, marvell_tbl);